r6040.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277
  1. /*
  2. * RDC R6040 Fast Ethernet MAC support
  3. *
  4. * Copyright (C) 2004 Sten Wang <sten.wang@rdc.com.tw>
  5. * Copyright (C) 2007
  6. * Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>
  7. * Copyright (C) 2007-2012 Florian Fainelli <florian@openwrt.org>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version 2
  12. * of the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the
  21. * Free Software Foundation, Inc., 51 Franklin Street, Fifth Floor,
  22. * Boston, MA 02110-1301, USA.
  23. */
  24. #include <linux/kernel.h>
  25. #include <linux/module.h>
  26. #include <linux/moduleparam.h>
  27. #include <linux/string.h>
  28. #include <linux/timer.h>
  29. #include <linux/errno.h>
  30. #include <linux/ioport.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/pci.h>
  33. #include <linux/netdevice.h>
  34. #include <linux/etherdevice.h>
  35. #include <linux/skbuff.h>
  36. #include <linux/init.h>
  37. #include <linux/delay.h>
  38. #include <linux/mii.h>
  39. #include <linux/ethtool.h>
  40. #include <linux/crc32.h>
  41. #include <linux/spinlock.h>
  42. #include <linux/bitops.h>
  43. #include <linux/io.h>
  44. #include <linux/irq.h>
  45. #include <linux/uaccess.h>
  46. #include <linux/phy.h>
  47. #include <asm/processor.h>
  48. #define DRV_NAME "r6040"
  49. #define DRV_VERSION "0.28"
  50. #define DRV_RELDATE "07Oct2011"
  51. /* Time in jiffies before concluding the transmitter is hung. */
  52. #define TX_TIMEOUT (6000 * HZ / 1000)
  53. /* RDC MAC I/O Size */
  54. #define R6040_IO_SIZE 256
  55. /* MAX RDC MAC */
  56. #define MAX_MAC 2
  57. /* MAC registers */
  58. #define MCR0 0x00 /* Control register 0 */
  59. #define MCR0_RCVEN 0x0002 /* Receive enable */
  60. #define MCR0_PROMISC 0x0020 /* Promiscuous mode */
  61. #define MCR0_HASH_EN 0x0100 /* Enable multicast hash table function */
  62. #define MCR0_XMTEN 0x1000 /* Transmission enable */
  63. #define MCR0_FD 0x8000 /* Full/Half duplex */
  64. #define MCR1 0x04 /* Control register 1 */
  65. #define MAC_RST 0x0001 /* Reset the MAC */
  66. #define MBCR 0x08 /* Bus control */
  67. #define MT_ICR 0x0C /* TX interrupt control */
  68. #define MR_ICR 0x10 /* RX interrupt control */
  69. #define MTPR 0x14 /* TX poll command register */
  70. #define TM2TX 0x0001 /* Trigger MAC to transmit */
  71. #define MR_BSR 0x18 /* RX buffer size */
  72. #define MR_DCR 0x1A /* RX descriptor control */
  73. #define MLSR 0x1C /* Last status */
  74. #define TX_FIFO_UNDR 0x0200 /* TX FIFO under-run */
  75. #define TX_EXCEEDC 0x2000 /* Transmit exceed collision */
  76. #define TX_LATEC 0x4000 /* Transmit late collision */
  77. #define MMDIO 0x20 /* MDIO control register */
  78. #define MDIO_WRITE 0x4000 /* MDIO write */
  79. #define MDIO_READ 0x2000 /* MDIO read */
  80. #define MMRD 0x24 /* MDIO read data register */
  81. #define MMWD 0x28 /* MDIO write data register */
  82. #define MTD_SA0 0x2C /* TX descriptor start address 0 */
  83. #define MTD_SA1 0x30 /* TX descriptor start address 1 */
  84. #define MRD_SA0 0x34 /* RX descriptor start address 0 */
  85. #define MRD_SA1 0x38 /* RX descriptor start address 1 */
  86. #define MISR 0x3C /* Status register */
  87. #define MIER 0x40 /* INT enable register */
  88. #define MSK_INT 0x0000 /* Mask off interrupts */
  89. #define RX_FINISH 0x0001 /* RX finished */
  90. #define RX_NO_DESC 0x0002 /* No RX descriptor available */
  91. #define RX_FIFO_FULL 0x0004 /* RX FIFO full */
  92. #define RX_EARLY 0x0008 /* RX early */
  93. #define TX_FINISH 0x0010 /* TX finished */
  94. #define TX_EARLY 0x0080 /* TX early */
  95. #define EVENT_OVRFL 0x0100 /* Event counter overflow */
  96. #define LINK_CHANGED 0x0200 /* PHY link changed */
  97. #define ME_CISR 0x44 /* Event counter INT status */
  98. #define ME_CIER 0x48 /* Event counter INT enable */
  99. #define MR_CNT 0x50 /* Successfully received packet counter */
  100. #define ME_CNT0 0x52 /* Event counter 0 */
  101. #define ME_CNT1 0x54 /* Event counter 1 */
  102. #define ME_CNT2 0x56 /* Event counter 2 */
  103. #define ME_CNT3 0x58 /* Event counter 3 */
  104. #define MT_CNT 0x5A /* Successfully transmit packet counter */
  105. #define ME_CNT4 0x5C /* Event counter 4 */
  106. #define MP_CNT 0x5E /* Pause frame counter register */
  107. #define MAR0 0x60 /* Hash table 0 */
  108. #define MAR1 0x62 /* Hash table 1 */
  109. #define MAR2 0x64 /* Hash table 2 */
  110. #define MAR3 0x66 /* Hash table 3 */
  111. #define MID_0L 0x68 /* Multicast address MID0 Low */
  112. #define MID_0M 0x6A /* Multicast address MID0 Medium */
  113. #define MID_0H 0x6C /* Multicast address MID0 High */
  114. #define MID_1L 0x70 /* MID1 Low */
  115. #define MID_1M 0x72 /* MID1 Medium */
  116. #define MID_1H 0x74 /* MID1 High */
  117. #define MID_2L 0x78 /* MID2 Low */
  118. #define MID_2M 0x7A /* MID2 Medium */
  119. #define MID_2H 0x7C /* MID2 High */
  120. #define MID_3L 0x80 /* MID3 Low */
  121. #define MID_3M 0x82 /* MID3 Medium */
  122. #define MID_3H 0x84 /* MID3 High */
  123. #define PHY_CC 0x88 /* PHY status change configuration register */
  124. #define SCEN 0x8000 /* PHY status change enable */
  125. #define PHYAD_SHIFT 8 /* PHY address shift */
  126. #define TMRDIV_SHIFT 0 /* Timer divider shift */
  127. #define PHY_ST 0x8A /* PHY status register */
  128. #define MAC_SM 0xAC /* MAC status machine */
  129. #define MAC_SM_RST 0x0002 /* MAC status machine reset */
  130. #define MAC_ID 0xBE /* Identifier register */
  131. #define TX_DCNT 0x80 /* TX descriptor count */
  132. #define RX_DCNT 0x80 /* RX descriptor count */
  133. #define MAX_BUF_SIZE 0x600
  134. #define RX_DESC_SIZE (RX_DCNT * sizeof(struct r6040_descriptor))
  135. #define TX_DESC_SIZE (TX_DCNT * sizeof(struct r6040_descriptor))
  136. #define MBCR_DEFAULT 0x012A /* MAC Bus Control Register */
  137. #define MCAST_MAX 3 /* Max number multicast addresses to filter */
  138. #define MAC_DEF_TIMEOUT 2048 /* Default MAC read/write operation timeout */
  139. /* Descriptor status */
  140. #define DSC_OWNER_MAC 0x8000 /* MAC is the owner of this descriptor */
  141. #define DSC_RX_OK 0x4000 /* RX was successful */
  142. #define DSC_RX_ERR 0x0800 /* RX PHY error */
  143. #define DSC_RX_ERR_DRI 0x0400 /* RX dribble packet */
  144. #define DSC_RX_ERR_BUF 0x0200 /* RX length exceeds buffer size */
  145. #define DSC_RX_ERR_LONG 0x0100 /* RX length > maximum packet length */
  146. #define DSC_RX_ERR_RUNT 0x0080 /* RX packet length < 64 byte */
  147. #define DSC_RX_ERR_CRC 0x0040 /* RX CRC error */
  148. #define DSC_RX_BCAST 0x0020 /* RX broadcast (no error) */
  149. #define DSC_RX_MCAST 0x0010 /* RX multicast (no error) */
  150. #define DSC_RX_MCH_HIT 0x0008 /* RX multicast hit in hash table (no error) */
  151. #define DSC_RX_MIDH_HIT 0x0004 /* RX MID table hit (no error) */
  152. #define DSC_RX_IDX_MID_MASK 3 /* RX mask for the index of matched MIDx */
  153. MODULE_AUTHOR("Sten Wang <sten.wang@rdc.com.tw>,"
  154. "Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>,"
  155. "Florian Fainelli <florian@openwrt.org>");
  156. MODULE_LICENSE("GPL");
  157. MODULE_DESCRIPTION("RDC R6040 NAPI PCI FastEthernet driver");
  158. MODULE_VERSION(DRV_VERSION " " DRV_RELDATE);
  159. /* RX and TX interrupts that we handle */
  160. #define RX_INTS (RX_FIFO_FULL | RX_NO_DESC | RX_FINISH)
  161. #define TX_INTS (TX_FINISH)
  162. #define INT_MASK (RX_INTS | TX_INTS)
  163. struct r6040_descriptor {
  164. u16 status, len; /* 0-3 */
  165. __le32 buf; /* 4-7 */
  166. __le32 ndesc; /* 8-B */
  167. u32 rev1; /* C-F */
  168. char *vbufp; /* 10-13 */
  169. struct r6040_descriptor *vndescp; /* 14-17 */
  170. struct sk_buff *skb_ptr; /* 18-1B */
  171. u32 rev2; /* 1C-1F */
  172. } __aligned(32);
  173. struct r6040_private {
  174. spinlock_t lock; /* driver lock */
  175. struct pci_dev *pdev;
  176. struct r6040_descriptor *rx_insert_ptr;
  177. struct r6040_descriptor *rx_remove_ptr;
  178. struct r6040_descriptor *tx_insert_ptr;
  179. struct r6040_descriptor *tx_remove_ptr;
  180. struct r6040_descriptor *rx_ring;
  181. struct r6040_descriptor *tx_ring;
  182. dma_addr_t rx_ring_dma;
  183. dma_addr_t tx_ring_dma;
  184. u16 tx_free_desc;
  185. u16 mcr0;
  186. struct net_device *dev;
  187. struct mii_bus *mii_bus;
  188. struct napi_struct napi;
  189. void __iomem *base;
  190. struct phy_device *phydev;
  191. int old_link;
  192. int old_duplex;
  193. };
  194. static char version[] = DRV_NAME
  195. ": RDC R6040 NAPI net driver,"
  196. "version "DRV_VERSION " (" DRV_RELDATE ")";
  197. /* Read a word data from PHY Chip */
  198. static int r6040_phy_read(void __iomem *ioaddr, int phy_addr, int reg)
  199. {
  200. int limit = MAC_DEF_TIMEOUT;
  201. u16 cmd;
  202. iowrite16(MDIO_READ + reg + (phy_addr << 8), ioaddr + MMDIO);
  203. /* Wait for the read bit to be cleared */
  204. while (limit--) {
  205. cmd = ioread16(ioaddr + MMDIO);
  206. if (!(cmd & MDIO_READ))
  207. break;
  208. }
  209. if (limit < 0)
  210. return -ETIMEDOUT;
  211. return ioread16(ioaddr + MMRD);
  212. }
  213. /* Write a word data from PHY Chip */
  214. static int r6040_phy_write(void __iomem *ioaddr,
  215. int phy_addr, int reg, u16 val)
  216. {
  217. int limit = MAC_DEF_TIMEOUT;
  218. u16 cmd;
  219. iowrite16(val, ioaddr + MMWD);
  220. /* Write the command to the MDIO bus */
  221. iowrite16(MDIO_WRITE + reg + (phy_addr << 8), ioaddr + MMDIO);
  222. /* Wait for the write bit to be cleared */
  223. while (limit--) {
  224. cmd = ioread16(ioaddr + MMDIO);
  225. if (!(cmd & MDIO_WRITE))
  226. break;
  227. }
  228. return (limit < 0) ? -ETIMEDOUT : 0;
  229. }
  230. static int r6040_mdiobus_read(struct mii_bus *bus, int phy_addr, int reg)
  231. {
  232. struct net_device *dev = bus->priv;
  233. struct r6040_private *lp = netdev_priv(dev);
  234. void __iomem *ioaddr = lp->base;
  235. return r6040_phy_read(ioaddr, phy_addr, reg);
  236. }
  237. static int r6040_mdiobus_write(struct mii_bus *bus, int phy_addr,
  238. int reg, u16 value)
  239. {
  240. struct net_device *dev = bus->priv;
  241. struct r6040_private *lp = netdev_priv(dev);
  242. void __iomem *ioaddr = lp->base;
  243. return r6040_phy_write(ioaddr, phy_addr, reg, value);
  244. }
  245. static int r6040_mdiobus_reset(struct mii_bus *bus)
  246. {
  247. return 0;
  248. }
  249. static void r6040_free_txbufs(struct net_device *dev)
  250. {
  251. struct r6040_private *lp = netdev_priv(dev);
  252. int i;
  253. for (i = 0; i < TX_DCNT; i++) {
  254. if (lp->tx_insert_ptr->skb_ptr) {
  255. pci_unmap_single(lp->pdev,
  256. le32_to_cpu(lp->tx_insert_ptr->buf),
  257. MAX_BUF_SIZE, PCI_DMA_TODEVICE);
  258. dev_kfree_skb(lp->tx_insert_ptr->skb_ptr);
  259. lp->tx_insert_ptr->skb_ptr = NULL;
  260. }
  261. lp->tx_insert_ptr = lp->tx_insert_ptr->vndescp;
  262. }
  263. }
  264. static void r6040_free_rxbufs(struct net_device *dev)
  265. {
  266. struct r6040_private *lp = netdev_priv(dev);
  267. int i;
  268. for (i = 0; i < RX_DCNT; i++) {
  269. if (lp->rx_insert_ptr->skb_ptr) {
  270. pci_unmap_single(lp->pdev,
  271. le32_to_cpu(lp->rx_insert_ptr->buf),
  272. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  273. dev_kfree_skb(lp->rx_insert_ptr->skb_ptr);
  274. lp->rx_insert_ptr->skb_ptr = NULL;
  275. }
  276. lp->rx_insert_ptr = lp->rx_insert_ptr->vndescp;
  277. }
  278. }
  279. static void r6040_init_ring_desc(struct r6040_descriptor *desc_ring,
  280. dma_addr_t desc_dma, int size)
  281. {
  282. struct r6040_descriptor *desc = desc_ring;
  283. dma_addr_t mapping = desc_dma;
  284. while (size-- > 0) {
  285. mapping += sizeof(*desc);
  286. desc->ndesc = cpu_to_le32(mapping);
  287. desc->vndescp = desc + 1;
  288. desc++;
  289. }
  290. desc--;
  291. desc->ndesc = cpu_to_le32(desc_dma);
  292. desc->vndescp = desc_ring;
  293. }
  294. static void r6040_init_txbufs(struct net_device *dev)
  295. {
  296. struct r6040_private *lp = netdev_priv(dev);
  297. lp->tx_free_desc = TX_DCNT;
  298. lp->tx_remove_ptr = lp->tx_insert_ptr = lp->tx_ring;
  299. r6040_init_ring_desc(lp->tx_ring, lp->tx_ring_dma, TX_DCNT);
  300. }
  301. static int r6040_alloc_rxbufs(struct net_device *dev)
  302. {
  303. struct r6040_private *lp = netdev_priv(dev);
  304. struct r6040_descriptor *desc;
  305. struct sk_buff *skb;
  306. int rc;
  307. lp->rx_remove_ptr = lp->rx_insert_ptr = lp->rx_ring;
  308. r6040_init_ring_desc(lp->rx_ring, lp->rx_ring_dma, RX_DCNT);
  309. /* Allocate skbs for the rx descriptors */
  310. desc = lp->rx_ring;
  311. do {
  312. skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
  313. if (!skb) {
  314. rc = -ENOMEM;
  315. goto err_exit;
  316. }
  317. desc->skb_ptr = skb;
  318. desc->buf = cpu_to_le32(pci_map_single(lp->pdev,
  319. desc->skb_ptr->data,
  320. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
  321. desc->status = DSC_OWNER_MAC;
  322. desc = desc->vndescp;
  323. } while (desc != lp->rx_ring);
  324. return 0;
  325. err_exit:
  326. /* Deallocate all previously allocated skbs */
  327. r6040_free_rxbufs(dev);
  328. return rc;
  329. }
  330. static void r6040_reset_mac(struct r6040_private *lp)
  331. {
  332. void __iomem *ioaddr = lp->base;
  333. int limit = MAC_DEF_TIMEOUT;
  334. u16 cmd;
  335. iowrite16(MAC_RST, ioaddr + MCR1);
  336. while (limit--) {
  337. cmd = ioread16(ioaddr + MCR1);
  338. if (cmd & MAC_RST)
  339. break;
  340. }
  341. /* Reset internal state machine */
  342. iowrite16(MAC_SM_RST, ioaddr + MAC_SM);
  343. iowrite16(0, ioaddr + MAC_SM);
  344. mdelay(5);
  345. }
  346. static void r6040_init_mac_regs(struct net_device *dev)
  347. {
  348. struct r6040_private *lp = netdev_priv(dev);
  349. void __iomem *ioaddr = lp->base;
  350. /* Mask Off Interrupt */
  351. iowrite16(MSK_INT, ioaddr + MIER);
  352. /* Reset RDC MAC */
  353. r6040_reset_mac(lp);
  354. /* MAC Bus Control Register */
  355. iowrite16(MBCR_DEFAULT, ioaddr + MBCR);
  356. /* Buffer Size Register */
  357. iowrite16(MAX_BUF_SIZE, ioaddr + MR_BSR);
  358. /* Write TX ring start address */
  359. iowrite16(lp->tx_ring_dma, ioaddr + MTD_SA0);
  360. iowrite16(lp->tx_ring_dma >> 16, ioaddr + MTD_SA1);
  361. /* Write RX ring start address */
  362. iowrite16(lp->rx_ring_dma, ioaddr + MRD_SA0);
  363. iowrite16(lp->rx_ring_dma >> 16, ioaddr + MRD_SA1);
  364. /* Set interrupt waiting time and packet numbers */
  365. iowrite16(0, ioaddr + MT_ICR);
  366. iowrite16(0, ioaddr + MR_ICR);
  367. /* Enable interrupts */
  368. iowrite16(INT_MASK, ioaddr + MIER);
  369. /* Enable TX and RX */
  370. iowrite16(lp->mcr0 | MCR0_RCVEN, ioaddr);
  371. /* Let TX poll the descriptors
  372. * we may got called by r6040_tx_timeout which has left
  373. * some unsent tx buffers */
  374. iowrite16(TM2TX, ioaddr + MTPR);
  375. }
  376. static void r6040_tx_timeout(struct net_device *dev)
  377. {
  378. struct r6040_private *priv = netdev_priv(dev);
  379. void __iomem *ioaddr = priv->base;
  380. netdev_warn(dev, "transmit timed out, int enable %4.4x "
  381. "status %4.4x\n",
  382. ioread16(ioaddr + MIER),
  383. ioread16(ioaddr + MISR));
  384. dev->stats.tx_errors++;
  385. /* Reset MAC and re-init all registers */
  386. r6040_init_mac_regs(dev);
  387. }
  388. static struct net_device_stats *r6040_get_stats(struct net_device *dev)
  389. {
  390. struct r6040_private *priv = netdev_priv(dev);
  391. void __iomem *ioaddr = priv->base;
  392. unsigned long flags;
  393. spin_lock_irqsave(&priv->lock, flags);
  394. dev->stats.rx_crc_errors += ioread8(ioaddr + ME_CNT1);
  395. dev->stats.multicast += ioread8(ioaddr + ME_CNT0);
  396. spin_unlock_irqrestore(&priv->lock, flags);
  397. return &dev->stats;
  398. }
  399. /* Stop RDC MAC and Free the allocated resource */
  400. static void r6040_down(struct net_device *dev)
  401. {
  402. struct r6040_private *lp = netdev_priv(dev);
  403. void __iomem *ioaddr = lp->base;
  404. u16 *adrp;
  405. /* Stop MAC */
  406. iowrite16(MSK_INT, ioaddr + MIER); /* Mask Off Interrupt */
  407. /* Reset RDC MAC */
  408. r6040_reset_mac(lp);
  409. /* Restore MAC Address to MIDx */
  410. adrp = (u16 *) dev->dev_addr;
  411. iowrite16(adrp[0], ioaddr + MID_0L);
  412. iowrite16(adrp[1], ioaddr + MID_0M);
  413. iowrite16(adrp[2], ioaddr + MID_0H);
  414. phy_stop(lp->phydev);
  415. }
  416. static int r6040_close(struct net_device *dev)
  417. {
  418. struct r6040_private *lp = netdev_priv(dev);
  419. struct pci_dev *pdev = lp->pdev;
  420. spin_lock_irq(&lp->lock);
  421. napi_disable(&lp->napi);
  422. netif_stop_queue(dev);
  423. r6040_down(dev);
  424. free_irq(dev->irq, dev);
  425. /* Free RX buffer */
  426. r6040_free_rxbufs(dev);
  427. /* Free TX buffer */
  428. r6040_free_txbufs(dev);
  429. spin_unlock_irq(&lp->lock);
  430. /* Free Descriptor memory */
  431. if (lp->rx_ring) {
  432. pci_free_consistent(pdev,
  433. RX_DESC_SIZE, lp->rx_ring, lp->rx_ring_dma);
  434. lp->rx_ring = NULL;
  435. }
  436. if (lp->tx_ring) {
  437. pci_free_consistent(pdev,
  438. TX_DESC_SIZE, lp->tx_ring, lp->tx_ring_dma);
  439. lp->tx_ring = NULL;
  440. }
  441. return 0;
  442. }
  443. static int r6040_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  444. {
  445. struct r6040_private *lp = netdev_priv(dev);
  446. if (!lp->phydev)
  447. return -EINVAL;
  448. return phy_mii_ioctl(lp->phydev, rq, cmd);
  449. }
  450. static int r6040_rx(struct net_device *dev, int limit)
  451. {
  452. struct r6040_private *priv = netdev_priv(dev);
  453. struct r6040_descriptor *descptr = priv->rx_remove_ptr;
  454. struct sk_buff *skb_ptr, *new_skb;
  455. int count = 0;
  456. u16 err;
  457. /* Limit not reached and the descriptor belongs to the CPU */
  458. while (count < limit && !(descptr->status & DSC_OWNER_MAC)) {
  459. /* Read the descriptor status */
  460. err = descptr->status;
  461. /* Global error status set */
  462. if (err & DSC_RX_ERR) {
  463. /* RX dribble */
  464. if (err & DSC_RX_ERR_DRI)
  465. dev->stats.rx_frame_errors++;
  466. /* Buffer length exceeded */
  467. if (err & DSC_RX_ERR_BUF)
  468. dev->stats.rx_length_errors++;
  469. /* Packet too long */
  470. if (err & DSC_RX_ERR_LONG)
  471. dev->stats.rx_length_errors++;
  472. /* Packet < 64 bytes */
  473. if (err & DSC_RX_ERR_RUNT)
  474. dev->stats.rx_length_errors++;
  475. /* CRC error */
  476. if (err & DSC_RX_ERR_CRC) {
  477. spin_lock(&priv->lock);
  478. dev->stats.rx_crc_errors++;
  479. spin_unlock(&priv->lock);
  480. }
  481. goto next_descr;
  482. }
  483. /* Packet successfully received */
  484. new_skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
  485. if (!new_skb) {
  486. dev->stats.rx_dropped++;
  487. goto next_descr;
  488. }
  489. skb_ptr = descptr->skb_ptr;
  490. skb_ptr->dev = priv->dev;
  491. /* Do not count the CRC */
  492. skb_put(skb_ptr, descptr->len - 4);
  493. pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
  494. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
  495. skb_ptr->protocol = eth_type_trans(skb_ptr, priv->dev);
  496. /* Send to upper layer */
  497. netif_receive_skb(skb_ptr);
  498. dev->stats.rx_packets++;
  499. dev->stats.rx_bytes += descptr->len - 4;
  500. /* put new skb into descriptor */
  501. descptr->skb_ptr = new_skb;
  502. descptr->buf = cpu_to_le32(pci_map_single(priv->pdev,
  503. descptr->skb_ptr->data,
  504. MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
  505. next_descr:
  506. /* put the descriptor back to the MAC */
  507. descptr->status = DSC_OWNER_MAC;
  508. descptr = descptr->vndescp;
  509. count++;
  510. }
  511. priv->rx_remove_ptr = descptr;
  512. return count;
  513. }
  514. static void r6040_tx(struct net_device *dev)
  515. {
  516. struct r6040_private *priv = netdev_priv(dev);
  517. struct r6040_descriptor *descptr;
  518. void __iomem *ioaddr = priv->base;
  519. struct sk_buff *skb_ptr;
  520. u16 err;
  521. spin_lock(&priv->lock);
  522. descptr = priv->tx_remove_ptr;
  523. while (priv->tx_free_desc < TX_DCNT) {
  524. /* Check for errors */
  525. err = ioread16(ioaddr + MLSR);
  526. if (err & TX_FIFO_UNDR)
  527. dev->stats.tx_fifo_errors++;
  528. if (err & (TX_EXCEEDC | TX_LATEC))
  529. dev->stats.tx_carrier_errors++;
  530. if (descptr->status & DSC_OWNER_MAC)
  531. break; /* Not complete */
  532. skb_ptr = descptr->skb_ptr;
  533. pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
  534. skb_ptr->len, PCI_DMA_TODEVICE);
  535. /* Free buffer */
  536. dev_kfree_skb_irq(skb_ptr);
  537. descptr->skb_ptr = NULL;
  538. /* To next descriptor */
  539. descptr = descptr->vndescp;
  540. priv->tx_free_desc++;
  541. }
  542. priv->tx_remove_ptr = descptr;
  543. if (priv->tx_free_desc)
  544. netif_wake_queue(dev);
  545. spin_unlock(&priv->lock);
  546. }
  547. static int r6040_poll(struct napi_struct *napi, int budget)
  548. {
  549. struct r6040_private *priv =
  550. container_of(napi, struct r6040_private, napi);
  551. struct net_device *dev = priv->dev;
  552. void __iomem *ioaddr = priv->base;
  553. int work_done;
  554. work_done = r6040_rx(dev, budget);
  555. if (work_done < budget) {
  556. napi_complete(napi);
  557. /* Enable RX interrupt */
  558. iowrite16(ioread16(ioaddr + MIER) | RX_INTS, ioaddr + MIER);
  559. }
  560. return work_done;
  561. }
  562. /* The RDC interrupt handler. */
  563. static irqreturn_t r6040_interrupt(int irq, void *dev_id)
  564. {
  565. struct net_device *dev = dev_id;
  566. struct r6040_private *lp = netdev_priv(dev);
  567. void __iomem *ioaddr = lp->base;
  568. u16 misr, status;
  569. /* Save MIER */
  570. misr = ioread16(ioaddr + MIER);
  571. /* Mask off RDC MAC interrupt */
  572. iowrite16(MSK_INT, ioaddr + MIER);
  573. /* Read MISR status and clear */
  574. status = ioread16(ioaddr + MISR);
  575. if (status == 0x0000 || status == 0xffff) {
  576. /* Restore RDC MAC interrupt */
  577. iowrite16(misr, ioaddr + MIER);
  578. return IRQ_NONE;
  579. }
  580. /* RX interrupt request */
  581. if (status & RX_INTS) {
  582. if (status & RX_NO_DESC) {
  583. /* RX descriptor unavailable */
  584. dev->stats.rx_dropped++;
  585. dev->stats.rx_missed_errors++;
  586. }
  587. if (status & RX_FIFO_FULL)
  588. dev->stats.rx_fifo_errors++;
  589. if (likely(napi_schedule_prep(&lp->napi))) {
  590. /* Mask off RX interrupt */
  591. misr &= ~RX_INTS;
  592. __napi_schedule(&lp->napi);
  593. }
  594. }
  595. /* TX interrupt request */
  596. if (status & TX_INTS)
  597. r6040_tx(dev);
  598. /* Restore RDC MAC interrupt */
  599. iowrite16(misr, ioaddr + MIER);
  600. return IRQ_HANDLED;
  601. }
  602. #ifdef CONFIG_NET_POLL_CONTROLLER
  603. static void r6040_poll_controller(struct net_device *dev)
  604. {
  605. disable_irq(dev->irq);
  606. r6040_interrupt(dev->irq, dev);
  607. enable_irq(dev->irq);
  608. }
  609. #endif
  610. /* Init RDC MAC */
  611. static int r6040_up(struct net_device *dev)
  612. {
  613. struct r6040_private *lp = netdev_priv(dev);
  614. void __iomem *ioaddr = lp->base;
  615. int ret;
  616. /* Initialise and alloc RX/TX buffers */
  617. r6040_init_txbufs(dev);
  618. ret = r6040_alloc_rxbufs(dev);
  619. if (ret)
  620. return ret;
  621. /* improve performance (by RDC guys) */
  622. r6040_phy_write(ioaddr, 30, 17,
  623. (r6040_phy_read(ioaddr, 30, 17) | 0x4000));
  624. r6040_phy_write(ioaddr, 30, 17,
  625. ~((~r6040_phy_read(ioaddr, 30, 17)) | 0x2000));
  626. r6040_phy_write(ioaddr, 0, 19, 0x0000);
  627. r6040_phy_write(ioaddr, 0, 30, 0x01F0);
  628. /* Initialize all MAC registers */
  629. r6040_init_mac_regs(dev);
  630. phy_start(lp->phydev);
  631. return 0;
  632. }
  633. /* Read/set MAC address routines */
  634. static void r6040_mac_address(struct net_device *dev)
  635. {
  636. struct r6040_private *lp = netdev_priv(dev);
  637. void __iomem *ioaddr = lp->base;
  638. u16 *adrp;
  639. /* Reset MAC */
  640. r6040_reset_mac(lp);
  641. /* Restore MAC Address */
  642. adrp = (u16 *) dev->dev_addr;
  643. iowrite16(adrp[0], ioaddr + MID_0L);
  644. iowrite16(adrp[1], ioaddr + MID_0M);
  645. iowrite16(adrp[2], ioaddr + MID_0H);
  646. }
  647. static int r6040_open(struct net_device *dev)
  648. {
  649. struct r6040_private *lp = netdev_priv(dev);
  650. int ret;
  651. /* Request IRQ and Register interrupt handler */
  652. ret = request_irq(dev->irq, r6040_interrupt,
  653. IRQF_SHARED, dev->name, dev);
  654. if (ret)
  655. goto out;
  656. /* Set MAC address */
  657. r6040_mac_address(dev);
  658. /* Allocate Descriptor memory */
  659. lp->rx_ring =
  660. pci_alloc_consistent(lp->pdev, RX_DESC_SIZE, &lp->rx_ring_dma);
  661. if (!lp->rx_ring) {
  662. ret = -ENOMEM;
  663. goto err_free_irq;
  664. }
  665. lp->tx_ring =
  666. pci_alloc_consistent(lp->pdev, TX_DESC_SIZE, &lp->tx_ring_dma);
  667. if (!lp->tx_ring) {
  668. ret = -ENOMEM;
  669. goto err_free_rx_ring;
  670. }
  671. ret = r6040_up(dev);
  672. if (ret)
  673. goto err_free_tx_ring;
  674. napi_enable(&lp->napi);
  675. netif_start_queue(dev);
  676. return 0;
  677. err_free_tx_ring:
  678. pci_free_consistent(lp->pdev, TX_DESC_SIZE, lp->tx_ring,
  679. lp->tx_ring_dma);
  680. err_free_rx_ring:
  681. pci_free_consistent(lp->pdev, RX_DESC_SIZE, lp->rx_ring,
  682. lp->rx_ring_dma);
  683. err_free_irq:
  684. free_irq(dev->irq, dev);
  685. out:
  686. return ret;
  687. }
  688. static netdev_tx_t r6040_start_xmit(struct sk_buff *skb,
  689. struct net_device *dev)
  690. {
  691. struct r6040_private *lp = netdev_priv(dev);
  692. struct r6040_descriptor *descptr;
  693. void __iomem *ioaddr = lp->base;
  694. unsigned long flags;
  695. /* Critical Section */
  696. spin_lock_irqsave(&lp->lock, flags);
  697. /* TX resource check */
  698. if (!lp->tx_free_desc) {
  699. spin_unlock_irqrestore(&lp->lock, flags);
  700. netif_stop_queue(dev);
  701. netdev_err(dev, ": no tx descriptor\n");
  702. return NETDEV_TX_BUSY;
  703. }
  704. /* Statistic Counter */
  705. dev->stats.tx_packets++;
  706. dev->stats.tx_bytes += skb->len;
  707. /* Set TX descriptor & Transmit it */
  708. lp->tx_free_desc--;
  709. descptr = lp->tx_insert_ptr;
  710. if (skb->len < MISR)
  711. descptr->len = MISR;
  712. else
  713. descptr->len = skb->len;
  714. descptr->skb_ptr = skb;
  715. descptr->buf = cpu_to_le32(pci_map_single(lp->pdev,
  716. skb->data, skb->len, PCI_DMA_TODEVICE));
  717. descptr->status = DSC_OWNER_MAC;
  718. skb_tx_timestamp(skb);
  719. /* Trigger the MAC to check the TX descriptor */
  720. iowrite16(TM2TX, ioaddr + MTPR);
  721. lp->tx_insert_ptr = descptr->vndescp;
  722. /* If no tx resource, stop */
  723. if (!lp->tx_free_desc)
  724. netif_stop_queue(dev);
  725. spin_unlock_irqrestore(&lp->lock, flags);
  726. return NETDEV_TX_OK;
  727. }
  728. static void r6040_multicast_list(struct net_device *dev)
  729. {
  730. struct r6040_private *lp = netdev_priv(dev);
  731. void __iomem *ioaddr = lp->base;
  732. unsigned long flags;
  733. struct netdev_hw_addr *ha;
  734. int i;
  735. u16 *adrp;
  736. u16 hash_table[4] = { 0 };
  737. spin_lock_irqsave(&lp->lock, flags);
  738. /* Keep our MAC Address */
  739. adrp = (u16 *)dev->dev_addr;
  740. iowrite16(adrp[0], ioaddr + MID_0L);
  741. iowrite16(adrp[1], ioaddr + MID_0M);
  742. iowrite16(adrp[2], ioaddr + MID_0H);
  743. /* Clear AMCP & PROM bits */
  744. lp->mcr0 = ioread16(ioaddr + MCR0) & ~(MCR0_PROMISC | MCR0_HASH_EN);
  745. /* Promiscuous mode */
  746. if (dev->flags & IFF_PROMISC)
  747. lp->mcr0 |= MCR0_PROMISC;
  748. /* Enable multicast hash table function to
  749. * receive all multicast packets. */
  750. else if (dev->flags & IFF_ALLMULTI) {
  751. lp->mcr0 |= MCR0_HASH_EN;
  752. for (i = 0; i < MCAST_MAX ; i++) {
  753. iowrite16(0, ioaddr + MID_1L + 8 * i);
  754. iowrite16(0, ioaddr + MID_1M + 8 * i);
  755. iowrite16(0, ioaddr + MID_1H + 8 * i);
  756. }
  757. for (i = 0; i < 4; i++)
  758. hash_table[i] = 0xffff;
  759. }
  760. /* Use internal multicast address registers if the number of
  761. * multicast addresses is not greater than MCAST_MAX. */
  762. else if (netdev_mc_count(dev) <= MCAST_MAX) {
  763. i = 0;
  764. netdev_for_each_mc_addr(ha, dev) {
  765. u16 *adrp = (u16 *) ha->addr;
  766. iowrite16(adrp[0], ioaddr + MID_1L + 8 * i);
  767. iowrite16(adrp[1], ioaddr + MID_1M + 8 * i);
  768. iowrite16(adrp[2], ioaddr + MID_1H + 8 * i);
  769. i++;
  770. }
  771. while (i < MCAST_MAX) {
  772. iowrite16(0, ioaddr + MID_1L + 8 * i);
  773. iowrite16(0, ioaddr + MID_1M + 8 * i);
  774. iowrite16(0, ioaddr + MID_1H + 8 * i);
  775. i++;
  776. }
  777. }
  778. /* Otherwise, Enable multicast hash table function. */
  779. else {
  780. u32 crc;
  781. lp->mcr0 |= MCR0_HASH_EN;
  782. for (i = 0; i < MCAST_MAX ; i++) {
  783. iowrite16(0, ioaddr + MID_1L + 8 * i);
  784. iowrite16(0, ioaddr + MID_1M + 8 * i);
  785. iowrite16(0, ioaddr + MID_1H + 8 * i);
  786. }
  787. /* Build multicast hash table */
  788. netdev_for_each_mc_addr(ha, dev) {
  789. u8 *addrs = ha->addr;
  790. crc = ether_crc(ETH_ALEN, addrs);
  791. crc >>= 26;
  792. hash_table[crc >> 4] |= 1 << (crc & 0xf);
  793. }
  794. }
  795. iowrite16(lp->mcr0, ioaddr + MCR0);
  796. /* Fill the MAC hash tables with their values */
  797. if (lp->mcr0 & MCR0_HASH_EN) {
  798. iowrite16(hash_table[0], ioaddr + MAR0);
  799. iowrite16(hash_table[1], ioaddr + MAR1);
  800. iowrite16(hash_table[2], ioaddr + MAR2);
  801. iowrite16(hash_table[3], ioaddr + MAR3);
  802. }
  803. spin_unlock_irqrestore(&lp->lock, flags);
  804. }
  805. static void netdev_get_drvinfo(struct net_device *dev,
  806. struct ethtool_drvinfo *info)
  807. {
  808. struct r6040_private *rp = netdev_priv(dev);
  809. strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
  810. strlcpy(info->version, DRV_VERSION, sizeof(info->version));
  811. strlcpy(info->bus_info, pci_name(rp->pdev), sizeof(info->bus_info));
  812. }
  813. static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  814. {
  815. struct r6040_private *rp = netdev_priv(dev);
  816. return phy_ethtool_gset(rp->phydev, cmd);
  817. }
  818. static int netdev_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  819. {
  820. struct r6040_private *rp = netdev_priv(dev);
  821. return phy_ethtool_sset(rp->phydev, cmd);
  822. }
  823. static const struct ethtool_ops netdev_ethtool_ops = {
  824. .get_drvinfo = netdev_get_drvinfo,
  825. .get_settings = netdev_get_settings,
  826. .set_settings = netdev_set_settings,
  827. .get_link = ethtool_op_get_link,
  828. .get_ts_info = ethtool_op_get_ts_info,
  829. };
  830. static const struct net_device_ops r6040_netdev_ops = {
  831. .ndo_open = r6040_open,
  832. .ndo_stop = r6040_close,
  833. .ndo_start_xmit = r6040_start_xmit,
  834. .ndo_get_stats = r6040_get_stats,
  835. .ndo_set_rx_mode = r6040_multicast_list,
  836. .ndo_change_mtu = eth_change_mtu,
  837. .ndo_validate_addr = eth_validate_addr,
  838. .ndo_set_mac_address = eth_mac_addr,
  839. .ndo_do_ioctl = r6040_ioctl,
  840. .ndo_tx_timeout = r6040_tx_timeout,
  841. #ifdef CONFIG_NET_POLL_CONTROLLER
  842. .ndo_poll_controller = r6040_poll_controller,
  843. #endif
  844. };
  845. static void r6040_adjust_link(struct net_device *dev)
  846. {
  847. struct r6040_private *lp = netdev_priv(dev);
  848. struct phy_device *phydev = lp->phydev;
  849. int status_changed = 0;
  850. void __iomem *ioaddr = lp->base;
  851. BUG_ON(!phydev);
  852. if (lp->old_link != phydev->link) {
  853. status_changed = 1;
  854. lp->old_link = phydev->link;
  855. }
  856. /* reflect duplex change */
  857. if (phydev->link && (lp->old_duplex != phydev->duplex)) {
  858. lp->mcr0 |= (phydev->duplex == DUPLEX_FULL ? MCR0_FD : 0);
  859. iowrite16(lp->mcr0, ioaddr);
  860. status_changed = 1;
  861. lp->old_duplex = phydev->duplex;
  862. }
  863. if (status_changed) {
  864. pr_info("%s: link %s", dev->name, phydev->link ?
  865. "UP" : "DOWN");
  866. if (phydev->link)
  867. pr_cont(" - %d/%s", phydev->speed,
  868. DUPLEX_FULL == phydev->duplex ? "full" : "half");
  869. pr_cont("\n");
  870. }
  871. }
  872. static int r6040_mii_probe(struct net_device *dev)
  873. {
  874. struct r6040_private *lp = netdev_priv(dev);
  875. struct phy_device *phydev = NULL;
  876. phydev = phy_find_first(lp->mii_bus);
  877. if (!phydev) {
  878. dev_err(&lp->pdev->dev, "no PHY found\n");
  879. return -ENODEV;
  880. }
  881. phydev = phy_connect(dev, dev_name(&phydev->dev), &r6040_adjust_link,
  882. PHY_INTERFACE_MODE_MII);
  883. if (IS_ERR(phydev)) {
  884. dev_err(&lp->pdev->dev, "could not attach to PHY\n");
  885. return PTR_ERR(phydev);
  886. }
  887. /* mask with MAC supported features */
  888. phydev->supported &= (SUPPORTED_10baseT_Half
  889. | SUPPORTED_10baseT_Full
  890. | SUPPORTED_100baseT_Half
  891. | SUPPORTED_100baseT_Full
  892. | SUPPORTED_Autoneg
  893. | SUPPORTED_MII
  894. | SUPPORTED_TP);
  895. phydev->advertising = phydev->supported;
  896. lp->phydev = phydev;
  897. lp->old_link = 0;
  898. lp->old_duplex = -1;
  899. dev_info(&lp->pdev->dev, "attached PHY driver [%s] "
  900. "(mii_bus:phy_addr=%s)\n",
  901. phydev->drv->name, dev_name(&phydev->dev));
  902. return 0;
  903. }
  904. static int r6040_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  905. {
  906. struct net_device *dev;
  907. struct r6040_private *lp;
  908. void __iomem *ioaddr;
  909. int err, io_size = R6040_IO_SIZE;
  910. static int card_idx = -1;
  911. int bar = 0;
  912. u16 *adrp;
  913. int i;
  914. pr_info("%s\n", version);
  915. err = pci_enable_device(pdev);
  916. if (err)
  917. goto err_out;
  918. /* this should always be supported */
  919. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  920. if (err) {
  921. dev_err(&pdev->dev, "32-bit PCI DMA addresses"
  922. "not supported by the card\n");
  923. goto err_out_disable_dev;
  924. }
  925. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  926. if (err) {
  927. dev_err(&pdev->dev, "32-bit PCI DMA addresses"
  928. "not supported by the card\n");
  929. goto err_out_disable_dev;
  930. }
  931. /* IO Size check */
  932. if (pci_resource_len(pdev, bar) < io_size) {
  933. dev_err(&pdev->dev, "Insufficient PCI resources, aborting\n");
  934. err = -EIO;
  935. goto err_out_disable_dev;
  936. }
  937. pci_set_master(pdev);
  938. dev = alloc_etherdev(sizeof(struct r6040_private));
  939. if (!dev) {
  940. err = -ENOMEM;
  941. goto err_out_disable_dev;
  942. }
  943. SET_NETDEV_DEV(dev, &pdev->dev);
  944. lp = netdev_priv(dev);
  945. err = pci_request_regions(pdev, DRV_NAME);
  946. if (err) {
  947. dev_err(&pdev->dev, "Failed to request PCI regions\n");
  948. goto err_out_free_dev;
  949. }
  950. ioaddr = pci_iomap(pdev, bar, io_size);
  951. if (!ioaddr) {
  952. dev_err(&pdev->dev, "ioremap failed for device\n");
  953. err = -EIO;
  954. goto err_out_free_res;
  955. }
  956. /* If PHY status change register is still set to zero it means the
  957. * bootloader didn't initialize it, so we set it to:
  958. * - enable phy status change
  959. * - enable all phy addresses
  960. * - set to lowest timer divider */
  961. if (ioread16(ioaddr + PHY_CC) == 0)
  962. iowrite16(SCEN | PHY_MAX_ADDR << PHYAD_SHIFT |
  963. 7 << TMRDIV_SHIFT, ioaddr + PHY_CC);
  964. /* Init system & device */
  965. lp->base = ioaddr;
  966. dev->irq = pdev->irq;
  967. spin_lock_init(&lp->lock);
  968. pci_set_drvdata(pdev, dev);
  969. /* Set MAC address */
  970. card_idx++;
  971. adrp = (u16 *)dev->dev_addr;
  972. adrp[0] = ioread16(ioaddr + MID_0L);
  973. adrp[1] = ioread16(ioaddr + MID_0M);
  974. adrp[2] = ioread16(ioaddr + MID_0H);
  975. /* Some bootloader/BIOSes do not initialize
  976. * MAC address, warn about that */
  977. if (!(adrp[0] || adrp[1] || adrp[2])) {
  978. netdev_warn(dev, "MAC address not initialized, "
  979. "generating random\n");
  980. eth_hw_addr_random(dev);
  981. }
  982. /* Link new device into r6040_root_dev */
  983. lp->pdev = pdev;
  984. lp->dev = dev;
  985. /* Init RDC private data */
  986. lp->mcr0 = MCR0_XMTEN | MCR0_RCVEN;
  987. /* The RDC-specific entries in the device structure. */
  988. dev->netdev_ops = &r6040_netdev_ops;
  989. dev->ethtool_ops = &netdev_ethtool_ops;
  990. dev->watchdog_timeo = TX_TIMEOUT;
  991. netif_napi_add(dev, &lp->napi, r6040_poll, 64);
  992. lp->mii_bus = mdiobus_alloc();
  993. if (!lp->mii_bus) {
  994. dev_err(&pdev->dev, "mdiobus_alloc() failed\n");
  995. err = -ENOMEM;
  996. goto err_out_unmap;
  997. }
  998. lp->mii_bus->priv = dev;
  999. lp->mii_bus->read = r6040_mdiobus_read;
  1000. lp->mii_bus->write = r6040_mdiobus_write;
  1001. lp->mii_bus->reset = r6040_mdiobus_reset;
  1002. lp->mii_bus->name = "r6040_eth_mii";
  1003. snprintf(lp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  1004. dev_name(&pdev->dev), card_idx);
  1005. lp->mii_bus->irq = kmalloc_array(PHY_MAX_ADDR, sizeof(int), GFP_KERNEL);
  1006. if (!lp->mii_bus->irq) {
  1007. err = -ENOMEM;
  1008. goto err_out_mdio;
  1009. }
  1010. for (i = 0; i < PHY_MAX_ADDR; i++)
  1011. lp->mii_bus->irq[i] = PHY_POLL;
  1012. err = mdiobus_register(lp->mii_bus);
  1013. if (err) {
  1014. dev_err(&pdev->dev, "failed to register MII bus\n");
  1015. goto err_out_mdio_irq;
  1016. }
  1017. err = r6040_mii_probe(dev);
  1018. if (err) {
  1019. dev_err(&pdev->dev, "failed to probe MII bus\n");
  1020. goto err_out_mdio_unregister;
  1021. }
  1022. /* Register net device. After this dev->name assign */
  1023. err = register_netdev(dev);
  1024. if (err) {
  1025. dev_err(&pdev->dev, "Failed to register net device\n");
  1026. goto err_out_mdio_unregister;
  1027. }
  1028. return 0;
  1029. err_out_mdio_unregister:
  1030. mdiobus_unregister(lp->mii_bus);
  1031. err_out_mdio_irq:
  1032. kfree(lp->mii_bus->irq);
  1033. err_out_mdio:
  1034. mdiobus_free(lp->mii_bus);
  1035. err_out_unmap:
  1036. netif_napi_del(&lp->napi);
  1037. pci_set_drvdata(pdev, NULL);
  1038. pci_iounmap(pdev, ioaddr);
  1039. err_out_free_res:
  1040. pci_release_regions(pdev);
  1041. err_out_free_dev:
  1042. free_netdev(dev);
  1043. err_out_disable_dev:
  1044. pci_disable_device(pdev);
  1045. err_out:
  1046. return err;
  1047. }
  1048. static void r6040_remove_one(struct pci_dev *pdev)
  1049. {
  1050. struct net_device *dev = pci_get_drvdata(pdev);
  1051. struct r6040_private *lp = netdev_priv(dev);
  1052. unregister_netdev(dev);
  1053. mdiobus_unregister(lp->mii_bus);
  1054. kfree(lp->mii_bus->irq);
  1055. mdiobus_free(lp->mii_bus);
  1056. netif_napi_del(&lp->napi);
  1057. pci_iounmap(pdev, lp->base);
  1058. pci_release_regions(pdev);
  1059. free_netdev(dev);
  1060. pci_disable_device(pdev);
  1061. pci_set_drvdata(pdev, NULL);
  1062. }
  1063. static DEFINE_PCI_DEVICE_TABLE(r6040_pci_tbl) = {
  1064. { PCI_DEVICE(PCI_VENDOR_ID_RDC, 0x6040) },
  1065. { 0 }
  1066. };
  1067. MODULE_DEVICE_TABLE(pci, r6040_pci_tbl);
  1068. static struct pci_driver r6040_driver = {
  1069. .name = DRV_NAME,
  1070. .id_table = r6040_pci_tbl,
  1071. .probe = r6040_init_one,
  1072. .remove = r6040_remove_one,
  1073. };
  1074. module_pci_driver(r6040_driver);