netxen_nic_hw.c 67 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595
  1. /*
  2. * Copyright (C) 2003 - 2009 NetXen, Inc.
  3. * Copyright (C) 2009 - QLogic Corporation.
  4. * All rights reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  19. * MA 02111-1307, USA.
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called "COPYING".
  23. *
  24. */
  25. #include <linux/slab.h>
  26. #include "netxen_nic.h"
  27. #include "netxen_nic_hw.h"
  28. #include <net/ip.h>
  29. #define MASK(n) ((1ULL<<(n))-1)
  30. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
  31. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
  32. #define MS_WIN(addr) (addr & 0x0ffc0000)
  33. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  34. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  35. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  36. #define CRB_WINDOW_2M (0x130060)
  37. #define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
  38. #define CRB_INDIRECT_2M (0x1e0000UL)
  39. static void netxen_nic_io_write_128M(struct netxen_adapter *adapter,
  40. void __iomem *addr, u32 data);
  41. static u32 netxen_nic_io_read_128M(struct netxen_adapter *adapter,
  42. void __iomem *addr);
  43. #ifndef readq
  44. static inline u64 readq(void __iomem *addr)
  45. {
  46. return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
  47. }
  48. #endif
  49. #ifndef writeq
  50. static inline void writeq(u64 val, void __iomem *addr)
  51. {
  52. writel(((u32) (val)), (addr));
  53. writel(((u32) (val >> 32)), (addr + 4));
  54. }
  55. #endif
  56. #define PCI_OFFSET_FIRST_RANGE(adapter, off) \
  57. ((adapter)->ahw.pci_base0 + (off))
  58. #define PCI_OFFSET_SECOND_RANGE(adapter, off) \
  59. ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
  60. #define PCI_OFFSET_THIRD_RANGE(adapter, off) \
  61. ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)
  62. static void __iomem *pci_base_offset(struct netxen_adapter *adapter,
  63. unsigned long off)
  64. {
  65. if (ADDR_IN_RANGE(off, FIRST_PAGE_GROUP_START, FIRST_PAGE_GROUP_END))
  66. return PCI_OFFSET_FIRST_RANGE(adapter, off);
  67. if (ADDR_IN_RANGE(off, SECOND_PAGE_GROUP_START, SECOND_PAGE_GROUP_END))
  68. return PCI_OFFSET_SECOND_RANGE(adapter, off);
  69. if (ADDR_IN_RANGE(off, THIRD_PAGE_GROUP_START, THIRD_PAGE_GROUP_END))
  70. return PCI_OFFSET_THIRD_RANGE(adapter, off);
  71. return NULL;
  72. }
  73. static crb_128M_2M_block_map_t
  74. crb_128M_2M_map[64] __cacheline_aligned_in_smp = {
  75. {{{0, 0, 0, 0} } }, /* 0: PCI */
  76. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  77. {1, 0x0110000, 0x0120000, 0x130000},
  78. {1, 0x0120000, 0x0122000, 0x124000},
  79. {1, 0x0130000, 0x0132000, 0x126000},
  80. {1, 0x0140000, 0x0142000, 0x128000},
  81. {1, 0x0150000, 0x0152000, 0x12a000},
  82. {1, 0x0160000, 0x0170000, 0x110000},
  83. {1, 0x0170000, 0x0172000, 0x12e000},
  84. {0, 0x0000000, 0x0000000, 0x000000},
  85. {0, 0x0000000, 0x0000000, 0x000000},
  86. {0, 0x0000000, 0x0000000, 0x000000},
  87. {0, 0x0000000, 0x0000000, 0x000000},
  88. {0, 0x0000000, 0x0000000, 0x000000},
  89. {0, 0x0000000, 0x0000000, 0x000000},
  90. {1, 0x01e0000, 0x01e0800, 0x122000},
  91. {0, 0x0000000, 0x0000000, 0x000000} } },
  92. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  93. {{{0, 0, 0, 0} } }, /* 3: */
  94. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  95. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  96. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  97. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  98. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  99. {0, 0x0000000, 0x0000000, 0x000000},
  100. {0, 0x0000000, 0x0000000, 0x000000},
  101. {0, 0x0000000, 0x0000000, 0x000000},
  102. {0, 0x0000000, 0x0000000, 0x000000},
  103. {0, 0x0000000, 0x0000000, 0x000000},
  104. {0, 0x0000000, 0x0000000, 0x000000},
  105. {0, 0x0000000, 0x0000000, 0x000000},
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  114. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  115. {0, 0x0000000, 0x0000000, 0x000000},
  116. {0, 0x0000000, 0x0000000, 0x000000},
  117. {0, 0x0000000, 0x0000000, 0x000000},
  118. {0, 0x0000000, 0x0000000, 0x000000},
  119. {0, 0x0000000, 0x0000000, 0x000000},
  120. {0, 0x0000000, 0x0000000, 0x000000},
  121. {0, 0x0000000, 0x0000000, 0x000000},
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  130. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {0, 0x0000000, 0x0000000, 0x000000},
  135. {0, 0x0000000, 0x0000000, 0x000000},
  136. {0, 0x0000000, 0x0000000, 0x000000},
  137. {0, 0x0000000, 0x0000000, 0x000000},
  138. {0, 0x0000000, 0x0000000, 0x000000},
  139. {0, 0x0000000, 0x0000000, 0x000000},
  140. {0, 0x0000000, 0x0000000, 0x000000},
  141. {0, 0x0000000, 0x0000000, 0x000000},
  142. {0, 0x0000000, 0x0000000, 0x000000},
  143. {0, 0x0000000, 0x0000000, 0x000000},
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  146. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  147. {0, 0x0000000, 0x0000000, 0x000000},
  148. {0, 0x0000000, 0x0000000, 0x000000},
  149. {0, 0x0000000, 0x0000000, 0x000000},
  150. {0, 0x0000000, 0x0000000, 0x000000},
  151. {0, 0x0000000, 0x0000000, 0x000000},
  152. {0, 0x0000000, 0x0000000, 0x000000},
  153. {0, 0x0000000, 0x0000000, 0x000000},
  154. {0, 0x0000000, 0x0000000, 0x000000},
  155. {0, 0x0000000, 0x0000000, 0x000000},
  156. {0, 0x0000000, 0x0000000, 0x000000},
  157. {0, 0x0000000, 0x0000000, 0x000000},
  158. {0, 0x0000000, 0x0000000, 0x000000},
  159. {0, 0x0000000, 0x0000000, 0x000000},
  160. {0, 0x0000000, 0x0000000, 0x000000},
  161. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  162. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  163. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  164. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  165. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  166. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  167. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  168. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  169. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  170. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  171. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  172. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  173. {{{0, 0, 0, 0} } }, /* 23: */
  174. {{{0, 0, 0, 0} } }, /* 24: */
  175. {{{0, 0, 0, 0} } }, /* 25: */
  176. {{{0, 0, 0, 0} } }, /* 26: */
  177. {{{0, 0, 0, 0} } }, /* 27: */
  178. {{{0, 0, 0, 0} } }, /* 28: */
  179. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  180. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  181. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  182. {{{0} } }, /* 32: PCI */
  183. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  184. {1, 0x2110000, 0x2120000, 0x130000},
  185. {1, 0x2120000, 0x2122000, 0x124000},
  186. {1, 0x2130000, 0x2132000, 0x126000},
  187. {1, 0x2140000, 0x2142000, 0x128000},
  188. {1, 0x2150000, 0x2152000, 0x12a000},
  189. {1, 0x2160000, 0x2170000, 0x110000},
  190. {1, 0x2170000, 0x2172000, 0x12e000},
  191. {0, 0x0000000, 0x0000000, 0x000000},
  192. {0, 0x0000000, 0x0000000, 0x000000},
  193. {0, 0x0000000, 0x0000000, 0x000000},
  194. {0, 0x0000000, 0x0000000, 0x000000},
  195. {0, 0x0000000, 0x0000000, 0x000000},
  196. {0, 0x0000000, 0x0000000, 0x000000},
  197. {0, 0x0000000, 0x0000000, 0x000000},
  198. {0, 0x0000000, 0x0000000, 0x000000} } },
  199. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  200. {{{0} } }, /* 35: */
  201. {{{0} } }, /* 36: */
  202. {{{0} } }, /* 37: */
  203. {{{0} } }, /* 38: */
  204. {{{0} } }, /* 39: */
  205. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  206. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  207. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  208. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  209. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  210. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  211. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  212. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  213. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  214. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  215. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  216. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  217. {{{0} } }, /* 52: */
  218. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  219. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  220. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  221. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  222. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  223. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  224. {{{0} } }, /* 59: I2C0 */
  225. {{{0} } }, /* 60: I2C1 */
  226. {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
  227. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  228. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  229. };
  230. /*
  231. * top 12 bits of crb internal address (hub, agent)
  232. */
  233. static unsigned crb_hub_agt[64] =
  234. {
  235. 0,
  236. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  237. NETXEN_HW_CRB_HUB_AGT_ADR_MN,
  238. NETXEN_HW_CRB_HUB_AGT_ADR_MS,
  239. 0,
  240. NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
  241. NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
  242. NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
  243. NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
  244. NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
  245. NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
  246. NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
  247. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  248. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  249. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  250. NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
  251. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  252. NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
  253. NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
  254. NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
  255. NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
  256. NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
  257. NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
  258. NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
  259. NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
  260. NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
  261. NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
  262. 0,
  263. NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
  264. NETXEN_HW_CRB_HUB_AGT_ADR_SN,
  265. 0,
  266. NETXEN_HW_CRB_HUB_AGT_ADR_EG,
  267. 0,
  268. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  269. NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
  270. 0,
  271. 0,
  272. 0,
  273. 0,
  274. 0,
  275. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  276. 0,
  277. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
  278. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
  279. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
  280. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
  281. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
  282. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
  283. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
  284. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  285. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  286. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  287. 0,
  288. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
  289. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
  290. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
  291. NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
  292. 0,
  293. NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
  294. NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
  295. NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
  296. 0,
  297. NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
  298. 0,
  299. };
  300. /* PCI Windowing for DDR regions. */
  301. #define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
  302. #define NETXEN_PCIE_SEM_TIMEOUT 10000
  303. static int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu);
  304. int
  305. netxen_pcie_sem_lock(struct netxen_adapter *adapter, int sem, u32 id_reg)
  306. {
  307. int done = 0, timeout = 0;
  308. while (!done) {
  309. done = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM_LOCK(sem)));
  310. if (done == 1)
  311. break;
  312. if (++timeout >= NETXEN_PCIE_SEM_TIMEOUT)
  313. return -EIO;
  314. msleep(1);
  315. }
  316. if (id_reg)
  317. NXWR32(adapter, id_reg, adapter->portnum);
  318. return 0;
  319. }
  320. void
  321. netxen_pcie_sem_unlock(struct netxen_adapter *adapter, int sem)
  322. {
  323. NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM_UNLOCK(sem)));
  324. }
  325. static int netxen_niu_xg_init_port(struct netxen_adapter *adapter, int port)
  326. {
  327. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  328. NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_1+(0x10000*port), 0x1447);
  329. NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_0+(0x10000*port), 0x5);
  330. }
  331. return 0;
  332. }
  333. /* Disable an XG interface */
  334. static int netxen_niu_disable_xg_port(struct netxen_adapter *adapter)
  335. {
  336. __u32 mac_cfg;
  337. u32 port = adapter->physical_port;
  338. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  339. return 0;
  340. if (port >= NETXEN_NIU_MAX_XG_PORTS)
  341. return -EINVAL;
  342. mac_cfg = 0;
  343. if (NXWR32(adapter,
  344. NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port), mac_cfg))
  345. return -EIO;
  346. return 0;
  347. }
  348. #define NETXEN_UNICAST_ADDR(port, index) \
  349. (NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
  350. #define NETXEN_MCAST_ADDR(port, index) \
  351. (NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
  352. #define MAC_HI(addr) \
  353. ((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
  354. #define MAC_LO(addr) \
  355. ((addr[5] << 16) | (addr[4] << 8) | (addr[3]))
  356. static int netxen_p2_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
  357. {
  358. u32 mac_cfg;
  359. u32 cnt = 0;
  360. __u32 reg = 0x0200;
  361. u32 port = adapter->physical_port;
  362. u16 board_type = adapter->ahw.board_type;
  363. if (port >= NETXEN_NIU_MAX_XG_PORTS)
  364. return -EINVAL;
  365. mac_cfg = NXRD32(adapter, NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port));
  366. mac_cfg &= ~0x4;
  367. NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port), mac_cfg);
  368. if ((board_type == NETXEN_BRDTYPE_P2_SB31_10G_IMEZ) ||
  369. (board_type == NETXEN_BRDTYPE_P2_SB31_10G_HMEZ))
  370. reg = (0x20 << port);
  371. NXWR32(adapter, NETXEN_NIU_FRAME_COUNT_SELECT, reg);
  372. mdelay(10);
  373. while (NXRD32(adapter, NETXEN_NIU_FRAME_COUNT) && ++cnt < 20)
  374. mdelay(10);
  375. if (cnt < 20) {
  376. reg = NXRD32(adapter,
  377. NETXEN_NIU_XGE_CONFIG_1 + (0x10000 * port));
  378. if (mode == NETXEN_NIU_PROMISC_MODE)
  379. reg = (reg | 0x2000UL);
  380. else
  381. reg = (reg & ~0x2000UL);
  382. if (mode == NETXEN_NIU_ALLMULTI_MODE)
  383. reg = (reg | 0x1000UL);
  384. else
  385. reg = (reg & ~0x1000UL);
  386. NXWR32(adapter,
  387. NETXEN_NIU_XGE_CONFIG_1 + (0x10000 * port), reg);
  388. }
  389. mac_cfg |= 0x4;
  390. NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port), mac_cfg);
  391. return 0;
  392. }
  393. static int netxen_p2_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
  394. {
  395. u32 mac_hi, mac_lo;
  396. u32 reg_hi, reg_lo;
  397. u8 phy = adapter->physical_port;
  398. if (phy >= NETXEN_NIU_MAX_XG_PORTS)
  399. return -EINVAL;
  400. mac_lo = ((u32)addr[0] << 16) | ((u32)addr[1] << 24);
  401. mac_hi = addr[2] | ((u32)addr[3] << 8) |
  402. ((u32)addr[4] << 16) | ((u32)addr[5] << 24);
  403. reg_lo = NETXEN_NIU_XGE_STATION_ADDR_0_1 + (0x10000 * phy);
  404. reg_hi = NETXEN_NIU_XGE_STATION_ADDR_0_HI + (0x10000 * phy);
  405. /* write twice to flush */
  406. if (NXWR32(adapter, reg_lo, mac_lo) || NXWR32(adapter, reg_hi, mac_hi))
  407. return -EIO;
  408. if (NXWR32(adapter, reg_lo, mac_lo) || NXWR32(adapter, reg_hi, mac_hi))
  409. return -EIO;
  410. return 0;
  411. }
  412. static int
  413. netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
  414. {
  415. u32 val = 0;
  416. u16 port = adapter->physical_port;
  417. u8 *addr = adapter->mac_addr;
  418. if (adapter->mc_enabled)
  419. return 0;
  420. val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
  421. val |= (1UL << (28+port));
  422. NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
  423. /* add broadcast addr to filter */
  424. val = 0xffffff;
  425. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  426. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
  427. /* add station addr to filter */
  428. val = MAC_HI(addr);
  429. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
  430. val = MAC_LO(addr);
  431. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, val);
  432. adapter->mc_enabled = 1;
  433. return 0;
  434. }
  435. static int
  436. netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
  437. {
  438. u32 val = 0;
  439. u16 port = adapter->physical_port;
  440. u8 *addr = adapter->mac_addr;
  441. if (!adapter->mc_enabled)
  442. return 0;
  443. val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
  444. val &= ~(1UL << (28+port));
  445. NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
  446. val = MAC_HI(addr);
  447. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  448. val = MAC_LO(addr);
  449. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
  450. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
  451. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
  452. adapter->mc_enabled = 0;
  453. return 0;
  454. }
  455. static int
  456. netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
  457. int index, u8 *addr)
  458. {
  459. u32 hi = 0, lo = 0;
  460. u16 port = adapter->physical_port;
  461. lo = MAC_LO(addr);
  462. hi = MAC_HI(addr);
  463. NXWR32(adapter, NETXEN_MCAST_ADDR(port, index), hi);
  464. NXWR32(adapter, NETXEN_MCAST_ADDR(port, index)+4, lo);
  465. return 0;
  466. }
  467. static void netxen_p2_nic_set_multi(struct net_device *netdev)
  468. {
  469. struct netxen_adapter *adapter = netdev_priv(netdev);
  470. struct netdev_hw_addr *ha;
  471. u8 null_addr[6];
  472. int i;
  473. memset(null_addr, 0, 6);
  474. if (netdev->flags & IFF_PROMISC) {
  475. adapter->set_promisc(adapter,
  476. NETXEN_NIU_PROMISC_MODE);
  477. /* Full promiscuous mode */
  478. netxen_nic_disable_mcast_filter(adapter);
  479. return;
  480. }
  481. if (netdev_mc_empty(netdev)) {
  482. adapter->set_promisc(adapter,
  483. NETXEN_NIU_NON_PROMISC_MODE);
  484. netxen_nic_disable_mcast_filter(adapter);
  485. return;
  486. }
  487. adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
  488. if (netdev->flags & IFF_ALLMULTI ||
  489. netdev_mc_count(netdev) > adapter->max_mc_count) {
  490. netxen_nic_disable_mcast_filter(adapter);
  491. return;
  492. }
  493. netxen_nic_enable_mcast_filter(adapter);
  494. i = 0;
  495. netdev_for_each_mc_addr(ha, netdev)
  496. netxen_nic_set_mcast_addr(adapter, i++, ha->addr);
  497. /* Clear out remaining addresses */
  498. while (i < adapter->max_mc_count)
  499. netxen_nic_set_mcast_addr(adapter, i++, null_addr);
  500. }
  501. static int
  502. netxen_send_cmd_descs(struct netxen_adapter *adapter,
  503. struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
  504. {
  505. u32 i, producer, consumer;
  506. struct netxen_cmd_buffer *pbuf;
  507. struct cmd_desc_type0 *cmd_desc;
  508. struct nx_host_tx_ring *tx_ring;
  509. i = 0;
  510. if (adapter->is_up != NETXEN_ADAPTER_UP_MAGIC)
  511. return -EIO;
  512. tx_ring = adapter->tx_ring;
  513. __netif_tx_lock_bh(tx_ring->txq);
  514. producer = tx_ring->producer;
  515. consumer = tx_ring->sw_consumer;
  516. if (nr_desc >= netxen_tx_avail(tx_ring)) {
  517. netif_tx_stop_queue(tx_ring->txq);
  518. smp_mb();
  519. if (netxen_tx_avail(tx_ring) > nr_desc) {
  520. if (netxen_tx_avail(tx_ring) > TX_STOP_THRESH)
  521. netif_tx_wake_queue(tx_ring->txq);
  522. } else {
  523. __netif_tx_unlock_bh(tx_ring->txq);
  524. return -EBUSY;
  525. }
  526. }
  527. do {
  528. cmd_desc = &cmd_desc_arr[i];
  529. pbuf = &tx_ring->cmd_buf_arr[producer];
  530. pbuf->skb = NULL;
  531. pbuf->frag_count = 0;
  532. memcpy(&tx_ring->desc_head[producer],
  533. &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
  534. producer = get_next_index(producer, tx_ring->num_desc);
  535. i++;
  536. } while (i != nr_desc);
  537. tx_ring->producer = producer;
  538. netxen_nic_update_cmd_producer(adapter, tx_ring);
  539. __netif_tx_unlock_bh(tx_ring->txq);
  540. return 0;
  541. }
  542. static int
  543. nx_p3_sre_macaddr_change(struct netxen_adapter *adapter, u8 *addr, unsigned op)
  544. {
  545. nx_nic_req_t req;
  546. nx_mac_req_t *mac_req;
  547. u64 word;
  548. memset(&req, 0, sizeof(nx_nic_req_t));
  549. req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
  550. word = NX_MAC_EVENT | ((u64)adapter->portnum << 16);
  551. req.req_hdr = cpu_to_le64(word);
  552. mac_req = (nx_mac_req_t *)&req.words[0];
  553. mac_req->op = op;
  554. memcpy(mac_req->mac_addr, addr, 6);
  555. return netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  556. }
  557. static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
  558. const u8 *addr, struct list_head *del_list)
  559. {
  560. struct list_head *head;
  561. nx_mac_list_t *cur;
  562. /* look up if already exists */
  563. list_for_each(head, del_list) {
  564. cur = list_entry(head, nx_mac_list_t, list);
  565. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
  566. list_move_tail(head, &adapter->mac_list);
  567. return 0;
  568. }
  569. }
  570. cur = kzalloc(sizeof(nx_mac_list_t), GFP_ATOMIC);
  571. if (cur == NULL)
  572. return -ENOMEM;
  573. memcpy(cur->mac_addr, addr, ETH_ALEN);
  574. list_add_tail(&cur->list, &adapter->mac_list);
  575. return nx_p3_sre_macaddr_change(adapter,
  576. cur->mac_addr, NETXEN_MAC_ADD);
  577. }
  578. static void netxen_p3_nic_set_multi(struct net_device *netdev)
  579. {
  580. struct netxen_adapter *adapter = netdev_priv(netdev);
  581. struct netdev_hw_addr *ha;
  582. static const u8 bcast_addr[ETH_ALEN] = {
  583. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  584. };
  585. u32 mode = VPORT_MISS_MODE_DROP;
  586. LIST_HEAD(del_list);
  587. struct list_head *head;
  588. nx_mac_list_t *cur;
  589. if (adapter->is_up != NETXEN_ADAPTER_UP_MAGIC)
  590. return;
  591. list_splice_tail_init(&adapter->mac_list, &del_list);
  592. nx_p3_nic_add_mac(adapter, adapter->mac_addr, &del_list);
  593. nx_p3_nic_add_mac(adapter, bcast_addr, &del_list);
  594. if (netdev->flags & IFF_PROMISC) {
  595. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  596. goto send_fw_cmd;
  597. }
  598. if ((netdev->flags & IFF_ALLMULTI) ||
  599. (netdev_mc_count(netdev) > adapter->max_mc_count)) {
  600. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  601. goto send_fw_cmd;
  602. }
  603. if (!netdev_mc_empty(netdev)) {
  604. netdev_for_each_mc_addr(ha, netdev)
  605. nx_p3_nic_add_mac(adapter, ha->addr, &del_list);
  606. }
  607. send_fw_cmd:
  608. adapter->set_promisc(adapter, mode);
  609. head = &del_list;
  610. while (!list_empty(head)) {
  611. cur = list_entry(head->next, nx_mac_list_t, list);
  612. nx_p3_sre_macaddr_change(adapter,
  613. cur->mac_addr, NETXEN_MAC_DEL);
  614. list_del(&cur->list);
  615. kfree(cur);
  616. }
  617. }
  618. static int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
  619. {
  620. nx_nic_req_t req;
  621. u64 word;
  622. memset(&req, 0, sizeof(nx_nic_req_t));
  623. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  624. word = NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
  625. ((u64)adapter->portnum << 16);
  626. req.req_hdr = cpu_to_le64(word);
  627. req.words[0] = cpu_to_le64(mode);
  628. return netxen_send_cmd_descs(adapter,
  629. (struct cmd_desc_type0 *)&req, 1);
  630. }
  631. void netxen_p3_free_mac_list(struct netxen_adapter *adapter)
  632. {
  633. nx_mac_list_t *cur;
  634. struct list_head *head = &adapter->mac_list;
  635. while (!list_empty(head)) {
  636. cur = list_entry(head->next, nx_mac_list_t, list);
  637. nx_p3_sre_macaddr_change(adapter,
  638. cur->mac_addr, NETXEN_MAC_DEL);
  639. list_del(&cur->list);
  640. kfree(cur);
  641. }
  642. }
  643. static int netxen_p3_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
  644. {
  645. /* assuming caller has already copied new addr to netdev */
  646. netxen_p3_nic_set_multi(adapter->netdev);
  647. return 0;
  648. }
  649. #define NETXEN_CONFIG_INTR_COALESCE 3
  650. /*
  651. * Send the interrupt coalescing parameter set by ethtool to the card.
  652. */
  653. int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
  654. {
  655. nx_nic_req_t req;
  656. u64 word[6];
  657. int rv, i;
  658. memset(&req, 0, sizeof(nx_nic_req_t));
  659. memset(word, 0, sizeof(word));
  660. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  661. word[0] = NETXEN_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
  662. req.req_hdr = cpu_to_le64(word[0]);
  663. memcpy(&word[0], &adapter->coal, sizeof(adapter->coal));
  664. for (i = 0; i < 6; i++)
  665. req.words[i] = cpu_to_le64(word[i]);
  666. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  667. if (rv != 0) {
  668. printk(KERN_ERR "ERROR. Could not send "
  669. "interrupt coalescing parameters\n");
  670. }
  671. return rv;
  672. }
  673. int netxen_config_hw_lro(struct netxen_adapter *adapter, int enable)
  674. {
  675. nx_nic_req_t req;
  676. u64 word;
  677. int rv = 0;
  678. if (!test_bit(__NX_FW_ATTACHED, &adapter->state))
  679. return 0;
  680. memset(&req, 0, sizeof(nx_nic_req_t));
  681. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  682. word = NX_NIC_H2C_OPCODE_CONFIG_HW_LRO | ((u64)adapter->portnum << 16);
  683. req.req_hdr = cpu_to_le64(word);
  684. req.words[0] = cpu_to_le64(enable);
  685. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  686. if (rv != 0) {
  687. printk(KERN_ERR "ERROR. Could not send "
  688. "configure hw lro request\n");
  689. }
  690. return rv;
  691. }
  692. int netxen_config_bridged_mode(struct netxen_adapter *adapter, int enable)
  693. {
  694. nx_nic_req_t req;
  695. u64 word;
  696. int rv = 0;
  697. if (!!(adapter->flags & NETXEN_NIC_BRIDGE_ENABLED) == enable)
  698. return rv;
  699. memset(&req, 0, sizeof(nx_nic_req_t));
  700. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  701. word = NX_NIC_H2C_OPCODE_CONFIG_BRIDGING |
  702. ((u64)adapter->portnum << 16);
  703. req.req_hdr = cpu_to_le64(word);
  704. req.words[0] = cpu_to_le64(enable);
  705. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  706. if (rv != 0) {
  707. printk(KERN_ERR "ERROR. Could not send "
  708. "configure bridge mode request\n");
  709. }
  710. adapter->flags ^= NETXEN_NIC_BRIDGE_ENABLED;
  711. return rv;
  712. }
  713. #define RSS_HASHTYPE_IP_TCP 0x3
  714. int netxen_config_rss(struct netxen_adapter *adapter, int enable)
  715. {
  716. nx_nic_req_t req;
  717. u64 word;
  718. int i, rv;
  719. static const u64 key[] = {
  720. 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  721. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  722. 0x255b0ec26d5a56daULL
  723. };
  724. memset(&req, 0, sizeof(nx_nic_req_t));
  725. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  726. word = NX_NIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
  727. req.req_hdr = cpu_to_le64(word);
  728. /*
  729. * RSS request:
  730. * bits 3-0: hash_method
  731. * 5-4: hash_type_ipv4
  732. * 7-6: hash_type_ipv6
  733. * 8: enable
  734. * 9: use indirection table
  735. * 47-10: reserved
  736. * 63-48: indirection table mask
  737. */
  738. word = ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  739. ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  740. ((u64)(enable & 0x1) << 8) |
  741. ((0x7ULL) << 48);
  742. req.words[0] = cpu_to_le64(word);
  743. for (i = 0; i < ARRAY_SIZE(key); i++)
  744. req.words[i+1] = cpu_to_le64(key[i]);
  745. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  746. if (rv != 0) {
  747. printk(KERN_ERR "%s: could not configure RSS\n",
  748. adapter->netdev->name);
  749. }
  750. return rv;
  751. }
  752. int netxen_config_ipaddr(struct netxen_adapter *adapter, __be32 ip, int cmd)
  753. {
  754. nx_nic_req_t req;
  755. u64 word;
  756. int rv;
  757. memset(&req, 0, sizeof(nx_nic_req_t));
  758. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  759. word = NX_NIC_H2C_OPCODE_CONFIG_IPADDR | ((u64)adapter->portnum << 16);
  760. req.req_hdr = cpu_to_le64(word);
  761. req.words[0] = cpu_to_le64(cmd);
  762. memcpy(&req.words[1], &ip, sizeof(u32));
  763. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  764. if (rv != 0) {
  765. printk(KERN_ERR "%s: could not notify %s IP 0x%x reuqest\n",
  766. adapter->netdev->name,
  767. (cmd == NX_IP_UP) ? "Add" : "Remove", ip);
  768. }
  769. return rv;
  770. }
  771. int netxen_linkevent_request(struct netxen_adapter *adapter, int enable)
  772. {
  773. nx_nic_req_t req;
  774. u64 word;
  775. int rv;
  776. memset(&req, 0, sizeof(nx_nic_req_t));
  777. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  778. word = NX_NIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
  779. req.req_hdr = cpu_to_le64(word);
  780. req.words[0] = cpu_to_le64(enable | (enable << 8));
  781. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  782. if (rv != 0) {
  783. printk(KERN_ERR "%s: could not configure link notification\n",
  784. adapter->netdev->name);
  785. }
  786. return rv;
  787. }
  788. int netxen_send_lro_cleanup(struct netxen_adapter *adapter)
  789. {
  790. nx_nic_req_t req;
  791. u64 word;
  792. int rv;
  793. if (!test_bit(__NX_FW_ATTACHED, &adapter->state))
  794. return 0;
  795. memset(&req, 0, sizeof(nx_nic_req_t));
  796. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  797. word = NX_NIC_H2C_OPCODE_LRO_REQUEST |
  798. ((u64)adapter->portnum << 16) |
  799. ((u64)NX_NIC_LRO_REQUEST_CLEANUP << 56) ;
  800. req.req_hdr = cpu_to_le64(word);
  801. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  802. if (rv != 0) {
  803. printk(KERN_ERR "%s: could not cleanup lro flows\n",
  804. adapter->netdev->name);
  805. }
  806. return rv;
  807. }
  808. /*
  809. * netxen_nic_change_mtu - Change the Maximum Transfer Unit
  810. * @returns 0 on success, negative on failure
  811. */
  812. #define MTU_FUDGE_FACTOR 100
  813. int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
  814. {
  815. struct netxen_adapter *adapter = netdev_priv(netdev);
  816. int max_mtu;
  817. int rc = 0;
  818. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  819. max_mtu = P3_MAX_MTU;
  820. else
  821. max_mtu = P2_MAX_MTU;
  822. if (mtu > max_mtu) {
  823. printk(KERN_ERR "%s: mtu > %d bytes unsupported\n",
  824. netdev->name, max_mtu);
  825. return -EINVAL;
  826. }
  827. if (adapter->set_mtu)
  828. rc = adapter->set_mtu(adapter, mtu);
  829. if (!rc)
  830. netdev->mtu = mtu;
  831. return rc;
  832. }
  833. static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
  834. int size, __le32 * buf)
  835. {
  836. int i, v, addr;
  837. __le32 *ptr32;
  838. addr = base;
  839. ptr32 = buf;
  840. for (i = 0; i < size / sizeof(u32); i++) {
  841. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  842. return -1;
  843. *ptr32 = cpu_to_le32(v);
  844. ptr32++;
  845. addr += sizeof(u32);
  846. }
  847. if ((char *)buf + size > (char *)ptr32) {
  848. __le32 local;
  849. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  850. return -1;
  851. local = cpu_to_le32(v);
  852. memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
  853. }
  854. return 0;
  855. }
  856. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, u64 *mac)
  857. {
  858. __le32 *pmac = (__le32 *) mac;
  859. u32 offset;
  860. offset = NX_FW_MAC_ADDR_OFFSET + (adapter->portnum * sizeof(u64));
  861. if (netxen_get_flash_block(adapter, offset, sizeof(u64), pmac) == -1)
  862. return -1;
  863. if (*mac == ~0ULL) {
  864. offset = NX_OLD_MAC_ADDR_OFFSET +
  865. (adapter->portnum * sizeof(u64));
  866. if (netxen_get_flash_block(adapter,
  867. offset, sizeof(u64), pmac) == -1)
  868. return -1;
  869. if (*mac == ~0ULL)
  870. return -1;
  871. }
  872. return 0;
  873. }
  874. int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, u64 *mac)
  875. {
  876. uint32_t crbaddr, mac_hi, mac_lo;
  877. int pci_func = adapter->ahw.pci_func;
  878. crbaddr = CRB_MAC_BLOCK_START +
  879. (4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));
  880. mac_lo = NXRD32(adapter, crbaddr);
  881. mac_hi = NXRD32(adapter, crbaddr+4);
  882. if (pci_func & 1)
  883. *mac = le64_to_cpu((mac_lo >> 16) | ((u64)mac_hi << 16));
  884. else
  885. *mac = le64_to_cpu((u64)mac_lo | ((u64)mac_hi << 32));
  886. return 0;
  887. }
  888. /*
  889. * Changes the CRB window to the specified window.
  890. */
  891. static void
  892. netxen_nic_pci_set_crbwindow_128M(struct netxen_adapter *adapter,
  893. u32 window)
  894. {
  895. void __iomem *offset;
  896. int count = 10;
  897. u8 func = adapter->ahw.pci_func;
  898. if (adapter->ahw.crb_win == window)
  899. return;
  900. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  901. NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
  902. writel(window, offset);
  903. do {
  904. if (window == readl(offset))
  905. break;
  906. if (printk_ratelimit())
  907. dev_warn(&adapter->pdev->dev,
  908. "failed to set CRB window to %d\n",
  909. (window == NETXEN_WINDOW_ONE));
  910. udelay(1);
  911. } while (--count > 0);
  912. if (count > 0)
  913. adapter->ahw.crb_win = window;
  914. }
  915. /*
  916. * Returns < 0 if off is not valid,
  917. * 1 if window access is needed. 'off' is set to offset from
  918. * CRB space in 128M pci map
  919. * 0 if no window access is needed. 'off' is set to 2M addr
  920. * In: 'off' is offset from base in 128M pci map
  921. */
  922. static int
  923. netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter,
  924. ulong off, void __iomem **addr)
  925. {
  926. crb_128M_2M_sub_block_map_t *m;
  927. if ((off >= NETXEN_CRB_MAX) || (off < NETXEN_PCI_CRBSPACE))
  928. return -EINVAL;
  929. off -= NETXEN_PCI_CRBSPACE;
  930. /*
  931. * Try direct map
  932. */
  933. m = &crb_128M_2M_map[CRB_BLK(off)].sub_block[CRB_SUBBLK(off)];
  934. if (m->valid && (m->start_128M <= off) && (m->end_128M > off)) {
  935. *addr = adapter->ahw.pci_base0 + m->start_2M +
  936. (off - m->start_128M);
  937. return 0;
  938. }
  939. /*
  940. * Not in direct map, use crb window
  941. */
  942. *addr = adapter->ahw.pci_base0 + CRB_INDIRECT_2M +
  943. (off & MASK(16));
  944. return 1;
  945. }
  946. /*
  947. * In: 'off' is offset from CRB space in 128M pci map
  948. * Out: 'off' is 2M pci map addr
  949. * side effect: lock crb window
  950. */
  951. static void
  952. netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong off)
  953. {
  954. u32 window;
  955. void __iomem *addr = adapter->ahw.pci_base0 + CRB_WINDOW_2M;
  956. off -= NETXEN_PCI_CRBSPACE;
  957. window = CRB_HI(off);
  958. writel(window, addr);
  959. if (readl(addr) != window) {
  960. if (printk_ratelimit())
  961. dev_warn(&adapter->pdev->dev,
  962. "failed to set CRB window to %d off 0x%lx\n",
  963. window, off);
  964. }
  965. }
  966. static void __iomem *
  967. netxen_nic_map_indirect_address_128M(struct netxen_adapter *adapter,
  968. ulong win_off, void __iomem **mem_ptr)
  969. {
  970. ulong off = win_off;
  971. void __iomem *addr;
  972. resource_size_t mem_base;
  973. if (ADDR_IN_WINDOW1(win_off))
  974. off = NETXEN_CRB_NORMAL(win_off);
  975. addr = pci_base_offset(adapter, off);
  976. if (addr)
  977. return addr;
  978. if (adapter->ahw.pci_len0 == 0)
  979. off -= NETXEN_PCI_CRBSPACE;
  980. mem_base = pci_resource_start(adapter->pdev, 0);
  981. *mem_ptr = ioremap(mem_base + (off & PAGE_MASK), PAGE_SIZE);
  982. if (*mem_ptr)
  983. addr = *mem_ptr + (off & (PAGE_SIZE - 1));
  984. return addr;
  985. }
  986. static int
  987. netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter, ulong off, u32 data)
  988. {
  989. unsigned long flags;
  990. void __iomem *addr, *mem_ptr = NULL;
  991. addr = netxen_nic_map_indirect_address_128M(adapter, off, &mem_ptr);
  992. if (!addr)
  993. return -EIO;
  994. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  995. netxen_nic_io_write_128M(adapter, addr, data);
  996. } else { /* Window 0 */
  997. write_lock_irqsave(&adapter->ahw.crb_lock, flags);
  998. netxen_nic_pci_set_crbwindow_128M(adapter, 0);
  999. writel(data, addr);
  1000. netxen_nic_pci_set_crbwindow_128M(adapter,
  1001. NETXEN_WINDOW_ONE);
  1002. write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
  1003. }
  1004. if (mem_ptr)
  1005. iounmap(mem_ptr);
  1006. return 0;
  1007. }
  1008. static u32
  1009. netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter, ulong off)
  1010. {
  1011. unsigned long flags;
  1012. void __iomem *addr, *mem_ptr = NULL;
  1013. u32 data;
  1014. addr = netxen_nic_map_indirect_address_128M(adapter, off, &mem_ptr);
  1015. if (!addr)
  1016. return -EIO;
  1017. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  1018. data = netxen_nic_io_read_128M(adapter, addr);
  1019. } else { /* Window 0 */
  1020. write_lock_irqsave(&adapter->ahw.crb_lock, flags);
  1021. netxen_nic_pci_set_crbwindow_128M(adapter, 0);
  1022. data = readl(addr);
  1023. netxen_nic_pci_set_crbwindow_128M(adapter,
  1024. NETXEN_WINDOW_ONE);
  1025. write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
  1026. }
  1027. if (mem_ptr)
  1028. iounmap(mem_ptr);
  1029. return data;
  1030. }
  1031. static int
  1032. netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter, ulong off, u32 data)
  1033. {
  1034. unsigned long flags;
  1035. int rv;
  1036. void __iomem *addr = NULL;
  1037. rv = netxen_nic_pci_get_crb_addr_2M(adapter, off, &addr);
  1038. if (rv == 0) {
  1039. writel(data, addr);
  1040. return 0;
  1041. }
  1042. if (rv > 0) {
  1043. /* indirect access */
  1044. write_lock_irqsave(&adapter->ahw.crb_lock, flags);
  1045. crb_win_lock(adapter);
  1046. netxen_nic_pci_set_crbwindow_2M(adapter, off);
  1047. writel(data, addr);
  1048. crb_win_unlock(adapter);
  1049. write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
  1050. return 0;
  1051. }
  1052. dev_err(&adapter->pdev->dev,
  1053. "%s: invalid offset: 0x%016lx\n", __func__, off);
  1054. dump_stack();
  1055. return -EIO;
  1056. }
  1057. static u32
  1058. netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter, ulong off)
  1059. {
  1060. unsigned long flags;
  1061. int rv;
  1062. u32 data;
  1063. void __iomem *addr = NULL;
  1064. rv = netxen_nic_pci_get_crb_addr_2M(adapter, off, &addr);
  1065. if (rv == 0)
  1066. return readl(addr);
  1067. if (rv > 0) {
  1068. /* indirect access */
  1069. write_lock_irqsave(&adapter->ahw.crb_lock, flags);
  1070. crb_win_lock(adapter);
  1071. netxen_nic_pci_set_crbwindow_2M(adapter, off);
  1072. data = readl(addr);
  1073. crb_win_unlock(adapter);
  1074. write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
  1075. return data;
  1076. }
  1077. dev_err(&adapter->pdev->dev,
  1078. "%s: invalid offset: 0x%016lx\n", __func__, off);
  1079. dump_stack();
  1080. return -1;
  1081. }
  1082. /* window 1 registers only */
  1083. static void netxen_nic_io_write_128M(struct netxen_adapter *adapter,
  1084. void __iomem *addr, u32 data)
  1085. {
  1086. read_lock(&adapter->ahw.crb_lock);
  1087. writel(data, addr);
  1088. read_unlock(&adapter->ahw.crb_lock);
  1089. }
  1090. static u32 netxen_nic_io_read_128M(struct netxen_adapter *adapter,
  1091. void __iomem *addr)
  1092. {
  1093. u32 val;
  1094. read_lock(&adapter->ahw.crb_lock);
  1095. val = readl(addr);
  1096. read_unlock(&adapter->ahw.crb_lock);
  1097. return val;
  1098. }
  1099. static void netxen_nic_io_write_2M(struct netxen_adapter *adapter,
  1100. void __iomem *addr, u32 data)
  1101. {
  1102. writel(data, addr);
  1103. }
  1104. static u32 netxen_nic_io_read_2M(struct netxen_adapter *adapter,
  1105. void __iomem *addr)
  1106. {
  1107. return readl(addr);
  1108. }
  1109. void __iomem *
  1110. netxen_get_ioaddr(struct netxen_adapter *adapter, u32 offset)
  1111. {
  1112. void __iomem *addr = NULL;
  1113. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  1114. if ((offset < NETXEN_CRB_PCIX_HOST2) &&
  1115. (offset > NETXEN_CRB_PCIX_HOST))
  1116. addr = PCI_OFFSET_SECOND_RANGE(adapter, offset);
  1117. else
  1118. addr = NETXEN_CRB_NORMALIZE(adapter, offset);
  1119. } else {
  1120. WARN_ON(netxen_nic_pci_get_crb_addr_2M(adapter,
  1121. offset, &addr));
  1122. }
  1123. return addr;
  1124. }
  1125. static int
  1126. netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
  1127. u64 addr, u32 *start)
  1128. {
  1129. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1130. *start = (addr - NETXEN_ADDR_OCM0 + NETXEN_PCI_OCM0);
  1131. return 0;
  1132. } else if (ADDR_IN_RANGE(addr,
  1133. NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1134. *start = (addr - NETXEN_ADDR_OCM1 + NETXEN_PCI_OCM1);
  1135. return 0;
  1136. }
  1137. return -EIO;
  1138. }
  1139. static int
  1140. netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
  1141. u64 addr, u32 *start)
  1142. {
  1143. u32 window;
  1144. window = OCM_WIN(addr);
  1145. writel(window, adapter->ahw.ocm_win_crb);
  1146. /* read back to flush */
  1147. readl(adapter->ahw.ocm_win_crb);
  1148. adapter->ahw.ocm_win = window;
  1149. *start = NETXEN_PCI_OCM0_2M + GET_MEM_OFFS_2M(addr);
  1150. return 0;
  1151. }
  1152. static int
  1153. netxen_nic_pci_mem_access_direct(struct netxen_adapter *adapter, u64 off,
  1154. u64 *data, int op)
  1155. {
  1156. void __iomem *addr, *mem_ptr = NULL;
  1157. resource_size_t mem_base;
  1158. int ret;
  1159. u32 start;
  1160. spin_lock(&adapter->ahw.mem_lock);
  1161. ret = adapter->pci_set_window(adapter, off, &start);
  1162. if (ret != 0)
  1163. goto unlock;
  1164. if (NX_IS_REVISION_P3(adapter->ahw.revision_id)) {
  1165. addr = adapter->ahw.pci_base0 + start;
  1166. } else {
  1167. addr = pci_base_offset(adapter, start);
  1168. if (addr)
  1169. goto noremap;
  1170. mem_base = pci_resource_start(adapter->pdev, 0) +
  1171. (start & PAGE_MASK);
  1172. mem_ptr = ioremap(mem_base, PAGE_SIZE);
  1173. if (mem_ptr == NULL) {
  1174. ret = -EIO;
  1175. goto unlock;
  1176. }
  1177. addr = mem_ptr + (start & (PAGE_SIZE-1));
  1178. }
  1179. noremap:
  1180. if (op == 0) /* read */
  1181. *data = readq(addr);
  1182. else /* write */
  1183. writeq(*data, addr);
  1184. unlock:
  1185. spin_unlock(&adapter->ahw.mem_lock);
  1186. if (mem_ptr)
  1187. iounmap(mem_ptr);
  1188. return ret;
  1189. }
  1190. void
  1191. netxen_pci_camqm_read_2M(struct netxen_adapter *adapter, u64 off, u64 *data)
  1192. {
  1193. void __iomem *addr = adapter->ahw.pci_base0 +
  1194. NETXEN_PCI_CAMQM_2M_BASE + (off - NETXEN_PCI_CAMQM);
  1195. spin_lock(&adapter->ahw.mem_lock);
  1196. *data = readq(addr);
  1197. spin_unlock(&adapter->ahw.mem_lock);
  1198. }
  1199. void
  1200. netxen_pci_camqm_write_2M(struct netxen_adapter *adapter, u64 off, u64 data)
  1201. {
  1202. void __iomem *addr = adapter->ahw.pci_base0 +
  1203. NETXEN_PCI_CAMQM_2M_BASE + (off - NETXEN_PCI_CAMQM);
  1204. spin_lock(&adapter->ahw.mem_lock);
  1205. writeq(data, addr);
  1206. spin_unlock(&adapter->ahw.mem_lock);
  1207. }
  1208. #define MAX_CTL_CHECK 1000
  1209. static int
  1210. netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
  1211. u64 off, u64 data)
  1212. {
  1213. int j, ret;
  1214. u32 temp, off_lo, off_hi, addr_hi, data_hi, data_lo;
  1215. void __iomem *mem_crb;
  1216. /* Only 64-bit aligned access */
  1217. if (off & 7)
  1218. return -EIO;
  1219. /* P2 has different SIU and MIU test agent base addr */
  1220. if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
  1221. NETXEN_ADDR_QDR_NET_MAX_P2)) {
  1222. mem_crb = pci_base_offset(adapter,
  1223. NETXEN_CRB_QDR_NET+SIU_TEST_AGT_BASE);
  1224. addr_hi = SIU_TEST_AGT_ADDR_HI;
  1225. data_lo = SIU_TEST_AGT_WRDATA_LO;
  1226. data_hi = SIU_TEST_AGT_WRDATA_HI;
  1227. off_lo = off & SIU_TEST_AGT_ADDR_MASK;
  1228. off_hi = SIU_TEST_AGT_UPPER_ADDR(off);
  1229. goto correct;
  1230. }
  1231. if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1232. mem_crb = pci_base_offset(adapter,
  1233. NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
  1234. addr_hi = MIU_TEST_AGT_ADDR_HI;
  1235. data_lo = MIU_TEST_AGT_WRDATA_LO;
  1236. data_hi = MIU_TEST_AGT_WRDATA_HI;
  1237. off_lo = off & MIU_TEST_AGT_ADDR_MASK;
  1238. off_hi = 0;
  1239. goto correct;
  1240. }
  1241. if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX) ||
  1242. ADDR_IN_RANGE(off, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1243. if (adapter->ahw.pci_len0 != 0) {
  1244. return netxen_nic_pci_mem_access_direct(adapter,
  1245. off, &data, 1);
  1246. }
  1247. }
  1248. return -EIO;
  1249. correct:
  1250. spin_lock(&adapter->ahw.mem_lock);
  1251. netxen_nic_pci_set_crbwindow_128M(adapter, 0);
  1252. writel(off_lo, (mem_crb + MIU_TEST_AGT_ADDR_LO));
  1253. writel(off_hi, (mem_crb + addr_hi));
  1254. writel(data & 0xffffffff, (mem_crb + data_lo));
  1255. writel((data >> 32) & 0xffffffff, (mem_crb + data_hi));
  1256. writel((TA_CTL_ENABLE | TA_CTL_WRITE), (mem_crb + TEST_AGT_CTRL));
  1257. writel((TA_CTL_START | TA_CTL_ENABLE | TA_CTL_WRITE),
  1258. (mem_crb + TEST_AGT_CTRL));
  1259. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1260. temp = readl((mem_crb + TEST_AGT_CTRL));
  1261. if ((temp & TA_CTL_BUSY) == 0)
  1262. break;
  1263. }
  1264. if (j >= MAX_CTL_CHECK) {
  1265. if (printk_ratelimit())
  1266. dev_err(&adapter->pdev->dev,
  1267. "failed to write through agent\n");
  1268. ret = -EIO;
  1269. } else
  1270. ret = 0;
  1271. netxen_nic_pci_set_crbwindow_128M(adapter, NETXEN_WINDOW_ONE);
  1272. spin_unlock(&adapter->ahw.mem_lock);
  1273. return ret;
  1274. }
  1275. static int
  1276. netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
  1277. u64 off, u64 *data)
  1278. {
  1279. int j, ret;
  1280. u32 temp, off_lo, off_hi, addr_hi, data_hi, data_lo;
  1281. u64 val;
  1282. void __iomem *mem_crb;
  1283. /* Only 64-bit aligned access */
  1284. if (off & 7)
  1285. return -EIO;
  1286. /* P2 has different SIU and MIU test agent base addr */
  1287. if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
  1288. NETXEN_ADDR_QDR_NET_MAX_P2)) {
  1289. mem_crb = pci_base_offset(adapter,
  1290. NETXEN_CRB_QDR_NET+SIU_TEST_AGT_BASE);
  1291. addr_hi = SIU_TEST_AGT_ADDR_HI;
  1292. data_lo = SIU_TEST_AGT_RDDATA_LO;
  1293. data_hi = SIU_TEST_AGT_RDDATA_HI;
  1294. off_lo = off & SIU_TEST_AGT_ADDR_MASK;
  1295. off_hi = SIU_TEST_AGT_UPPER_ADDR(off);
  1296. goto correct;
  1297. }
  1298. if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1299. mem_crb = pci_base_offset(adapter,
  1300. NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
  1301. addr_hi = MIU_TEST_AGT_ADDR_HI;
  1302. data_lo = MIU_TEST_AGT_RDDATA_LO;
  1303. data_hi = MIU_TEST_AGT_RDDATA_HI;
  1304. off_lo = off & MIU_TEST_AGT_ADDR_MASK;
  1305. off_hi = 0;
  1306. goto correct;
  1307. }
  1308. if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX) ||
  1309. ADDR_IN_RANGE(off, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1310. if (adapter->ahw.pci_len0 != 0) {
  1311. return netxen_nic_pci_mem_access_direct(adapter,
  1312. off, data, 0);
  1313. }
  1314. }
  1315. return -EIO;
  1316. correct:
  1317. spin_lock(&adapter->ahw.mem_lock);
  1318. netxen_nic_pci_set_crbwindow_128M(adapter, 0);
  1319. writel(off_lo, (mem_crb + MIU_TEST_AGT_ADDR_LO));
  1320. writel(off_hi, (mem_crb + addr_hi));
  1321. writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
  1322. writel((TA_CTL_START|TA_CTL_ENABLE), (mem_crb + TEST_AGT_CTRL));
  1323. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1324. temp = readl(mem_crb + TEST_AGT_CTRL);
  1325. if ((temp & TA_CTL_BUSY) == 0)
  1326. break;
  1327. }
  1328. if (j >= MAX_CTL_CHECK) {
  1329. if (printk_ratelimit())
  1330. dev_err(&adapter->pdev->dev,
  1331. "failed to read through agent\n");
  1332. ret = -EIO;
  1333. } else {
  1334. temp = readl(mem_crb + data_hi);
  1335. val = ((u64)temp << 32);
  1336. val |= readl(mem_crb + data_lo);
  1337. *data = val;
  1338. ret = 0;
  1339. }
  1340. netxen_nic_pci_set_crbwindow_128M(adapter, NETXEN_WINDOW_ONE);
  1341. spin_unlock(&adapter->ahw.mem_lock);
  1342. return ret;
  1343. }
  1344. static int
  1345. netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
  1346. u64 off, u64 data)
  1347. {
  1348. int j, ret;
  1349. u32 temp, off8;
  1350. void __iomem *mem_crb;
  1351. /* Only 64-bit aligned access */
  1352. if (off & 7)
  1353. return -EIO;
  1354. /* P3 onward, test agent base for MIU and SIU is same */
  1355. if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
  1356. NETXEN_ADDR_QDR_NET_MAX_P3)) {
  1357. mem_crb = netxen_get_ioaddr(adapter,
  1358. NETXEN_CRB_QDR_NET+MIU_TEST_AGT_BASE);
  1359. goto correct;
  1360. }
  1361. if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1362. mem_crb = netxen_get_ioaddr(adapter,
  1363. NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
  1364. goto correct;
  1365. }
  1366. if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX))
  1367. return netxen_nic_pci_mem_access_direct(adapter, off, &data, 1);
  1368. return -EIO;
  1369. correct:
  1370. off8 = off & 0xfffffff8;
  1371. spin_lock(&adapter->ahw.mem_lock);
  1372. writel(off8, (mem_crb + MIU_TEST_AGT_ADDR_LO));
  1373. writel(0, (mem_crb + MIU_TEST_AGT_ADDR_HI));
  1374. writel(data & 0xffffffff,
  1375. mem_crb + MIU_TEST_AGT_WRDATA_LO);
  1376. writel((data >> 32) & 0xffffffff,
  1377. mem_crb + MIU_TEST_AGT_WRDATA_HI);
  1378. writel((TA_CTL_ENABLE | TA_CTL_WRITE), (mem_crb + TEST_AGT_CTRL));
  1379. writel((TA_CTL_START | TA_CTL_ENABLE | TA_CTL_WRITE),
  1380. (mem_crb + TEST_AGT_CTRL));
  1381. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1382. temp = readl(mem_crb + TEST_AGT_CTRL);
  1383. if ((temp & TA_CTL_BUSY) == 0)
  1384. break;
  1385. }
  1386. if (j >= MAX_CTL_CHECK) {
  1387. if (printk_ratelimit())
  1388. dev_err(&adapter->pdev->dev,
  1389. "failed to write through agent\n");
  1390. ret = -EIO;
  1391. } else
  1392. ret = 0;
  1393. spin_unlock(&adapter->ahw.mem_lock);
  1394. return ret;
  1395. }
  1396. static int
  1397. netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
  1398. u64 off, u64 *data)
  1399. {
  1400. int j, ret;
  1401. u32 temp, off8;
  1402. u64 val;
  1403. void __iomem *mem_crb;
  1404. /* Only 64-bit aligned access */
  1405. if (off & 7)
  1406. return -EIO;
  1407. /* P3 onward, test agent base for MIU and SIU is same */
  1408. if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
  1409. NETXEN_ADDR_QDR_NET_MAX_P3)) {
  1410. mem_crb = netxen_get_ioaddr(adapter,
  1411. NETXEN_CRB_QDR_NET+MIU_TEST_AGT_BASE);
  1412. goto correct;
  1413. }
  1414. if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1415. mem_crb = netxen_get_ioaddr(adapter,
  1416. NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
  1417. goto correct;
  1418. }
  1419. if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1420. return netxen_nic_pci_mem_access_direct(adapter,
  1421. off, data, 0);
  1422. }
  1423. return -EIO;
  1424. correct:
  1425. off8 = off & 0xfffffff8;
  1426. spin_lock(&adapter->ahw.mem_lock);
  1427. writel(off8, (mem_crb + MIU_TEST_AGT_ADDR_LO));
  1428. writel(0, (mem_crb + MIU_TEST_AGT_ADDR_HI));
  1429. writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
  1430. writel((TA_CTL_START | TA_CTL_ENABLE), (mem_crb + TEST_AGT_CTRL));
  1431. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1432. temp = readl(mem_crb + TEST_AGT_CTRL);
  1433. if ((temp & TA_CTL_BUSY) == 0)
  1434. break;
  1435. }
  1436. if (j >= MAX_CTL_CHECK) {
  1437. if (printk_ratelimit())
  1438. dev_err(&adapter->pdev->dev,
  1439. "failed to read through agent\n");
  1440. ret = -EIO;
  1441. } else {
  1442. val = (u64)(readl(mem_crb + MIU_TEST_AGT_RDDATA_HI)) << 32;
  1443. val |= readl(mem_crb + MIU_TEST_AGT_RDDATA_LO);
  1444. *data = val;
  1445. ret = 0;
  1446. }
  1447. spin_unlock(&adapter->ahw.mem_lock);
  1448. return ret;
  1449. }
  1450. void
  1451. netxen_setup_hwops(struct netxen_adapter *adapter)
  1452. {
  1453. adapter->init_port = netxen_niu_xg_init_port;
  1454. adapter->stop_port = netxen_niu_disable_xg_port;
  1455. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  1456. adapter->crb_read = netxen_nic_hw_read_wx_128M,
  1457. adapter->crb_write = netxen_nic_hw_write_wx_128M,
  1458. adapter->pci_set_window = netxen_nic_pci_set_window_128M,
  1459. adapter->pci_mem_read = netxen_nic_pci_mem_read_128M,
  1460. adapter->pci_mem_write = netxen_nic_pci_mem_write_128M,
  1461. adapter->io_read = netxen_nic_io_read_128M,
  1462. adapter->io_write = netxen_nic_io_write_128M,
  1463. adapter->macaddr_set = netxen_p2_nic_set_mac_addr;
  1464. adapter->set_multi = netxen_p2_nic_set_multi;
  1465. adapter->set_mtu = netxen_nic_set_mtu_xgb;
  1466. adapter->set_promisc = netxen_p2_nic_set_promisc;
  1467. } else {
  1468. adapter->crb_read = netxen_nic_hw_read_wx_2M,
  1469. adapter->crb_write = netxen_nic_hw_write_wx_2M,
  1470. adapter->pci_set_window = netxen_nic_pci_set_window_2M,
  1471. adapter->pci_mem_read = netxen_nic_pci_mem_read_2M,
  1472. adapter->pci_mem_write = netxen_nic_pci_mem_write_2M,
  1473. adapter->io_read = netxen_nic_io_read_2M,
  1474. adapter->io_write = netxen_nic_io_write_2M,
  1475. adapter->set_mtu = nx_fw_cmd_set_mtu;
  1476. adapter->set_promisc = netxen_p3_nic_set_promisc;
  1477. adapter->macaddr_set = netxen_p3_nic_set_mac_addr;
  1478. adapter->set_multi = netxen_p3_nic_set_multi;
  1479. adapter->phy_read = nx_fw_cmd_query_phy;
  1480. adapter->phy_write = nx_fw_cmd_set_phy;
  1481. }
  1482. }
  1483. int netxen_nic_get_board_info(struct netxen_adapter *adapter)
  1484. {
  1485. int offset, board_type, magic;
  1486. struct pci_dev *pdev = adapter->pdev;
  1487. offset = NX_FW_MAGIC_OFFSET;
  1488. if (netxen_rom_fast_read(adapter, offset, &magic))
  1489. return -EIO;
  1490. if (magic != NETXEN_BDINFO_MAGIC) {
  1491. dev_err(&pdev->dev, "invalid board config, magic=%08x\n",
  1492. magic);
  1493. return -EIO;
  1494. }
  1495. offset = NX_BRDTYPE_OFFSET;
  1496. if (netxen_rom_fast_read(adapter, offset, &board_type))
  1497. return -EIO;
  1498. if (board_type == NETXEN_BRDTYPE_P3_4_GB_MM) {
  1499. u32 gpio = NXRD32(adapter, NETXEN_ROMUSB_GLB_PAD_GPIO_I);
  1500. if ((gpio & 0x8000) == 0)
  1501. board_type = NETXEN_BRDTYPE_P3_10G_TP;
  1502. }
  1503. adapter->ahw.board_type = board_type;
  1504. switch (board_type) {
  1505. case NETXEN_BRDTYPE_P2_SB35_4G:
  1506. adapter->ahw.port_type = NETXEN_NIC_GBE;
  1507. break;
  1508. case NETXEN_BRDTYPE_P2_SB31_10G:
  1509. case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
  1510. case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
  1511. case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
  1512. case NETXEN_BRDTYPE_P3_HMEZ:
  1513. case NETXEN_BRDTYPE_P3_XG_LOM:
  1514. case NETXEN_BRDTYPE_P3_10G_CX4:
  1515. case NETXEN_BRDTYPE_P3_10G_CX4_LP:
  1516. case NETXEN_BRDTYPE_P3_IMEZ:
  1517. case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
  1518. case NETXEN_BRDTYPE_P3_10G_SFP_CT:
  1519. case NETXEN_BRDTYPE_P3_10G_SFP_QT:
  1520. case NETXEN_BRDTYPE_P3_10G_XFP:
  1521. case NETXEN_BRDTYPE_P3_10000_BASE_T:
  1522. adapter->ahw.port_type = NETXEN_NIC_XGBE;
  1523. break;
  1524. case NETXEN_BRDTYPE_P1_BD:
  1525. case NETXEN_BRDTYPE_P1_SB:
  1526. case NETXEN_BRDTYPE_P1_SMAX:
  1527. case NETXEN_BRDTYPE_P1_SOCK:
  1528. case NETXEN_BRDTYPE_P3_REF_QG:
  1529. case NETXEN_BRDTYPE_P3_4_GB:
  1530. case NETXEN_BRDTYPE_P3_4_GB_MM:
  1531. adapter->ahw.port_type = NETXEN_NIC_GBE;
  1532. break;
  1533. case NETXEN_BRDTYPE_P3_10G_TP:
  1534. adapter->ahw.port_type = (adapter->portnum < 2) ?
  1535. NETXEN_NIC_XGBE : NETXEN_NIC_GBE;
  1536. break;
  1537. default:
  1538. dev_err(&pdev->dev, "unknown board type %x\n", board_type);
  1539. adapter->ahw.port_type = NETXEN_NIC_XGBE;
  1540. break;
  1541. }
  1542. return 0;
  1543. }
  1544. /* NIU access sections */
  1545. static int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
  1546. {
  1547. new_mtu += MTU_FUDGE_FACTOR;
  1548. if (adapter->physical_port == 0)
  1549. NXWR32(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE, new_mtu);
  1550. else
  1551. NXWR32(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE, new_mtu);
  1552. return 0;
  1553. }
  1554. void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
  1555. {
  1556. __u32 status;
  1557. __u32 autoneg;
  1558. __u32 port_mode;
  1559. if (!netif_carrier_ok(adapter->netdev)) {
  1560. adapter->link_speed = 0;
  1561. adapter->link_duplex = -1;
  1562. adapter->link_autoneg = AUTONEG_ENABLE;
  1563. return;
  1564. }
  1565. if (adapter->ahw.port_type == NETXEN_NIC_GBE) {
  1566. port_mode = NXRD32(adapter, NETXEN_PORT_MODE_ADDR);
  1567. if (port_mode == NETXEN_PORT_MODE_802_3_AP) {
  1568. adapter->link_speed = SPEED_1000;
  1569. adapter->link_duplex = DUPLEX_FULL;
  1570. adapter->link_autoneg = AUTONEG_DISABLE;
  1571. return;
  1572. }
  1573. if (adapter->phy_read &&
  1574. adapter->phy_read(adapter,
  1575. NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
  1576. &status) == 0) {
  1577. if (netxen_get_phy_link(status)) {
  1578. switch (netxen_get_phy_speed(status)) {
  1579. case 0:
  1580. adapter->link_speed = SPEED_10;
  1581. break;
  1582. case 1:
  1583. adapter->link_speed = SPEED_100;
  1584. break;
  1585. case 2:
  1586. adapter->link_speed = SPEED_1000;
  1587. break;
  1588. default:
  1589. adapter->link_speed = 0;
  1590. break;
  1591. }
  1592. switch (netxen_get_phy_duplex(status)) {
  1593. case 0:
  1594. adapter->link_duplex = DUPLEX_HALF;
  1595. break;
  1596. case 1:
  1597. adapter->link_duplex = DUPLEX_FULL;
  1598. break;
  1599. default:
  1600. adapter->link_duplex = -1;
  1601. break;
  1602. }
  1603. if (adapter->phy_read &&
  1604. adapter->phy_read(adapter,
  1605. NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
  1606. &autoneg) != 0)
  1607. adapter->link_autoneg = autoneg;
  1608. } else
  1609. goto link_down;
  1610. } else {
  1611. link_down:
  1612. adapter->link_speed = 0;
  1613. adapter->link_duplex = -1;
  1614. }
  1615. }
  1616. }
  1617. int
  1618. netxen_nic_wol_supported(struct netxen_adapter *adapter)
  1619. {
  1620. u32 wol_cfg;
  1621. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  1622. return 0;
  1623. wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG_NV);
  1624. if (wol_cfg & (1UL << adapter->portnum)) {
  1625. wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG);
  1626. if (wol_cfg & (1 << adapter->portnum))
  1627. return 1;
  1628. }
  1629. return 0;
  1630. }
  1631. static u32 netxen_md_cntrl(struct netxen_adapter *adapter,
  1632. struct netxen_minidump_template_hdr *template_hdr,
  1633. struct netxen_minidump_entry_crb *crtEntry)
  1634. {
  1635. int loop_cnt, i, rv = 0, timeout_flag;
  1636. u32 op_count, stride;
  1637. u32 opcode, read_value, addr;
  1638. unsigned long timeout, timeout_jiffies;
  1639. addr = crtEntry->addr;
  1640. op_count = crtEntry->op_count;
  1641. stride = crtEntry->addr_stride;
  1642. for (loop_cnt = 0; loop_cnt < op_count; loop_cnt++) {
  1643. for (i = 0; i < sizeof(crtEntry->opcode) * 8; i++) {
  1644. opcode = (crtEntry->opcode & (0x1 << i));
  1645. if (opcode) {
  1646. switch (opcode) {
  1647. case NX_DUMP_WCRB:
  1648. NX_WR_DUMP_REG(addr,
  1649. adapter->ahw.pci_base0,
  1650. crtEntry->value_1);
  1651. break;
  1652. case NX_DUMP_RWCRB:
  1653. NX_RD_DUMP_REG(addr,
  1654. adapter->ahw.pci_base0,
  1655. &read_value);
  1656. NX_WR_DUMP_REG(addr,
  1657. adapter->ahw.pci_base0,
  1658. read_value);
  1659. break;
  1660. case NX_DUMP_ANDCRB:
  1661. NX_RD_DUMP_REG(addr,
  1662. adapter->ahw.pci_base0,
  1663. &read_value);
  1664. read_value &= crtEntry->value_2;
  1665. NX_WR_DUMP_REG(addr,
  1666. adapter->ahw.pci_base0,
  1667. read_value);
  1668. break;
  1669. case NX_DUMP_ORCRB:
  1670. NX_RD_DUMP_REG(addr,
  1671. adapter->ahw.pci_base0,
  1672. &read_value);
  1673. read_value |= crtEntry->value_3;
  1674. NX_WR_DUMP_REG(addr,
  1675. adapter->ahw.pci_base0,
  1676. read_value);
  1677. break;
  1678. case NX_DUMP_POLLCRB:
  1679. timeout = crtEntry->poll_timeout;
  1680. NX_RD_DUMP_REG(addr,
  1681. adapter->ahw.pci_base0,
  1682. &read_value);
  1683. timeout_jiffies =
  1684. msecs_to_jiffies(timeout) + jiffies;
  1685. for (timeout_flag = 0;
  1686. !timeout_flag
  1687. && ((read_value & crtEntry->value_2)
  1688. != crtEntry->value_1);) {
  1689. if (time_after(jiffies,
  1690. timeout_jiffies))
  1691. timeout_flag = 1;
  1692. NX_RD_DUMP_REG(addr,
  1693. adapter->ahw.pci_base0,
  1694. &read_value);
  1695. }
  1696. if (timeout_flag) {
  1697. dev_err(&adapter->pdev->dev, "%s : "
  1698. "Timeout in poll_crb control operation.\n"
  1699. , __func__);
  1700. return -1;
  1701. }
  1702. break;
  1703. case NX_DUMP_RD_SAVE:
  1704. /* Decide which address to use */
  1705. if (crtEntry->state_index_a)
  1706. addr =
  1707. template_hdr->saved_state_array
  1708. [crtEntry->state_index_a];
  1709. NX_RD_DUMP_REG(addr,
  1710. adapter->ahw.pci_base0,
  1711. &read_value);
  1712. template_hdr->saved_state_array
  1713. [crtEntry->state_index_v]
  1714. = read_value;
  1715. break;
  1716. case NX_DUMP_WRT_SAVED:
  1717. /* Decide which value to use */
  1718. if (crtEntry->state_index_v)
  1719. read_value =
  1720. template_hdr->saved_state_array
  1721. [crtEntry->state_index_v];
  1722. else
  1723. read_value = crtEntry->value_1;
  1724. /* Decide which address to use */
  1725. if (crtEntry->state_index_a)
  1726. addr =
  1727. template_hdr->saved_state_array
  1728. [crtEntry->state_index_a];
  1729. NX_WR_DUMP_REG(addr,
  1730. adapter->ahw.pci_base0,
  1731. read_value);
  1732. break;
  1733. case NX_DUMP_MOD_SAVE_ST:
  1734. read_value =
  1735. template_hdr->saved_state_array
  1736. [crtEntry->state_index_v];
  1737. read_value <<= crtEntry->shl;
  1738. read_value >>= crtEntry->shr;
  1739. if (crtEntry->value_2)
  1740. read_value &=
  1741. crtEntry->value_2;
  1742. read_value |= crtEntry->value_3;
  1743. read_value += crtEntry->value_1;
  1744. /* Write value back to state area.*/
  1745. template_hdr->saved_state_array
  1746. [crtEntry->state_index_v]
  1747. = read_value;
  1748. break;
  1749. default:
  1750. rv = 1;
  1751. break;
  1752. }
  1753. }
  1754. }
  1755. addr = addr + stride;
  1756. }
  1757. return rv;
  1758. }
  1759. /* Read memory or MN */
  1760. static u32
  1761. netxen_md_rdmem(struct netxen_adapter *adapter,
  1762. struct netxen_minidump_entry_rdmem
  1763. *memEntry, u64 *data_buff)
  1764. {
  1765. u64 addr, value = 0;
  1766. int i = 0, loop_cnt;
  1767. addr = (u64)memEntry->read_addr;
  1768. loop_cnt = memEntry->read_data_size; /* This is size in bytes */
  1769. loop_cnt /= sizeof(value);
  1770. for (i = 0; i < loop_cnt; i++) {
  1771. if (netxen_nic_pci_mem_read_2M(adapter, addr, &value))
  1772. goto out;
  1773. *data_buff++ = value;
  1774. addr += sizeof(value);
  1775. }
  1776. out:
  1777. return i * sizeof(value);
  1778. }
  1779. /* Read CRB operation */
  1780. static u32 netxen_md_rd_crb(struct netxen_adapter *adapter,
  1781. struct netxen_minidump_entry_crb
  1782. *crbEntry, u32 *data_buff)
  1783. {
  1784. int loop_cnt;
  1785. u32 op_count, addr, stride, value;
  1786. addr = crbEntry->addr;
  1787. op_count = crbEntry->op_count;
  1788. stride = crbEntry->addr_stride;
  1789. for (loop_cnt = 0; loop_cnt < op_count; loop_cnt++) {
  1790. NX_RD_DUMP_REG(addr, adapter->ahw.pci_base0, &value);
  1791. *data_buff++ = addr;
  1792. *data_buff++ = value;
  1793. addr = addr + stride;
  1794. }
  1795. return loop_cnt * (2 * sizeof(u32));
  1796. }
  1797. /* Read ROM */
  1798. static u32
  1799. netxen_md_rdrom(struct netxen_adapter *adapter,
  1800. struct netxen_minidump_entry_rdrom
  1801. *romEntry, __le32 *data_buff)
  1802. {
  1803. int i, count = 0;
  1804. u32 size, lck_val;
  1805. u32 val;
  1806. u32 fl_addr, waddr, raddr;
  1807. fl_addr = romEntry->read_addr;
  1808. size = romEntry->read_data_size/4;
  1809. lock_try:
  1810. lck_val = readl((void __iomem *)(adapter->ahw.pci_base0 +
  1811. NX_FLASH_SEM2_LK));
  1812. if (!lck_val && count < MAX_CTL_CHECK) {
  1813. msleep(20);
  1814. count++;
  1815. goto lock_try;
  1816. }
  1817. writel(adapter->ahw.pci_func, (void __iomem *)(adapter->ahw.pci_base0 +
  1818. NX_FLASH_LOCK_ID));
  1819. for (i = 0; i < size; i++) {
  1820. waddr = fl_addr & 0xFFFF0000;
  1821. NX_WR_DUMP_REG(FLASH_ROM_WINDOW, adapter->ahw.pci_base0, waddr);
  1822. raddr = FLASH_ROM_DATA + (fl_addr & 0x0000FFFF);
  1823. NX_RD_DUMP_REG(raddr, adapter->ahw.pci_base0, &val);
  1824. *data_buff++ = cpu_to_le32(val);
  1825. fl_addr += sizeof(val);
  1826. }
  1827. readl((void __iomem *)(adapter->ahw.pci_base0 + NX_FLASH_SEM2_ULK));
  1828. return romEntry->read_data_size;
  1829. }
  1830. /* Handle L2 Cache */
  1831. static u32
  1832. netxen_md_L2Cache(struct netxen_adapter *adapter,
  1833. struct netxen_minidump_entry_cache
  1834. *cacheEntry, u32 *data_buff)
  1835. {
  1836. int loop_cnt, i, k, timeout_flag = 0;
  1837. u32 addr, read_addr, read_value, cntrl_addr, tag_reg_addr;
  1838. u32 tag_value, read_cnt;
  1839. u8 cntl_value_w, cntl_value_r;
  1840. unsigned long timeout, timeout_jiffies;
  1841. loop_cnt = cacheEntry->op_count;
  1842. read_addr = cacheEntry->read_addr;
  1843. cntrl_addr = cacheEntry->control_addr;
  1844. cntl_value_w = (u32) cacheEntry->write_value;
  1845. tag_reg_addr = cacheEntry->tag_reg_addr;
  1846. tag_value = cacheEntry->init_tag_value;
  1847. read_cnt = cacheEntry->read_addr_cnt;
  1848. for (i = 0; i < loop_cnt; i++) {
  1849. NX_WR_DUMP_REG(tag_reg_addr, adapter->ahw.pci_base0, tag_value);
  1850. if (cntl_value_w)
  1851. NX_WR_DUMP_REG(cntrl_addr, adapter->ahw.pci_base0,
  1852. (u32)cntl_value_w);
  1853. if (cacheEntry->poll_mask) {
  1854. timeout = cacheEntry->poll_wait;
  1855. NX_RD_DUMP_REG(cntrl_addr, adapter->ahw.pci_base0,
  1856. &cntl_value_r);
  1857. timeout_jiffies = msecs_to_jiffies(timeout) + jiffies;
  1858. for (timeout_flag = 0; !timeout_flag &&
  1859. ((cntl_value_r & cacheEntry->poll_mask) != 0);) {
  1860. if (time_after(jiffies, timeout_jiffies))
  1861. timeout_flag = 1;
  1862. NX_RD_DUMP_REG(cntrl_addr,
  1863. adapter->ahw.pci_base0,
  1864. &cntl_value_r);
  1865. }
  1866. if (timeout_flag) {
  1867. dev_err(&adapter->pdev->dev,
  1868. "Timeout in processing L2 Tag poll.\n");
  1869. return -1;
  1870. }
  1871. }
  1872. addr = read_addr;
  1873. for (k = 0; k < read_cnt; k++) {
  1874. NX_RD_DUMP_REG(addr, adapter->ahw.pci_base0,
  1875. &read_value);
  1876. *data_buff++ = read_value;
  1877. addr += cacheEntry->read_addr_stride;
  1878. }
  1879. tag_value += cacheEntry->tag_value_stride;
  1880. }
  1881. return read_cnt * loop_cnt * sizeof(read_value);
  1882. }
  1883. /* Handle L1 Cache */
  1884. static u32 netxen_md_L1Cache(struct netxen_adapter *adapter,
  1885. struct netxen_minidump_entry_cache
  1886. *cacheEntry, u32 *data_buff)
  1887. {
  1888. int i, k, loop_cnt;
  1889. u32 addr, read_addr, read_value, cntrl_addr, tag_reg_addr;
  1890. u32 tag_value, read_cnt;
  1891. u8 cntl_value_w;
  1892. loop_cnt = cacheEntry->op_count;
  1893. read_addr = cacheEntry->read_addr;
  1894. cntrl_addr = cacheEntry->control_addr;
  1895. cntl_value_w = (u32) cacheEntry->write_value;
  1896. tag_reg_addr = cacheEntry->tag_reg_addr;
  1897. tag_value = cacheEntry->init_tag_value;
  1898. read_cnt = cacheEntry->read_addr_cnt;
  1899. for (i = 0; i < loop_cnt; i++) {
  1900. NX_WR_DUMP_REG(tag_reg_addr, adapter->ahw.pci_base0, tag_value);
  1901. NX_WR_DUMP_REG(cntrl_addr, adapter->ahw.pci_base0,
  1902. (u32) cntl_value_w);
  1903. addr = read_addr;
  1904. for (k = 0; k < read_cnt; k++) {
  1905. NX_RD_DUMP_REG(addr,
  1906. adapter->ahw.pci_base0,
  1907. &read_value);
  1908. *data_buff++ = read_value;
  1909. addr += cacheEntry->read_addr_stride;
  1910. }
  1911. tag_value += cacheEntry->tag_value_stride;
  1912. }
  1913. return read_cnt * loop_cnt * sizeof(read_value);
  1914. }
  1915. /* Reading OCM memory */
  1916. static u32
  1917. netxen_md_rdocm(struct netxen_adapter *adapter,
  1918. struct netxen_minidump_entry_rdocm
  1919. *ocmEntry, u32 *data_buff)
  1920. {
  1921. int i, loop_cnt;
  1922. u32 value;
  1923. void __iomem *addr;
  1924. addr = (ocmEntry->read_addr + adapter->ahw.pci_base0);
  1925. loop_cnt = ocmEntry->op_count;
  1926. for (i = 0; i < loop_cnt; i++) {
  1927. value = readl(addr);
  1928. *data_buff++ = value;
  1929. addr += ocmEntry->read_addr_stride;
  1930. }
  1931. return i * sizeof(u32);
  1932. }
  1933. /* Read MUX data */
  1934. static u32
  1935. netxen_md_rdmux(struct netxen_adapter *adapter, struct netxen_minidump_entry_mux
  1936. *muxEntry, u32 *data_buff)
  1937. {
  1938. int loop_cnt = 0;
  1939. u32 read_addr, read_value, select_addr, sel_value;
  1940. read_addr = muxEntry->read_addr;
  1941. sel_value = muxEntry->select_value;
  1942. select_addr = muxEntry->select_addr;
  1943. for (loop_cnt = 0; loop_cnt < muxEntry->op_count; loop_cnt++) {
  1944. NX_WR_DUMP_REG(select_addr, adapter->ahw.pci_base0, sel_value);
  1945. NX_RD_DUMP_REG(read_addr, adapter->ahw.pci_base0, &read_value);
  1946. *data_buff++ = sel_value;
  1947. *data_buff++ = read_value;
  1948. sel_value += muxEntry->select_value_stride;
  1949. }
  1950. return loop_cnt * (2 * sizeof(u32));
  1951. }
  1952. /* Handling Queue State Reads */
  1953. static u32
  1954. netxen_md_rdqueue(struct netxen_adapter *adapter,
  1955. struct netxen_minidump_entry_queue
  1956. *queueEntry, u32 *data_buff)
  1957. {
  1958. int loop_cnt, k;
  1959. u32 queue_id, read_addr, read_value, read_stride, select_addr, read_cnt;
  1960. read_cnt = queueEntry->read_addr_cnt;
  1961. read_stride = queueEntry->read_addr_stride;
  1962. select_addr = queueEntry->select_addr;
  1963. for (loop_cnt = 0, queue_id = 0; loop_cnt < queueEntry->op_count;
  1964. loop_cnt++) {
  1965. NX_WR_DUMP_REG(select_addr, adapter->ahw.pci_base0, queue_id);
  1966. read_addr = queueEntry->read_addr;
  1967. for (k = 0; k < read_cnt; k--) {
  1968. NX_RD_DUMP_REG(read_addr, adapter->ahw.pci_base0,
  1969. &read_value);
  1970. *data_buff++ = read_value;
  1971. read_addr += read_stride;
  1972. }
  1973. queue_id += queueEntry->queue_id_stride;
  1974. }
  1975. return loop_cnt * (read_cnt * sizeof(read_value));
  1976. }
  1977. /*
  1978. * We catch an error where driver does not read
  1979. * as much data as we expect from the entry.
  1980. */
  1981. static int netxen_md_entry_err_chk(struct netxen_adapter *adapter,
  1982. struct netxen_minidump_entry *entry, int esize)
  1983. {
  1984. if (esize < 0) {
  1985. entry->hdr.driver_flags |= NX_DUMP_SKIP;
  1986. return esize;
  1987. }
  1988. if (esize != entry->hdr.entry_capture_size) {
  1989. entry->hdr.entry_capture_size = esize;
  1990. entry->hdr.driver_flags |= NX_DUMP_SIZE_ERR;
  1991. dev_info(&adapter->pdev->dev,
  1992. "Invalidate dump, Type:%d\tMask:%d\tSize:%dCap_size:%d\n",
  1993. entry->hdr.entry_type, entry->hdr.entry_capture_mask,
  1994. esize, entry->hdr.entry_capture_size);
  1995. dev_info(&adapter->pdev->dev, "Aborting further dump capture\n");
  1996. }
  1997. return 0;
  1998. }
  1999. static int netxen_parse_md_template(struct netxen_adapter *adapter)
  2000. {
  2001. int num_of_entries, buff_level, e_cnt, esize;
  2002. int end_cnt = 0, rv = 0, sane_start = 0, sane_end = 0;
  2003. char *dbuff;
  2004. void *template_buff = adapter->mdump.md_template;
  2005. char *dump_buff = adapter->mdump.md_capture_buff;
  2006. int capture_mask = adapter->mdump.md_capture_mask;
  2007. struct netxen_minidump_template_hdr *template_hdr;
  2008. struct netxen_minidump_entry *entry;
  2009. if ((capture_mask & 0x3) != 0x3) {
  2010. dev_err(&adapter->pdev->dev, "Capture mask %02x below minimum needed "
  2011. "for valid firmware dump\n", capture_mask);
  2012. return -EINVAL;
  2013. }
  2014. template_hdr = (struct netxen_minidump_template_hdr *) template_buff;
  2015. num_of_entries = template_hdr->num_of_entries;
  2016. entry = (struct netxen_minidump_entry *) ((char *) template_buff +
  2017. template_hdr->first_entry_offset);
  2018. memcpy(dump_buff, template_buff, adapter->mdump.md_template_size);
  2019. dump_buff = dump_buff + adapter->mdump.md_template_size;
  2020. if (template_hdr->entry_type == TLHDR)
  2021. sane_start = 1;
  2022. for (e_cnt = 0, buff_level = 0; e_cnt < num_of_entries; e_cnt++) {
  2023. if (!(entry->hdr.entry_capture_mask & capture_mask)) {
  2024. entry->hdr.driver_flags |= NX_DUMP_SKIP;
  2025. entry = (struct netxen_minidump_entry *)
  2026. ((char *) entry + entry->hdr.entry_size);
  2027. continue;
  2028. }
  2029. switch (entry->hdr.entry_type) {
  2030. case RDNOP:
  2031. entry->hdr.driver_flags |= NX_DUMP_SKIP;
  2032. break;
  2033. case RDEND:
  2034. entry->hdr.driver_flags |= NX_DUMP_SKIP;
  2035. if (!sane_end)
  2036. end_cnt = e_cnt;
  2037. sane_end += 1;
  2038. break;
  2039. case CNTRL:
  2040. rv = netxen_md_cntrl(adapter,
  2041. template_hdr, (void *)entry);
  2042. if (rv)
  2043. entry->hdr.driver_flags |= NX_DUMP_SKIP;
  2044. break;
  2045. case RDCRB:
  2046. dbuff = dump_buff + buff_level;
  2047. esize = netxen_md_rd_crb(adapter,
  2048. (void *) entry, (void *) dbuff);
  2049. rv = netxen_md_entry_err_chk
  2050. (adapter, entry, esize);
  2051. if (rv < 0)
  2052. break;
  2053. buff_level += esize;
  2054. break;
  2055. case RDMN:
  2056. case RDMEM:
  2057. dbuff = dump_buff + buff_level;
  2058. esize = netxen_md_rdmem(adapter,
  2059. (void *) entry, (void *) dbuff);
  2060. rv = netxen_md_entry_err_chk
  2061. (adapter, entry, esize);
  2062. if (rv < 0)
  2063. break;
  2064. buff_level += esize;
  2065. break;
  2066. case BOARD:
  2067. case RDROM:
  2068. dbuff = dump_buff + buff_level;
  2069. esize = netxen_md_rdrom(adapter,
  2070. (void *) entry, (void *) dbuff);
  2071. rv = netxen_md_entry_err_chk
  2072. (adapter, entry, esize);
  2073. if (rv < 0)
  2074. break;
  2075. buff_level += esize;
  2076. break;
  2077. case L2ITG:
  2078. case L2DTG:
  2079. case L2DAT:
  2080. case L2INS:
  2081. dbuff = dump_buff + buff_level;
  2082. esize = netxen_md_L2Cache(adapter,
  2083. (void *) entry, (void *) dbuff);
  2084. rv = netxen_md_entry_err_chk
  2085. (adapter, entry, esize);
  2086. if (rv < 0)
  2087. break;
  2088. buff_level += esize;
  2089. break;
  2090. case L1DAT:
  2091. case L1INS:
  2092. dbuff = dump_buff + buff_level;
  2093. esize = netxen_md_L1Cache(adapter,
  2094. (void *) entry, (void *) dbuff);
  2095. rv = netxen_md_entry_err_chk
  2096. (adapter, entry, esize);
  2097. if (rv < 0)
  2098. break;
  2099. buff_level += esize;
  2100. break;
  2101. case RDOCM:
  2102. dbuff = dump_buff + buff_level;
  2103. esize = netxen_md_rdocm(adapter,
  2104. (void *) entry, (void *) dbuff);
  2105. rv = netxen_md_entry_err_chk
  2106. (adapter, entry, esize);
  2107. if (rv < 0)
  2108. break;
  2109. buff_level += esize;
  2110. break;
  2111. case RDMUX:
  2112. dbuff = dump_buff + buff_level;
  2113. esize = netxen_md_rdmux(adapter,
  2114. (void *) entry, (void *) dbuff);
  2115. rv = netxen_md_entry_err_chk
  2116. (adapter, entry, esize);
  2117. if (rv < 0)
  2118. break;
  2119. buff_level += esize;
  2120. break;
  2121. case QUEUE:
  2122. dbuff = dump_buff + buff_level;
  2123. esize = netxen_md_rdqueue(adapter,
  2124. (void *) entry, (void *) dbuff);
  2125. rv = netxen_md_entry_err_chk
  2126. (adapter, entry, esize);
  2127. if (rv < 0)
  2128. break;
  2129. buff_level += esize;
  2130. break;
  2131. default:
  2132. entry->hdr.driver_flags |= NX_DUMP_SKIP;
  2133. break;
  2134. }
  2135. /* Next entry in the template */
  2136. entry = (struct netxen_minidump_entry *)
  2137. ((char *) entry + entry->hdr.entry_size);
  2138. }
  2139. if (!sane_start || sane_end > 1) {
  2140. dev_err(&adapter->pdev->dev,
  2141. "Firmware minidump template configuration error.\n");
  2142. }
  2143. return 0;
  2144. }
  2145. static int
  2146. netxen_collect_minidump(struct netxen_adapter *adapter)
  2147. {
  2148. int ret = 0;
  2149. struct netxen_minidump_template_hdr *hdr;
  2150. struct timespec val;
  2151. hdr = (struct netxen_minidump_template_hdr *)
  2152. adapter->mdump.md_template;
  2153. hdr->driver_capture_mask = adapter->mdump.md_capture_mask;
  2154. jiffies_to_timespec(jiffies, &val);
  2155. hdr->driver_timestamp = (u32) val.tv_sec;
  2156. hdr->driver_info_word2 = adapter->fw_version;
  2157. hdr->driver_info_word3 = NXRD32(adapter, CRB_DRIVER_VERSION);
  2158. ret = netxen_parse_md_template(adapter);
  2159. if (ret)
  2160. return ret;
  2161. return ret;
  2162. }
  2163. void
  2164. netxen_dump_fw(struct netxen_adapter *adapter)
  2165. {
  2166. struct netxen_minidump_template_hdr *hdr;
  2167. int i, k, data_size = 0;
  2168. u32 capture_mask;
  2169. hdr = (struct netxen_minidump_template_hdr *)
  2170. adapter->mdump.md_template;
  2171. capture_mask = adapter->mdump.md_capture_mask;
  2172. for (i = 0x2, k = 1; (i & NX_DUMP_MASK_MAX); i <<= 1, k++) {
  2173. if (i & capture_mask)
  2174. data_size += hdr->capture_size_array[k];
  2175. }
  2176. if (!data_size) {
  2177. dev_err(&adapter->pdev->dev,
  2178. "Invalid cap sizes for capture_mask=0x%x\n",
  2179. adapter->mdump.md_capture_mask);
  2180. return;
  2181. }
  2182. adapter->mdump.md_capture_size = data_size;
  2183. adapter->mdump.md_dump_size = adapter->mdump.md_template_size +
  2184. adapter->mdump.md_capture_size;
  2185. if (!adapter->mdump.md_capture_buff) {
  2186. adapter->mdump.md_capture_buff =
  2187. vzalloc(adapter->mdump.md_dump_size);
  2188. if (!adapter->mdump.md_capture_buff)
  2189. return;
  2190. if (netxen_collect_minidump(adapter)) {
  2191. adapter->mdump.has_valid_dump = 0;
  2192. adapter->mdump.md_dump_size = 0;
  2193. vfree(adapter->mdump.md_capture_buff);
  2194. adapter->mdump.md_capture_buff = NULL;
  2195. dev_err(&adapter->pdev->dev,
  2196. "Error in collecting firmware minidump.\n");
  2197. } else {
  2198. adapter->mdump.md_timestamp = jiffies;
  2199. adapter->mdump.has_valid_dump = 1;
  2200. adapter->fw_mdump_rdy = 1;
  2201. dev_info(&adapter->pdev->dev, "%s Successfully "
  2202. "collected fw dump.\n", adapter->netdev->name);
  2203. }
  2204. } else {
  2205. dev_info(&adapter->pdev->dev,
  2206. "Cannot overwrite previously collected "
  2207. "firmware minidump.\n");
  2208. adapter->fw_mdump_rdy = 1;
  2209. return;
  2210. }
  2211. }