lpc_eth.c 43 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612
  1. /*
  2. * drivers/net/ethernet/nxp/lpc_eth.c
  3. *
  4. * Author: Kevin Wells <kevin.wells@nxp.com>
  5. *
  6. * Copyright (C) 2010 NXP Semiconductors
  7. * Copyright (C) 2012 Roland Stigge <stigge@antcom.de>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. */
  19. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  20. #include <linux/init.h>
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/sched.h>
  24. #include <linux/slab.h>
  25. #include <linux/delay.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/errno.h>
  28. #include <linux/ioport.h>
  29. #include <linux/crc32.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/spinlock.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/mii.h>
  34. #include <linux/clk.h>
  35. #include <linux/workqueue.h>
  36. #include <linux/netdevice.h>
  37. #include <linux/etherdevice.h>
  38. #include <linux/skbuff.h>
  39. #include <linux/phy.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/of.h>
  42. #include <linux/of_net.h>
  43. #include <linux/types.h>
  44. #include <linux/io.h>
  45. #include <mach/board.h>
  46. #include <mach/platform.h>
  47. #include <mach/hardware.h>
  48. #define MODNAME "lpc-eth"
  49. #define DRV_VERSION "1.00"
  50. #define ENET_MAXF_SIZE 1536
  51. #define ENET_RX_DESC 48
  52. #define ENET_TX_DESC 16
  53. #define NAPI_WEIGHT 16
  54. /*
  55. * Ethernet MAC controller Register offsets
  56. */
  57. #define LPC_ENET_MAC1(x) (x + 0x000)
  58. #define LPC_ENET_MAC2(x) (x + 0x004)
  59. #define LPC_ENET_IPGT(x) (x + 0x008)
  60. #define LPC_ENET_IPGR(x) (x + 0x00C)
  61. #define LPC_ENET_CLRT(x) (x + 0x010)
  62. #define LPC_ENET_MAXF(x) (x + 0x014)
  63. #define LPC_ENET_SUPP(x) (x + 0x018)
  64. #define LPC_ENET_TEST(x) (x + 0x01C)
  65. #define LPC_ENET_MCFG(x) (x + 0x020)
  66. #define LPC_ENET_MCMD(x) (x + 0x024)
  67. #define LPC_ENET_MADR(x) (x + 0x028)
  68. #define LPC_ENET_MWTD(x) (x + 0x02C)
  69. #define LPC_ENET_MRDD(x) (x + 0x030)
  70. #define LPC_ENET_MIND(x) (x + 0x034)
  71. #define LPC_ENET_SA0(x) (x + 0x040)
  72. #define LPC_ENET_SA1(x) (x + 0x044)
  73. #define LPC_ENET_SA2(x) (x + 0x048)
  74. #define LPC_ENET_COMMAND(x) (x + 0x100)
  75. #define LPC_ENET_STATUS(x) (x + 0x104)
  76. #define LPC_ENET_RXDESCRIPTOR(x) (x + 0x108)
  77. #define LPC_ENET_RXSTATUS(x) (x + 0x10C)
  78. #define LPC_ENET_RXDESCRIPTORNUMBER(x) (x + 0x110)
  79. #define LPC_ENET_RXPRODUCEINDEX(x) (x + 0x114)
  80. #define LPC_ENET_RXCONSUMEINDEX(x) (x + 0x118)
  81. #define LPC_ENET_TXDESCRIPTOR(x) (x + 0x11C)
  82. #define LPC_ENET_TXSTATUS(x) (x + 0x120)
  83. #define LPC_ENET_TXDESCRIPTORNUMBER(x) (x + 0x124)
  84. #define LPC_ENET_TXPRODUCEINDEX(x) (x + 0x128)
  85. #define LPC_ENET_TXCONSUMEINDEX(x) (x + 0x12C)
  86. #define LPC_ENET_TSV0(x) (x + 0x158)
  87. #define LPC_ENET_TSV1(x) (x + 0x15C)
  88. #define LPC_ENET_RSV(x) (x + 0x160)
  89. #define LPC_ENET_FLOWCONTROLCOUNTER(x) (x + 0x170)
  90. #define LPC_ENET_FLOWCONTROLSTATUS(x) (x + 0x174)
  91. #define LPC_ENET_RXFILTER_CTRL(x) (x + 0x200)
  92. #define LPC_ENET_RXFILTERWOLSTATUS(x) (x + 0x204)
  93. #define LPC_ENET_RXFILTERWOLCLEAR(x) (x + 0x208)
  94. #define LPC_ENET_HASHFILTERL(x) (x + 0x210)
  95. #define LPC_ENET_HASHFILTERH(x) (x + 0x214)
  96. #define LPC_ENET_INTSTATUS(x) (x + 0xFE0)
  97. #define LPC_ENET_INTENABLE(x) (x + 0xFE4)
  98. #define LPC_ENET_INTCLEAR(x) (x + 0xFE8)
  99. #define LPC_ENET_INTSET(x) (x + 0xFEC)
  100. #define LPC_ENET_POWERDOWN(x) (x + 0xFF4)
  101. /*
  102. * mac1 register definitions
  103. */
  104. #define LPC_MAC1_RECV_ENABLE (1 << 0)
  105. #define LPC_MAC1_PASS_ALL_RX_FRAMES (1 << 1)
  106. #define LPC_MAC1_RX_FLOW_CONTROL (1 << 2)
  107. #define LPC_MAC1_TX_FLOW_CONTROL (1 << 3)
  108. #define LPC_MAC1_LOOPBACK (1 << 4)
  109. #define LPC_MAC1_RESET_TX (1 << 8)
  110. #define LPC_MAC1_RESET_MCS_TX (1 << 9)
  111. #define LPC_MAC1_RESET_RX (1 << 10)
  112. #define LPC_MAC1_RESET_MCS_RX (1 << 11)
  113. #define LPC_MAC1_SIMULATION_RESET (1 << 14)
  114. #define LPC_MAC1_SOFT_RESET (1 << 15)
  115. /*
  116. * mac2 register definitions
  117. */
  118. #define LPC_MAC2_FULL_DUPLEX (1 << 0)
  119. #define LPC_MAC2_FRAME_LENGTH_CHECKING (1 << 1)
  120. #define LPC_MAC2_HUGH_LENGTH_CHECKING (1 << 2)
  121. #define LPC_MAC2_DELAYED_CRC (1 << 3)
  122. #define LPC_MAC2_CRC_ENABLE (1 << 4)
  123. #define LPC_MAC2_PAD_CRC_ENABLE (1 << 5)
  124. #define LPC_MAC2_VLAN_PAD_ENABLE (1 << 6)
  125. #define LPC_MAC2_AUTO_DETECT_PAD_ENABLE (1 << 7)
  126. #define LPC_MAC2_PURE_PREAMBLE_ENFORCEMENT (1 << 8)
  127. #define LPC_MAC2_LONG_PREAMBLE_ENFORCEMENT (1 << 9)
  128. #define LPC_MAC2_NO_BACKOFF (1 << 12)
  129. #define LPC_MAC2_BACK_PRESSURE (1 << 13)
  130. #define LPC_MAC2_EXCESS_DEFER (1 << 14)
  131. /*
  132. * ipgt register definitions
  133. */
  134. #define LPC_IPGT_LOAD(n) ((n) & 0x7F)
  135. /*
  136. * ipgr register definitions
  137. */
  138. #define LPC_IPGR_LOAD_PART2(n) ((n) & 0x7F)
  139. #define LPC_IPGR_LOAD_PART1(n) (((n) & 0x7F) << 8)
  140. /*
  141. * clrt register definitions
  142. */
  143. #define LPC_CLRT_LOAD_RETRY_MAX(n) ((n) & 0xF)
  144. #define LPC_CLRT_LOAD_COLLISION_WINDOW(n) (((n) & 0x3F) << 8)
  145. /*
  146. * maxf register definitions
  147. */
  148. #define LPC_MAXF_LOAD_MAX_FRAME_LEN(n) ((n) & 0xFFFF)
  149. /*
  150. * supp register definitions
  151. */
  152. #define LPC_SUPP_SPEED (1 << 8)
  153. #define LPC_SUPP_RESET_RMII (1 << 11)
  154. /*
  155. * test register definitions
  156. */
  157. #define LPC_TEST_SHORTCUT_PAUSE_QUANTA (1 << 0)
  158. #define LPC_TEST_PAUSE (1 << 1)
  159. #define LPC_TEST_BACKPRESSURE (1 << 2)
  160. /*
  161. * mcfg register definitions
  162. */
  163. #define LPC_MCFG_SCAN_INCREMENT (1 << 0)
  164. #define LPC_MCFG_SUPPRESS_PREAMBLE (1 << 1)
  165. #define LPC_MCFG_CLOCK_SELECT(n) (((n) & 0x7) << 2)
  166. #define LPC_MCFG_CLOCK_HOST_DIV_4 0
  167. #define LPC_MCFG_CLOCK_HOST_DIV_6 2
  168. #define LPC_MCFG_CLOCK_HOST_DIV_8 3
  169. #define LPC_MCFG_CLOCK_HOST_DIV_10 4
  170. #define LPC_MCFG_CLOCK_HOST_DIV_14 5
  171. #define LPC_MCFG_CLOCK_HOST_DIV_20 6
  172. #define LPC_MCFG_CLOCK_HOST_DIV_28 7
  173. #define LPC_MCFG_RESET_MII_MGMT (1 << 15)
  174. /*
  175. * mcmd register definitions
  176. */
  177. #define LPC_MCMD_READ (1 << 0)
  178. #define LPC_MCMD_SCAN (1 << 1)
  179. /*
  180. * madr register definitions
  181. */
  182. #define LPC_MADR_REGISTER_ADDRESS(n) ((n) & 0x1F)
  183. #define LPC_MADR_PHY_0ADDRESS(n) (((n) & 0x1F) << 8)
  184. /*
  185. * mwtd register definitions
  186. */
  187. #define LPC_MWDT_WRITE(n) ((n) & 0xFFFF)
  188. /*
  189. * mrdd register definitions
  190. */
  191. #define LPC_MRDD_READ_MASK 0xFFFF
  192. /*
  193. * mind register definitions
  194. */
  195. #define LPC_MIND_BUSY (1 << 0)
  196. #define LPC_MIND_SCANNING (1 << 1)
  197. #define LPC_MIND_NOT_VALID (1 << 2)
  198. #define LPC_MIND_MII_LINK_FAIL (1 << 3)
  199. /*
  200. * command register definitions
  201. */
  202. #define LPC_COMMAND_RXENABLE (1 << 0)
  203. #define LPC_COMMAND_TXENABLE (1 << 1)
  204. #define LPC_COMMAND_REG_RESET (1 << 3)
  205. #define LPC_COMMAND_TXRESET (1 << 4)
  206. #define LPC_COMMAND_RXRESET (1 << 5)
  207. #define LPC_COMMAND_PASSRUNTFRAME (1 << 6)
  208. #define LPC_COMMAND_PASSRXFILTER (1 << 7)
  209. #define LPC_COMMAND_TXFLOWCONTROL (1 << 8)
  210. #define LPC_COMMAND_RMII (1 << 9)
  211. #define LPC_COMMAND_FULLDUPLEX (1 << 10)
  212. /*
  213. * status register definitions
  214. */
  215. #define LPC_STATUS_RXACTIVE (1 << 0)
  216. #define LPC_STATUS_TXACTIVE (1 << 1)
  217. /*
  218. * tsv0 register definitions
  219. */
  220. #define LPC_TSV0_CRC_ERROR (1 << 0)
  221. #define LPC_TSV0_LENGTH_CHECK_ERROR (1 << 1)
  222. #define LPC_TSV0_LENGTH_OUT_OF_RANGE (1 << 2)
  223. #define LPC_TSV0_DONE (1 << 3)
  224. #define LPC_TSV0_MULTICAST (1 << 4)
  225. #define LPC_TSV0_BROADCAST (1 << 5)
  226. #define LPC_TSV0_PACKET_DEFER (1 << 6)
  227. #define LPC_TSV0_ESCESSIVE_DEFER (1 << 7)
  228. #define LPC_TSV0_ESCESSIVE_COLLISION (1 << 8)
  229. #define LPC_TSV0_LATE_COLLISION (1 << 9)
  230. #define LPC_TSV0_GIANT (1 << 10)
  231. #define LPC_TSV0_UNDERRUN (1 << 11)
  232. #define LPC_TSV0_TOTAL_BYTES(n) (((n) >> 12) & 0xFFFF)
  233. #define LPC_TSV0_CONTROL_FRAME (1 << 28)
  234. #define LPC_TSV0_PAUSE (1 << 29)
  235. #define LPC_TSV0_BACKPRESSURE (1 << 30)
  236. #define LPC_TSV0_VLAN (1 << 31)
  237. /*
  238. * tsv1 register definitions
  239. */
  240. #define LPC_TSV1_TRANSMIT_BYTE_COUNT(n) ((n) & 0xFFFF)
  241. #define LPC_TSV1_COLLISION_COUNT(n) (((n) >> 16) & 0xF)
  242. /*
  243. * rsv register definitions
  244. */
  245. #define LPC_RSV_RECEIVED_BYTE_COUNT(n) ((n) & 0xFFFF)
  246. #define LPC_RSV_RXDV_EVENT_IGNORED (1 << 16)
  247. #define LPC_RSV_RXDV_EVENT_PREVIOUSLY_SEEN (1 << 17)
  248. #define LPC_RSV_CARRIER_EVNT_PREVIOUS_SEEN (1 << 18)
  249. #define LPC_RSV_RECEIVE_CODE_VIOLATION (1 << 19)
  250. #define LPC_RSV_CRC_ERROR (1 << 20)
  251. #define LPC_RSV_LENGTH_CHECK_ERROR (1 << 21)
  252. #define LPC_RSV_LENGTH_OUT_OF_RANGE (1 << 22)
  253. #define LPC_RSV_RECEIVE_OK (1 << 23)
  254. #define LPC_RSV_MULTICAST (1 << 24)
  255. #define LPC_RSV_BROADCAST (1 << 25)
  256. #define LPC_RSV_DRIBBLE_NIBBLE (1 << 26)
  257. #define LPC_RSV_CONTROL_FRAME (1 << 27)
  258. #define LPC_RSV_PAUSE (1 << 28)
  259. #define LPC_RSV_UNSUPPORTED_OPCODE (1 << 29)
  260. #define LPC_RSV_VLAN (1 << 30)
  261. /*
  262. * flowcontrolcounter register definitions
  263. */
  264. #define LPC_FCCR_MIRRORCOUNTER(n) ((n) & 0xFFFF)
  265. #define LPC_FCCR_PAUSETIMER(n) (((n) >> 16) & 0xFFFF)
  266. /*
  267. * flowcontrolstatus register definitions
  268. */
  269. #define LPC_FCCR_MIRRORCOUNTERCURRENT(n) ((n) & 0xFFFF)
  270. /*
  271. * rxfliterctrl, rxfilterwolstatus, and rxfilterwolclear shared
  272. * register definitions
  273. */
  274. #define LPC_RXFLTRW_ACCEPTUNICAST (1 << 0)
  275. #define LPC_RXFLTRW_ACCEPTUBROADCAST (1 << 1)
  276. #define LPC_RXFLTRW_ACCEPTUMULTICAST (1 << 2)
  277. #define LPC_RXFLTRW_ACCEPTUNICASTHASH (1 << 3)
  278. #define LPC_RXFLTRW_ACCEPTUMULTICASTHASH (1 << 4)
  279. #define LPC_RXFLTRW_ACCEPTPERFECT (1 << 5)
  280. /*
  281. * rxfliterctrl register definitions
  282. */
  283. #define LPC_RXFLTRWSTS_MAGICPACKETENWOL (1 << 12)
  284. #define LPC_RXFLTRWSTS_RXFILTERENWOL (1 << 13)
  285. /*
  286. * rxfilterwolstatus/rxfilterwolclear register definitions
  287. */
  288. #define LPC_RXFLTRWSTS_RXFILTERWOL (1 << 7)
  289. #define LPC_RXFLTRWSTS_MAGICPACKETWOL (1 << 8)
  290. /*
  291. * intstatus, intenable, intclear, and Intset shared register
  292. * definitions
  293. */
  294. #define LPC_MACINT_RXOVERRUNINTEN (1 << 0)
  295. #define LPC_MACINT_RXERRORONINT (1 << 1)
  296. #define LPC_MACINT_RXFINISHEDINTEN (1 << 2)
  297. #define LPC_MACINT_RXDONEINTEN (1 << 3)
  298. #define LPC_MACINT_TXUNDERRUNINTEN (1 << 4)
  299. #define LPC_MACINT_TXERRORINTEN (1 << 5)
  300. #define LPC_MACINT_TXFINISHEDINTEN (1 << 6)
  301. #define LPC_MACINT_TXDONEINTEN (1 << 7)
  302. #define LPC_MACINT_SOFTINTEN (1 << 12)
  303. #define LPC_MACINT_WAKEUPINTEN (1 << 13)
  304. /*
  305. * powerdown register definitions
  306. */
  307. #define LPC_POWERDOWN_MACAHB (1 << 31)
  308. static phy_interface_t lpc_phy_interface_mode(struct device *dev)
  309. {
  310. if (dev && dev->of_node) {
  311. const char *mode = of_get_property(dev->of_node,
  312. "phy-mode", NULL);
  313. if (mode && !strcmp(mode, "mii"))
  314. return PHY_INTERFACE_MODE_MII;
  315. }
  316. return PHY_INTERFACE_MODE_RMII;
  317. }
  318. static bool use_iram_for_net(struct device *dev)
  319. {
  320. if (dev && dev->of_node)
  321. return of_property_read_bool(dev->of_node, "use-iram");
  322. return false;
  323. }
  324. /* Receive Status information word */
  325. #define RXSTATUS_SIZE 0x000007FF
  326. #define RXSTATUS_CONTROL (1 << 18)
  327. #define RXSTATUS_VLAN (1 << 19)
  328. #define RXSTATUS_FILTER (1 << 20)
  329. #define RXSTATUS_MULTICAST (1 << 21)
  330. #define RXSTATUS_BROADCAST (1 << 22)
  331. #define RXSTATUS_CRC (1 << 23)
  332. #define RXSTATUS_SYMBOL (1 << 24)
  333. #define RXSTATUS_LENGTH (1 << 25)
  334. #define RXSTATUS_RANGE (1 << 26)
  335. #define RXSTATUS_ALIGN (1 << 27)
  336. #define RXSTATUS_OVERRUN (1 << 28)
  337. #define RXSTATUS_NODESC (1 << 29)
  338. #define RXSTATUS_LAST (1 << 30)
  339. #define RXSTATUS_ERROR (1 << 31)
  340. #define RXSTATUS_STATUS_ERROR \
  341. (RXSTATUS_NODESC | RXSTATUS_OVERRUN | RXSTATUS_ALIGN | \
  342. RXSTATUS_RANGE | RXSTATUS_LENGTH | RXSTATUS_SYMBOL | RXSTATUS_CRC)
  343. /* Receive Descriptor control word */
  344. #define RXDESC_CONTROL_SIZE 0x000007FF
  345. #define RXDESC_CONTROL_INT (1 << 31)
  346. /* Transmit Status information word */
  347. #define TXSTATUS_COLLISIONS_GET(x) (((x) >> 21) & 0xF)
  348. #define TXSTATUS_DEFER (1 << 25)
  349. #define TXSTATUS_EXCESSDEFER (1 << 26)
  350. #define TXSTATUS_EXCESSCOLL (1 << 27)
  351. #define TXSTATUS_LATECOLL (1 << 28)
  352. #define TXSTATUS_UNDERRUN (1 << 29)
  353. #define TXSTATUS_NODESC (1 << 30)
  354. #define TXSTATUS_ERROR (1 << 31)
  355. /* Transmit Descriptor control word */
  356. #define TXDESC_CONTROL_SIZE 0x000007FF
  357. #define TXDESC_CONTROL_OVERRIDE (1 << 26)
  358. #define TXDESC_CONTROL_HUGE (1 << 27)
  359. #define TXDESC_CONTROL_PAD (1 << 28)
  360. #define TXDESC_CONTROL_CRC (1 << 29)
  361. #define TXDESC_CONTROL_LAST (1 << 30)
  362. #define TXDESC_CONTROL_INT (1 << 31)
  363. /*
  364. * Structure of a TX/RX descriptors and RX status
  365. */
  366. struct txrx_desc_t {
  367. __le32 packet;
  368. __le32 control;
  369. };
  370. struct rx_status_t {
  371. __le32 statusinfo;
  372. __le32 statushashcrc;
  373. };
  374. /*
  375. * Device driver data structure
  376. */
  377. struct netdata_local {
  378. struct platform_device *pdev;
  379. struct net_device *ndev;
  380. spinlock_t lock;
  381. void __iomem *net_base;
  382. u32 msg_enable;
  383. unsigned int skblen[ENET_TX_DESC];
  384. unsigned int last_tx_idx;
  385. unsigned int num_used_tx_buffs;
  386. struct mii_bus *mii_bus;
  387. struct phy_device *phy_dev;
  388. struct clk *clk;
  389. dma_addr_t dma_buff_base_p;
  390. void *dma_buff_base_v;
  391. size_t dma_buff_size;
  392. struct txrx_desc_t *tx_desc_v;
  393. u32 *tx_stat_v;
  394. void *tx_buff_v;
  395. struct txrx_desc_t *rx_desc_v;
  396. struct rx_status_t *rx_stat_v;
  397. void *rx_buff_v;
  398. int link;
  399. int speed;
  400. int duplex;
  401. struct napi_struct napi;
  402. };
  403. /*
  404. * MAC support functions
  405. */
  406. static void __lpc_set_mac(struct netdata_local *pldat, u8 *mac)
  407. {
  408. u32 tmp;
  409. /* Set station address */
  410. tmp = mac[0] | ((u32)mac[1] << 8);
  411. writel(tmp, LPC_ENET_SA2(pldat->net_base));
  412. tmp = mac[2] | ((u32)mac[3] << 8);
  413. writel(tmp, LPC_ENET_SA1(pldat->net_base));
  414. tmp = mac[4] | ((u32)mac[5] << 8);
  415. writel(tmp, LPC_ENET_SA0(pldat->net_base));
  416. netdev_dbg(pldat->ndev, "Ethernet MAC address %pM\n", mac);
  417. }
  418. static void __lpc_get_mac(struct netdata_local *pldat, u8 *mac)
  419. {
  420. u32 tmp;
  421. /* Get station address */
  422. tmp = readl(LPC_ENET_SA2(pldat->net_base));
  423. mac[0] = tmp & 0xFF;
  424. mac[1] = tmp >> 8;
  425. tmp = readl(LPC_ENET_SA1(pldat->net_base));
  426. mac[2] = tmp & 0xFF;
  427. mac[3] = tmp >> 8;
  428. tmp = readl(LPC_ENET_SA0(pldat->net_base));
  429. mac[4] = tmp & 0xFF;
  430. mac[5] = tmp >> 8;
  431. }
  432. static void __lpc_eth_clock_enable(struct netdata_local *pldat,
  433. bool enable)
  434. {
  435. if (enable)
  436. clk_enable(pldat->clk);
  437. else
  438. clk_disable(pldat->clk);
  439. }
  440. static void __lpc_params_setup(struct netdata_local *pldat)
  441. {
  442. u32 tmp;
  443. if (pldat->duplex == DUPLEX_FULL) {
  444. tmp = readl(LPC_ENET_MAC2(pldat->net_base));
  445. tmp |= LPC_MAC2_FULL_DUPLEX;
  446. writel(tmp, LPC_ENET_MAC2(pldat->net_base));
  447. tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
  448. tmp |= LPC_COMMAND_FULLDUPLEX;
  449. writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
  450. writel(LPC_IPGT_LOAD(0x15), LPC_ENET_IPGT(pldat->net_base));
  451. } else {
  452. tmp = readl(LPC_ENET_MAC2(pldat->net_base));
  453. tmp &= ~LPC_MAC2_FULL_DUPLEX;
  454. writel(tmp, LPC_ENET_MAC2(pldat->net_base));
  455. tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
  456. tmp &= ~LPC_COMMAND_FULLDUPLEX;
  457. writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
  458. writel(LPC_IPGT_LOAD(0x12), LPC_ENET_IPGT(pldat->net_base));
  459. }
  460. if (pldat->speed == SPEED_100)
  461. writel(LPC_SUPP_SPEED, LPC_ENET_SUPP(pldat->net_base));
  462. else
  463. writel(0, LPC_ENET_SUPP(pldat->net_base));
  464. }
  465. static void __lpc_eth_reset(struct netdata_local *pldat)
  466. {
  467. /* Reset all MAC logic */
  468. writel((LPC_MAC1_RESET_TX | LPC_MAC1_RESET_MCS_TX | LPC_MAC1_RESET_RX |
  469. LPC_MAC1_RESET_MCS_RX | LPC_MAC1_SIMULATION_RESET |
  470. LPC_MAC1_SOFT_RESET), LPC_ENET_MAC1(pldat->net_base));
  471. writel((LPC_COMMAND_REG_RESET | LPC_COMMAND_TXRESET |
  472. LPC_COMMAND_RXRESET), LPC_ENET_COMMAND(pldat->net_base));
  473. }
  474. static int __lpc_mii_mngt_reset(struct netdata_local *pldat)
  475. {
  476. /* Reset MII management hardware */
  477. writel(LPC_MCFG_RESET_MII_MGMT, LPC_ENET_MCFG(pldat->net_base));
  478. /* Setup MII clock to slowest rate with a /28 divider */
  479. writel(LPC_MCFG_CLOCK_SELECT(LPC_MCFG_CLOCK_HOST_DIV_28),
  480. LPC_ENET_MCFG(pldat->net_base));
  481. return 0;
  482. }
  483. static inline phys_addr_t __va_to_pa(void *addr, struct netdata_local *pldat)
  484. {
  485. phys_addr_t phaddr;
  486. phaddr = addr - pldat->dma_buff_base_v;
  487. phaddr += pldat->dma_buff_base_p;
  488. return phaddr;
  489. }
  490. static void lpc_eth_enable_int(void __iomem *regbase)
  491. {
  492. writel((LPC_MACINT_RXDONEINTEN | LPC_MACINT_TXDONEINTEN),
  493. LPC_ENET_INTENABLE(regbase));
  494. }
  495. static void lpc_eth_disable_int(void __iomem *regbase)
  496. {
  497. writel(0, LPC_ENET_INTENABLE(regbase));
  498. }
  499. /* Setup TX/RX descriptors */
  500. static void __lpc_txrx_desc_setup(struct netdata_local *pldat)
  501. {
  502. u32 *ptxstat;
  503. void *tbuff;
  504. int i;
  505. struct txrx_desc_t *ptxrxdesc;
  506. struct rx_status_t *prxstat;
  507. tbuff = PTR_ALIGN(pldat->dma_buff_base_v, 16);
  508. /* Setup TX descriptors, status, and buffers */
  509. pldat->tx_desc_v = tbuff;
  510. tbuff += sizeof(struct txrx_desc_t) * ENET_TX_DESC;
  511. pldat->tx_stat_v = tbuff;
  512. tbuff += sizeof(u32) * ENET_TX_DESC;
  513. tbuff = PTR_ALIGN(tbuff, 16);
  514. pldat->tx_buff_v = tbuff;
  515. tbuff += ENET_MAXF_SIZE * ENET_TX_DESC;
  516. /* Setup RX descriptors, status, and buffers */
  517. pldat->rx_desc_v = tbuff;
  518. tbuff += sizeof(struct txrx_desc_t) * ENET_RX_DESC;
  519. tbuff = PTR_ALIGN(tbuff, 16);
  520. pldat->rx_stat_v = tbuff;
  521. tbuff += sizeof(struct rx_status_t) * ENET_RX_DESC;
  522. tbuff = PTR_ALIGN(tbuff, 16);
  523. pldat->rx_buff_v = tbuff;
  524. tbuff += ENET_MAXF_SIZE * ENET_RX_DESC;
  525. /* Map the TX descriptors to the TX buffers in hardware */
  526. for (i = 0; i < ENET_TX_DESC; i++) {
  527. ptxstat = &pldat->tx_stat_v[i];
  528. ptxrxdesc = &pldat->tx_desc_v[i];
  529. ptxrxdesc->packet = __va_to_pa(
  530. pldat->tx_buff_v + i * ENET_MAXF_SIZE, pldat);
  531. ptxrxdesc->control = 0;
  532. *ptxstat = 0;
  533. }
  534. /* Map the RX descriptors to the RX buffers in hardware */
  535. for (i = 0; i < ENET_RX_DESC; i++) {
  536. prxstat = &pldat->rx_stat_v[i];
  537. ptxrxdesc = &pldat->rx_desc_v[i];
  538. ptxrxdesc->packet = __va_to_pa(
  539. pldat->rx_buff_v + i * ENET_MAXF_SIZE, pldat);
  540. ptxrxdesc->control = RXDESC_CONTROL_INT | (ENET_MAXF_SIZE - 1);
  541. prxstat->statusinfo = 0;
  542. prxstat->statushashcrc = 0;
  543. }
  544. /* Setup base addresses in hardware to point to buffers and
  545. * descriptors
  546. */
  547. writel((ENET_TX_DESC - 1),
  548. LPC_ENET_TXDESCRIPTORNUMBER(pldat->net_base));
  549. writel(__va_to_pa(pldat->tx_desc_v, pldat),
  550. LPC_ENET_TXDESCRIPTOR(pldat->net_base));
  551. writel(__va_to_pa(pldat->tx_stat_v, pldat),
  552. LPC_ENET_TXSTATUS(pldat->net_base));
  553. writel((ENET_RX_DESC - 1),
  554. LPC_ENET_RXDESCRIPTORNUMBER(pldat->net_base));
  555. writel(__va_to_pa(pldat->rx_desc_v, pldat),
  556. LPC_ENET_RXDESCRIPTOR(pldat->net_base));
  557. writel(__va_to_pa(pldat->rx_stat_v, pldat),
  558. LPC_ENET_RXSTATUS(pldat->net_base));
  559. }
  560. static void __lpc_eth_init(struct netdata_local *pldat)
  561. {
  562. u32 tmp;
  563. /* Disable controller and reset */
  564. tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
  565. tmp &= ~LPC_COMMAND_RXENABLE | LPC_COMMAND_TXENABLE;
  566. writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
  567. tmp = readl(LPC_ENET_MAC1(pldat->net_base));
  568. tmp &= ~LPC_MAC1_RECV_ENABLE;
  569. writel(tmp, LPC_ENET_MAC1(pldat->net_base));
  570. /* Initial MAC setup */
  571. writel(LPC_MAC1_PASS_ALL_RX_FRAMES, LPC_ENET_MAC1(pldat->net_base));
  572. writel((LPC_MAC2_PAD_CRC_ENABLE | LPC_MAC2_CRC_ENABLE),
  573. LPC_ENET_MAC2(pldat->net_base));
  574. writel(ENET_MAXF_SIZE, LPC_ENET_MAXF(pldat->net_base));
  575. /* Collision window, gap */
  576. writel((LPC_CLRT_LOAD_RETRY_MAX(0xF) |
  577. LPC_CLRT_LOAD_COLLISION_WINDOW(0x37)),
  578. LPC_ENET_CLRT(pldat->net_base));
  579. writel(LPC_IPGR_LOAD_PART2(0x12), LPC_ENET_IPGR(pldat->net_base));
  580. if (lpc_phy_interface_mode(&pldat->pdev->dev) == PHY_INTERFACE_MODE_MII)
  581. writel(LPC_COMMAND_PASSRUNTFRAME,
  582. LPC_ENET_COMMAND(pldat->net_base));
  583. else {
  584. writel((LPC_COMMAND_PASSRUNTFRAME | LPC_COMMAND_RMII),
  585. LPC_ENET_COMMAND(pldat->net_base));
  586. writel(LPC_SUPP_RESET_RMII, LPC_ENET_SUPP(pldat->net_base));
  587. }
  588. __lpc_params_setup(pldat);
  589. /* Setup TX and RX descriptors */
  590. __lpc_txrx_desc_setup(pldat);
  591. /* Setup packet filtering */
  592. writel((LPC_RXFLTRW_ACCEPTUBROADCAST | LPC_RXFLTRW_ACCEPTPERFECT),
  593. LPC_ENET_RXFILTER_CTRL(pldat->net_base));
  594. /* Get the next TX buffer output index */
  595. pldat->num_used_tx_buffs = 0;
  596. pldat->last_tx_idx =
  597. readl(LPC_ENET_TXCONSUMEINDEX(pldat->net_base));
  598. /* Clear and enable interrupts */
  599. writel(0xFFFF, LPC_ENET_INTCLEAR(pldat->net_base));
  600. smp_wmb();
  601. lpc_eth_enable_int(pldat->net_base);
  602. /* Enable controller */
  603. tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
  604. tmp |= LPC_COMMAND_RXENABLE | LPC_COMMAND_TXENABLE;
  605. writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
  606. tmp = readl(LPC_ENET_MAC1(pldat->net_base));
  607. tmp |= LPC_MAC1_RECV_ENABLE;
  608. writel(tmp, LPC_ENET_MAC1(pldat->net_base));
  609. }
  610. static void __lpc_eth_shutdown(struct netdata_local *pldat)
  611. {
  612. /* Reset ethernet and power down PHY */
  613. __lpc_eth_reset(pldat);
  614. writel(0, LPC_ENET_MAC1(pldat->net_base));
  615. writel(0, LPC_ENET_MAC2(pldat->net_base));
  616. }
  617. /*
  618. * MAC<--->PHY support functions
  619. */
  620. static int lpc_mdio_read(struct mii_bus *bus, int phy_id, int phyreg)
  621. {
  622. struct netdata_local *pldat = bus->priv;
  623. unsigned long timeout = jiffies + msecs_to_jiffies(100);
  624. int lps;
  625. writel(((phy_id << 8) | phyreg), LPC_ENET_MADR(pldat->net_base));
  626. writel(LPC_MCMD_READ, LPC_ENET_MCMD(pldat->net_base));
  627. /* Wait for unbusy status */
  628. while (readl(LPC_ENET_MIND(pldat->net_base)) & LPC_MIND_BUSY) {
  629. if (time_after(jiffies, timeout))
  630. return -EIO;
  631. cpu_relax();
  632. }
  633. lps = readl(LPC_ENET_MRDD(pldat->net_base));
  634. writel(0, LPC_ENET_MCMD(pldat->net_base));
  635. return lps;
  636. }
  637. static int lpc_mdio_write(struct mii_bus *bus, int phy_id, int phyreg,
  638. u16 phydata)
  639. {
  640. struct netdata_local *pldat = bus->priv;
  641. unsigned long timeout = jiffies + msecs_to_jiffies(100);
  642. writel(((phy_id << 8) | phyreg), LPC_ENET_MADR(pldat->net_base));
  643. writel(phydata, LPC_ENET_MWTD(pldat->net_base));
  644. /* Wait for completion */
  645. while (readl(LPC_ENET_MIND(pldat->net_base)) & LPC_MIND_BUSY) {
  646. if (time_after(jiffies, timeout))
  647. return -EIO;
  648. cpu_relax();
  649. }
  650. return 0;
  651. }
  652. static int lpc_mdio_reset(struct mii_bus *bus)
  653. {
  654. return __lpc_mii_mngt_reset((struct netdata_local *)bus->priv);
  655. }
  656. static void lpc_handle_link_change(struct net_device *ndev)
  657. {
  658. struct netdata_local *pldat = netdev_priv(ndev);
  659. struct phy_device *phydev = pldat->phy_dev;
  660. unsigned long flags;
  661. bool status_change = false;
  662. spin_lock_irqsave(&pldat->lock, flags);
  663. if (phydev->link) {
  664. if ((pldat->speed != phydev->speed) ||
  665. (pldat->duplex != phydev->duplex)) {
  666. pldat->speed = phydev->speed;
  667. pldat->duplex = phydev->duplex;
  668. status_change = true;
  669. }
  670. }
  671. if (phydev->link != pldat->link) {
  672. if (!phydev->link) {
  673. pldat->speed = 0;
  674. pldat->duplex = -1;
  675. }
  676. pldat->link = phydev->link;
  677. status_change = true;
  678. }
  679. spin_unlock_irqrestore(&pldat->lock, flags);
  680. if (status_change)
  681. __lpc_params_setup(pldat);
  682. }
  683. static int lpc_mii_probe(struct net_device *ndev)
  684. {
  685. struct netdata_local *pldat = netdev_priv(ndev);
  686. struct phy_device *phydev = phy_find_first(pldat->mii_bus);
  687. if (!phydev) {
  688. netdev_err(ndev, "no PHY found\n");
  689. return -ENODEV;
  690. }
  691. /* Attach to the PHY */
  692. if (lpc_phy_interface_mode(&pldat->pdev->dev) == PHY_INTERFACE_MODE_MII)
  693. netdev_info(ndev, "using MII interface\n");
  694. else
  695. netdev_info(ndev, "using RMII interface\n");
  696. phydev = phy_connect(ndev, dev_name(&phydev->dev),
  697. &lpc_handle_link_change,
  698. lpc_phy_interface_mode(&pldat->pdev->dev));
  699. if (IS_ERR(phydev)) {
  700. netdev_err(ndev, "Could not attach to PHY\n");
  701. return PTR_ERR(phydev);
  702. }
  703. /* mask with MAC supported features */
  704. phydev->supported &= PHY_BASIC_FEATURES;
  705. phydev->advertising = phydev->supported;
  706. pldat->link = 0;
  707. pldat->speed = 0;
  708. pldat->duplex = -1;
  709. pldat->phy_dev = phydev;
  710. netdev_info(ndev,
  711. "attached PHY driver [%s] (mii_bus:phy_addr=%s, irq=%d)\n",
  712. phydev->drv->name, dev_name(&phydev->dev), phydev->irq);
  713. return 0;
  714. }
  715. static int lpc_mii_init(struct netdata_local *pldat)
  716. {
  717. int err = -ENXIO, i;
  718. pldat->mii_bus = mdiobus_alloc();
  719. if (!pldat->mii_bus) {
  720. err = -ENOMEM;
  721. goto err_out;
  722. }
  723. /* Setup MII mode */
  724. if (lpc_phy_interface_mode(&pldat->pdev->dev) == PHY_INTERFACE_MODE_MII)
  725. writel(LPC_COMMAND_PASSRUNTFRAME,
  726. LPC_ENET_COMMAND(pldat->net_base));
  727. else {
  728. writel((LPC_COMMAND_PASSRUNTFRAME | LPC_COMMAND_RMII),
  729. LPC_ENET_COMMAND(pldat->net_base));
  730. writel(LPC_SUPP_RESET_RMII, LPC_ENET_SUPP(pldat->net_base));
  731. }
  732. pldat->mii_bus->name = "lpc_mii_bus";
  733. pldat->mii_bus->read = &lpc_mdio_read;
  734. pldat->mii_bus->write = &lpc_mdio_write;
  735. pldat->mii_bus->reset = &lpc_mdio_reset;
  736. snprintf(pldat->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  737. pldat->pdev->name, pldat->pdev->id);
  738. pldat->mii_bus->priv = pldat;
  739. pldat->mii_bus->parent = &pldat->pdev->dev;
  740. pldat->mii_bus->irq = kmalloc(sizeof(int) * PHY_MAX_ADDR, GFP_KERNEL);
  741. if (!pldat->mii_bus->irq) {
  742. err = -ENOMEM;
  743. goto err_out_1;
  744. }
  745. for (i = 0; i < PHY_MAX_ADDR; i++)
  746. pldat->mii_bus->irq[i] = PHY_POLL;
  747. platform_set_drvdata(pldat->pdev, pldat->mii_bus);
  748. if (mdiobus_register(pldat->mii_bus))
  749. goto err_out_free_mdio_irq;
  750. if (lpc_mii_probe(pldat->ndev) != 0)
  751. goto err_out_unregister_bus;
  752. return 0;
  753. err_out_unregister_bus:
  754. mdiobus_unregister(pldat->mii_bus);
  755. err_out_free_mdio_irq:
  756. kfree(pldat->mii_bus->irq);
  757. err_out_1:
  758. mdiobus_free(pldat->mii_bus);
  759. err_out:
  760. return err;
  761. }
  762. static void __lpc_handle_xmit(struct net_device *ndev)
  763. {
  764. struct netdata_local *pldat = netdev_priv(ndev);
  765. u32 txcidx, *ptxstat, txstat;
  766. txcidx = readl(LPC_ENET_TXCONSUMEINDEX(pldat->net_base));
  767. while (pldat->last_tx_idx != txcidx) {
  768. unsigned int skblen = pldat->skblen[pldat->last_tx_idx];
  769. /* A buffer is available, get buffer status */
  770. ptxstat = &pldat->tx_stat_v[pldat->last_tx_idx];
  771. txstat = *ptxstat;
  772. /* Next buffer and decrement used buffer counter */
  773. pldat->num_used_tx_buffs--;
  774. pldat->last_tx_idx++;
  775. if (pldat->last_tx_idx >= ENET_TX_DESC)
  776. pldat->last_tx_idx = 0;
  777. /* Update collision counter */
  778. ndev->stats.collisions += TXSTATUS_COLLISIONS_GET(txstat);
  779. /* Any errors occurred? */
  780. if (txstat & TXSTATUS_ERROR) {
  781. if (txstat & TXSTATUS_UNDERRUN) {
  782. /* FIFO underrun */
  783. ndev->stats.tx_fifo_errors++;
  784. }
  785. if (txstat & TXSTATUS_LATECOLL) {
  786. /* Late collision */
  787. ndev->stats.tx_aborted_errors++;
  788. }
  789. if (txstat & TXSTATUS_EXCESSCOLL) {
  790. /* Excessive collision */
  791. ndev->stats.tx_aborted_errors++;
  792. }
  793. if (txstat & TXSTATUS_EXCESSDEFER) {
  794. /* Defer limit */
  795. ndev->stats.tx_aborted_errors++;
  796. }
  797. ndev->stats.tx_errors++;
  798. } else {
  799. /* Update stats */
  800. ndev->stats.tx_packets++;
  801. ndev->stats.tx_bytes += skblen;
  802. }
  803. txcidx = readl(LPC_ENET_TXCONSUMEINDEX(pldat->net_base));
  804. }
  805. if (pldat->num_used_tx_buffs <= ENET_TX_DESC/2) {
  806. if (netif_queue_stopped(ndev))
  807. netif_wake_queue(ndev);
  808. }
  809. }
  810. static int __lpc_handle_recv(struct net_device *ndev, int budget)
  811. {
  812. struct netdata_local *pldat = netdev_priv(ndev);
  813. struct sk_buff *skb;
  814. u32 rxconsidx, len, ethst;
  815. struct rx_status_t *prxstat;
  816. u8 *prdbuf;
  817. int rx_done = 0;
  818. /* Get the current RX buffer indexes */
  819. rxconsidx = readl(LPC_ENET_RXCONSUMEINDEX(pldat->net_base));
  820. while (rx_done < budget && rxconsidx !=
  821. readl(LPC_ENET_RXPRODUCEINDEX(pldat->net_base))) {
  822. /* Get pointer to receive status */
  823. prxstat = &pldat->rx_stat_v[rxconsidx];
  824. len = (prxstat->statusinfo & RXSTATUS_SIZE) + 1;
  825. /* Status error? */
  826. ethst = prxstat->statusinfo;
  827. if ((ethst & (RXSTATUS_ERROR | RXSTATUS_STATUS_ERROR)) ==
  828. (RXSTATUS_ERROR | RXSTATUS_RANGE))
  829. ethst &= ~RXSTATUS_ERROR;
  830. if (ethst & RXSTATUS_ERROR) {
  831. int si = prxstat->statusinfo;
  832. /* Check statuses */
  833. if (si & RXSTATUS_OVERRUN) {
  834. /* Overrun error */
  835. ndev->stats.rx_fifo_errors++;
  836. } else if (si & RXSTATUS_CRC) {
  837. /* CRC error */
  838. ndev->stats.rx_crc_errors++;
  839. } else if (si & RXSTATUS_LENGTH) {
  840. /* Length error */
  841. ndev->stats.rx_length_errors++;
  842. } else if (si & RXSTATUS_ERROR) {
  843. /* Other error */
  844. ndev->stats.rx_length_errors++;
  845. }
  846. ndev->stats.rx_errors++;
  847. } else {
  848. /* Packet is good */
  849. skb = dev_alloc_skb(len);
  850. if (!skb) {
  851. ndev->stats.rx_dropped++;
  852. } else {
  853. prdbuf = skb_put(skb, len);
  854. /* Copy packet from buffer */
  855. memcpy(prdbuf, pldat->rx_buff_v +
  856. rxconsidx * ENET_MAXF_SIZE, len);
  857. /* Pass to upper layer */
  858. skb->protocol = eth_type_trans(skb, ndev);
  859. netif_receive_skb(skb);
  860. ndev->stats.rx_packets++;
  861. ndev->stats.rx_bytes += len;
  862. }
  863. }
  864. /* Increment consume index */
  865. rxconsidx = rxconsidx + 1;
  866. if (rxconsidx >= ENET_RX_DESC)
  867. rxconsidx = 0;
  868. writel(rxconsidx,
  869. LPC_ENET_RXCONSUMEINDEX(pldat->net_base));
  870. rx_done++;
  871. }
  872. return rx_done;
  873. }
  874. static int lpc_eth_poll(struct napi_struct *napi, int budget)
  875. {
  876. struct netdata_local *pldat = container_of(napi,
  877. struct netdata_local, napi);
  878. struct net_device *ndev = pldat->ndev;
  879. int rx_done = 0;
  880. struct netdev_queue *txq = netdev_get_tx_queue(ndev, 0);
  881. __netif_tx_lock(txq, smp_processor_id());
  882. __lpc_handle_xmit(ndev);
  883. __netif_tx_unlock(txq);
  884. rx_done = __lpc_handle_recv(ndev, budget);
  885. if (rx_done < budget) {
  886. napi_complete(napi);
  887. lpc_eth_enable_int(pldat->net_base);
  888. }
  889. return rx_done;
  890. }
  891. static irqreturn_t __lpc_eth_interrupt(int irq, void *dev_id)
  892. {
  893. struct net_device *ndev = dev_id;
  894. struct netdata_local *pldat = netdev_priv(ndev);
  895. u32 tmp;
  896. spin_lock(&pldat->lock);
  897. tmp = readl(LPC_ENET_INTSTATUS(pldat->net_base));
  898. /* Clear interrupts */
  899. writel(tmp, LPC_ENET_INTCLEAR(pldat->net_base));
  900. lpc_eth_disable_int(pldat->net_base);
  901. if (likely(napi_schedule_prep(&pldat->napi)))
  902. __napi_schedule(&pldat->napi);
  903. spin_unlock(&pldat->lock);
  904. return IRQ_HANDLED;
  905. }
  906. static int lpc_eth_close(struct net_device *ndev)
  907. {
  908. unsigned long flags;
  909. struct netdata_local *pldat = netdev_priv(ndev);
  910. if (netif_msg_ifdown(pldat))
  911. dev_dbg(&pldat->pdev->dev, "shutting down %s\n", ndev->name);
  912. napi_disable(&pldat->napi);
  913. netif_stop_queue(ndev);
  914. if (pldat->phy_dev)
  915. phy_stop(pldat->phy_dev);
  916. spin_lock_irqsave(&pldat->lock, flags);
  917. __lpc_eth_reset(pldat);
  918. netif_carrier_off(ndev);
  919. writel(0, LPC_ENET_MAC1(pldat->net_base));
  920. writel(0, LPC_ENET_MAC2(pldat->net_base));
  921. spin_unlock_irqrestore(&pldat->lock, flags);
  922. __lpc_eth_clock_enable(pldat, false);
  923. return 0;
  924. }
  925. static int lpc_eth_hard_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  926. {
  927. struct netdata_local *pldat = netdev_priv(ndev);
  928. u32 len, txidx;
  929. u32 *ptxstat;
  930. struct txrx_desc_t *ptxrxdesc;
  931. len = skb->len;
  932. spin_lock_irq(&pldat->lock);
  933. if (pldat->num_used_tx_buffs >= (ENET_TX_DESC - 1)) {
  934. /* This function should never be called when there are no
  935. buffers */
  936. netif_stop_queue(ndev);
  937. spin_unlock_irq(&pldat->lock);
  938. WARN(1, "BUG! TX request when no free TX buffers!\n");
  939. return NETDEV_TX_BUSY;
  940. }
  941. /* Get the next TX descriptor index */
  942. txidx = readl(LPC_ENET_TXPRODUCEINDEX(pldat->net_base));
  943. /* Setup control for the transfer */
  944. ptxstat = &pldat->tx_stat_v[txidx];
  945. *ptxstat = 0;
  946. ptxrxdesc = &pldat->tx_desc_v[txidx];
  947. ptxrxdesc->control =
  948. (len - 1) | TXDESC_CONTROL_LAST | TXDESC_CONTROL_INT;
  949. /* Copy data to the DMA buffer */
  950. memcpy(pldat->tx_buff_v + txidx * ENET_MAXF_SIZE, skb->data, len);
  951. /* Save the buffer and increment the buffer counter */
  952. pldat->skblen[txidx] = len;
  953. pldat->num_used_tx_buffs++;
  954. /* Start transmit */
  955. txidx++;
  956. if (txidx >= ENET_TX_DESC)
  957. txidx = 0;
  958. writel(txidx, LPC_ENET_TXPRODUCEINDEX(pldat->net_base));
  959. /* Stop queue if no more TX buffers */
  960. if (pldat->num_used_tx_buffs >= (ENET_TX_DESC - 1))
  961. netif_stop_queue(ndev);
  962. spin_unlock_irq(&pldat->lock);
  963. dev_kfree_skb(skb);
  964. return NETDEV_TX_OK;
  965. }
  966. static int lpc_set_mac_address(struct net_device *ndev, void *p)
  967. {
  968. struct sockaddr *addr = p;
  969. struct netdata_local *pldat = netdev_priv(ndev);
  970. unsigned long flags;
  971. if (!is_valid_ether_addr(addr->sa_data))
  972. return -EADDRNOTAVAIL;
  973. memcpy(ndev->dev_addr, addr->sa_data, ETH_ALEN);
  974. spin_lock_irqsave(&pldat->lock, flags);
  975. /* Set station address */
  976. __lpc_set_mac(pldat, ndev->dev_addr);
  977. spin_unlock_irqrestore(&pldat->lock, flags);
  978. return 0;
  979. }
  980. static void lpc_eth_set_multicast_list(struct net_device *ndev)
  981. {
  982. struct netdata_local *pldat = netdev_priv(ndev);
  983. struct netdev_hw_addr_list *mcptr = &ndev->mc;
  984. struct netdev_hw_addr *ha;
  985. u32 tmp32, hash_val, hashlo, hashhi;
  986. unsigned long flags;
  987. spin_lock_irqsave(&pldat->lock, flags);
  988. /* Set station address */
  989. __lpc_set_mac(pldat, ndev->dev_addr);
  990. tmp32 = LPC_RXFLTRW_ACCEPTUBROADCAST | LPC_RXFLTRW_ACCEPTPERFECT;
  991. if (ndev->flags & IFF_PROMISC)
  992. tmp32 |= LPC_RXFLTRW_ACCEPTUNICAST |
  993. LPC_RXFLTRW_ACCEPTUMULTICAST;
  994. if (ndev->flags & IFF_ALLMULTI)
  995. tmp32 |= LPC_RXFLTRW_ACCEPTUMULTICAST;
  996. if (netdev_hw_addr_list_count(mcptr))
  997. tmp32 |= LPC_RXFLTRW_ACCEPTUMULTICASTHASH;
  998. writel(tmp32, LPC_ENET_RXFILTER_CTRL(pldat->net_base));
  999. /* Set initial hash table */
  1000. hashlo = 0x0;
  1001. hashhi = 0x0;
  1002. /* 64 bits : multicast address in hash table */
  1003. netdev_hw_addr_list_for_each(ha, mcptr) {
  1004. hash_val = (ether_crc(6, ha->addr) >> 23) & 0x3F;
  1005. if (hash_val >= 32)
  1006. hashhi |= 1 << (hash_val - 32);
  1007. else
  1008. hashlo |= 1 << hash_val;
  1009. }
  1010. writel(hashlo, LPC_ENET_HASHFILTERL(pldat->net_base));
  1011. writel(hashhi, LPC_ENET_HASHFILTERH(pldat->net_base));
  1012. spin_unlock_irqrestore(&pldat->lock, flags);
  1013. }
  1014. static int lpc_eth_ioctl(struct net_device *ndev, struct ifreq *req, int cmd)
  1015. {
  1016. struct netdata_local *pldat = netdev_priv(ndev);
  1017. struct phy_device *phydev = pldat->phy_dev;
  1018. if (!netif_running(ndev))
  1019. return -EINVAL;
  1020. if (!phydev)
  1021. return -ENODEV;
  1022. return phy_mii_ioctl(phydev, req, cmd);
  1023. }
  1024. static int lpc_eth_open(struct net_device *ndev)
  1025. {
  1026. struct netdata_local *pldat = netdev_priv(ndev);
  1027. if (netif_msg_ifup(pldat))
  1028. dev_dbg(&pldat->pdev->dev, "enabling %s\n", ndev->name);
  1029. __lpc_eth_clock_enable(pldat, true);
  1030. /* Reset and initialize */
  1031. __lpc_eth_reset(pldat);
  1032. __lpc_eth_init(pldat);
  1033. /* schedule a link state check */
  1034. phy_start(pldat->phy_dev);
  1035. netif_start_queue(ndev);
  1036. napi_enable(&pldat->napi);
  1037. return 0;
  1038. }
  1039. /*
  1040. * Ethtool ops
  1041. */
  1042. static void lpc_eth_ethtool_getdrvinfo(struct net_device *ndev,
  1043. struct ethtool_drvinfo *info)
  1044. {
  1045. strlcpy(info->driver, MODNAME, sizeof(info->driver));
  1046. strlcpy(info->version, DRV_VERSION, sizeof(info->version));
  1047. strlcpy(info->bus_info, dev_name(ndev->dev.parent),
  1048. sizeof(info->bus_info));
  1049. }
  1050. static u32 lpc_eth_ethtool_getmsglevel(struct net_device *ndev)
  1051. {
  1052. struct netdata_local *pldat = netdev_priv(ndev);
  1053. return pldat->msg_enable;
  1054. }
  1055. static void lpc_eth_ethtool_setmsglevel(struct net_device *ndev, u32 level)
  1056. {
  1057. struct netdata_local *pldat = netdev_priv(ndev);
  1058. pldat->msg_enable = level;
  1059. }
  1060. static int lpc_eth_ethtool_getsettings(struct net_device *ndev,
  1061. struct ethtool_cmd *cmd)
  1062. {
  1063. struct netdata_local *pldat = netdev_priv(ndev);
  1064. struct phy_device *phydev = pldat->phy_dev;
  1065. if (!phydev)
  1066. return -EOPNOTSUPP;
  1067. return phy_ethtool_gset(phydev, cmd);
  1068. }
  1069. static int lpc_eth_ethtool_setsettings(struct net_device *ndev,
  1070. struct ethtool_cmd *cmd)
  1071. {
  1072. struct netdata_local *pldat = netdev_priv(ndev);
  1073. struct phy_device *phydev = pldat->phy_dev;
  1074. if (!phydev)
  1075. return -EOPNOTSUPP;
  1076. return phy_ethtool_sset(phydev, cmd);
  1077. }
  1078. static const struct ethtool_ops lpc_eth_ethtool_ops = {
  1079. .get_drvinfo = lpc_eth_ethtool_getdrvinfo,
  1080. .get_settings = lpc_eth_ethtool_getsettings,
  1081. .set_settings = lpc_eth_ethtool_setsettings,
  1082. .get_msglevel = lpc_eth_ethtool_getmsglevel,
  1083. .set_msglevel = lpc_eth_ethtool_setmsglevel,
  1084. .get_link = ethtool_op_get_link,
  1085. };
  1086. static const struct net_device_ops lpc_netdev_ops = {
  1087. .ndo_open = lpc_eth_open,
  1088. .ndo_stop = lpc_eth_close,
  1089. .ndo_start_xmit = lpc_eth_hard_start_xmit,
  1090. .ndo_set_rx_mode = lpc_eth_set_multicast_list,
  1091. .ndo_do_ioctl = lpc_eth_ioctl,
  1092. .ndo_set_mac_address = lpc_set_mac_address,
  1093. .ndo_validate_addr = eth_validate_addr,
  1094. .ndo_change_mtu = eth_change_mtu,
  1095. };
  1096. static int lpc_eth_drv_probe(struct platform_device *pdev)
  1097. {
  1098. struct resource *res;
  1099. struct net_device *ndev;
  1100. struct netdata_local *pldat;
  1101. struct phy_device *phydev;
  1102. dma_addr_t dma_handle;
  1103. int irq, ret;
  1104. u32 tmp;
  1105. /* Setup network interface for RMII or MII mode */
  1106. tmp = __raw_readl(LPC32XX_CLKPWR_MACCLK_CTRL);
  1107. tmp &= ~LPC32XX_CLKPWR_MACCTRL_PINS_MSK;
  1108. if (lpc_phy_interface_mode(&pdev->dev) == PHY_INTERFACE_MODE_MII)
  1109. tmp |= LPC32XX_CLKPWR_MACCTRL_USE_MII_PINS;
  1110. else
  1111. tmp |= LPC32XX_CLKPWR_MACCTRL_USE_RMII_PINS;
  1112. __raw_writel(tmp, LPC32XX_CLKPWR_MACCLK_CTRL);
  1113. /* Get platform resources */
  1114. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1115. irq = platform_get_irq(pdev, 0);
  1116. if ((!res) || (irq < 0) || (irq >= NR_IRQS)) {
  1117. dev_err(&pdev->dev, "error getting resources.\n");
  1118. ret = -ENXIO;
  1119. goto err_exit;
  1120. }
  1121. /* Allocate net driver data structure */
  1122. ndev = alloc_etherdev(sizeof(struct netdata_local));
  1123. if (!ndev) {
  1124. dev_err(&pdev->dev, "could not allocate device.\n");
  1125. ret = -ENOMEM;
  1126. goto err_exit;
  1127. }
  1128. SET_NETDEV_DEV(ndev, &pdev->dev);
  1129. pldat = netdev_priv(ndev);
  1130. pldat->pdev = pdev;
  1131. pldat->ndev = ndev;
  1132. spin_lock_init(&pldat->lock);
  1133. /* Save resources */
  1134. ndev->irq = irq;
  1135. /* Get clock for the device */
  1136. pldat->clk = clk_get(&pdev->dev, NULL);
  1137. if (IS_ERR(pldat->clk)) {
  1138. dev_err(&pdev->dev, "error getting clock.\n");
  1139. ret = PTR_ERR(pldat->clk);
  1140. goto err_out_free_dev;
  1141. }
  1142. /* Enable network clock */
  1143. __lpc_eth_clock_enable(pldat, true);
  1144. /* Map IO space */
  1145. pldat->net_base = ioremap(res->start, res->end - res->start + 1);
  1146. if (!pldat->net_base) {
  1147. dev_err(&pdev->dev, "failed to map registers\n");
  1148. ret = -ENOMEM;
  1149. goto err_out_disable_clocks;
  1150. }
  1151. ret = request_irq(ndev->irq, __lpc_eth_interrupt, 0,
  1152. ndev->name, ndev);
  1153. if (ret) {
  1154. dev_err(&pdev->dev, "error requesting interrupt.\n");
  1155. goto err_out_iounmap;
  1156. }
  1157. /* Fill in the fields of the device structure with ethernet values. */
  1158. ether_setup(ndev);
  1159. /* Setup driver functions */
  1160. ndev->netdev_ops = &lpc_netdev_ops;
  1161. ndev->ethtool_ops = &lpc_eth_ethtool_ops;
  1162. ndev->watchdog_timeo = msecs_to_jiffies(2500);
  1163. /* Get size of DMA buffers/descriptors region */
  1164. pldat->dma_buff_size = (ENET_TX_DESC + ENET_RX_DESC) * (ENET_MAXF_SIZE +
  1165. sizeof(struct txrx_desc_t) + sizeof(struct rx_status_t));
  1166. pldat->dma_buff_base_v = 0;
  1167. if (use_iram_for_net(&pldat->pdev->dev)) {
  1168. dma_handle = LPC32XX_IRAM_BASE;
  1169. if (pldat->dma_buff_size <= lpc32xx_return_iram_size())
  1170. pldat->dma_buff_base_v =
  1171. io_p2v(LPC32XX_IRAM_BASE);
  1172. else
  1173. netdev_err(ndev,
  1174. "IRAM not big enough for net buffers, using SDRAM instead.\n");
  1175. }
  1176. if (pldat->dma_buff_base_v == 0) {
  1177. pldat->pdev->dev.coherent_dma_mask = 0xFFFFFFFF;
  1178. pldat->pdev->dev.dma_mask = &pldat->pdev->dev.coherent_dma_mask;
  1179. pldat->dma_buff_size = PAGE_ALIGN(pldat->dma_buff_size);
  1180. /* Allocate a chunk of memory for the DMA ethernet buffers
  1181. and descriptors */
  1182. pldat->dma_buff_base_v =
  1183. dma_alloc_coherent(&pldat->pdev->dev,
  1184. pldat->dma_buff_size, &dma_handle,
  1185. GFP_KERNEL);
  1186. if (pldat->dma_buff_base_v == NULL) {
  1187. ret = -ENOMEM;
  1188. goto err_out_free_irq;
  1189. }
  1190. }
  1191. pldat->dma_buff_base_p = dma_handle;
  1192. netdev_dbg(ndev, "IO address start :0x%08x\n",
  1193. res->start);
  1194. netdev_dbg(ndev, "IO address size :%d\n",
  1195. res->end - res->start + 1);
  1196. netdev_dbg(ndev, "IO address (mapped) :0x%p\n",
  1197. pldat->net_base);
  1198. netdev_dbg(ndev, "IRQ number :%d\n", ndev->irq);
  1199. netdev_dbg(ndev, "DMA buffer size :%d\n", pldat->dma_buff_size);
  1200. netdev_dbg(ndev, "DMA buffer P address :0x%08x\n",
  1201. pldat->dma_buff_base_p);
  1202. netdev_dbg(ndev, "DMA buffer V address :0x%p\n",
  1203. pldat->dma_buff_base_v);
  1204. /* Get MAC address from current HW setting (POR state is all zeros) */
  1205. __lpc_get_mac(pldat, ndev->dev_addr);
  1206. if (!is_valid_ether_addr(ndev->dev_addr)) {
  1207. const char *macaddr = of_get_mac_address(pdev->dev.of_node);
  1208. if (macaddr)
  1209. memcpy(ndev->dev_addr, macaddr, ETH_ALEN);
  1210. }
  1211. if (!is_valid_ether_addr(ndev->dev_addr))
  1212. eth_hw_addr_random(ndev);
  1213. /* Reset the ethernet controller */
  1214. __lpc_eth_reset(pldat);
  1215. /* then shut everything down to save power */
  1216. __lpc_eth_shutdown(pldat);
  1217. /* Set default parameters */
  1218. pldat->msg_enable = NETIF_MSG_LINK;
  1219. /* Force an MII interface reset and clock setup */
  1220. __lpc_mii_mngt_reset(pldat);
  1221. /* Force default PHY interface setup in chip, this will probably be
  1222. changed by the PHY driver */
  1223. pldat->link = 0;
  1224. pldat->speed = 100;
  1225. pldat->duplex = DUPLEX_FULL;
  1226. __lpc_params_setup(pldat);
  1227. netif_napi_add(ndev, &pldat->napi, lpc_eth_poll, NAPI_WEIGHT);
  1228. ret = register_netdev(ndev);
  1229. if (ret) {
  1230. dev_err(&pdev->dev, "Cannot register net device, aborting.\n");
  1231. goto err_out_dma_unmap;
  1232. }
  1233. platform_set_drvdata(pdev, ndev);
  1234. ret = lpc_mii_init(pldat);
  1235. if (ret)
  1236. goto err_out_unregister_netdev;
  1237. netdev_info(ndev, "LPC mac at 0x%08x irq %d\n",
  1238. res->start, ndev->irq);
  1239. phydev = pldat->phy_dev;
  1240. device_init_wakeup(&pdev->dev, 1);
  1241. device_set_wakeup_enable(&pdev->dev, 0);
  1242. return 0;
  1243. err_out_unregister_netdev:
  1244. platform_set_drvdata(pdev, NULL);
  1245. unregister_netdev(ndev);
  1246. err_out_dma_unmap:
  1247. if (!use_iram_for_net(&pldat->pdev->dev) ||
  1248. pldat->dma_buff_size > lpc32xx_return_iram_size())
  1249. dma_free_coherent(&pldat->pdev->dev, pldat->dma_buff_size,
  1250. pldat->dma_buff_base_v,
  1251. pldat->dma_buff_base_p);
  1252. err_out_free_irq:
  1253. free_irq(ndev->irq, ndev);
  1254. err_out_iounmap:
  1255. iounmap(pldat->net_base);
  1256. err_out_disable_clocks:
  1257. clk_disable(pldat->clk);
  1258. clk_put(pldat->clk);
  1259. err_out_free_dev:
  1260. free_netdev(ndev);
  1261. err_exit:
  1262. pr_err("%s: not found (%d).\n", MODNAME, ret);
  1263. return ret;
  1264. }
  1265. static int lpc_eth_drv_remove(struct platform_device *pdev)
  1266. {
  1267. struct net_device *ndev = platform_get_drvdata(pdev);
  1268. struct netdata_local *pldat = netdev_priv(ndev);
  1269. unregister_netdev(ndev);
  1270. platform_set_drvdata(pdev, NULL);
  1271. if (!use_iram_for_net(&pldat->pdev->dev) ||
  1272. pldat->dma_buff_size > lpc32xx_return_iram_size())
  1273. dma_free_coherent(&pldat->pdev->dev, pldat->dma_buff_size,
  1274. pldat->dma_buff_base_v,
  1275. pldat->dma_buff_base_p);
  1276. free_irq(ndev->irq, ndev);
  1277. iounmap(pldat->net_base);
  1278. mdiobus_unregister(pldat->mii_bus);
  1279. mdiobus_free(pldat->mii_bus);
  1280. clk_disable(pldat->clk);
  1281. clk_put(pldat->clk);
  1282. free_netdev(ndev);
  1283. return 0;
  1284. }
  1285. #ifdef CONFIG_PM
  1286. static int lpc_eth_drv_suspend(struct platform_device *pdev,
  1287. pm_message_t state)
  1288. {
  1289. struct net_device *ndev = platform_get_drvdata(pdev);
  1290. struct netdata_local *pldat = netdev_priv(ndev);
  1291. if (device_may_wakeup(&pdev->dev))
  1292. enable_irq_wake(ndev->irq);
  1293. if (ndev) {
  1294. if (netif_running(ndev)) {
  1295. netif_device_detach(ndev);
  1296. __lpc_eth_shutdown(pldat);
  1297. clk_disable(pldat->clk);
  1298. /*
  1299. * Reset again now clock is disable to be sure
  1300. * EMC_MDC is down
  1301. */
  1302. __lpc_eth_reset(pldat);
  1303. }
  1304. }
  1305. return 0;
  1306. }
  1307. static int lpc_eth_drv_resume(struct platform_device *pdev)
  1308. {
  1309. struct net_device *ndev = platform_get_drvdata(pdev);
  1310. struct netdata_local *pldat;
  1311. if (device_may_wakeup(&pdev->dev))
  1312. disable_irq_wake(ndev->irq);
  1313. if (ndev) {
  1314. if (netif_running(ndev)) {
  1315. pldat = netdev_priv(ndev);
  1316. /* Enable interface clock */
  1317. clk_enable(pldat->clk);
  1318. /* Reset and initialize */
  1319. __lpc_eth_reset(pldat);
  1320. __lpc_eth_init(pldat);
  1321. netif_device_attach(ndev);
  1322. }
  1323. }
  1324. return 0;
  1325. }
  1326. #endif
  1327. #ifdef CONFIG_OF
  1328. static const struct of_device_id lpc_eth_match[] = {
  1329. { .compatible = "nxp,lpc-eth" },
  1330. { }
  1331. };
  1332. MODULE_DEVICE_TABLE(of, lpc_eth_match);
  1333. #endif
  1334. static struct platform_driver lpc_eth_driver = {
  1335. .probe = lpc_eth_drv_probe,
  1336. .remove = lpc_eth_drv_remove,
  1337. #ifdef CONFIG_PM
  1338. .suspend = lpc_eth_drv_suspend,
  1339. .resume = lpc_eth_drv_resume,
  1340. #endif
  1341. .driver = {
  1342. .name = MODNAME,
  1343. .of_match_table = of_match_ptr(lpc_eth_match),
  1344. },
  1345. };
  1346. module_platform_driver(lpc_eth_driver);
  1347. MODULE_AUTHOR("Kevin Wells <kevin.wells@nxp.com>");
  1348. MODULE_AUTHOR("Roland Stigge <stigge@antcom.de>");
  1349. MODULE_DESCRIPTION("LPC Ethernet Driver");
  1350. MODULE_LICENSE("GPL");