phy.c 87 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239
  1. /*******************************************************************************
  2. Intel PRO/1000 Linux driver
  3. Copyright(c) 1999 - 2013 Intel Corporation.
  4. This program is free software; you can redistribute it and/or modify it
  5. under the terms and conditions of the GNU General Public License,
  6. version 2, as published by the Free Software Foundation.
  7. This program is distributed in the hope it will be useful, but WITHOUT
  8. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  9. FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  10. more details.
  11. You should have received a copy of the GNU General Public License along with
  12. this program; if not, write to the Free Software Foundation, Inc.,
  13. 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  14. The full GNU General Public License is included in this distribution in
  15. the file called "COPYING".
  16. Contact Information:
  17. Linux NICS <linux.nics@intel.com>
  18. e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  19. Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  20. *******************************************************************************/
  21. #include "e1000.h"
  22. static s32 e1000_wait_autoneg(struct e1000_hw *hw);
  23. static s32 e1000_access_phy_wakeup_reg_bm(struct e1000_hw *hw, u32 offset,
  24. u16 *data, bool read, bool page_set);
  25. static u32 e1000_get_phy_addr_for_hv_page(u32 page);
  26. static s32 e1000_access_phy_debug_regs_hv(struct e1000_hw *hw, u32 offset,
  27. u16 *data, bool read);
  28. /* Cable length tables */
  29. static const u16 e1000_m88_cable_length_table[] = {
  30. 0, 50, 80, 110, 140, 140, E1000_CABLE_LENGTH_UNDEFINED
  31. };
  32. #define M88E1000_CABLE_LENGTH_TABLE_SIZE \
  33. ARRAY_SIZE(e1000_m88_cable_length_table)
  34. static const u16 e1000_igp_2_cable_length_table[] = {
  35. 0, 0, 0, 0, 0, 0, 0, 0, 3, 5, 8, 11, 13, 16, 18, 21, 0, 0, 0, 3,
  36. 6, 10, 13, 16, 19, 23, 26, 29, 32, 35, 38, 41, 6, 10, 14, 18, 22,
  37. 26, 30, 33, 37, 41, 44, 48, 51, 54, 58, 61, 21, 26, 31, 35, 40,
  38. 44, 49, 53, 57, 61, 65, 68, 72, 75, 79, 82, 40, 45, 51, 56, 61,
  39. 66, 70, 75, 79, 83, 87, 91, 94, 98, 101, 104, 60, 66, 72, 77, 82,
  40. 87, 92, 96, 100, 104, 108, 111, 114, 117, 119, 121, 83, 89, 95,
  41. 100, 105, 109, 113, 116, 119, 122, 124, 104, 109, 114, 118, 121,
  42. 124
  43. };
  44. #define IGP02E1000_CABLE_LENGTH_TABLE_SIZE \
  45. ARRAY_SIZE(e1000_igp_2_cable_length_table)
  46. /**
  47. * e1000e_check_reset_block_generic - Check if PHY reset is blocked
  48. * @hw: pointer to the HW structure
  49. *
  50. * Read the PHY management control register and check whether a PHY reset
  51. * is blocked. If a reset is not blocked return 0, otherwise
  52. * return E1000_BLK_PHY_RESET (12).
  53. **/
  54. s32 e1000e_check_reset_block_generic(struct e1000_hw *hw)
  55. {
  56. u32 manc;
  57. manc = er32(MANC);
  58. return (manc & E1000_MANC_BLK_PHY_RST_ON_IDE) ? E1000_BLK_PHY_RESET : 0;
  59. }
  60. /**
  61. * e1000e_get_phy_id - Retrieve the PHY ID and revision
  62. * @hw: pointer to the HW structure
  63. *
  64. * Reads the PHY registers and stores the PHY ID and possibly the PHY
  65. * revision in the hardware structure.
  66. **/
  67. s32 e1000e_get_phy_id(struct e1000_hw *hw)
  68. {
  69. struct e1000_phy_info *phy = &hw->phy;
  70. s32 ret_val = 0;
  71. u16 phy_id;
  72. u16 retry_count = 0;
  73. if (!phy->ops.read_reg)
  74. return 0;
  75. while (retry_count < 2) {
  76. ret_val = e1e_rphy(hw, MII_PHYSID1, &phy_id);
  77. if (ret_val)
  78. return ret_val;
  79. phy->id = (u32)(phy_id << 16);
  80. usleep_range(20, 40);
  81. ret_val = e1e_rphy(hw, MII_PHYSID2, &phy_id);
  82. if (ret_val)
  83. return ret_val;
  84. phy->id |= (u32)(phy_id & PHY_REVISION_MASK);
  85. phy->revision = (u32)(phy_id & ~PHY_REVISION_MASK);
  86. if (phy->id != 0 && phy->id != PHY_REVISION_MASK)
  87. return 0;
  88. retry_count++;
  89. }
  90. return 0;
  91. }
  92. /**
  93. * e1000e_phy_reset_dsp - Reset PHY DSP
  94. * @hw: pointer to the HW structure
  95. *
  96. * Reset the digital signal processor.
  97. **/
  98. s32 e1000e_phy_reset_dsp(struct e1000_hw *hw)
  99. {
  100. s32 ret_val;
  101. ret_val = e1e_wphy(hw, M88E1000_PHY_GEN_CONTROL, 0xC1);
  102. if (ret_val)
  103. return ret_val;
  104. return e1e_wphy(hw, M88E1000_PHY_GEN_CONTROL, 0);
  105. }
  106. /**
  107. * e1000e_read_phy_reg_mdic - Read MDI control register
  108. * @hw: pointer to the HW structure
  109. * @offset: register offset to be read
  110. * @data: pointer to the read data
  111. *
  112. * Reads the MDI control register in the PHY at offset and stores the
  113. * information read to data.
  114. **/
  115. s32 e1000e_read_phy_reg_mdic(struct e1000_hw *hw, u32 offset, u16 *data)
  116. {
  117. struct e1000_phy_info *phy = &hw->phy;
  118. u32 i, mdic = 0;
  119. if (offset > MAX_PHY_REG_ADDRESS) {
  120. e_dbg("PHY Address %d is out of range\n", offset);
  121. return -E1000_ERR_PARAM;
  122. }
  123. /* Set up Op-code, Phy Address, and register offset in the MDI
  124. * Control register. The MAC will take care of interfacing with the
  125. * PHY to retrieve the desired data.
  126. */
  127. mdic = ((offset << E1000_MDIC_REG_SHIFT) |
  128. (phy->addr << E1000_MDIC_PHY_SHIFT) |
  129. (E1000_MDIC_OP_READ));
  130. ew32(MDIC, mdic);
  131. /* Poll the ready bit to see if the MDI read completed
  132. * Increasing the time out as testing showed failures with
  133. * the lower time out
  134. */
  135. for (i = 0; i < (E1000_GEN_POLL_TIMEOUT * 3); i++) {
  136. udelay(50);
  137. mdic = er32(MDIC);
  138. if (mdic & E1000_MDIC_READY)
  139. break;
  140. }
  141. if (!(mdic & E1000_MDIC_READY)) {
  142. e_dbg("MDI Read did not complete\n");
  143. return -E1000_ERR_PHY;
  144. }
  145. if (mdic & E1000_MDIC_ERROR) {
  146. e_dbg("MDI Error\n");
  147. return -E1000_ERR_PHY;
  148. }
  149. if (((mdic & E1000_MDIC_REG_MASK) >> E1000_MDIC_REG_SHIFT) != offset) {
  150. e_dbg("MDI Read offset error - requested %d, returned %d\n",
  151. offset,
  152. (mdic & E1000_MDIC_REG_MASK) >> E1000_MDIC_REG_SHIFT);
  153. return -E1000_ERR_PHY;
  154. }
  155. *data = (u16)mdic;
  156. /* Allow some time after each MDIC transaction to avoid
  157. * reading duplicate data in the next MDIC transaction.
  158. */
  159. if (hw->mac.type == e1000_pch2lan)
  160. udelay(100);
  161. return 0;
  162. }
  163. /**
  164. * e1000e_write_phy_reg_mdic - Write MDI control register
  165. * @hw: pointer to the HW structure
  166. * @offset: register offset to write to
  167. * @data: data to write to register at offset
  168. *
  169. * Writes data to MDI control register in the PHY at offset.
  170. **/
  171. s32 e1000e_write_phy_reg_mdic(struct e1000_hw *hw, u32 offset, u16 data)
  172. {
  173. struct e1000_phy_info *phy = &hw->phy;
  174. u32 i, mdic = 0;
  175. if (offset > MAX_PHY_REG_ADDRESS) {
  176. e_dbg("PHY Address %d is out of range\n", offset);
  177. return -E1000_ERR_PARAM;
  178. }
  179. /* Set up Op-code, Phy Address, and register offset in the MDI
  180. * Control register. The MAC will take care of interfacing with the
  181. * PHY to retrieve the desired data.
  182. */
  183. mdic = (((u32)data) |
  184. (offset << E1000_MDIC_REG_SHIFT) |
  185. (phy->addr << E1000_MDIC_PHY_SHIFT) |
  186. (E1000_MDIC_OP_WRITE));
  187. ew32(MDIC, mdic);
  188. /* Poll the ready bit to see if the MDI read completed
  189. * Increasing the time out as testing showed failures with
  190. * the lower time out
  191. */
  192. for (i = 0; i < (E1000_GEN_POLL_TIMEOUT * 3); i++) {
  193. udelay(50);
  194. mdic = er32(MDIC);
  195. if (mdic & E1000_MDIC_READY)
  196. break;
  197. }
  198. if (!(mdic & E1000_MDIC_READY)) {
  199. e_dbg("MDI Write did not complete\n");
  200. return -E1000_ERR_PHY;
  201. }
  202. if (mdic & E1000_MDIC_ERROR) {
  203. e_dbg("MDI Error\n");
  204. return -E1000_ERR_PHY;
  205. }
  206. if (((mdic & E1000_MDIC_REG_MASK) >> E1000_MDIC_REG_SHIFT) != offset) {
  207. e_dbg("MDI Write offset error - requested %d, returned %d\n",
  208. offset,
  209. (mdic & E1000_MDIC_REG_MASK) >> E1000_MDIC_REG_SHIFT);
  210. return -E1000_ERR_PHY;
  211. }
  212. /* Allow some time after each MDIC transaction to avoid
  213. * reading duplicate data in the next MDIC transaction.
  214. */
  215. if (hw->mac.type == e1000_pch2lan)
  216. udelay(100);
  217. return 0;
  218. }
  219. /**
  220. * e1000e_read_phy_reg_m88 - Read m88 PHY register
  221. * @hw: pointer to the HW structure
  222. * @offset: register offset to be read
  223. * @data: pointer to the read data
  224. *
  225. * Acquires semaphore, if necessary, then reads the PHY register at offset
  226. * and storing the retrieved information in data. Release any acquired
  227. * semaphores before exiting.
  228. **/
  229. s32 e1000e_read_phy_reg_m88(struct e1000_hw *hw, u32 offset, u16 *data)
  230. {
  231. s32 ret_val;
  232. ret_val = hw->phy.ops.acquire(hw);
  233. if (ret_val)
  234. return ret_val;
  235. ret_val = e1000e_read_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS & offset,
  236. data);
  237. hw->phy.ops.release(hw);
  238. return ret_val;
  239. }
  240. /**
  241. * e1000e_write_phy_reg_m88 - Write m88 PHY register
  242. * @hw: pointer to the HW structure
  243. * @offset: register offset to write to
  244. * @data: data to write at register offset
  245. *
  246. * Acquires semaphore, if necessary, then writes the data to PHY register
  247. * at the offset. Release any acquired semaphores before exiting.
  248. **/
  249. s32 e1000e_write_phy_reg_m88(struct e1000_hw *hw, u32 offset, u16 data)
  250. {
  251. s32 ret_val;
  252. ret_val = hw->phy.ops.acquire(hw);
  253. if (ret_val)
  254. return ret_val;
  255. ret_val = e1000e_write_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS & offset,
  256. data);
  257. hw->phy.ops.release(hw);
  258. return ret_val;
  259. }
  260. /**
  261. * e1000_set_page_igp - Set page as on IGP-like PHY(s)
  262. * @hw: pointer to the HW structure
  263. * @page: page to set (shifted left when necessary)
  264. *
  265. * Sets PHY page required for PHY register access. Assumes semaphore is
  266. * already acquired. Note, this function sets phy.addr to 1 so the caller
  267. * must set it appropriately (if necessary) after this function returns.
  268. **/
  269. s32 e1000_set_page_igp(struct e1000_hw *hw, u16 page)
  270. {
  271. e_dbg("Setting page 0x%x\n", page);
  272. hw->phy.addr = 1;
  273. return e1000e_write_phy_reg_mdic(hw, IGP01E1000_PHY_PAGE_SELECT, page);
  274. }
  275. /**
  276. * __e1000e_read_phy_reg_igp - Read igp PHY register
  277. * @hw: pointer to the HW structure
  278. * @offset: register offset to be read
  279. * @data: pointer to the read data
  280. * @locked: semaphore has already been acquired or not
  281. *
  282. * Acquires semaphore, if necessary, then reads the PHY register at offset
  283. * and stores the retrieved information in data. Release any acquired
  284. * semaphores before exiting.
  285. **/
  286. static s32 __e1000e_read_phy_reg_igp(struct e1000_hw *hw, u32 offset, u16 *data,
  287. bool locked)
  288. {
  289. s32 ret_val = 0;
  290. if (!locked) {
  291. if (!hw->phy.ops.acquire)
  292. return 0;
  293. ret_val = hw->phy.ops.acquire(hw);
  294. if (ret_val)
  295. return ret_val;
  296. }
  297. if (offset > MAX_PHY_MULTI_PAGE_REG)
  298. ret_val = e1000e_write_phy_reg_mdic(hw,
  299. IGP01E1000_PHY_PAGE_SELECT,
  300. (u16)offset);
  301. if (!ret_val)
  302. ret_val = e1000e_read_phy_reg_mdic(hw,
  303. MAX_PHY_REG_ADDRESS & offset,
  304. data);
  305. if (!locked)
  306. hw->phy.ops.release(hw);
  307. return ret_val;
  308. }
  309. /**
  310. * e1000e_read_phy_reg_igp - Read igp PHY register
  311. * @hw: pointer to the HW structure
  312. * @offset: register offset to be read
  313. * @data: pointer to the read data
  314. *
  315. * Acquires semaphore then reads the PHY register at offset and stores the
  316. * retrieved information in data.
  317. * Release the acquired semaphore before exiting.
  318. **/
  319. s32 e1000e_read_phy_reg_igp(struct e1000_hw *hw, u32 offset, u16 *data)
  320. {
  321. return __e1000e_read_phy_reg_igp(hw, offset, data, false);
  322. }
  323. /**
  324. * e1000e_read_phy_reg_igp_locked - Read igp PHY register
  325. * @hw: pointer to the HW structure
  326. * @offset: register offset to be read
  327. * @data: pointer to the read data
  328. *
  329. * Reads the PHY register at offset and stores the retrieved information
  330. * in data. Assumes semaphore already acquired.
  331. **/
  332. s32 e1000e_read_phy_reg_igp_locked(struct e1000_hw *hw, u32 offset, u16 *data)
  333. {
  334. return __e1000e_read_phy_reg_igp(hw, offset, data, true);
  335. }
  336. /**
  337. * e1000e_write_phy_reg_igp - Write igp PHY register
  338. * @hw: pointer to the HW structure
  339. * @offset: register offset to write to
  340. * @data: data to write at register offset
  341. * @locked: semaphore has already been acquired or not
  342. *
  343. * Acquires semaphore, if necessary, then writes the data to PHY register
  344. * at the offset. Release any acquired semaphores before exiting.
  345. **/
  346. static s32 __e1000e_write_phy_reg_igp(struct e1000_hw *hw, u32 offset, u16 data,
  347. bool locked)
  348. {
  349. s32 ret_val = 0;
  350. if (!locked) {
  351. if (!hw->phy.ops.acquire)
  352. return 0;
  353. ret_val = hw->phy.ops.acquire(hw);
  354. if (ret_val)
  355. return ret_val;
  356. }
  357. if (offset > MAX_PHY_MULTI_PAGE_REG)
  358. ret_val = e1000e_write_phy_reg_mdic(hw,
  359. IGP01E1000_PHY_PAGE_SELECT,
  360. (u16)offset);
  361. if (!ret_val)
  362. ret_val = e1000e_write_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS &
  363. offset, data);
  364. if (!locked)
  365. hw->phy.ops.release(hw);
  366. return ret_val;
  367. }
  368. /**
  369. * e1000e_write_phy_reg_igp - Write igp PHY register
  370. * @hw: pointer to the HW structure
  371. * @offset: register offset to write to
  372. * @data: data to write at register offset
  373. *
  374. * Acquires semaphore then writes the data to PHY register
  375. * at the offset. Release any acquired semaphores before exiting.
  376. **/
  377. s32 e1000e_write_phy_reg_igp(struct e1000_hw *hw, u32 offset, u16 data)
  378. {
  379. return __e1000e_write_phy_reg_igp(hw, offset, data, false);
  380. }
  381. /**
  382. * e1000e_write_phy_reg_igp_locked - Write igp PHY register
  383. * @hw: pointer to the HW structure
  384. * @offset: register offset to write to
  385. * @data: data to write at register offset
  386. *
  387. * Writes the data to PHY register at the offset.
  388. * Assumes semaphore already acquired.
  389. **/
  390. s32 e1000e_write_phy_reg_igp_locked(struct e1000_hw *hw, u32 offset, u16 data)
  391. {
  392. return __e1000e_write_phy_reg_igp(hw, offset, data, true);
  393. }
  394. /**
  395. * __e1000_read_kmrn_reg - Read kumeran register
  396. * @hw: pointer to the HW structure
  397. * @offset: register offset to be read
  398. * @data: pointer to the read data
  399. * @locked: semaphore has already been acquired or not
  400. *
  401. * Acquires semaphore, if necessary. Then reads the PHY register at offset
  402. * using the kumeran interface. The information retrieved is stored in data.
  403. * Release any acquired semaphores before exiting.
  404. **/
  405. static s32 __e1000_read_kmrn_reg(struct e1000_hw *hw, u32 offset, u16 *data,
  406. bool locked)
  407. {
  408. u32 kmrnctrlsta;
  409. if (!locked) {
  410. s32 ret_val = 0;
  411. if (!hw->phy.ops.acquire)
  412. return 0;
  413. ret_val = hw->phy.ops.acquire(hw);
  414. if (ret_val)
  415. return ret_val;
  416. }
  417. kmrnctrlsta = ((offset << E1000_KMRNCTRLSTA_OFFSET_SHIFT) &
  418. E1000_KMRNCTRLSTA_OFFSET) | E1000_KMRNCTRLSTA_REN;
  419. ew32(KMRNCTRLSTA, kmrnctrlsta);
  420. e1e_flush();
  421. udelay(2);
  422. kmrnctrlsta = er32(KMRNCTRLSTA);
  423. *data = (u16)kmrnctrlsta;
  424. if (!locked)
  425. hw->phy.ops.release(hw);
  426. return 0;
  427. }
  428. /**
  429. * e1000e_read_kmrn_reg - Read kumeran register
  430. * @hw: pointer to the HW structure
  431. * @offset: register offset to be read
  432. * @data: pointer to the read data
  433. *
  434. * Acquires semaphore then reads the PHY register at offset using the
  435. * kumeran interface. The information retrieved is stored in data.
  436. * Release the acquired semaphore before exiting.
  437. **/
  438. s32 e1000e_read_kmrn_reg(struct e1000_hw *hw, u32 offset, u16 *data)
  439. {
  440. return __e1000_read_kmrn_reg(hw, offset, data, false);
  441. }
  442. /**
  443. * e1000e_read_kmrn_reg_locked - Read kumeran register
  444. * @hw: pointer to the HW structure
  445. * @offset: register offset to be read
  446. * @data: pointer to the read data
  447. *
  448. * Reads the PHY register at offset using the kumeran interface. The
  449. * information retrieved is stored in data.
  450. * Assumes semaphore already acquired.
  451. **/
  452. s32 e1000e_read_kmrn_reg_locked(struct e1000_hw *hw, u32 offset, u16 *data)
  453. {
  454. return __e1000_read_kmrn_reg(hw, offset, data, true);
  455. }
  456. /**
  457. * __e1000_write_kmrn_reg - Write kumeran register
  458. * @hw: pointer to the HW structure
  459. * @offset: register offset to write to
  460. * @data: data to write at register offset
  461. * @locked: semaphore has already been acquired or not
  462. *
  463. * Acquires semaphore, if necessary. Then write the data to PHY register
  464. * at the offset using the kumeran interface. Release any acquired semaphores
  465. * before exiting.
  466. **/
  467. static s32 __e1000_write_kmrn_reg(struct e1000_hw *hw, u32 offset, u16 data,
  468. bool locked)
  469. {
  470. u32 kmrnctrlsta;
  471. if (!locked) {
  472. s32 ret_val = 0;
  473. if (!hw->phy.ops.acquire)
  474. return 0;
  475. ret_val = hw->phy.ops.acquire(hw);
  476. if (ret_val)
  477. return ret_val;
  478. }
  479. kmrnctrlsta = ((offset << E1000_KMRNCTRLSTA_OFFSET_SHIFT) &
  480. E1000_KMRNCTRLSTA_OFFSET) | data;
  481. ew32(KMRNCTRLSTA, kmrnctrlsta);
  482. e1e_flush();
  483. udelay(2);
  484. if (!locked)
  485. hw->phy.ops.release(hw);
  486. return 0;
  487. }
  488. /**
  489. * e1000e_write_kmrn_reg - Write kumeran register
  490. * @hw: pointer to the HW structure
  491. * @offset: register offset to write to
  492. * @data: data to write at register offset
  493. *
  494. * Acquires semaphore then writes the data to the PHY register at the offset
  495. * using the kumeran interface. Release the acquired semaphore before exiting.
  496. **/
  497. s32 e1000e_write_kmrn_reg(struct e1000_hw *hw, u32 offset, u16 data)
  498. {
  499. return __e1000_write_kmrn_reg(hw, offset, data, false);
  500. }
  501. /**
  502. * e1000e_write_kmrn_reg_locked - Write kumeran register
  503. * @hw: pointer to the HW structure
  504. * @offset: register offset to write to
  505. * @data: data to write at register offset
  506. *
  507. * Write the data to PHY register at the offset using the kumeran interface.
  508. * Assumes semaphore already acquired.
  509. **/
  510. s32 e1000e_write_kmrn_reg_locked(struct e1000_hw *hw, u32 offset, u16 data)
  511. {
  512. return __e1000_write_kmrn_reg(hw, offset, data, true);
  513. }
  514. /**
  515. * e1000_set_master_slave_mode - Setup PHY for Master/slave mode
  516. * @hw: pointer to the HW structure
  517. *
  518. * Sets up Master/slave mode
  519. **/
  520. static s32 e1000_set_master_slave_mode(struct e1000_hw *hw)
  521. {
  522. s32 ret_val;
  523. u16 phy_data;
  524. /* Resolve Master/Slave mode */
  525. ret_val = e1e_rphy(hw, MII_CTRL1000, &phy_data);
  526. if (ret_val)
  527. return ret_val;
  528. /* load defaults for future use */
  529. hw->phy.original_ms_type = (phy_data & CTL1000_ENABLE_MASTER) ?
  530. ((phy_data & CTL1000_AS_MASTER) ?
  531. e1000_ms_force_master : e1000_ms_force_slave) : e1000_ms_auto;
  532. switch (hw->phy.ms_type) {
  533. case e1000_ms_force_master:
  534. phy_data |= (CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER);
  535. break;
  536. case e1000_ms_force_slave:
  537. phy_data |= CTL1000_ENABLE_MASTER;
  538. phy_data &= ~(CTL1000_AS_MASTER);
  539. break;
  540. case e1000_ms_auto:
  541. phy_data &= ~CTL1000_ENABLE_MASTER;
  542. /* fall-through */
  543. default:
  544. break;
  545. }
  546. return e1e_wphy(hw, MII_CTRL1000, phy_data);
  547. }
  548. /**
  549. * e1000_copper_link_setup_82577 - Setup 82577 PHY for copper link
  550. * @hw: pointer to the HW structure
  551. *
  552. * Sets up Carrier-sense on Transmit and downshift values.
  553. **/
  554. s32 e1000_copper_link_setup_82577(struct e1000_hw *hw)
  555. {
  556. s32 ret_val;
  557. u16 phy_data;
  558. /* Enable CRS on Tx. This must be set for half-duplex operation. */
  559. ret_val = e1e_rphy(hw, I82577_CFG_REG, &phy_data);
  560. if (ret_val)
  561. return ret_val;
  562. phy_data |= I82577_CFG_ASSERT_CRS_ON_TX;
  563. /* Enable downshift */
  564. phy_data |= I82577_CFG_ENABLE_DOWNSHIFT;
  565. ret_val = e1e_wphy(hw, I82577_CFG_REG, phy_data);
  566. if (ret_val)
  567. return ret_val;
  568. /* Set MDI/MDIX mode */
  569. ret_val = e1e_rphy(hw, I82577_PHY_CTRL_2, &phy_data);
  570. if (ret_val)
  571. return ret_val;
  572. phy_data &= ~I82577_PHY_CTRL2_MDIX_CFG_MASK;
  573. /* Options:
  574. * 0 - Auto (default)
  575. * 1 - MDI mode
  576. * 2 - MDI-X mode
  577. */
  578. switch (hw->phy.mdix) {
  579. case 1:
  580. break;
  581. case 2:
  582. phy_data |= I82577_PHY_CTRL2_MANUAL_MDIX;
  583. break;
  584. case 0:
  585. default:
  586. phy_data |= I82577_PHY_CTRL2_AUTO_MDI_MDIX;
  587. break;
  588. }
  589. ret_val = e1e_wphy(hw, I82577_PHY_CTRL_2, phy_data);
  590. if (ret_val)
  591. return ret_val;
  592. return e1000_set_master_slave_mode(hw);
  593. }
  594. /**
  595. * e1000e_copper_link_setup_m88 - Setup m88 PHY's for copper link
  596. * @hw: pointer to the HW structure
  597. *
  598. * Sets up MDI/MDI-X and polarity for m88 PHY's. If necessary, transmit clock
  599. * and downshift values are set also.
  600. **/
  601. s32 e1000e_copper_link_setup_m88(struct e1000_hw *hw)
  602. {
  603. struct e1000_phy_info *phy = &hw->phy;
  604. s32 ret_val;
  605. u16 phy_data;
  606. /* Enable CRS on Tx. This must be set for half-duplex operation. */
  607. ret_val = e1e_rphy(hw, M88E1000_PHY_SPEC_CTRL, &phy_data);
  608. if (ret_val)
  609. return ret_val;
  610. /* For BM PHY this bit is downshift enable */
  611. if (phy->type != e1000_phy_bm)
  612. phy_data |= M88E1000_PSCR_ASSERT_CRS_ON_TX;
  613. /* Options:
  614. * MDI/MDI-X = 0 (default)
  615. * 0 - Auto for all speeds
  616. * 1 - MDI mode
  617. * 2 - MDI-X mode
  618. * 3 - Auto for 1000Base-T only (MDI-X for 10/100Base-T modes)
  619. */
  620. phy_data &= ~M88E1000_PSCR_AUTO_X_MODE;
  621. switch (phy->mdix) {
  622. case 1:
  623. phy_data |= M88E1000_PSCR_MDI_MANUAL_MODE;
  624. break;
  625. case 2:
  626. phy_data |= M88E1000_PSCR_MDIX_MANUAL_MODE;
  627. break;
  628. case 3:
  629. phy_data |= M88E1000_PSCR_AUTO_X_1000T;
  630. break;
  631. case 0:
  632. default:
  633. phy_data |= M88E1000_PSCR_AUTO_X_MODE;
  634. break;
  635. }
  636. /* Options:
  637. * disable_polarity_correction = 0 (default)
  638. * Automatic Correction for Reversed Cable Polarity
  639. * 0 - Disabled
  640. * 1 - Enabled
  641. */
  642. phy_data &= ~M88E1000_PSCR_POLARITY_REVERSAL;
  643. if (phy->disable_polarity_correction)
  644. phy_data |= M88E1000_PSCR_POLARITY_REVERSAL;
  645. /* Enable downshift on BM (disabled by default) */
  646. if (phy->type == e1000_phy_bm) {
  647. /* For 82574/82583, first disable then enable downshift */
  648. if (phy->id == BME1000_E_PHY_ID_R2) {
  649. phy_data &= ~BME1000_PSCR_ENABLE_DOWNSHIFT;
  650. ret_val = e1e_wphy(hw, M88E1000_PHY_SPEC_CTRL,
  651. phy_data);
  652. if (ret_val)
  653. return ret_val;
  654. /* Commit the changes. */
  655. ret_val = phy->ops.commit(hw);
  656. if (ret_val) {
  657. e_dbg("Error committing the PHY changes\n");
  658. return ret_val;
  659. }
  660. }
  661. phy_data |= BME1000_PSCR_ENABLE_DOWNSHIFT;
  662. }
  663. ret_val = e1e_wphy(hw, M88E1000_PHY_SPEC_CTRL, phy_data);
  664. if (ret_val)
  665. return ret_val;
  666. if ((phy->type == e1000_phy_m88) &&
  667. (phy->revision < E1000_REVISION_4) &&
  668. (phy->id != BME1000_E_PHY_ID_R2)) {
  669. /* Force TX_CLK in the Extended PHY Specific Control Register
  670. * to 25MHz clock.
  671. */
  672. ret_val = e1e_rphy(hw, M88E1000_EXT_PHY_SPEC_CTRL, &phy_data);
  673. if (ret_val)
  674. return ret_val;
  675. phy_data |= M88E1000_EPSCR_TX_CLK_25;
  676. if ((phy->revision == 2) && (phy->id == M88E1111_I_PHY_ID)) {
  677. /* 82573L PHY - set the downshift counter to 5x. */
  678. phy_data &= ~M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK;
  679. phy_data |= M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X;
  680. } else {
  681. /* Configure Master and Slave downshift values */
  682. phy_data &= ~(M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK |
  683. M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK);
  684. phy_data |= (M88E1000_EPSCR_MASTER_DOWNSHIFT_1X |
  685. M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X);
  686. }
  687. ret_val = e1e_wphy(hw, M88E1000_EXT_PHY_SPEC_CTRL, phy_data);
  688. if (ret_val)
  689. return ret_val;
  690. }
  691. if ((phy->type == e1000_phy_bm) && (phy->id == BME1000_E_PHY_ID_R2)) {
  692. /* Set PHY page 0, register 29 to 0x0003 */
  693. ret_val = e1e_wphy(hw, 29, 0x0003);
  694. if (ret_val)
  695. return ret_val;
  696. /* Set PHY page 0, register 30 to 0x0000 */
  697. ret_val = e1e_wphy(hw, 30, 0x0000);
  698. if (ret_val)
  699. return ret_val;
  700. }
  701. /* Commit the changes. */
  702. if (phy->ops.commit) {
  703. ret_val = phy->ops.commit(hw);
  704. if (ret_val) {
  705. e_dbg("Error committing the PHY changes\n");
  706. return ret_val;
  707. }
  708. }
  709. if (phy->type == e1000_phy_82578) {
  710. ret_val = e1e_rphy(hw, M88E1000_EXT_PHY_SPEC_CTRL, &phy_data);
  711. if (ret_val)
  712. return ret_val;
  713. /* 82578 PHY - set the downshift count to 1x. */
  714. phy_data |= I82578_EPSCR_DOWNSHIFT_ENABLE;
  715. phy_data &= ~I82578_EPSCR_DOWNSHIFT_COUNTER_MASK;
  716. ret_val = e1e_wphy(hw, M88E1000_EXT_PHY_SPEC_CTRL, phy_data);
  717. if (ret_val)
  718. return ret_val;
  719. }
  720. return 0;
  721. }
  722. /**
  723. * e1000e_copper_link_setup_igp - Setup igp PHY's for copper link
  724. * @hw: pointer to the HW structure
  725. *
  726. * Sets up LPLU, MDI/MDI-X, polarity, Smartspeed and Master/Slave config for
  727. * igp PHY's.
  728. **/
  729. s32 e1000e_copper_link_setup_igp(struct e1000_hw *hw)
  730. {
  731. struct e1000_phy_info *phy = &hw->phy;
  732. s32 ret_val;
  733. u16 data;
  734. ret_val = e1000_phy_hw_reset(hw);
  735. if (ret_val) {
  736. e_dbg("Error resetting the PHY.\n");
  737. return ret_val;
  738. }
  739. /* Wait 100ms for MAC to configure PHY from NVM settings, to avoid
  740. * timeout issues when LFS is enabled.
  741. */
  742. msleep(100);
  743. /* disable lplu d0 during driver init */
  744. if (hw->phy.ops.set_d0_lplu_state) {
  745. ret_val = hw->phy.ops.set_d0_lplu_state(hw, false);
  746. if (ret_val) {
  747. e_dbg("Error Disabling LPLU D0\n");
  748. return ret_val;
  749. }
  750. }
  751. /* Configure mdi-mdix settings */
  752. ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CTRL, &data);
  753. if (ret_val)
  754. return ret_val;
  755. data &= ~IGP01E1000_PSCR_AUTO_MDIX;
  756. switch (phy->mdix) {
  757. case 1:
  758. data &= ~IGP01E1000_PSCR_FORCE_MDI_MDIX;
  759. break;
  760. case 2:
  761. data |= IGP01E1000_PSCR_FORCE_MDI_MDIX;
  762. break;
  763. case 0:
  764. default:
  765. data |= IGP01E1000_PSCR_AUTO_MDIX;
  766. break;
  767. }
  768. ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CTRL, data);
  769. if (ret_val)
  770. return ret_val;
  771. /* set auto-master slave resolution settings */
  772. if (hw->mac.autoneg) {
  773. /* when autonegotiation advertisement is only 1000Mbps then we
  774. * should disable SmartSpeed and enable Auto MasterSlave
  775. * resolution as hardware default.
  776. */
  777. if (phy->autoneg_advertised == ADVERTISE_1000_FULL) {
  778. /* Disable SmartSpeed */
  779. ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
  780. &data);
  781. if (ret_val)
  782. return ret_val;
  783. data &= ~IGP01E1000_PSCFR_SMART_SPEED;
  784. ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
  785. data);
  786. if (ret_val)
  787. return ret_val;
  788. /* Set auto Master/Slave resolution process */
  789. ret_val = e1e_rphy(hw, MII_CTRL1000, &data);
  790. if (ret_val)
  791. return ret_val;
  792. data &= ~CTL1000_ENABLE_MASTER;
  793. ret_val = e1e_wphy(hw, MII_CTRL1000, data);
  794. if (ret_val)
  795. return ret_val;
  796. }
  797. ret_val = e1000_set_master_slave_mode(hw);
  798. }
  799. return ret_val;
  800. }
  801. /**
  802. * e1000_phy_setup_autoneg - Configure PHY for auto-negotiation
  803. * @hw: pointer to the HW structure
  804. *
  805. * Reads the MII auto-neg advertisement register and/or the 1000T control
  806. * register and if the PHY is already setup for auto-negotiation, then
  807. * return successful. Otherwise, setup advertisement and flow control to
  808. * the appropriate values for the wanted auto-negotiation.
  809. **/
  810. static s32 e1000_phy_setup_autoneg(struct e1000_hw *hw)
  811. {
  812. struct e1000_phy_info *phy = &hw->phy;
  813. s32 ret_val;
  814. u16 mii_autoneg_adv_reg;
  815. u16 mii_1000t_ctrl_reg = 0;
  816. phy->autoneg_advertised &= phy->autoneg_mask;
  817. /* Read the MII Auto-Neg Advertisement Register (Address 4). */
  818. ret_val = e1e_rphy(hw, MII_ADVERTISE, &mii_autoneg_adv_reg);
  819. if (ret_val)
  820. return ret_val;
  821. if (phy->autoneg_mask & ADVERTISE_1000_FULL) {
  822. /* Read the MII 1000Base-T Control Register (Address 9). */
  823. ret_val = e1e_rphy(hw, MII_CTRL1000, &mii_1000t_ctrl_reg);
  824. if (ret_val)
  825. return ret_val;
  826. }
  827. /* Need to parse both autoneg_advertised and fc and set up
  828. * the appropriate PHY registers. First we will parse for
  829. * autoneg_advertised software override. Since we can advertise
  830. * a plethora of combinations, we need to check each bit
  831. * individually.
  832. */
  833. /* First we clear all the 10/100 mb speed bits in the Auto-Neg
  834. * Advertisement Register (Address 4) and the 1000 mb speed bits in
  835. * the 1000Base-T Control Register (Address 9).
  836. */
  837. mii_autoneg_adv_reg &= ~(ADVERTISE_100FULL |
  838. ADVERTISE_100HALF |
  839. ADVERTISE_10FULL | ADVERTISE_10HALF);
  840. mii_1000t_ctrl_reg &= ~(ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  841. e_dbg("autoneg_advertised %x\n", phy->autoneg_advertised);
  842. /* Do we want to advertise 10 Mb Half Duplex? */
  843. if (phy->autoneg_advertised & ADVERTISE_10_HALF) {
  844. e_dbg("Advertise 10mb Half duplex\n");
  845. mii_autoneg_adv_reg |= ADVERTISE_10HALF;
  846. }
  847. /* Do we want to advertise 10 Mb Full Duplex? */
  848. if (phy->autoneg_advertised & ADVERTISE_10_FULL) {
  849. e_dbg("Advertise 10mb Full duplex\n");
  850. mii_autoneg_adv_reg |= ADVERTISE_10FULL;
  851. }
  852. /* Do we want to advertise 100 Mb Half Duplex? */
  853. if (phy->autoneg_advertised & ADVERTISE_100_HALF) {
  854. e_dbg("Advertise 100mb Half duplex\n");
  855. mii_autoneg_adv_reg |= ADVERTISE_100HALF;
  856. }
  857. /* Do we want to advertise 100 Mb Full Duplex? */
  858. if (phy->autoneg_advertised & ADVERTISE_100_FULL) {
  859. e_dbg("Advertise 100mb Full duplex\n");
  860. mii_autoneg_adv_reg |= ADVERTISE_100FULL;
  861. }
  862. /* We do not allow the Phy to advertise 1000 Mb Half Duplex */
  863. if (phy->autoneg_advertised & ADVERTISE_1000_HALF)
  864. e_dbg("Advertise 1000mb Half duplex request denied!\n");
  865. /* Do we want to advertise 1000 Mb Full Duplex? */
  866. if (phy->autoneg_advertised & ADVERTISE_1000_FULL) {
  867. e_dbg("Advertise 1000mb Full duplex\n");
  868. mii_1000t_ctrl_reg |= ADVERTISE_1000FULL;
  869. }
  870. /* Check for a software override of the flow control settings, and
  871. * setup the PHY advertisement registers accordingly. If
  872. * auto-negotiation is enabled, then software will have to set the
  873. * "PAUSE" bits to the correct value in the Auto-Negotiation
  874. * Advertisement Register (MII_ADVERTISE) and re-start auto-
  875. * negotiation.
  876. *
  877. * The possible values of the "fc" parameter are:
  878. * 0: Flow control is completely disabled
  879. * 1: Rx flow control is enabled (we can receive pause frames
  880. * but not send pause frames).
  881. * 2: Tx flow control is enabled (we can send pause frames
  882. * but we do not support receiving pause frames).
  883. * 3: Both Rx and Tx flow control (symmetric) are enabled.
  884. * other: No software override. The flow control configuration
  885. * in the EEPROM is used.
  886. */
  887. switch (hw->fc.current_mode) {
  888. case e1000_fc_none:
  889. /* Flow control (Rx & Tx) is completely disabled by a
  890. * software over-ride.
  891. */
  892. mii_autoneg_adv_reg &=
  893. ~(ADVERTISE_PAUSE_ASYM | ADVERTISE_PAUSE_CAP);
  894. break;
  895. case e1000_fc_rx_pause:
  896. /* Rx Flow control is enabled, and Tx Flow control is
  897. * disabled, by a software over-ride.
  898. *
  899. * Since there really isn't a way to advertise that we are
  900. * capable of Rx Pause ONLY, we will advertise that we
  901. * support both symmetric and asymmetric Rx PAUSE. Later
  902. * (in e1000e_config_fc_after_link_up) we will disable the
  903. * hw's ability to send PAUSE frames.
  904. */
  905. mii_autoneg_adv_reg |=
  906. (ADVERTISE_PAUSE_ASYM | ADVERTISE_PAUSE_CAP);
  907. break;
  908. case e1000_fc_tx_pause:
  909. /* Tx Flow control is enabled, and Rx Flow control is
  910. * disabled, by a software over-ride.
  911. */
  912. mii_autoneg_adv_reg |= ADVERTISE_PAUSE_ASYM;
  913. mii_autoneg_adv_reg &= ~ADVERTISE_PAUSE_CAP;
  914. break;
  915. case e1000_fc_full:
  916. /* Flow control (both Rx and Tx) is enabled by a software
  917. * over-ride.
  918. */
  919. mii_autoneg_adv_reg |=
  920. (ADVERTISE_PAUSE_ASYM | ADVERTISE_PAUSE_CAP);
  921. break;
  922. default:
  923. e_dbg("Flow control param set incorrectly\n");
  924. return -E1000_ERR_CONFIG;
  925. }
  926. ret_val = e1e_wphy(hw, MII_ADVERTISE, mii_autoneg_adv_reg);
  927. if (ret_val)
  928. return ret_val;
  929. e_dbg("Auto-Neg Advertising %x\n", mii_autoneg_adv_reg);
  930. if (phy->autoneg_mask & ADVERTISE_1000_FULL)
  931. ret_val = e1e_wphy(hw, MII_CTRL1000, mii_1000t_ctrl_reg);
  932. return ret_val;
  933. }
  934. /**
  935. * e1000_copper_link_autoneg - Setup/Enable autoneg for copper link
  936. * @hw: pointer to the HW structure
  937. *
  938. * Performs initial bounds checking on autoneg advertisement parameter, then
  939. * configure to advertise the full capability. Setup the PHY to autoneg
  940. * and restart the negotiation process between the link partner. If
  941. * autoneg_wait_to_complete, then wait for autoneg to complete before exiting.
  942. **/
  943. static s32 e1000_copper_link_autoneg(struct e1000_hw *hw)
  944. {
  945. struct e1000_phy_info *phy = &hw->phy;
  946. s32 ret_val;
  947. u16 phy_ctrl;
  948. /* Perform some bounds checking on the autoneg advertisement
  949. * parameter.
  950. */
  951. phy->autoneg_advertised &= phy->autoneg_mask;
  952. /* If autoneg_advertised is zero, we assume it was not defaulted
  953. * by the calling code so we set to advertise full capability.
  954. */
  955. if (!phy->autoneg_advertised)
  956. phy->autoneg_advertised = phy->autoneg_mask;
  957. e_dbg("Reconfiguring auto-neg advertisement params\n");
  958. ret_val = e1000_phy_setup_autoneg(hw);
  959. if (ret_val) {
  960. e_dbg("Error Setting up Auto-Negotiation\n");
  961. return ret_val;
  962. }
  963. e_dbg("Restarting Auto-Neg\n");
  964. /* Restart auto-negotiation by setting the Auto Neg Enable bit and
  965. * the Auto Neg Restart bit in the PHY control register.
  966. */
  967. ret_val = e1e_rphy(hw, MII_BMCR, &phy_ctrl);
  968. if (ret_val)
  969. return ret_val;
  970. phy_ctrl |= (BMCR_ANENABLE | BMCR_ANRESTART);
  971. ret_val = e1e_wphy(hw, MII_BMCR, phy_ctrl);
  972. if (ret_val)
  973. return ret_val;
  974. /* Does the user want to wait for Auto-Neg to complete here, or
  975. * check at a later time (for example, callback routine).
  976. */
  977. if (phy->autoneg_wait_to_complete) {
  978. ret_val = e1000_wait_autoneg(hw);
  979. if (ret_val) {
  980. e_dbg("Error while waiting for autoneg to complete\n");
  981. return ret_val;
  982. }
  983. }
  984. hw->mac.get_link_status = true;
  985. return ret_val;
  986. }
  987. /**
  988. * e1000e_setup_copper_link - Configure copper link settings
  989. * @hw: pointer to the HW structure
  990. *
  991. * Calls the appropriate function to configure the link for auto-neg or forced
  992. * speed and duplex. Then we check for link, once link is established calls
  993. * to configure collision distance and flow control are called. If link is
  994. * not established, we return -E1000_ERR_PHY (-2).
  995. **/
  996. s32 e1000e_setup_copper_link(struct e1000_hw *hw)
  997. {
  998. s32 ret_val;
  999. bool link;
  1000. if (hw->mac.autoneg) {
  1001. /* Setup autoneg and flow control advertisement and perform
  1002. * autonegotiation.
  1003. */
  1004. ret_val = e1000_copper_link_autoneg(hw);
  1005. if (ret_val)
  1006. return ret_val;
  1007. } else {
  1008. /* PHY will be set to 10H, 10F, 100H or 100F
  1009. * depending on user settings.
  1010. */
  1011. e_dbg("Forcing Speed and Duplex\n");
  1012. ret_val = hw->phy.ops.force_speed_duplex(hw);
  1013. if (ret_val) {
  1014. e_dbg("Error Forcing Speed and Duplex\n");
  1015. return ret_val;
  1016. }
  1017. }
  1018. /* Check link status. Wait up to 100 microseconds for link to become
  1019. * valid.
  1020. */
  1021. ret_val = e1000e_phy_has_link_generic(hw, COPPER_LINK_UP_LIMIT, 10,
  1022. &link);
  1023. if (ret_val)
  1024. return ret_val;
  1025. if (link) {
  1026. e_dbg("Valid link established!!!\n");
  1027. hw->mac.ops.config_collision_dist(hw);
  1028. ret_val = e1000e_config_fc_after_link_up(hw);
  1029. } else {
  1030. e_dbg("Unable to establish link!!!\n");
  1031. }
  1032. return ret_val;
  1033. }
  1034. /**
  1035. * e1000e_phy_force_speed_duplex_igp - Force speed/duplex for igp PHY
  1036. * @hw: pointer to the HW structure
  1037. *
  1038. * Calls the PHY setup function to force speed and duplex. Clears the
  1039. * auto-crossover to force MDI manually. Waits for link and returns
  1040. * successful if link up is successful, else -E1000_ERR_PHY (-2).
  1041. **/
  1042. s32 e1000e_phy_force_speed_duplex_igp(struct e1000_hw *hw)
  1043. {
  1044. struct e1000_phy_info *phy = &hw->phy;
  1045. s32 ret_val;
  1046. u16 phy_data;
  1047. bool link;
  1048. ret_val = e1e_rphy(hw, MII_BMCR, &phy_data);
  1049. if (ret_val)
  1050. return ret_val;
  1051. e1000e_phy_force_speed_duplex_setup(hw, &phy_data);
  1052. ret_val = e1e_wphy(hw, MII_BMCR, phy_data);
  1053. if (ret_val)
  1054. return ret_val;
  1055. /* Clear Auto-Crossover to force MDI manually. IGP requires MDI
  1056. * forced whenever speed and duplex are forced.
  1057. */
  1058. ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CTRL, &phy_data);
  1059. if (ret_val)
  1060. return ret_val;
  1061. phy_data &= ~IGP01E1000_PSCR_AUTO_MDIX;
  1062. phy_data &= ~IGP01E1000_PSCR_FORCE_MDI_MDIX;
  1063. ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CTRL, phy_data);
  1064. if (ret_val)
  1065. return ret_val;
  1066. e_dbg("IGP PSCR: %X\n", phy_data);
  1067. udelay(1);
  1068. if (phy->autoneg_wait_to_complete) {
  1069. e_dbg("Waiting for forced speed/duplex link on IGP phy.\n");
  1070. ret_val = e1000e_phy_has_link_generic(hw, PHY_FORCE_LIMIT,
  1071. 100000, &link);
  1072. if (ret_val)
  1073. return ret_val;
  1074. if (!link)
  1075. e_dbg("Link taking longer than expected.\n");
  1076. /* Try once more */
  1077. ret_val = e1000e_phy_has_link_generic(hw, PHY_FORCE_LIMIT,
  1078. 100000, &link);
  1079. }
  1080. return ret_val;
  1081. }
  1082. /**
  1083. * e1000e_phy_force_speed_duplex_m88 - Force speed/duplex for m88 PHY
  1084. * @hw: pointer to the HW structure
  1085. *
  1086. * Calls the PHY setup function to force speed and duplex. Clears the
  1087. * auto-crossover to force MDI manually. Resets the PHY to commit the
  1088. * changes. If time expires while waiting for link up, we reset the DSP.
  1089. * After reset, TX_CLK and CRS on Tx must be set. Return successful upon
  1090. * successful completion, else return corresponding error code.
  1091. **/
  1092. s32 e1000e_phy_force_speed_duplex_m88(struct e1000_hw *hw)
  1093. {
  1094. struct e1000_phy_info *phy = &hw->phy;
  1095. s32 ret_val;
  1096. u16 phy_data;
  1097. bool link;
  1098. /* Clear Auto-Crossover to force MDI manually. M88E1000 requires MDI
  1099. * forced whenever speed and duplex are forced.
  1100. */
  1101. ret_val = e1e_rphy(hw, M88E1000_PHY_SPEC_CTRL, &phy_data);
  1102. if (ret_val)
  1103. return ret_val;
  1104. phy_data &= ~M88E1000_PSCR_AUTO_X_MODE;
  1105. ret_val = e1e_wphy(hw, M88E1000_PHY_SPEC_CTRL, phy_data);
  1106. if (ret_val)
  1107. return ret_val;
  1108. e_dbg("M88E1000 PSCR: %X\n", phy_data);
  1109. ret_val = e1e_rphy(hw, MII_BMCR, &phy_data);
  1110. if (ret_val)
  1111. return ret_val;
  1112. e1000e_phy_force_speed_duplex_setup(hw, &phy_data);
  1113. ret_val = e1e_wphy(hw, MII_BMCR, phy_data);
  1114. if (ret_val)
  1115. return ret_val;
  1116. /* Reset the phy to commit changes. */
  1117. if (hw->phy.ops.commit) {
  1118. ret_val = hw->phy.ops.commit(hw);
  1119. if (ret_val)
  1120. return ret_val;
  1121. }
  1122. if (phy->autoneg_wait_to_complete) {
  1123. e_dbg("Waiting for forced speed/duplex link on M88 phy.\n");
  1124. ret_val = e1000e_phy_has_link_generic(hw, PHY_FORCE_LIMIT,
  1125. 100000, &link);
  1126. if (ret_val)
  1127. return ret_val;
  1128. if (!link) {
  1129. if (hw->phy.type != e1000_phy_m88) {
  1130. e_dbg("Link taking longer than expected.\n");
  1131. } else {
  1132. /* We didn't get link.
  1133. * Reset the DSP and cross our fingers.
  1134. */
  1135. ret_val = e1e_wphy(hw, M88E1000_PHY_PAGE_SELECT,
  1136. 0x001d);
  1137. if (ret_val)
  1138. return ret_val;
  1139. ret_val = e1000e_phy_reset_dsp(hw);
  1140. if (ret_val)
  1141. return ret_val;
  1142. }
  1143. }
  1144. /* Try once more */
  1145. ret_val = e1000e_phy_has_link_generic(hw, PHY_FORCE_LIMIT,
  1146. 100000, &link);
  1147. if (ret_val)
  1148. return ret_val;
  1149. }
  1150. if (hw->phy.type != e1000_phy_m88)
  1151. return 0;
  1152. ret_val = e1e_rphy(hw, M88E1000_EXT_PHY_SPEC_CTRL, &phy_data);
  1153. if (ret_val)
  1154. return ret_val;
  1155. /* Resetting the phy means we need to re-force TX_CLK in the
  1156. * Extended PHY Specific Control Register to 25MHz clock from
  1157. * the reset value of 2.5MHz.
  1158. */
  1159. phy_data |= M88E1000_EPSCR_TX_CLK_25;
  1160. ret_val = e1e_wphy(hw, M88E1000_EXT_PHY_SPEC_CTRL, phy_data);
  1161. if (ret_val)
  1162. return ret_val;
  1163. /* In addition, we must re-enable CRS on Tx for both half and full
  1164. * duplex.
  1165. */
  1166. ret_val = e1e_rphy(hw, M88E1000_PHY_SPEC_CTRL, &phy_data);
  1167. if (ret_val)
  1168. return ret_val;
  1169. phy_data |= M88E1000_PSCR_ASSERT_CRS_ON_TX;
  1170. ret_val = e1e_wphy(hw, M88E1000_PHY_SPEC_CTRL, phy_data);
  1171. return ret_val;
  1172. }
  1173. /**
  1174. * e1000_phy_force_speed_duplex_ife - Force PHY speed & duplex
  1175. * @hw: pointer to the HW structure
  1176. *
  1177. * Forces the speed and duplex settings of the PHY.
  1178. * This is a function pointer entry point only called by
  1179. * PHY setup routines.
  1180. **/
  1181. s32 e1000_phy_force_speed_duplex_ife(struct e1000_hw *hw)
  1182. {
  1183. struct e1000_phy_info *phy = &hw->phy;
  1184. s32 ret_val;
  1185. u16 data;
  1186. bool link;
  1187. ret_val = e1e_rphy(hw, MII_BMCR, &data);
  1188. if (ret_val)
  1189. return ret_val;
  1190. e1000e_phy_force_speed_duplex_setup(hw, &data);
  1191. ret_val = e1e_wphy(hw, MII_BMCR, data);
  1192. if (ret_val)
  1193. return ret_val;
  1194. /* Disable MDI-X support for 10/100 */
  1195. ret_val = e1e_rphy(hw, IFE_PHY_MDIX_CONTROL, &data);
  1196. if (ret_val)
  1197. return ret_val;
  1198. data &= ~IFE_PMC_AUTO_MDIX;
  1199. data &= ~IFE_PMC_FORCE_MDIX;
  1200. ret_val = e1e_wphy(hw, IFE_PHY_MDIX_CONTROL, data);
  1201. if (ret_val)
  1202. return ret_val;
  1203. e_dbg("IFE PMC: %X\n", data);
  1204. udelay(1);
  1205. if (phy->autoneg_wait_to_complete) {
  1206. e_dbg("Waiting for forced speed/duplex link on IFE phy.\n");
  1207. ret_val = e1000e_phy_has_link_generic(hw, PHY_FORCE_LIMIT,
  1208. 100000, &link);
  1209. if (ret_val)
  1210. return ret_val;
  1211. if (!link)
  1212. e_dbg("Link taking longer than expected.\n");
  1213. /* Try once more */
  1214. ret_val = e1000e_phy_has_link_generic(hw, PHY_FORCE_LIMIT,
  1215. 100000, &link);
  1216. if (ret_val)
  1217. return ret_val;
  1218. }
  1219. return 0;
  1220. }
  1221. /**
  1222. * e1000e_phy_force_speed_duplex_setup - Configure forced PHY speed/duplex
  1223. * @hw: pointer to the HW structure
  1224. * @phy_ctrl: pointer to current value of MII_BMCR
  1225. *
  1226. * Forces speed and duplex on the PHY by doing the following: disable flow
  1227. * control, force speed/duplex on the MAC, disable auto speed detection,
  1228. * disable auto-negotiation, configure duplex, configure speed, configure
  1229. * the collision distance, write configuration to CTRL register. The
  1230. * caller must write to the MII_BMCR register for these settings to
  1231. * take affect.
  1232. **/
  1233. void e1000e_phy_force_speed_duplex_setup(struct e1000_hw *hw, u16 *phy_ctrl)
  1234. {
  1235. struct e1000_mac_info *mac = &hw->mac;
  1236. u32 ctrl;
  1237. /* Turn off flow control when forcing speed/duplex */
  1238. hw->fc.current_mode = e1000_fc_none;
  1239. /* Force speed/duplex on the mac */
  1240. ctrl = er32(CTRL);
  1241. ctrl |= (E1000_CTRL_FRCSPD | E1000_CTRL_FRCDPX);
  1242. ctrl &= ~E1000_CTRL_SPD_SEL;
  1243. /* Disable Auto Speed Detection */
  1244. ctrl &= ~E1000_CTRL_ASDE;
  1245. /* Disable autoneg on the phy */
  1246. *phy_ctrl &= ~BMCR_ANENABLE;
  1247. /* Forcing Full or Half Duplex? */
  1248. if (mac->forced_speed_duplex & E1000_ALL_HALF_DUPLEX) {
  1249. ctrl &= ~E1000_CTRL_FD;
  1250. *phy_ctrl &= ~BMCR_FULLDPLX;
  1251. e_dbg("Half Duplex\n");
  1252. } else {
  1253. ctrl |= E1000_CTRL_FD;
  1254. *phy_ctrl |= BMCR_FULLDPLX;
  1255. e_dbg("Full Duplex\n");
  1256. }
  1257. /* Forcing 10mb or 100mb? */
  1258. if (mac->forced_speed_duplex & E1000_ALL_100_SPEED) {
  1259. ctrl |= E1000_CTRL_SPD_100;
  1260. *phy_ctrl |= BMCR_SPEED100;
  1261. *phy_ctrl &= ~BMCR_SPEED1000;
  1262. e_dbg("Forcing 100mb\n");
  1263. } else {
  1264. ctrl &= ~(E1000_CTRL_SPD_1000 | E1000_CTRL_SPD_100);
  1265. *phy_ctrl &= ~(BMCR_SPEED1000 | BMCR_SPEED100);
  1266. e_dbg("Forcing 10mb\n");
  1267. }
  1268. hw->mac.ops.config_collision_dist(hw);
  1269. ew32(CTRL, ctrl);
  1270. }
  1271. /**
  1272. * e1000e_set_d3_lplu_state - Sets low power link up state for D3
  1273. * @hw: pointer to the HW structure
  1274. * @active: boolean used to enable/disable lplu
  1275. *
  1276. * Success returns 0, Failure returns 1
  1277. *
  1278. * The low power link up (lplu) state is set to the power management level D3
  1279. * and SmartSpeed is disabled when active is true, else clear lplu for D3
  1280. * and enable Smartspeed. LPLU and Smartspeed are mutually exclusive. LPLU
  1281. * is used during Dx states where the power conservation is most important.
  1282. * During driver activity, SmartSpeed should be enabled so performance is
  1283. * maintained.
  1284. **/
  1285. s32 e1000e_set_d3_lplu_state(struct e1000_hw *hw, bool active)
  1286. {
  1287. struct e1000_phy_info *phy = &hw->phy;
  1288. s32 ret_val;
  1289. u16 data;
  1290. ret_val = e1e_rphy(hw, IGP02E1000_PHY_POWER_MGMT, &data);
  1291. if (ret_val)
  1292. return ret_val;
  1293. if (!active) {
  1294. data &= ~IGP02E1000_PM_D3_LPLU;
  1295. ret_val = e1e_wphy(hw, IGP02E1000_PHY_POWER_MGMT, data);
  1296. if (ret_val)
  1297. return ret_val;
  1298. /* LPLU and SmartSpeed are mutually exclusive. LPLU is used
  1299. * during Dx states where the power conservation is most
  1300. * important. During driver activity we should enable
  1301. * SmartSpeed, so performance is maintained.
  1302. */
  1303. if (phy->smart_speed == e1000_smart_speed_on) {
  1304. ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
  1305. &data);
  1306. if (ret_val)
  1307. return ret_val;
  1308. data |= IGP01E1000_PSCFR_SMART_SPEED;
  1309. ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
  1310. data);
  1311. if (ret_val)
  1312. return ret_val;
  1313. } else if (phy->smart_speed == e1000_smart_speed_off) {
  1314. ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG,
  1315. &data);
  1316. if (ret_val)
  1317. return ret_val;
  1318. data &= ~IGP01E1000_PSCFR_SMART_SPEED;
  1319. ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG,
  1320. data);
  1321. if (ret_val)
  1322. return ret_val;
  1323. }
  1324. } else if ((phy->autoneg_advertised == E1000_ALL_SPEED_DUPLEX) ||
  1325. (phy->autoneg_advertised == E1000_ALL_NOT_GIG) ||
  1326. (phy->autoneg_advertised == E1000_ALL_10_SPEED)) {
  1327. data |= IGP02E1000_PM_D3_LPLU;
  1328. ret_val = e1e_wphy(hw, IGP02E1000_PHY_POWER_MGMT, data);
  1329. if (ret_val)
  1330. return ret_val;
  1331. /* When LPLU is enabled, we should disable SmartSpeed */
  1332. ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_CONFIG, &data);
  1333. if (ret_val)
  1334. return ret_val;
  1335. data &= ~IGP01E1000_PSCFR_SMART_SPEED;
  1336. ret_val = e1e_wphy(hw, IGP01E1000_PHY_PORT_CONFIG, data);
  1337. }
  1338. return ret_val;
  1339. }
  1340. /**
  1341. * e1000e_check_downshift - Checks whether a downshift in speed occurred
  1342. * @hw: pointer to the HW structure
  1343. *
  1344. * Success returns 0, Failure returns 1
  1345. *
  1346. * A downshift is detected by querying the PHY link health.
  1347. **/
  1348. s32 e1000e_check_downshift(struct e1000_hw *hw)
  1349. {
  1350. struct e1000_phy_info *phy = &hw->phy;
  1351. s32 ret_val;
  1352. u16 phy_data, offset, mask;
  1353. switch (phy->type) {
  1354. case e1000_phy_m88:
  1355. case e1000_phy_gg82563:
  1356. case e1000_phy_bm:
  1357. case e1000_phy_82578:
  1358. offset = M88E1000_PHY_SPEC_STATUS;
  1359. mask = M88E1000_PSSR_DOWNSHIFT;
  1360. break;
  1361. case e1000_phy_igp_2:
  1362. case e1000_phy_igp_3:
  1363. offset = IGP01E1000_PHY_LINK_HEALTH;
  1364. mask = IGP01E1000_PLHR_SS_DOWNGRADE;
  1365. break;
  1366. default:
  1367. /* speed downshift not supported */
  1368. phy->speed_downgraded = false;
  1369. return 0;
  1370. }
  1371. ret_val = e1e_rphy(hw, offset, &phy_data);
  1372. if (!ret_val)
  1373. phy->speed_downgraded = !!(phy_data & mask);
  1374. return ret_val;
  1375. }
  1376. /**
  1377. * e1000_check_polarity_m88 - Checks the polarity.
  1378. * @hw: pointer to the HW structure
  1379. *
  1380. * Success returns 0, Failure returns -E1000_ERR_PHY (-2)
  1381. *
  1382. * Polarity is determined based on the PHY specific status register.
  1383. **/
  1384. s32 e1000_check_polarity_m88(struct e1000_hw *hw)
  1385. {
  1386. struct e1000_phy_info *phy = &hw->phy;
  1387. s32 ret_val;
  1388. u16 data;
  1389. ret_val = e1e_rphy(hw, M88E1000_PHY_SPEC_STATUS, &data);
  1390. if (!ret_val)
  1391. phy->cable_polarity = ((data & M88E1000_PSSR_REV_POLARITY)
  1392. ? e1000_rev_polarity_reversed
  1393. : e1000_rev_polarity_normal);
  1394. return ret_val;
  1395. }
  1396. /**
  1397. * e1000_check_polarity_igp - Checks the polarity.
  1398. * @hw: pointer to the HW structure
  1399. *
  1400. * Success returns 0, Failure returns -E1000_ERR_PHY (-2)
  1401. *
  1402. * Polarity is determined based on the PHY port status register, and the
  1403. * current speed (since there is no polarity at 100Mbps).
  1404. **/
  1405. s32 e1000_check_polarity_igp(struct e1000_hw *hw)
  1406. {
  1407. struct e1000_phy_info *phy = &hw->phy;
  1408. s32 ret_val;
  1409. u16 data, offset, mask;
  1410. /* Polarity is determined based on the speed of
  1411. * our connection.
  1412. */
  1413. ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_STATUS, &data);
  1414. if (ret_val)
  1415. return ret_val;
  1416. if ((data & IGP01E1000_PSSR_SPEED_MASK) ==
  1417. IGP01E1000_PSSR_SPEED_1000MBPS) {
  1418. offset = IGP01E1000_PHY_PCS_INIT_REG;
  1419. mask = IGP01E1000_PHY_POLARITY_MASK;
  1420. } else {
  1421. /* This really only applies to 10Mbps since
  1422. * there is no polarity for 100Mbps (always 0).
  1423. */
  1424. offset = IGP01E1000_PHY_PORT_STATUS;
  1425. mask = IGP01E1000_PSSR_POLARITY_REVERSED;
  1426. }
  1427. ret_val = e1e_rphy(hw, offset, &data);
  1428. if (!ret_val)
  1429. phy->cable_polarity = ((data & mask)
  1430. ? e1000_rev_polarity_reversed
  1431. : e1000_rev_polarity_normal);
  1432. return ret_val;
  1433. }
  1434. /**
  1435. * e1000_check_polarity_ife - Check cable polarity for IFE PHY
  1436. * @hw: pointer to the HW structure
  1437. *
  1438. * Polarity is determined on the polarity reversal feature being enabled.
  1439. **/
  1440. s32 e1000_check_polarity_ife(struct e1000_hw *hw)
  1441. {
  1442. struct e1000_phy_info *phy = &hw->phy;
  1443. s32 ret_val;
  1444. u16 phy_data, offset, mask;
  1445. /* Polarity is determined based on the reversal feature being enabled.
  1446. */
  1447. if (phy->polarity_correction) {
  1448. offset = IFE_PHY_EXTENDED_STATUS_CONTROL;
  1449. mask = IFE_PESC_POLARITY_REVERSED;
  1450. } else {
  1451. offset = IFE_PHY_SPECIAL_CONTROL;
  1452. mask = IFE_PSC_FORCE_POLARITY;
  1453. }
  1454. ret_val = e1e_rphy(hw, offset, &phy_data);
  1455. if (!ret_val)
  1456. phy->cable_polarity = ((phy_data & mask)
  1457. ? e1000_rev_polarity_reversed
  1458. : e1000_rev_polarity_normal);
  1459. return ret_val;
  1460. }
  1461. /**
  1462. * e1000_wait_autoneg - Wait for auto-neg completion
  1463. * @hw: pointer to the HW structure
  1464. *
  1465. * Waits for auto-negotiation to complete or for the auto-negotiation time
  1466. * limit to expire, which ever happens first.
  1467. **/
  1468. static s32 e1000_wait_autoneg(struct e1000_hw *hw)
  1469. {
  1470. s32 ret_val = 0;
  1471. u16 i, phy_status;
  1472. /* Break after autoneg completes or PHY_AUTO_NEG_LIMIT expires. */
  1473. for (i = PHY_AUTO_NEG_LIMIT; i > 0; i--) {
  1474. ret_val = e1e_rphy(hw, MII_BMSR, &phy_status);
  1475. if (ret_val)
  1476. break;
  1477. ret_val = e1e_rphy(hw, MII_BMSR, &phy_status);
  1478. if (ret_val)
  1479. break;
  1480. if (phy_status & BMSR_ANEGCOMPLETE)
  1481. break;
  1482. msleep(100);
  1483. }
  1484. /* PHY_AUTO_NEG_TIME expiration doesn't guarantee auto-negotiation
  1485. * has completed.
  1486. */
  1487. return ret_val;
  1488. }
  1489. /**
  1490. * e1000e_phy_has_link_generic - Polls PHY for link
  1491. * @hw: pointer to the HW structure
  1492. * @iterations: number of times to poll for link
  1493. * @usec_interval: delay between polling attempts
  1494. * @success: pointer to whether polling was successful or not
  1495. *
  1496. * Polls the PHY status register for link, 'iterations' number of times.
  1497. **/
  1498. s32 e1000e_phy_has_link_generic(struct e1000_hw *hw, u32 iterations,
  1499. u32 usec_interval, bool *success)
  1500. {
  1501. s32 ret_val = 0;
  1502. u16 i, phy_status;
  1503. for (i = 0; i < iterations; i++) {
  1504. /* Some PHYs require the MII_BMSR register to be read
  1505. * twice due to the link bit being sticky. No harm doing
  1506. * it across the board.
  1507. */
  1508. ret_val = e1e_rphy(hw, MII_BMSR, &phy_status);
  1509. if (ret_val)
  1510. /* If the first read fails, another entity may have
  1511. * ownership of the resources, wait and try again to
  1512. * see if they have relinquished the resources yet.
  1513. */
  1514. udelay(usec_interval);
  1515. ret_val = e1e_rphy(hw, MII_BMSR, &phy_status);
  1516. if (ret_val)
  1517. break;
  1518. if (phy_status & BMSR_LSTATUS)
  1519. break;
  1520. if (usec_interval >= 1000)
  1521. mdelay(usec_interval / 1000);
  1522. else
  1523. udelay(usec_interval);
  1524. }
  1525. *success = (i < iterations);
  1526. return ret_val;
  1527. }
  1528. /**
  1529. * e1000e_get_cable_length_m88 - Determine cable length for m88 PHY
  1530. * @hw: pointer to the HW structure
  1531. *
  1532. * Reads the PHY specific status register to retrieve the cable length
  1533. * information. The cable length is determined by averaging the minimum and
  1534. * maximum values to get the "average" cable length. The m88 PHY has four
  1535. * possible cable length values, which are:
  1536. * Register Value Cable Length
  1537. * 0 < 50 meters
  1538. * 1 50 - 80 meters
  1539. * 2 80 - 110 meters
  1540. * 3 110 - 140 meters
  1541. * 4 > 140 meters
  1542. **/
  1543. s32 e1000e_get_cable_length_m88(struct e1000_hw *hw)
  1544. {
  1545. struct e1000_phy_info *phy = &hw->phy;
  1546. s32 ret_val;
  1547. u16 phy_data, index;
  1548. ret_val = e1e_rphy(hw, M88E1000_PHY_SPEC_STATUS, &phy_data);
  1549. if (ret_val)
  1550. return ret_val;
  1551. index = ((phy_data & M88E1000_PSSR_CABLE_LENGTH) >>
  1552. M88E1000_PSSR_CABLE_LENGTH_SHIFT);
  1553. if (index >= M88E1000_CABLE_LENGTH_TABLE_SIZE - 1)
  1554. return -E1000_ERR_PHY;
  1555. phy->min_cable_length = e1000_m88_cable_length_table[index];
  1556. phy->max_cable_length = e1000_m88_cable_length_table[index + 1];
  1557. phy->cable_length = (phy->min_cable_length + phy->max_cable_length) / 2;
  1558. return 0;
  1559. }
  1560. /**
  1561. * e1000e_get_cable_length_igp_2 - Determine cable length for igp2 PHY
  1562. * @hw: pointer to the HW structure
  1563. *
  1564. * The automatic gain control (agc) normalizes the amplitude of the
  1565. * received signal, adjusting for the attenuation produced by the
  1566. * cable. By reading the AGC registers, which represent the
  1567. * combination of coarse and fine gain value, the value can be put
  1568. * into a lookup table to obtain the approximate cable length
  1569. * for each channel.
  1570. **/
  1571. s32 e1000e_get_cable_length_igp_2(struct e1000_hw *hw)
  1572. {
  1573. struct e1000_phy_info *phy = &hw->phy;
  1574. s32 ret_val;
  1575. u16 phy_data, i, agc_value = 0;
  1576. u16 cur_agc_index, max_agc_index = 0;
  1577. u16 min_agc_index = IGP02E1000_CABLE_LENGTH_TABLE_SIZE - 1;
  1578. static const u16 agc_reg_array[IGP02E1000_PHY_CHANNEL_NUM] = {
  1579. IGP02E1000_PHY_AGC_A,
  1580. IGP02E1000_PHY_AGC_B,
  1581. IGP02E1000_PHY_AGC_C,
  1582. IGP02E1000_PHY_AGC_D
  1583. };
  1584. /* Read the AGC registers for all channels */
  1585. for (i = 0; i < IGP02E1000_PHY_CHANNEL_NUM; i++) {
  1586. ret_val = e1e_rphy(hw, agc_reg_array[i], &phy_data);
  1587. if (ret_val)
  1588. return ret_val;
  1589. /* Getting bits 15:9, which represent the combination of
  1590. * coarse and fine gain values. The result is a number
  1591. * that can be put into the lookup table to obtain the
  1592. * approximate cable length.
  1593. */
  1594. cur_agc_index = ((phy_data >> IGP02E1000_AGC_LENGTH_SHIFT) &
  1595. IGP02E1000_AGC_LENGTH_MASK);
  1596. /* Array index bound check. */
  1597. if ((cur_agc_index >= IGP02E1000_CABLE_LENGTH_TABLE_SIZE) ||
  1598. (cur_agc_index == 0))
  1599. return -E1000_ERR_PHY;
  1600. /* Remove min & max AGC values from calculation. */
  1601. if (e1000_igp_2_cable_length_table[min_agc_index] >
  1602. e1000_igp_2_cable_length_table[cur_agc_index])
  1603. min_agc_index = cur_agc_index;
  1604. if (e1000_igp_2_cable_length_table[max_agc_index] <
  1605. e1000_igp_2_cable_length_table[cur_agc_index])
  1606. max_agc_index = cur_agc_index;
  1607. agc_value += e1000_igp_2_cable_length_table[cur_agc_index];
  1608. }
  1609. agc_value -= (e1000_igp_2_cable_length_table[min_agc_index] +
  1610. e1000_igp_2_cable_length_table[max_agc_index]);
  1611. agc_value /= (IGP02E1000_PHY_CHANNEL_NUM - 2);
  1612. /* Calculate cable length with the error range of +/- 10 meters. */
  1613. phy->min_cable_length = (((agc_value - IGP02E1000_AGC_RANGE) > 0) ?
  1614. (agc_value - IGP02E1000_AGC_RANGE) : 0);
  1615. phy->max_cable_length = agc_value + IGP02E1000_AGC_RANGE;
  1616. phy->cable_length = (phy->min_cable_length + phy->max_cable_length) / 2;
  1617. return 0;
  1618. }
  1619. /**
  1620. * e1000e_get_phy_info_m88 - Retrieve PHY information
  1621. * @hw: pointer to the HW structure
  1622. *
  1623. * Valid for only copper links. Read the PHY status register (sticky read)
  1624. * to verify that link is up. Read the PHY special control register to
  1625. * determine the polarity and 10base-T extended distance. Read the PHY
  1626. * special status register to determine MDI/MDIx and current speed. If
  1627. * speed is 1000, then determine cable length, local and remote receiver.
  1628. **/
  1629. s32 e1000e_get_phy_info_m88(struct e1000_hw *hw)
  1630. {
  1631. struct e1000_phy_info *phy = &hw->phy;
  1632. s32 ret_val;
  1633. u16 phy_data;
  1634. bool link;
  1635. if (phy->media_type != e1000_media_type_copper) {
  1636. e_dbg("Phy info is only valid for copper media\n");
  1637. return -E1000_ERR_CONFIG;
  1638. }
  1639. ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
  1640. if (ret_val)
  1641. return ret_val;
  1642. if (!link) {
  1643. e_dbg("Phy info is only valid if link is up\n");
  1644. return -E1000_ERR_CONFIG;
  1645. }
  1646. ret_val = e1e_rphy(hw, M88E1000_PHY_SPEC_CTRL, &phy_data);
  1647. if (ret_val)
  1648. return ret_val;
  1649. phy->polarity_correction = !!(phy_data &
  1650. M88E1000_PSCR_POLARITY_REVERSAL);
  1651. ret_val = e1000_check_polarity_m88(hw);
  1652. if (ret_val)
  1653. return ret_val;
  1654. ret_val = e1e_rphy(hw, M88E1000_PHY_SPEC_STATUS, &phy_data);
  1655. if (ret_val)
  1656. return ret_val;
  1657. phy->is_mdix = !!(phy_data & M88E1000_PSSR_MDIX);
  1658. if ((phy_data & M88E1000_PSSR_SPEED) == M88E1000_PSSR_1000MBS) {
  1659. ret_val = hw->phy.ops.get_cable_length(hw);
  1660. if (ret_val)
  1661. return ret_val;
  1662. ret_val = e1e_rphy(hw, MII_STAT1000, &phy_data);
  1663. if (ret_val)
  1664. return ret_val;
  1665. phy->local_rx = (phy_data & LPA_1000LOCALRXOK)
  1666. ? e1000_1000t_rx_status_ok : e1000_1000t_rx_status_not_ok;
  1667. phy->remote_rx = (phy_data & LPA_1000REMRXOK)
  1668. ? e1000_1000t_rx_status_ok : e1000_1000t_rx_status_not_ok;
  1669. } else {
  1670. /* Set values to "undefined" */
  1671. phy->cable_length = E1000_CABLE_LENGTH_UNDEFINED;
  1672. phy->local_rx = e1000_1000t_rx_status_undefined;
  1673. phy->remote_rx = e1000_1000t_rx_status_undefined;
  1674. }
  1675. return ret_val;
  1676. }
  1677. /**
  1678. * e1000e_get_phy_info_igp - Retrieve igp PHY information
  1679. * @hw: pointer to the HW structure
  1680. *
  1681. * Read PHY status to determine if link is up. If link is up, then
  1682. * set/determine 10base-T extended distance and polarity correction. Read
  1683. * PHY port status to determine MDI/MDIx and speed. Based on the speed,
  1684. * determine on the cable length, local and remote receiver.
  1685. **/
  1686. s32 e1000e_get_phy_info_igp(struct e1000_hw *hw)
  1687. {
  1688. struct e1000_phy_info *phy = &hw->phy;
  1689. s32 ret_val;
  1690. u16 data;
  1691. bool link;
  1692. ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
  1693. if (ret_val)
  1694. return ret_val;
  1695. if (!link) {
  1696. e_dbg("Phy info is only valid if link is up\n");
  1697. return -E1000_ERR_CONFIG;
  1698. }
  1699. phy->polarity_correction = true;
  1700. ret_val = e1000_check_polarity_igp(hw);
  1701. if (ret_val)
  1702. return ret_val;
  1703. ret_val = e1e_rphy(hw, IGP01E1000_PHY_PORT_STATUS, &data);
  1704. if (ret_val)
  1705. return ret_val;
  1706. phy->is_mdix = !!(data & IGP01E1000_PSSR_MDIX);
  1707. if ((data & IGP01E1000_PSSR_SPEED_MASK) ==
  1708. IGP01E1000_PSSR_SPEED_1000MBPS) {
  1709. ret_val = phy->ops.get_cable_length(hw);
  1710. if (ret_val)
  1711. return ret_val;
  1712. ret_val = e1e_rphy(hw, MII_STAT1000, &data);
  1713. if (ret_val)
  1714. return ret_val;
  1715. phy->local_rx = (data & LPA_1000LOCALRXOK)
  1716. ? e1000_1000t_rx_status_ok : e1000_1000t_rx_status_not_ok;
  1717. phy->remote_rx = (data & LPA_1000REMRXOK)
  1718. ? e1000_1000t_rx_status_ok : e1000_1000t_rx_status_not_ok;
  1719. } else {
  1720. phy->cable_length = E1000_CABLE_LENGTH_UNDEFINED;
  1721. phy->local_rx = e1000_1000t_rx_status_undefined;
  1722. phy->remote_rx = e1000_1000t_rx_status_undefined;
  1723. }
  1724. return ret_val;
  1725. }
  1726. /**
  1727. * e1000_get_phy_info_ife - Retrieves various IFE PHY states
  1728. * @hw: pointer to the HW structure
  1729. *
  1730. * Populates "phy" structure with various feature states.
  1731. **/
  1732. s32 e1000_get_phy_info_ife(struct e1000_hw *hw)
  1733. {
  1734. struct e1000_phy_info *phy = &hw->phy;
  1735. s32 ret_val;
  1736. u16 data;
  1737. bool link;
  1738. ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
  1739. if (ret_val)
  1740. return ret_val;
  1741. if (!link) {
  1742. e_dbg("Phy info is only valid if link is up\n");
  1743. return -E1000_ERR_CONFIG;
  1744. }
  1745. ret_val = e1e_rphy(hw, IFE_PHY_SPECIAL_CONTROL, &data);
  1746. if (ret_val)
  1747. return ret_val;
  1748. phy->polarity_correction = !(data & IFE_PSC_AUTO_POLARITY_DISABLE);
  1749. if (phy->polarity_correction) {
  1750. ret_val = e1000_check_polarity_ife(hw);
  1751. if (ret_val)
  1752. return ret_val;
  1753. } else {
  1754. /* Polarity is forced */
  1755. phy->cable_polarity = ((data & IFE_PSC_FORCE_POLARITY)
  1756. ? e1000_rev_polarity_reversed
  1757. : e1000_rev_polarity_normal);
  1758. }
  1759. ret_val = e1e_rphy(hw, IFE_PHY_MDIX_CONTROL, &data);
  1760. if (ret_val)
  1761. return ret_val;
  1762. phy->is_mdix = !!(data & IFE_PMC_MDIX_STATUS);
  1763. /* The following parameters are undefined for 10/100 operation. */
  1764. phy->cable_length = E1000_CABLE_LENGTH_UNDEFINED;
  1765. phy->local_rx = e1000_1000t_rx_status_undefined;
  1766. phy->remote_rx = e1000_1000t_rx_status_undefined;
  1767. return 0;
  1768. }
  1769. /**
  1770. * e1000e_phy_sw_reset - PHY software reset
  1771. * @hw: pointer to the HW structure
  1772. *
  1773. * Does a software reset of the PHY by reading the PHY control register and
  1774. * setting/write the control register reset bit to the PHY.
  1775. **/
  1776. s32 e1000e_phy_sw_reset(struct e1000_hw *hw)
  1777. {
  1778. s32 ret_val;
  1779. u16 phy_ctrl;
  1780. ret_val = e1e_rphy(hw, MII_BMCR, &phy_ctrl);
  1781. if (ret_val)
  1782. return ret_val;
  1783. phy_ctrl |= BMCR_RESET;
  1784. ret_val = e1e_wphy(hw, MII_BMCR, phy_ctrl);
  1785. if (ret_val)
  1786. return ret_val;
  1787. udelay(1);
  1788. return ret_val;
  1789. }
  1790. /**
  1791. * e1000e_phy_hw_reset_generic - PHY hardware reset
  1792. * @hw: pointer to the HW structure
  1793. *
  1794. * Verify the reset block is not blocking us from resetting. Acquire
  1795. * semaphore (if necessary) and read/set/write the device control reset
  1796. * bit in the PHY. Wait the appropriate delay time for the device to
  1797. * reset and release the semaphore (if necessary).
  1798. **/
  1799. s32 e1000e_phy_hw_reset_generic(struct e1000_hw *hw)
  1800. {
  1801. struct e1000_phy_info *phy = &hw->phy;
  1802. s32 ret_val;
  1803. u32 ctrl;
  1804. if (phy->ops.check_reset_block) {
  1805. ret_val = phy->ops.check_reset_block(hw);
  1806. if (ret_val)
  1807. return 0;
  1808. }
  1809. ret_val = phy->ops.acquire(hw);
  1810. if (ret_val)
  1811. return ret_val;
  1812. ctrl = er32(CTRL);
  1813. ew32(CTRL, ctrl | E1000_CTRL_PHY_RST);
  1814. e1e_flush();
  1815. udelay(phy->reset_delay_us);
  1816. ew32(CTRL, ctrl);
  1817. e1e_flush();
  1818. usleep_range(150, 300);
  1819. phy->ops.release(hw);
  1820. return phy->ops.get_cfg_done(hw);
  1821. }
  1822. /**
  1823. * e1000e_get_cfg_done_generic - Generic configuration done
  1824. * @hw: pointer to the HW structure
  1825. *
  1826. * Generic function to wait 10 milli-seconds for configuration to complete
  1827. * and return success.
  1828. **/
  1829. s32 e1000e_get_cfg_done_generic(struct e1000_hw __always_unused *hw)
  1830. {
  1831. mdelay(10);
  1832. return 0;
  1833. }
  1834. /**
  1835. * e1000e_phy_init_script_igp3 - Inits the IGP3 PHY
  1836. * @hw: pointer to the HW structure
  1837. *
  1838. * Initializes a Intel Gigabit PHY3 when an EEPROM is not present.
  1839. **/
  1840. s32 e1000e_phy_init_script_igp3(struct e1000_hw *hw)
  1841. {
  1842. e_dbg("Running IGP 3 PHY init script\n");
  1843. /* PHY init IGP 3 */
  1844. /* Enable rise/fall, 10-mode work in class-A */
  1845. e1e_wphy(hw, 0x2F5B, 0x9018);
  1846. /* Remove all caps from Replica path filter */
  1847. e1e_wphy(hw, 0x2F52, 0x0000);
  1848. /* Bias trimming for ADC, AFE and Driver (Default) */
  1849. e1e_wphy(hw, 0x2FB1, 0x8B24);
  1850. /* Increase Hybrid poly bias */
  1851. e1e_wphy(hw, 0x2FB2, 0xF8F0);
  1852. /* Add 4% to Tx amplitude in Gig mode */
  1853. e1e_wphy(hw, 0x2010, 0x10B0);
  1854. /* Disable trimming (TTT) */
  1855. e1e_wphy(hw, 0x2011, 0x0000);
  1856. /* Poly DC correction to 94.6% + 2% for all channels */
  1857. e1e_wphy(hw, 0x20DD, 0x249A);
  1858. /* ABS DC correction to 95.9% */
  1859. e1e_wphy(hw, 0x20DE, 0x00D3);
  1860. /* BG temp curve trim */
  1861. e1e_wphy(hw, 0x28B4, 0x04CE);
  1862. /* Increasing ADC OPAMP stage 1 currents to max */
  1863. e1e_wphy(hw, 0x2F70, 0x29E4);
  1864. /* Force 1000 ( required for enabling PHY regs configuration) */
  1865. e1e_wphy(hw, 0x0000, 0x0140);
  1866. /* Set upd_freq to 6 */
  1867. e1e_wphy(hw, 0x1F30, 0x1606);
  1868. /* Disable NPDFE */
  1869. e1e_wphy(hw, 0x1F31, 0xB814);
  1870. /* Disable adaptive fixed FFE (Default) */
  1871. e1e_wphy(hw, 0x1F35, 0x002A);
  1872. /* Enable FFE hysteresis */
  1873. e1e_wphy(hw, 0x1F3E, 0x0067);
  1874. /* Fixed FFE for short cable lengths */
  1875. e1e_wphy(hw, 0x1F54, 0x0065);
  1876. /* Fixed FFE for medium cable lengths */
  1877. e1e_wphy(hw, 0x1F55, 0x002A);
  1878. /* Fixed FFE for long cable lengths */
  1879. e1e_wphy(hw, 0x1F56, 0x002A);
  1880. /* Enable Adaptive Clip Threshold */
  1881. e1e_wphy(hw, 0x1F72, 0x3FB0);
  1882. /* AHT reset limit to 1 */
  1883. e1e_wphy(hw, 0x1F76, 0xC0FF);
  1884. /* Set AHT master delay to 127 msec */
  1885. e1e_wphy(hw, 0x1F77, 0x1DEC);
  1886. /* Set scan bits for AHT */
  1887. e1e_wphy(hw, 0x1F78, 0xF9EF);
  1888. /* Set AHT Preset bits */
  1889. e1e_wphy(hw, 0x1F79, 0x0210);
  1890. /* Change integ_factor of channel A to 3 */
  1891. e1e_wphy(hw, 0x1895, 0x0003);
  1892. /* Change prop_factor of channels BCD to 8 */
  1893. e1e_wphy(hw, 0x1796, 0x0008);
  1894. /* Change cg_icount + enable integbp for channels BCD */
  1895. e1e_wphy(hw, 0x1798, 0xD008);
  1896. /* Change cg_icount + enable integbp + change prop_factor_master
  1897. * to 8 for channel A
  1898. */
  1899. e1e_wphy(hw, 0x1898, 0xD918);
  1900. /* Disable AHT in Slave mode on channel A */
  1901. e1e_wphy(hw, 0x187A, 0x0800);
  1902. /* Enable LPLU and disable AN to 1000 in non-D0a states,
  1903. * Enable SPD+B2B
  1904. */
  1905. e1e_wphy(hw, 0x0019, 0x008D);
  1906. /* Enable restart AN on an1000_dis change */
  1907. e1e_wphy(hw, 0x001B, 0x2080);
  1908. /* Enable wh_fifo read clock in 10/100 modes */
  1909. e1e_wphy(hw, 0x0014, 0x0045);
  1910. /* Restart AN, Speed selection is 1000 */
  1911. e1e_wphy(hw, 0x0000, 0x1340);
  1912. return 0;
  1913. }
  1914. /**
  1915. * e1000e_get_phy_type_from_id - Get PHY type from id
  1916. * @phy_id: phy_id read from the phy
  1917. *
  1918. * Returns the phy type from the id.
  1919. **/
  1920. enum e1000_phy_type e1000e_get_phy_type_from_id(u32 phy_id)
  1921. {
  1922. enum e1000_phy_type phy_type = e1000_phy_unknown;
  1923. switch (phy_id) {
  1924. case M88E1000_I_PHY_ID:
  1925. case M88E1000_E_PHY_ID:
  1926. case M88E1111_I_PHY_ID:
  1927. case M88E1011_I_PHY_ID:
  1928. phy_type = e1000_phy_m88;
  1929. break;
  1930. case IGP01E1000_I_PHY_ID: /* IGP 1 & 2 share this */
  1931. phy_type = e1000_phy_igp_2;
  1932. break;
  1933. case GG82563_E_PHY_ID:
  1934. phy_type = e1000_phy_gg82563;
  1935. break;
  1936. case IGP03E1000_E_PHY_ID:
  1937. phy_type = e1000_phy_igp_3;
  1938. break;
  1939. case IFE_E_PHY_ID:
  1940. case IFE_PLUS_E_PHY_ID:
  1941. case IFE_C_E_PHY_ID:
  1942. phy_type = e1000_phy_ife;
  1943. break;
  1944. case BME1000_E_PHY_ID:
  1945. case BME1000_E_PHY_ID_R2:
  1946. phy_type = e1000_phy_bm;
  1947. break;
  1948. case I82578_E_PHY_ID:
  1949. phy_type = e1000_phy_82578;
  1950. break;
  1951. case I82577_E_PHY_ID:
  1952. phy_type = e1000_phy_82577;
  1953. break;
  1954. case I82579_E_PHY_ID:
  1955. phy_type = e1000_phy_82579;
  1956. break;
  1957. case I217_E_PHY_ID:
  1958. phy_type = e1000_phy_i217;
  1959. break;
  1960. default:
  1961. phy_type = e1000_phy_unknown;
  1962. break;
  1963. }
  1964. return phy_type;
  1965. }
  1966. /**
  1967. * e1000e_determine_phy_address - Determines PHY address.
  1968. * @hw: pointer to the HW structure
  1969. *
  1970. * This uses a trial and error method to loop through possible PHY
  1971. * addresses. It tests each by reading the PHY ID registers and
  1972. * checking for a match.
  1973. **/
  1974. s32 e1000e_determine_phy_address(struct e1000_hw *hw)
  1975. {
  1976. u32 phy_addr = 0;
  1977. u32 i;
  1978. enum e1000_phy_type phy_type = e1000_phy_unknown;
  1979. hw->phy.id = phy_type;
  1980. for (phy_addr = 0; phy_addr < E1000_MAX_PHY_ADDR; phy_addr++) {
  1981. hw->phy.addr = phy_addr;
  1982. i = 0;
  1983. do {
  1984. e1000e_get_phy_id(hw);
  1985. phy_type = e1000e_get_phy_type_from_id(hw->phy.id);
  1986. /* If phy_type is valid, break - we found our
  1987. * PHY address
  1988. */
  1989. if (phy_type != e1000_phy_unknown)
  1990. return 0;
  1991. usleep_range(1000, 2000);
  1992. i++;
  1993. } while (i < 10);
  1994. }
  1995. return -E1000_ERR_PHY_TYPE;
  1996. }
  1997. /**
  1998. * e1000_get_phy_addr_for_bm_page - Retrieve PHY page address
  1999. * @page: page to access
  2000. *
  2001. * Returns the phy address for the page requested.
  2002. **/
  2003. static u32 e1000_get_phy_addr_for_bm_page(u32 page, u32 reg)
  2004. {
  2005. u32 phy_addr = 2;
  2006. if ((page >= 768) || (page == 0 && reg == 25) || (reg == 31))
  2007. phy_addr = 1;
  2008. return phy_addr;
  2009. }
  2010. /**
  2011. * e1000e_write_phy_reg_bm - Write BM PHY register
  2012. * @hw: pointer to the HW structure
  2013. * @offset: register offset to write to
  2014. * @data: data to write at register offset
  2015. *
  2016. * Acquires semaphore, if necessary, then writes the data to PHY register
  2017. * at the offset. Release any acquired semaphores before exiting.
  2018. **/
  2019. s32 e1000e_write_phy_reg_bm(struct e1000_hw *hw, u32 offset, u16 data)
  2020. {
  2021. s32 ret_val;
  2022. u32 page = offset >> IGP_PAGE_SHIFT;
  2023. ret_val = hw->phy.ops.acquire(hw);
  2024. if (ret_val)
  2025. return ret_val;
  2026. /* Page 800 works differently than the rest so it has its own func */
  2027. if (page == BM_WUC_PAGE) {
  2028. ret_val = e1000_access_phy_wakeup_reg_bm(hw, offset, &data,
  2029. false, false);
  2030. goto release;
  2031. }
  2032. hw->phy.addr = e1000_get_phy_addr_for_bm_page(page, offset);
  2033. if (offset > MAX_PHY_MULTI_PAGE_REG) {
  2034. u32 page_shift, page_select;
  2035. /* Page select is register 31 for phy address 1 and 22 for
  2036. * phy address 2 and 3. Page select is shifted only for
  2037. * phy address 1.
  2038. */
  2039. if (hw->phy.addr == 1) {
  2040. page_shift = IGP_PAGE_SHIFT;
  2041. page_select = IGP01E1000_PHY_PAGE_SELECT;
  2042. } else {
  2043. page_shift = 0;
  2044. page_select = BM_PHY_PAGE_SELECT;
  2045. }
  2046. /* Page is shifted left, PHY expects (page x 32) */
  2047. ret_val = e1000e_write_phy_reg_mdic(hw, page_select,
  2048. (page << page_shift));
  2049. if (ret_val)
  2050. goto release;
  2051. }
  2052. ret_val = e1000e_write_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS & offset,
  2053. data);
  2054. release:
  2055. hw->phy.ops.release(hw);
  2056. return ret_val;
  2057. }
  2058. /**
  2059. * e1000e_read_phy_reg_bm - Read BM PHY register
  2060. * @hw: pointer to the HW structure
  2061. * @offset: register offset to be read
  2062. * @data: pointer to the read data
  2063. *
  2064. * Acquires semaphore, if necessary, then reads the PHY register at offset
  2065. * and storing the retrieved information in data. Release any acquired
  2066. * semaphores before exiting.
  2067. **/
  2068. s32 e1000e_read_phy_reg_bm(struct e1000_hw *hw, u32 offset, u16 *data)
  2069. {
  2070. s32 ret_val;
  2071. u32 page = offset >> IGP_PAGE_SHIFT;
  2072. ret_val = hw->phy.ops.acquire(hw);
  2073. if (ret_val)
  2074. return ret_val;
  2075. /* Page 800 works differently than the rest so it has its own func */
  2076. if (page == BM_WUC_PAGE) {
  2077. ret_val = e1000_access_phy_wakeup_reg_bm(hw, offset, data,
  2078. true, false);
  2079. goto release;
  2080. }
  2081. hw->phy.addr = e1000_get_phy_addr_for_bm_page(page, offset);
  2082. if (offset > MAX_PHY_MULTI_PAGE_REG) {
  2083. u32 page_shift, page_select;
  2084. /* Page select is register 31 for phy address 1 and 22 for
  2085. * phy address 2 and 3. Page select is shifted only for
  2086. * phy address 1.
  2087. */
  2088. if (hw->phy.addr == 1) {
  2089. page_shift = IGP_PAGE_SHIFT;
  2090. page_select = IGP01E1000_PHY_PAGE_SELECT;
  2091. } else {
  2092. page_shift = 0;
  2093. page_select = BM_PHY_PAGE_SELECT;
  2094. }
  2095. /* Page is shifted left, PHY expects (page x 32) */
  2096. ret_val = e1000e_write_phy_reg_mdic(hw, page_select,
  2097. (page << page_shift));
  2098. if (ret_val)
  2099. goto release;
  2100. }
  2101. ret_val = e1000e_read_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS & offset,
  2102. data);
  2103. release:
  2104. hw->phy.ops.release(hw);
  2105. return ret_val;
  2106. }
  2107. /**
  2108. * e1000e_read_phy_reg_bm2 - Read BM PHY register
  2109. * @hw: pointer to the HW structure
  2110. * @offset: register offset to be read
  2111. * @data: pointer to the read data
  2112. *
  2113. * Acquires semaphore, if necessary, then reads the PHY register at offset
  2114. * and storing the retrieved information in data. Release any acquired
  2115. * semaphores before exiting.
  2116. **/
  2117. s32 e1000e_read_phy_reg_bm2(struct e1000_hw *hw, u32 offset, u16 *data)
  2118. {
  2119. s32 ret_val;
  2120. u16 page = (u16)(offset >> IGP_PAGE_SHIFT);
  2121. ret_val = hw->phy.ops.acquire(hw);
  2122. if (ret_val)
  2123. return ret_val;
  2124. /* Page 800 works differently than the rest so it has its own func */
  2125. if (page == BM_WUC_PAGE) {
  2126. ret_val = e1000_access_phy_wakeup_reg_bm(hw, offset, data,
  2127. true, false);
  2128. goto release;
  2129. }
  2130. hw->phy.addr = 1;
  2131. if (offset > MAX_PHY_MULTI_PAGE_REG) {
  2132. /* Page is shifted left, PHY expects (page x 32) */
  2133. ret_val = e1000e_write_phy_reg_mdic(hw, BM_PHY_PAGE_SELECT,
  2134. page);
  2135. if (ret_val)
  2136. goto release;
  2137. }
  2138. ret_val = e1000e_read_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS & offset,
  2139. data);
  2140. release:
  2141. hw->phy.ops.release(hw);
  2142. return ret_val;
  2143. }
  2144. /**
  2145. * e1000e_write_phy_reg_bm2 - Write BM PHY register
  2146. * @hw: pointer to the HW structure
  2147. * @offset: register offset to write to
  2148. * @data: data to write at register offset
  2149. *
  2150. * Acquires semaphore, if necessary, then writes the data to PHY register
  2151. * at the offset. Release any acquired semaphores before exiting.
  2152. **/
  2153. s32 e1000e_write_phy_reg_bm2(struct e1000_hw *hw, u32 offset, u16 data)
  2154. {
  2155. s32 ret_val;
  2156. u16 page = (u16)(offset >> IGP_PAGE_SHIFT);
  2157. ret_val = hw->phy.ops.acquire(hw);
  2158. if (ret_val)
  2159. return ret_val;
  2160. /* Page 800 works differently than the rest so it has its own func */
  2161. if (page == BM_WUC_PAGE) {
  2162. ret_val = e1000_access_phy_wakeup_reg_bm(hw, offset, &data,
  2163. false, false);
  2164. goto release;
  2165. }
  2166. hw->phy.addr = 1;
  2167. if (offset > MAX_PHY_MULTI_PAGE_REG) {
  2168. /* Page is shifted left, PHY expects (page x 32) */
  2169. ret_val = e1000e_write_phy_reg_mdic(hw, BM_PHY_PAGE_SELECT,
  2170. page);
  2171. if (ret_val)
  2172. goto release;
  2173. }
  2174. ret_val = e1000e_write_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS & offset,
  2175. data);
  2176. release:
  2177. hw->phy.ops.release(hw);
  2178. return ret_val;
  2179. }
  2180. /**
  2181. * e1000_enable_phy_wakeup_reg_access_bm - enable access to BM wakeup registers
  2182. * @hw: pointer to the HW structure
  2183. * @phy_reg: pointer to store original contents of BM_WUC_ENABLE_REG
  2184. *
  2185. * Assumes semaphore already acquired and phy_reg points to a valid memory
  2186. * address to store contents of the BM_WUC_ENABLE_REG register.
  2187. **/
  2188. s32 e1000_enable_phy_wakeup_reg_access_bm(struct e1000_hw *hw, u16 *phy_reg)
  2189. {
  2190. s32 ret_val;
  2191. u16 temp;
  2192. /* All page select, port ctrl and wakeup registers use phy address 1 */
  2193. hw->phy.addr = 1;
  2194. /* Select Port Control Registers page */
  2195. ret_val = e1000_set_page_igp(hw, (BM_PORT_CTRL_PAGE << IGP_PAGE_SHIFT));
  2196. if (ret_val) {
  2197. e_dbg("Could not set Port Control page\n");
  2198. return ret_val;
  2199. }
  2200. ret_val = e1000e_read_phy_reg_mdic(hw, BM_WUC_ENABLE_REG, phy_reg);
  2201. if (ret_val) {
  2202. e_dbg("Could not read PHY register %d.%d\n",
  2203. BM_PORT_CTRL_PAGE, BM_WUC_ENABLE_REG);
  2204. return ret_val;
  2205. }
  2206. /* Enable both PHY wakeup mode and Wakeup register page writes.
  2207. * Prevent a power state change by disabling ME and Host PHY wakeup.
  2208. */
  2209. temp = *phy_reg;
  2210. temp |= BM_WUC_ENABLE_BIT;
  2211. temp &= ~(BM_WUC_ME_WU_BIT | BM_WUC_HOST_WU_BIT);
  2212. ret_val = e1000e_write_phy_reg_mdic(hw, BM_WUC_ENABLE_REG, temp);
  2213. if (ret_val) {
  2214. e_dbg("Could not write PHY register %d.%d\n",
  2215. BM_PORT_CTRL_PAGE, BM_WUC_ENABLE_REG);
  2216. return ret_val;
  2217. }
  2218. /* Select Host Wakeup Registers page - caller now able to write
  2219. * registers on the Wakeup registers page
  2220. */
  2221. return e1000_set_page_igp(hw, (BM_WUC_PAGE << IGP_PAGE_SHIFT));
  2222. }
  2223. /**
  2224. * e1000_disable_phy_wakeup_reg_access_bm - disable access to BM wakeup regs
  2225. * @hw: pointer to the HW structure
  2226. * @phy_reg: pointer to original contents of BM_WUC_ENABLE_REG
  2227. *
  2228. * Restore BM_WUC_ENABLE_REG to its original value.
  2229. *
  2230. * Assumes semaphore already acquired and *phy_reg is the contents of the
  2231. * BM_WUC_ENABLE_REG before register(s) on BM_WUC_PAGE were accessed by
  2232. * caller.
  2233. **/
  2234. s32 e1000_disable_phy_wakeup_reg_access_bm(struct e1000_hw *hw, u16 *phy_reg)
  2235. {
  2236. s32 ret_val;
  2237. /* Select Port Control Registers page */
  2238. ret_val = e1000_set_page_igp(hw, (BM_PORT_CTRL_PAGE << IGP_PAGE_SHIFT));
  2239. if (ret_val) {
  2240. e_dbg("Could not set Port Control page\n");
  2241. return ret_val;
  2242. }
  2243. /* Restore 769.17 to its original value */
  2244. ret_val = e1000e_write_phy_reg_mdic(hw, BM_WUC_ENABLE_REG, *phy_reg);
  2245. if (ret_val)
  2246. e_dbg("Could not restore PHY register %d.%d\n",
  2247. BM_PORT_CTRL_PAGE, BM_WUC_ENABLE_REG);
  2248. return ret_val;
  2249. }
  2250. /**
  2251. * e1000_access_phy_wakeup_reg_bm - Read/write BM PHY wakeup register
  2252. * @hw: pointer to the HW structure
  2253. * @offset: register offset to be read or written
  2254. * @data: pointer to the data to read or write
  2255. * @read: determines if operation is read or write
  2256. * @page_set: BM_WUC_PAGE already set and access enabled
  2257. *
  2258. * Read the PHY register at offset and store the retrieved information in
  2259. * data, or write data to PHY register at offset. Note the procedure to
  2260. * access the PHY wakeup registers is different than reading the other PHY
  2261. * registers. It works as such:
  2262. * 1) Set 769.17.2 (page 769, register 17, bit 2) = 1
  2263. * 2) Set page to 800 for host (801 if we were manageability)
  2264. * 3) Write the address using the address opcode (0x11)
  2265. * 4) Read or write the data using the data opcode (0x12)
  2266. * 5) Restore 769.17.2 to its original value
  2267. *
  2268. * Steps 1 and 2 are done by e1000_enable_phy_wakeup_reg_access_bm() and
  2269. * step 5 is done by e1000_disable_phy_wakeup_reg_access_bm().
  2270. *
  2271. * Assumes semaphore is already acquired. When page_set==true, assumes
  2272. * the PHY page is set to BM_WUC_PAGE (i.e. a function in the call stack
  2273. * is responsible for calls to e1000_[enable|disable]_phy_wakeup_reg_bm()).
  2274. **/
  2275. static s32 e1000_access_phy_wakeup_reg_bm(struct e1000_hw *hw, u32 offset,
  2276. u16 *data, bool read, bool page_set)
  2277. {
  2278. s32 ret_val;
  2279. u16 reg = BM_PHY_REG_NUM(offset);
  2280. u16 page = BM_PHY_REG_PAGE(offset);
  2281. u16 phy_reg = 0;
  2282. /* Gig must be disabled for MDIO accesses to Host Wakeup reg page */
  2283. if ((hw->mac.type == e1000_pchlan) &&
  2284. (!(er32(PHY_CTRL) & E1000_PHY_CTRL_GBE_DISABLE)))
  2285. e_dbg("Attempting to access page %d while gig enabled.\n",
  2286. page);
  2287. if (!page_set) {
  2288. /* Enable access to PHY wakeup registers */
  2289. ret_val = e1000_enable_phy_wakeup_reg_access_bm(hw, &phy_reg);
  2290. if (ret_val) {
  2291. e_dbg("Could not enable PHY wakeup reg access\n");
  2292. return ret_val;
  2293. }
  2294. }
  2295. e_dbg("Accessing PHY page %d reg 0x%x\n", page, reg);
  2296. /* Write the Wakeup register page offset value using opcode 0x11 */
  2297. ret_val = e1000e_write_phy_reg_mdic(hw, BM_WUC_ADDRESS_OPCODE, reg);
  2298. if (ret_val) {
  2299. e_dbg("Could not write address opcode to page %d\n", page);
  2300. return ret_val;
  2301. }
  2302. if (read) {
  2303. /* Read the Wakeup register page value using opcode 0x12 */
  2304. ret_val = e1000e_read_phy_reg_mdic(hw, BM_WUC_DATA_OPCODE,
  2305. data);
  2306. } else {
  2307. /* Write the Wakeup register page value using opcode 0x12 */
  2308. ret_val = e1000e_write_phy_reg_mdic(hw, BM_WUC_DATA_OPCODE,
  2309. *data);
  2310. }
  2311. if (ret_val) {
  2312. e_dbg("Could not access PHY reg %d.%d\n", page, reg);
  2313. return ret_val;
  2314. }
  2315. if (!page_set)
  2316. ret_val = e1000_disable_phy_wakeup_reg_access_bm(hw, &phy_reg);
  2317. return ret_val;
  2318. }
  2319. /**
  2320. * e1000_power_up_phy_copper - Restore copper link in case of PHY power down
  2321. * @hw: pointer to the HW structure
  2322. *
  2323. * In the case of a PHY power down to save power, or to turn off link during a
  2324. * driver unload, or wake on lan is not enabled, restore the link to previous
  2325. * settings.
  2326. **/
  2327. void e1000_power_up_phy_copper(struct e1000_hw *hw)
  2328. {
  2329. u16 mii_reg = 0;
  2330. /* The PHY will retain its settings across a power down/up cycle */
  2331. e1e_rphy(hw, MII_BMCR, &mii_reg);
  2332. mii_reg &= ~BMCR_PDOWN;
  2333. e1e_wphy(hw, MII_BMCR, mii_reg);
  2334. }
  2335. /**
  2336. * e1000_power_down_phy_copper - Restore copper link in case of PHY power down
  2337. * @hw: pointer to the HW structure
  2338. *
  2339. * In the case of a PHY power down to save power, or to turn off link during a
  2340. * driver unload, or wake on lan is not enabled, restore the link to previous
  2341. * settings.
  2342. **/
  2343. void e1000_power_down_phy_copper(struct e1000_hw *hw)
  2344. {
  2345. u16 mii_reg = 0;
  2346. /* The PHY will retain its settings across a power down/up cycle */
  2347. e1e_rphy(hw, MII_BMCR, &mii_reg);
  2348. mii_reg |= BMCR_PDOWN;
  2349. e1e_wphy(hw, MII_BMCR, mii_reg);
  2350. usleep_range(1000, 2000);
  2351. }
  2352. /**
  2353. * __e1000_read_phy_reg_hv - Read HV PHY register
  2354. * @hw: pointer to the HW structure
  2355. * @offset: register offset to be read
  2356. * @data: pointer to the read data
  2357. * @locked: semaphore has already been acquired or not
  2358. *
  2359. * Acquires semaphore, if necessary, then reads the PHY register at offset
  2360. * and stores the retrieved information in data. Release any acquired
  2361. * semaphore before exiting.
  2362. **/
  2363. static s32 __e1000_read_phy_reg_hv(struct e1000_hw *hw, u32 offset, u16 *data,
  2364. bool locked, bool page_set)
  2365. {
  2366. s32 ret_val;
  2367. u16 page = BM_PHY_REG_PAGE(offset);
  2368. u16 reg = BM_PHY_REG_NUM(offset);
  2369. u32 phy_addr = hw->phy.addr = e1000_get_phy_addr_for_hv_page(page);
  2370. if (!locked) {
  2371. ret_val = hw->phy.ops.acquire(hw);
  2372. if (ret_val)
  2373. return ret_val;
  2374. }
  2375. /* Page 800 works differently than the rest so it has its own func */
  2376. if (page == BM_WUC_PAGE) {
  2377. ret_val = e1000_access_phy_wakeup_reg_bm(hw, offset, data,
  2378. true, page_set);
  2379. goto out;
  2380. }
  2381. if (page > 0 && page < HV_INTC_FC_PAGE_START) {
  2382. ret_val = e1000_access_phy_debug_regs_hv(hw, offset,
  2383. data, true);
  2384. goto out;
  2385. }
  2386. if (!page_set) {
  2387. if (page == HV_INTC_FC_PAGE_START)
  2388. page = 0;
  2389. if (reg > MAX_PHY_MULTI_PAGE_REG) {
  2390. /* Page is shifted left, PHY expects (page x 32) */
  2391. ret_val = e1000_set_page_igp(hw,
  2392. (page << IGP_PAGE_SHIFT));
  2393. hw->phy.addr = phy_addr;
  2394. if (ret_val)
  2395. goto out;
  2396. }
  2397. }
  2398. e_dbg("reading PHY page %d (or 0x%x shifted) reg 0x%x\n", page,
  2399. page << IGP_PAGE_SHIFT, reg);
  2400. ret_val = e1000e_read_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS & reg, data);
  2401. out:
  2402. if (!locked)
  2403. hw->phy.ops.release(hw);
  2404. return ret_val;
  2405. }
  2406. /**
  2407. * e1000_read_phy_reg_hv - Read HV PHY register
  2408. * @hw: pointer to the HW structure
  2409. * @offset: register offset to be read
  2410. * @data: pointer to the read data
  2411. *
  2412. * Acquires semaphore then reads the PHY register at offset and stores
  2413. * the retrieved information in data. Release the acquired semaphore
  2414. * before exiting.
  2415. **/
  2416. s32 e1000_read_phy_reg_hv(struct e1000_hw *hw, u32 offset, u16 *data)
  2417. {
  2418. return __e1000_read_phy_reg_hv(hw, offset, data, false, false);
  2419. }
  2420. /**
  2421. * e1000_read_phy_reg_hv_locked - Read HV PHY register
  2422. * @hw: pointer to the HW structure
  2423. * @offset: register offset to be read
  2424. * @data: pointer to the read data
  2425. *
  2426. * Reads the PHY register at offset and stores the retrieved information
  2427. * in data. Assumes semaphore already acquired.
  2428. **/
  2429. s32 e1000_read_phy_reg_hv_locked(struct e1000_hw *hw, u32 offset, u16 *data)
  2430. {
  2431. return __e1000_read_phy_reg_hv(hw, offset, data, true, false);
  2432. }
  2433. /**
  2434. * e1000_read_phy_reg_page_hv - Read HV PHY register
  2435. * @hw: pointer to the HW structure
  2436. * @offset: register offset to write to
  2437. * @data: data to write at register offset
  2438. *
  2439. * Reads the PHY register at offset and stores the retrieved information
  2440. * in data. Assumes semaphore already acquired and page already set.
  2441. **/
  2442. s32 e1000_read_phy_reg_page_hv(struct e1000_hw *hw, u32 offset, u16 *data)
  2443. {
  2444. return __e1000_read_phy_reg_hv(hw, offset, data, true, true);
  2445. }
  2446. /**
  2447. * __e1000_write_phy_reg_hv - Write HV PHY register
  2448. * @hw: pointer to the HW structure
  2449. * @offset: register offset to write to
  2450. * @data: data to write at register offset
  2451. * @locked: semaphore has already been acquired or not
  2452. *
  2453. * Acquires semaphore, if necessary, then writes the data to PHY register
  2454. * at the offset. Release any acquired semaphores before exiting.
  2455. **/
  2456. static s32 __e1000_write_phy_reg_hv(struct e1000_hw *hw, u32 offset, u16 data,
  2457. bool locked, bool page_set)
  2458. {
  2459. s32 ret_val;
  2460. u16 page = BM_PHY_REG_PAGE(offset);
  2461. u16 reg = BM_PHY_REG_NUM(offset);
  2462. u32 phy_addr = hw->phy.addr = e1000_get_phy_addr_for_hv_page(page);
  2463. if (!locked) {
  2464. ret_val = hw->phy.ops.acquire(hw);
  2465. if (ret_val)
  2466. return ret_val;
  2467. }
  2468. /* Page 800 works differently than the rest so it has its own func */
  2469. if (page == BM_WUC_PAGE) {
  2470. ret_val = e1000_access_phy_wakeup_reg_bm(hw, offset, &data,
  2471. false, page_set);
  2472. goto out;
  2473. }
  2474. if (page > 0 && page < HV_INTC_FC_PAGE_START) {
  2475. ret_val = e1000_access_phy_debug_regs_hv(hw, offset,
  2476. &data, false);
  2477. goto out;
  2478. }
  2479. if (!page_set) {
  2480. if (page == HV_INTC_FC_PAGE_START)
  2481. page = 0;
  2482. /* Workaround MDIO accesses being disabled after entering IEEE
  2483. * Power Down (when bit 11 of the PHY Control register is set)
  2484. */
  2485. if ((hw->phy.type == e1000_phy_82578) &&
  2486. (hw->phy.revision >= 1) &&
  2487. (hw->phy.addr == 2) &&
  2488. !(MAX_PHY_REG_ADDRESS & reg) && (data & (1 << 11))) {
  2489. u16 data2 = 0x7EFF;
  2490. ret_val = e1000_access_phy_debug_regs_hv(hw,
  2491. (1 << 6) | 0x3,
  2492. &data2, false);
  2493. if (ret_val)
  2494. goto out;
  2495. }
  2496. if (reg > MAX_PHY_MULTI_PAGE_REG) {
  2497. /* Page is shifted left, PHY expects (page x 32) */
  2498. ret_val = e1000_set_page_igp(hw,
  2499. (page << IGP_PAGE_SHIFT));
  2500. hw->phy.addr = phy_addr;
  2501. if (ret_val)
  2502. goto out;
  2503. }
  2504. }
  2505. e_dbg("writing PHY page %d (or 0x%x shifted) reg 0x%x\n", page,
  2506. page << IGP_PAGE_SHIFT, reg);
  2507. ret_val = e1000e_write_phy_reg_mdic(hw, MAX_PHY_REG_ADDRESS & reg,
  2508. data);
  2509. out:
  2510. if (!locked)
  2511. hw->phy.ops.release(hw);
  2512. return ret_val;
  2513. }
  2514. /**
  2515. * e1000_write_phy_reg_hv - Write HV PHY register
  2516. * @hw: pointer to the HW structure
  2517. * @offset: register offset to write to
  2518. * @data: data to write at register offset
  2519. *
  2520. * Acquires semaphore then writes the data to PHY register at the offset.
  2521. * Release the acquired semaphores before exiting.
  2522. **/
  2523. s32 e1000_write_phy_reg_hv(struct e1000_hw *hw, u32 offset, u16 data)
  2524. {
  2525. return __e1000_write_phy_reg_hv(hw, offset, data, false, false);
  2526. }
  2527. /**
  2528. * e1000_write_phy_reg_hv_locked - Write HV PHY register
  2529. * @hw: pointer to the HW structure
  2530. * @offset: register offset to write to
  2531. * @data: data to write at register offset
  2532. *
  2533. * Writes the data to PHY register at the offset. Assumes semaphore
  2534. * already acquired.
  2535. **/
  2536. s32 e1000_write_phy_reg_hv_locked(struct e1000_hw *hw, u32 offset, u16 data)
  2537. {
  2538. return __e1000_write_phy_reg_hv(hw, offset, data, true, false);
  2539. }
  2540. /**
  2541. * e1000_write_phy_reg_page_hv - Write HV PHY register
  2542. * @hw: pointer to the HW structure
  2543. * @offset: register offset to write to
  2544. * @data: data to write at register offset
  2545. *
  2546. * Writes the data to PHY register at the offset. Assumes semaphore
  2547. * already acquired and page already set.
  2548. **/
  2549. s32 e1000_write_phy_reg_page_hv(struct e1000_hw *hw, u32 offset, u16 data)
  2550. {
  2551. return __e1000_write_phy_reg_hv(hw, offset, data, true, true);
  2552. }
  2553. /**
  2554. * e1000_get_phy_addr_for_hv_page - Get PHY address based on page
  2555. * @page: page to be accessed
  2556. **/
  2557. static u32 e1000_get_phy_addr_for_hv_page(u32 page)
  2558. {
  2559. u32 phy_addr = 2;
  2560. if (page >= HV_INTC_FC_PAGE_START)
  2561. phy_addr = 1;
  2562. return phy_addr;
  2563. }
  2564. /**
  2565. * e1000_access_phy_debug_regs_hv - Read HV PHY vendor specific high registers
  2566. * @hw: pointer to the HW structure
  2567. * @offset: register offset to be read or written
  2568. * @data: pointer to the data to be read or written
  2569. * @read: determines if operation is read or write
  2570. *
  2571. * Reads the PHY register at offset and stores the retreived information
  2572. * in data. Assumes semaphore already acquired. Note that the procedure
  2573. * to access these regs uses the address port and data port to read/write.
  2574. * These accesses done with PHY address 2 and without using pages.
  2575. **/
  2576. static s32 e1000_access_phy_debug_regs_hv(struct e1000_hw *hw, u32 offset,
  2577. u16 *data, bool read)
  2578. {
  2579. s32 ret_val;
  2580. u32 addr_reg;
  2581. u32 data_reg;
  2582. /* This takes care of the difference with desktop vs mobile phy */
  2583. addr_reg = ((hw->phy.type == e1000_phy_82578) ?
  2584. I82578_ADDR_REG : I82577_ADDR_REG);
  2585. data_reg = addr_reg + 1;
  2586. /* All operations in this function are phy address 2 */
  2587. hw->phy.addr = 2;
  2588. /* masking with 0x3F to remove the page from offset */
  2589. ret_val = e1000e_write_phy_reg_mdic(hw, addr_reg, (u16)offset & 0x3F);
  2590. if (ret_val) {
  2591. e_dbg("Could not write the Address Offset port register\n");
  2592. return ret_val;
  2593. }
  2594. /* Read or write the data value next */
  2595. if (read)
  2596. ret_val = e1000e_read_phy_reg_mdic(hw, data_reg, data);
  2597. else
  2598. ret_val = e1000e_write_phy_reg_mdic(hw, data_reg, *data);
  2599. if (ret_val)
  2600. e_dbg("Could not access the Data port register\n");
  2601. return ret_val;
  2602. }
  2603. /**
  2604. * e1000_link_stall_workaround_hv - Si workaround
  2605. * @hw: pointer to the HW structure
  2606. *
  2607. * This function works around a Si bug where the link partner can get
  2608. * a link up indication before the PHY does. If small packets are sent
  2609. * by the link partner they can be placed in the packet buffer without
  2610. * being properly accounted for by the PHY and will stall preventing
  2611. * further packets from being received. The workaround is to clear the
  2612. * packet buffer after the PHY detects link up.
  2613. **/
  2614. s32 e1000_link_stall_workaround_hv(struct e1000_hw *hw)
  2615. {
  2616. s32 ret_val = 0;
  2617. u16 data;
  2618. if (hw->phy.type != e1000_phy_82578)
  2619. return 0;
  2620. /* Do not apply workaround if in PHY loopback bit 14 set */
  2621. e1e_rphy(hw, MII_BMCR, &data);
  2622. if (data & BMCR_LOOPBACK)
  2623. return 0;
  2624. /* check if link is up and at 1Gbps */
  2625. ret_val = e1e_rphy(hw, BM_CS_STATUS, &data);
  2626. if (ret_val)
  2627. return ret_val;
  2628. data &= (BM_CS_STATUS_LINK_UP | BM_CS_STATUS_RESOLVED |
  2629. BM_CS_STATUS_SPEED_MASK);
  2630. if (data != (BM_CS_STATUS_LINK_UP | BM_CS_STATUS_RESOLVED |
  2631. BM_CS_STATUS_SPEED_1000))
  2632. return 0;
  2633. msleep(200);
  2634. /* flush the packets in the fifo buffer */
  2635. ret_val = e1e_wphy(hw, HV_MUX_DATA_CTRL,
  2636. (HV_MUX_DATA_CTRL_GEN_TO_MAC |
  2637. HV_MUX_DATA_CTRL_FORCE_SPEED));
  2638. if (ret_val)
  2639. return ret_val;
  2640. return e1e_wphy(hw, HV_MUX_DATA_CTRL, HV_MUX_DATA_CTRL_GEN_TO_MAC);
  2641. }
  2642. /**
  2643. * e1000_check_polarity_82577 - Checks the polarity.
  2644. * @hw: pointer to the HW structure
  2645. *
  2646. * Success returns 0, Failure returns -E1000_ERR_PHY (-2)
  2647. *
  2648. * Polarity is determined based on the PHY specific status register.
  2649. **/
  2650. s32 e1000_check_polarity_82577(struct e1000_hw *hw)
  2651. {
  2652. struct e1000_phy_info *phy = &hw->phy;
  2653. s32 ret_val;
  2654. u16 data;
  2655. ret_val = e1e_rphy(hw, I82577_PHY_STATUS_2, &data);
  2656. if (!ret_val)
  2657. phy->cable_polarity = ((data & I82577_PHY_STATUS2_REV_POLARITY)
  2658. ? e1000_rev_polarity_reversed
  2659. : e1000_rev_polarity_normal);
  2660. return ret_val;
  2661. }
  2662. /**
  2663. * e1000_phy_force_speed_duplex_82577 - Force speed/duplex for I82577 PHY
  2664. * @hw: pointer to the HW structure
  2665. *
  2666. * Calls the PHY setup function to force speed and duplex.
  2667. **/
  2668. s32 e1000_phy_force_speed_duplex_82577(struct e1000_hw *hw)
  2669. {
  2670. struct e1000_phy_info *phy = &hw->phy;
  2671. s32 ret_val;
  2672. u16 phy_data;
  2673. bool link;
  2674. ret_val = e1e_rphy(hw, MII_BMCR, &phy_data);
  2675. if (ret_val)
  2676. return ret_val;
  2677. e1000e_phy_force_speed_duplex_setup(hw, &phy_data);
  2678. ret_val = e1e_wphy(hw, MII_BMCR, phy_data);
  2679. if (ret_val)
  2680. return ret_val;
  2681. udelay(1);
  2682. if (phy->autoneg_wait_to_complete) {
  2683. e_dbg("Waiting for forced speed/duplex link on 82577 phy\n");
  2684. ret_val = e1000e_phy_has_link_generic(hw, PHY_FORCE_LIMIT,
  2685. 100000, &link);
  2686. if (ret_val)
  2687. return ret_val;
  2688. if (!link)
  2689. e_dbg("Link taking longer than expected.\n");
  2690. /* Try once more */
  2691. ret_val = e1000e_phy_has_link_generic(hw, PHY_FORCE_LIMIT,
  2692. 100000, &link);
  2693. }
  2694. return ret_val;
  2695. }
  2696. /**
  2697. * e1000_get_phy_info_82577 - Retrieve I82577 PHY information
  2698. * @hw: pointer to the HW structure
  2699. *
  2700. * Read PHY status to determine if link is up. If link is up, then
  2701. * set/determine 10base-T extended distance and polarity correction. Read
  2702. * PHY port status to determine MDI/MDIx and speed. Based on the speed,
  2703. * determine on the cable length, local and remote receiver.
  2704. **/
  2705. s32 e1000_get_phy_info_82577(struct e1000_hw *hw)
  2706. {
  2707. struct e1000_phy_info *phy = &hw->phy;
  2708. s32 ret_val;
  2709. u16 data;
  2710. bool link;
  2711. ret_val = e1000e_phy_has_link_generic(hw, 1, 0, &link);
  2712. if (ret_val)
  2713. return ret_val;
  2714. if (!link) {
  2715. e_dbg("Phy info is only valid if link is up\n");
  2716. return -E1000_ERR_CONFIG;
  2717. }
  2718. phy->polarity_correction = true;
  2719. ret_val = e1000_check_polarity_82577(hw);
  2720. if (ret_val)
  2721. return ret_val;
  2722. ret_val = e1e_rphy(hw, I82577_PHY_STATUS_2, &data);
  2723. if (ret_val)
  2724. return ret_val;
  2725. phy->is_mdix = !!(data & I82577_PHY_STATUS2_MDIX);
  2726. if ((data & I82577_PHY_STATUS2_SPEED_MASK) ==
  2727. I82577_PHY_STATUS2_SPEED_1000MBPS) {
  2728. ret_val = hw->phy.ops.get_cable_length(hw);
  2729. if (ret_val)
  2730. return ret_val;
  2731. ret_val = e1e_rphy(hw, MII_STAT1000, &data);
  2732. if (ret_val)
  2733. return ret_val;
  2734. phy->local_rx = (data & LPA_1000LOCALRXOK)
  2735. ? e1000_1000t_rx_status_ok : e1000_1000t_rx_status_not_ok;
  2736. phy->remote_rx = (data & LPA_1000REMRXOK)
  2737. ? e1000_1000t_rx_status_ok : e1000_1000t_rx_status_not_ok;
  2738. } else {
  2739. phy->cable_length = E1000_CABLE_LENGTH_UNDEFINED;
  2740. phy->local_rx = e1000_1000t_rx_status_undefined;
  2741. phy->remote_rx = e1000_1000t_rx_status_undefined;
  2742. }
  2743. return 0;
  2744. }
  2745. /**
  2746. * e1000_get_cable_length_82577 - Determine cable length for 82577 PHY
  2747. * @hw: pointer to the HW structure
  2748. *
  2749. * Reads the diagnostic status register and verifies result is valid before
  2750. * placing it in the phy_cable_length field.
  2751. **/
  2752. s32 e1000_get_cable_length_82577(struct e1000_hw *hw)
  2753. {
  2754. struct e1000_phy_info *phy = &hw->phy;
  2755. s32 ret_val;
  2756. u16 phy_data, length;
  2757. ret_val = e1e_rphy(hw, I82577_PHY_DIAG_STATUS, &phy_data);
  2758. if (ret_val)
  2759. return ret_val;
  2760. length = ((phy_data & I82577_DSTATUS_CABLE_LENGTH) >>
  2761. I82577_DSTATUS_CABLE_LENGTH_SHIFT);
  2762. if (length == E1000_CABLE_LENGTH_UNDEFINED)
  2763. return -E1000_ERR_PHY;
  2764. phy->cable_length = length;
  2765. return 0;
  2766. }