ich8lan.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265
  1. /*******************************************************************************
  2. Intel PRO/1000 Linux driver
  3. Copyright(c) 1999 - 2013 Intel Corporation.
  4. This program is free software; you can redistribute it and/or modify it
  5. under the terms and conditions of the GNU General Public License,
  6. version 2, as published by the Free Software Foundation.
  7. This program is distributed in the hope it will be useful, but WITHOUT
  8. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  9. FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  10. more details.
  11. You should have received a copy of the GNU General Public License along with
  12. this program; if not, write to the Free Software Foundation, Inc.,
  13. 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  14. The full GNU General Public License is included in this distribution in
  15. the file called "COPYING".
  16. Contact Information:
  17. Linux NICS <linux.nics@intel.com>
  18. e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  19. Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  20. *******************************************************************************/
  21. #ifndef _E1000E_ICH8LAN_H_
  22. #define _E1000E_ICH8LAN_H_
  23. #define ICH_FLASH_GFPREG 0x0000
  24. #define ICH_FLASH_HSFSTS 0x0004
  25. #define ICH_FLASH_HSFCTL 0x0006
  26. #define ICH_FLASH_FADDR 0x0008
  27. #define ICH_FLASH_FDATA0 0x0010
  28. #define ICH_FLASH_PR0 0x0074
  29. /* Requires up to 10 seconds when MNG might be accessing part. */
  30. #define ICH_FLASH_READ_COMMAND_TIMEOUT 10000000
  31. #define ICH_FLASH_WRITE_COMMAND_TIMEOUT 10000000
  32. #define ICH_FLASH_ERASE_COMMAND_TIMEOUT 10000000
  33. #define ICH_FLASH_LINEAR_ADDR_MASK 0x00FFFFFF
  34. #define ICH_FLASH_CYCLE_REPEAT_COUNT 10
  35. #define ICH_CYCLE_READ 0
  36. #define ICH_CYCLE_WRITE 2
  37. #define ICH_CYCLE_ERASE 3
  38. #define FLASH_GFPREG_BASE_MASK 0x1FFF
  39. #define FLASH_SECTOR_ADDR_SHIFT 12
  40. #define ICH_FLASH_SEG_SIZE_256 256
  41. #define ICH_FLASH_SEG_SIZE_4K 4096
  42. #define ICH_FLASH_SEG_SIZE_8K 8192
  43. #define ICH_FLASH_SEG_SIZE_64K 65536
  44. #define E1000_ICH_FWSM_RSPCIPHY 0x00000040 /* Reset PHY on PCI Reset */
  45. /* FW established a valid mode */
  46. #define E1000_ICH_FWSM_FW_VALID 0x00008000
  47. #define E1000_ICH_FWSM_PCIM2PCI 0x01000000 /* ME PCIm-to-PCI active */
  48. #define E1000_ICH_FWSM_PCIM2PCI_COUNT 2000
  49. #define E1000_ICH_MNG_IAMT_MODE 0x2
  50. #define E1000_FWSM_WLOCK_MAC_MASK 0x0380
  51. #define E1000_FWSM_WLOCK_MAC_SHIFT 7
  52. /* Shared Receive Address Registers */
  53. #define E1000_SHRAL_PCH_LPT(_i) (0x05408 + ((_i) * 8))
  54. #define E1000_SHRAH_PCH_LPT(_i) (0x0540C + ((_i) * 8))
  55. #define ID_LED_DEFAULT_ICH8LAN ((ID_LED_DEF1_DEF2 << 12) | \
  56. (ID_LED_OFF1_OFF2 << 8) | \
  57. (ID_LED_OFF1_ON2 << 4) | \
  58. (ID_LED_DEF1_DEF2))
  59. #define E1000_ICH_NVM_SIG_WORD 0x13
  60. #define E1000_ICH_NVM_SIG_MASK 0xC000
  61. #define E1000_ICH_NVM_VALID_SIG_MASK 0xC0
  62. #define E1000_ICH_NVM_SIG_VALUE 0x80
  63. #define E1000_ICH8_LAN_INIT_TIMEOUT 1500
  64. #define E1000_FEXTNVM_SW_CONFIG 1
  65. #define E1000_FEXTNVM_SW_CONFIG_ICH8M (1 << 27) /* different on ICH8M */
  66. #define E1000_FEXTNVM3_PHY_CFG_COUNTER_MASK 0x0C000000
  67. #define E1000_FEXTNVM3_PHY_CFG_COUNTER_50MSEC 0x08000000
  68. #define E1000_FEXTNVM4_BEACON_DURATION_MASK 0x7
  69. #define E1000_FEXTNVM4_BEACON_DURATION_8USEC 0x7
  70. #define E1000_FEXTNVM4_BEACON_DURATION_16USEC 0x3
  71. #define E1000_FEXTNVM6_REQ_PLL_CLK 0x00000100
  72. #define PCIE_ICH8_SNOOP_ALL PCIE_NO_SNOOP_ALL
  73. #define E1000_ICH_RAR_ENTRIES 7
  74. #define E1000_PCH2_RAR_ENTRIES 5 /* RAR[0], SHRA[0-3] */
  75. #define E1000_PCH_LPT_RAR_ENTRIES 12 /* RAR[0], SHRA[0-10] */
  76. #define PHY_PAGE_SHIFT 5
  77. #define PHY_REG(page, reg) (((page) << PHY_PAGE_SHIFT) | \
  78. ((reg) & MAX_PHY_REG_ADDRESS))
  79. #define IGP3_KMRN_DIAG PHY_REG(770, 19) /* KMRN Diagnostic */
  80. #define IGP3_VR_CTRL PHY_REG(776, 18) /* Voltage Regulator Control */
  81. #define IGP3_KMRN_DIAG_PCS_LOCK_LOSS 0x0002
  82. #define IGP3_VR_CTRL_DEV_POWERDOWN_MODE_MASK 0x0300
  83. #define IGP3_VR_CTRL_MODE_SHUTDOWN 0x0200
  84. /* PHY Wakeup Registers and defines */
  85. #define BM_PORT_GEN_CFG PHY_REG(BM_PORT_CTRL_PAGE, 17)
  86. #define BM_RCTL PHY_REG(BM_WUC_PAGE, 0)
  87. #define BM_WUC PHY_REG(BM_WUC_PAGE, 1)
  88. #define BM_WUFC PHY_REG(BM_WUC_PAGE, 2)
  89. #define BM_WUS PHY_REG(BM_WUC_PAGE, 3)
  90. #define BM_RAR_L(_i) (BM_PHY_REG(BM_WUC_PAGE, 16 + ((_i) << 2)))
  91. #define BM_RAR_M(_i) (BM_PHY_REG(BM_WUC_PAGE, 17 + ((_i) << 2)))
  92. #define BM_RAR_H(_i) (BM_PHY_REG(BM_WUC_PAGE, 18 + ((_i) << 2)))
  93. #define BM_RAR_CTRL(_i) (BM_PHY_REG(BM_WUC_PAGE, 19 + ((_i) << 2)))
  94. #define BM_MTA(_i) (BM_PHY_REG(BM_WUC_PAGE, 128 + ((_i) << 1)))
  95. #define BM_RCTL_UPE 0x0001 /* Unicast Promiscuous Mode */
  96. #define BM_RCTL_MPE 0x0002 /* Multicast Promiscuous Mode */
  97. #define BM_RCTL_MO_SHIFT 3 /* Multicast Offset Shift */
  98. #define BM_RCTL_MO_MASK (3 << 3) /* Multicast Offset Mask */
  99. #define BM_RCTL_BAM 0x0020 /* Broadcast Accept Mode */
  100. #define BM_RCTL_PMCF 0x0040 /* Pass MAC Control Frames */
  101. #define BM_RCTL_RFCE 0x0080 /* Rx Flow Control Enable */
  102. #define HV_LED_CONFIG PHY_REG(768, 30) /* LED Configuration */
  103. #define HV_MUX_DATA_CTRL PHY_REG(776, 16)
  104. #define HV_MUX_DATA_CTRL_GEN_TO_MAC 0x0400
  105. #define HV_MUX_DATA_CTRL_FORCE_SPEED 0x0004
  106. #define HV_STATS_PAGE 778
  107. /* Half-duplex collision counts */
  108. #define HV_SCC_UPPER PHY_REG(HV_STATS_PAGE, 16) /* Single Collision */
  109. #define HV_SCC_LOWER PHY_REG(HV_STATS_PAGE, 17)
  110. #define HV_ECOL_UPPER PHY_REG(HV_STATS_PAGE, 18) /* Excessive Coll. */
  111. #define HV_ECOL_LOWER PHY_REG(HV_STATS_PAGE, 19)
  112. #define HV_MCC_UPPER PHY_REG(HV_STATS_PAGE, 20) /* Multiple Collision */
  113. #define HV_MCC_LOWER PHY_REG(HV_STATS_PAGE, 21)
  114. #define HV_LATECOL_UPPER PHY_REG(HV_STATS_PAGE, 23) /* Late Collision */
  115. #define HV_LATECOL_LOWER PHY_REG(HV_STATS_PAGE, 24)
  116. #define HV_COLC_UPPER PHY_REG(HV_STATS_PAGE, 25) /* Collision */
  117. #define HV_COLC_LOWER PHY_REG(HV_STATS_PAGE, 26)
  118. #define HV_DC_UPPER PHY_REG(HV_STATS_PAGE, 27) /* Defer Count */
  119. #define HV_DC_LOWER PHY_REG(HV_STATS_PAGE, 28)
  120. #define HV_TNCRS_UPPER PHY_REG(HV_STATS_PAGE, 29) /* Tx with no CRS */
  121. #define HV_TNCRS_LOWER PHY_REG(HV_STATS_PAGE, 30)
  122. #define E1000_FCRTV_PCH 0x05F40 /* PCH Flow Control Refresh Timer Value */
  123. #define E1000_NVM_K1_CONFIG 0x1B /* NVM K1 Config Word */
  124. #define E1000_NVM_K1_ENABLE 0x1 /* NVM Enable K1 bit */
  125. /* SMBus Control Phy Register */
  126. #define CV_SMB_CTRL PHY_REG(769, 23)
  127. #define CV_SMB_CTRL_FORCE_SMBUS 0x0001
  128. /* SMBus Address Phy Register */
  129. #define HV_SMB_ADDR PHY_REG(768, 26)
  130. #define HV_SMB_ADDR_MASK 0x007F
  131. #define HV_SMB_ADDR_PEC_EN 0x0200
  132. #define HV_SMB_ADDR_VALID 0x0080
  133. #define HV_SMB_ADDR_FREQ_MASK 0x1100
  134. #define HV_SMB_ADDR_FREQ_LOW_SHIFT 8
  135. #define HV_SMB_ADDR_FREQ_HIGH_SHIFT 12
  136. /* Strapping Option Register - RO */
  137. #define E1000_STRAP 0x0000C
  138. #define E1000_STRAP_SMBUS_ADDRESS_MASK 0x00FE0000
  139. #define E1000_STRAP_SMBUS_ADDRESS_SHIFT 17
  140. #define E1000_STRAP_SMT_FREQ_MASK 0x00003000
  141. #define E1000_STRAP_SMT_FREQ_SHIFT 12
  142. /* OEM Bits Phy Register */
  143. #define HV_OEM_BITS PHY_REG(768, 25)
  144. #define HV_OEM_BITS_LPLU 0x0004 /* Low Power Link Up */
  145. #define HV_OEM_BITS_GBE_DIS 0x0040 /* Gigabit Disable */
  146. #define HV_OEM_BITS_RESTART_AN 0x0400 /* Restart Auto-negotiation */
  147. /* KMRN Mode Control */
  148. #define HV_KMRN_MODE_CTRL PHY_REG(769, 16)
  149. #define HV_KMRN_MDIO_SLOW 0x0400
  150. /* KMRN FIFO Control and Status */
  151. #define HV_KMRN_FIFO_CTRLSTA PHY_REG(770, 16)
  152. #define HV_KMRN_FIFO_CTRLSTA_PREAMBLE_MASK 0x7000
  153. #define HV_KMRN_FIFO_CTRLSTA_PREAMBLE_SHIFT 12
  154. /* PHY Power Management Control */
  155. #define HV_PM_CTRL PHY_REG(770, 17)
  156. #define HV_PM_CTRL_PLL_STOP_IN_K1_GIGA 0x100
  157. #define SW_FLAG_TIMEOUT 1000 /* SW Semaphore flag timeout in ms */
  158. /* PHY Low Power Idle Control */
  159. #define I82579_LPI_CTRL PHY_REG(772, 20)
  160. #define I82579_LPI_CTRL_100_ENABLE 0x2000
  161. #define I82579_LPI_CTRL_1000_ENABLE 0x4000
  162. #define I82579_LPI_CTRL_ENABLE_MASK 0x6000
  163. #define I82579_LPI_CTRL_FORCE_PLL_LOCK_COUNT 0x80
  164. /* Extended Management Interface (EMI) Registers */
  165. #define I82579_EMI_ADDR 0x10
  166. #define I82579_EMI_DATA 0x11
  167. #define I82579_LPI_UPDATE_TIMER 0x4805 /* in 40ns units + 40 ns base value */
  168. #define I82579_MSE_THRESHOLD 0x084F /* 82579 Mean Square Error Threshold */
  169. #define I82577_MSE_THRESHOLD 0x0887 /* 82577 Mean Square Error Threshold */
  170. #define I82579_MSE_LINK_DOWN 0x2411 /* MSE count before dropping link */
  171. #define I82579_RX_CONFIG 0x3412 /* Receive configuration */
  172. #define I82579_EEE_PCS_STATUS 0x182E /* IEEE MMD Register 3.1 >> 8 */
  173. #define I82579_EEE_CAPABILITY 0x0410 /* IEEE MMD Register 3.20 */
  174. #define I82579_EEE_ADVERTISEMENT 0x040E /* IEEE MMD Register 7.60 */
  175. #define I82579_EEE_LP_ABILITY 0x040F /* IEEE MMD Register 7.61 */
  176. #define I82579_EEE_100_SUPPORTED (1 << 1) /* 100BaseTx EEE */
  177. #define I82579_EEE_1000_SUPPORTED (1 << 2) /* 1000BaseTx EEE */
  178. #define I217_EEE_PCS_STATUS 0x9401 /* IEEE MMD Register 3.1 */
  179. #define I217_EEE_CAPABILITY 0x8000 /* IEEE MMD Register 3.20 */
  180. #define I217_EEE_ADVERTISEMENT 0x8001 /* IEEE MMD Register 7.60 */
  181. #define I217_EEE_LP_ABILITY 0x8002 /* IEEE MMD Register 7.61 */
  182. #define E1000_EEE_RX_LPI_RCVD 0x0400 /* Tx LP idle received */
  183. #define E1000_EEE_TX_LPI_RCVD 0x0800 /* Rx LP idle received */
  184. /* Intel Rapid Start Technology Support */
  185. #define I217_PROXY_CTRL BM_PHY_REG(BM_WUC_PAGE, 70)
  186. #define I217_PROXY_CTRL_AUTO_DISABLE 0x0080
  187. #define I217_SxCTRL PHY_REG(BM_PORT_CTRL_PAGE, 28)
  188. #define I217_SxCTRL_ENABLE_LPI_RESET 0x1000
  189. #define I217_CGFREG PHY_REG(772, 29)
  190. #define I217_CGFREG_ENABLE_MTA_RESET 0x0002
  191. #define I217_MEMPWR PHY_REG(772, 26)
  192. #define I217_MEMPWR_DISABLE_SMB_RELEASE 0x0010
  193. /* Receive Address Initial CRC Calculation */
  194. #define E1000_PCH_RAICC(_n) (0x05F50 + ((_n) * 4))
  195. /* Latency Tolerance Reporting */
  196. #define E1000_LTRV 0x000F8
  197. #define E1000_LTRV_SCALE_MAX 5
  198. #define E1000_LTRV_SCALE_FACTOR 5
  199. #define E1000_LTRV_REQ_SHIFT 15
  200. #define E1000_LTRV_NOSNOOP_SHIFT 16
  201. #define E1000_LTRV_SEND (1 << 30)
  202. /* Proprietary Latency Tolerance Reporting PCI Capability */
  203. #define E1000_PCI_LTR_CAP_LPT 0xA8
  204. void e1000e_write_protect_nvm_ich8lan(struct e1000_hw *hw);
  205. void e1000e_set_kmrn_lock_loss_workaround_ich8lan(struct e1000_hw *hw,
  206. bool state);
  207. void e1000e_igp3_phy_powerdown_workaround_ich8lan(struct e1000_hw *hw);
  208. void e1000e_gig_downshift_workaround_ich8lan(struct e1000_hw *hw);
  209. void e1000_suspend_workarounds_ich8lan(struct e1000_hw *hw);
  210. void e1000_resume_workarounds_pchlan(struct e1000_hw *hw);
  211. s32 e1000_configure_k1_ich8lan(struct e1000_hw *hw, bool k1_enable);
  212. void e1000_copy_rx_addrs_to_phy_ich8lan(struct e1000_hw *hw);
  213. s32 e1000_lv_jumbo_workaround_ich8lan(struct e1000_hw *hw, bool enable);
  214. s32 e1000_read_emi_reg_locked(struct e1000_hw *hw, u16 addr, u16 *data);
  215. s32 e1000_write_emi_reg_locked(struct e1000_hw *hw, u16 addr, u16 data);
  216. #endif /* _E1000E_ICH8LAN_H_ */