exynos5420.dtsi 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183
  1. /*
  2. * SAMSUNG EXYNOS5420 SoC device tree source
  3. *
  4. * Copyright (c) 2013 Samsung Electronics Co., Ltd.
  5. * http://www.samsung.com
  6. *
  7. * SAMSUNG EXYNOS54200 SoC device nodes are listed in this file.
  8. * EXYNOS5420 based board files can include this file and provide
  9. * values for board specfic bindings.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include "exynos5.dtsi"
  16. /include/ "exynos5420-pinctrl.dtsi"
  17. / {
  18. compatible = "samsung,exynos5420";
  19. aliases {
  20. pinctrl0 = &pinctrl_0;
  21. pinctrl1 = &pinctrl_1;
  22. pinctrl2 = &pinctrl_2;
  23. pinctrl3 = &pinctrl_3;
  24. pinctrl4 = &pinctrl_4;
  25. };
  26. cpus {
  27. #address-cells = <1>;
  28. #size-cells = <0>;
  29. cpu0: cpu@0 {
  30. device_type = "cpu";
  31. compatible = "arm,cortex-a15";
  32. reg = <0x0>;
  33. clock-frequency = <1800000000>;
  34. };
  35. cpu1: cpu@1 {
  36. device_type = "cpu";
  37. compatible = "arm,cortex-a15";
  38. reg = <0x1>;
  39. clock-frequency = <1800000000>;
  40. };
  41. cpu2: cpu@2 {
  42. device_type = "cpu";
  43. compatible = "arm,cortex-a15";
  44. reg = <0x2>;
  45. clock-frequency = <1800000000>;
  46. };
  47. cpu3: cpu@3 {
  48. device_type = "cpu";
  49. compatible = "arm,cortex-a15";
  50. reg = <0x3>;
  51. clock-frequency = <1800000000>;
  52. };
  53. };
  54. clock: clock-controller@0x10010000 {
  55. compatible = "samsung,exynos5420-clock";
  56. reg = <0x10010000 0x30000>;
  57. #clock-cells = <1>;
  58. };
  59. mct@101C0000 {
  60. compatible = "samsung,exynos4210-mct";
  61. reg = <0x101C0000 0x800>;
  62. interrupt-controller;
  63. #interrups-cells = <1>;
  64. interrupt-parent = <&mct_map>;
  65. interrupts = <0>, <1>, <2>, <3>, <4>, <5>, <6>, <7>;
  66. clocks = <&clock 1>, <&clock 315>;
  67. clock-names = "fin_pll", "mct";
  68. mct_map: mct-map {
  69. #interrupt-cells = <1>;
  70. #address-cells = <0>;
  71. #size-cells = <0>;
  72. interrupt-map = <0 &combiner 23 3>,
  73. <1 &combiner 23 4>,
  74. <2 &combiner 25 2>,
  75. <3 &combiner 25 3>,
  76. <4 &gic 0 120 0>,
  77. <5 &gic 0 121 0>,
  78. <6 &gic 0 122 0>,
  79. <7 &gic 0 123 0>;
  80. };
  81. };
  82. gsc_pd: power-domain@10044000 {
  83. compatible = "samsung,exynos4210-pd";
  84. reg = <0x10044000 0x20>;
  85. };
  86. isp_pd: power-domain@10044020 {
  87. compatible = "samsung,exynos4210-pd";
  88. reg = <0x10044020 0x20>;
  89. };
  90. mfc_pd: power-domain@10044060 {
  91. compatible = "samsung,exynos4210-pd";
  92. reg = <0x10044060 0x20>;
  93. };
  94. disp_pd: power-domain@100440C0 {
  95. compatible = "samsung,exynos4210-pd";
  96. reg = <0x100440C0 0x20>;
  97. };
  98. mau_pd: power-domain@100440E0 {
  99. compatible = "samsung,exynos4210-pd";
  100. reg = <0x100440E0 0x20>;
  101. };
  102. g2d_pd: power-domain@10044100 {
  103. compatible = "samsung,exynos4210-pd";
  104. reg = <0x10044100 0x20>;
  105. };
  106. msc_pd: power-domain@10044120 {
  107. compatible = "samsung,exynos4210-pd";
  108. reg = <0x10044120 0x20>;
  109. };
  110. pinctrl_0: pinctrl@13400000 {
  111. compatible = "samsung,exynos5420-pinctrl";
  112. reg = <0x13400000 0x1000>;
  113. interrupts = <0 45 0>;
  114. wakeup-interrupt-controller {
  115. compatible = "samsung,exynos4210-wakeup-eint";
  116. interrupt-parent = <&gic>;
  117. interrupts = <0 32 0>;
  118. };
  119. };
  120. pinctrl_1: pinctrl@13410000 {
  121. compatible = "samsung,exynos5420-pinctrl";
  122. reg = <0x13410000 0x1000>;
  123. interrupts = <0 78 0>;
  124. };
  125. pinctrl_2: pinctrl@14000000 {
  126. compatible = "samsung,exynos5420-pinctrl";
  127. reg = <0x14000000 0x1000>;
  128. interrupts = <0 46 0>;
  129. };
  130. pinctrl_3: pinctrl@14010000 {
  131. compatible = "samsung,exynos5420-pinctrl";
  132. reg = <0x14010000 0x1000>;
  133. interrupts = <0 50 0>;
  134. };
  135. pinctrl_4: pinctrl@03860000 {
  136. compatible = "samsung,exynos5420-pinctrl";
  137. reg = <0x03860000 0x1000>;
  138. interrupts = <0 47 0>;
  139. };
  140. serial@12C00000 {
  141. clocks = <&clock 257>, <&clock 128>;
  142. clock-names = "uart", "clk_uart_baud0";
  143. };
  144. serial@12C10000 {
  145. clocks = <&clock 258>, <&clock 129>;
  146. clock-names = "uart", "clk_uart_baud0";
  147. };
  148. serial@12C20000 {
  149. clocks = <&clock 259>, <&clock 130>;
  150. clock-names = "uart", "clk_uart_baud0";
  151. };
  152. serial@12C30000 {
  153. clocks = <&clock 260>, <&clock 131>;
  154. clock-names = "uart", "clk_uart_baud0";
  155. };
  156. };