smc91x.h 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335
  1. /*------------------------------------------------------------------------
  2. . smc91x.h - macros for SMSC's 91C9x/91C1xx single-chip Ethernet device.
  3. .
  4. . Copyright (C) 1996 by Erik Stahlman
  5. . Copyright (C) 2001 Standard Microsystems Corporation
  6. . Developed by Simple Network Magic Corporation
  7. . Copyright (C) 2003 Monta Vista Software, Inc.
  8. . Unified SMC91x driver by Nicolas Pitre
  9. .
  10. . This program is free software; you can redistribute it and/or modify
  11. . it under the terms of the GNU General Public License as published by
  12. . the Free Software Foundation; either version 2 of the License, or
  13. . (at your option) any later version.
  14. .
  15. . This program is distributed in the hope that it will be useful,
  16. . but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. . MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. . GNU General Public License for more details.
  19. .
  20. . You should have received a copy of the GNU General Public License
  21. . along with this program; if not, write to the Free Software
  22. . Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  23. .
  24. . Information contained in this file was obtained from the LAN91C111
  25. . manual from SMC. To get a copy, if you really want one, you can find
  26. . information under www.smsc.com.
  27. .
  28. . Authors
  29. . Erik Stahlman <erik@vt.edu>
  30. . Daris A Nevil <dnevil@snmc.com>
  31. . Nicolas Pitre <nico@cam.org>
  32. .
  33. ---------------------------------------------------------------------------*/
  34. #ifndef _SMC91X_H_
  35. #define _SMC91X_H_
  36. #include <linux/smc91x.h>
  37. /*
  38. * Define your architecture specific bus configuration parameters here.
  39. */
  40. #if defined(CONFIG_ARCH_LUBBOCK) ||\
  41. defined(CONFIG_MACH_MAINSTONE) ||\
  42. defined(CONFIG_MACH_ZYLONITE) ||\
  43. defined(CONFIG_MACH_LITTLETON) ||\
  44. defined(CONFIG_ARCH_VIPER)
  45. #include <asm/mach-types.h>
  46. /* Now the bus width is specified in the platform data
  47. * pretend here to support all I/O access types
  48. */
  49. #define SMC_CAN_USE_8BIT 1
  50. #define SMC_CAN_USE_16BIT 1
  51. #define SMC_CAN_USE_32BIT 1
  52. #define SMC_NOWAIT 1
  53. #define SMC_IO_SHIFT (lp->io_shift)
  54. #define SMC_inb(a, r) readb((a) + (r))
  55. #define SMC_inw(a, r) readw((a) + (r))
  56. #define SMC_inl(a, r) readl((a) + (r))
  57. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  58. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  59. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  60. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  61. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  62. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  63. #define SMC_IRQ_FLAGS (-1) /* from resource */
  64. /* We actually can't write halfwords properly if not word aligned */
  65. static inline void SMC_outw(u16 val, void __iomem *ioaddr, int reg)
  66. {
  67. if (machine_is_mainstone() && reg & 2) {
  68. unsigned int v = val << 16;
  69. v |= readl(ioaddr + (reg & ~2)) & 0xffff;
  70. writel(v, ioaddr + (reg & ~2));
  71. } else {
  72. writew(val, ioaddr + reg);
  73. }
  74. }
  75. #elif defined(CONFIG_BLACKFIN)
  76. #define SMC_IRQ_FLAGS IRQF_TRIGGER_HIGH
  77. #define RPC_LSA_DEFAULT RPC_LED_100_10
  78. #define RPC_LSB_DEFAULT RPC_LED_TX_RX
  79. # if defined (CONFIG_BFIN561_EZKIT)
  80. #define SMC_CAN_USE_8BIT 0
  81. #define SMC_CAN_USE_16BIT 1
  82. #define SMC_CAN_USE_32BIT 1
  83. #define SMC_IO_SHIFT 0
  84. #define SMC_NOWAIT 1
  85. #define SMC_USE_BFIN_DMA 0
  86. #define SMC_inw(a, r) readw((a) + (r))
  87. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  88. #define SMC_inl(a, r) readl((a) + (r))
  89. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  90. #define SMC_outsl(a, r, p, l) outsl((unsigned long *)((a) + (r)), p, l)
  91. #define SMC_insl(a, r, p, l) insl ((unsigned long *)((a) + (r)), p, l)
  92. # else
  93. #define SMC_CAN_USE_8BIT 0
  94. #define SMC_CAN_USE_16BIT 1
  95. #define SMC_CAN_USE_32BIT 0
  96. #define SMC_IO_SHIFT 0
  97. #define SMC_NOWAIT 1
  98. #define SMC_USE_BFIN_DMA 0
  99. #define SMC_inw(a, r) readw((a) + (r))
  100. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  101. #define SMC_outsw(a, r, p, l) outsw((unsigned long *)((a) + (r)), p, l)
  102. #define SMC_insw(a, r, p, l) insw ((unsigned long *)((a) + (r)), p, l)
  103. # endif
  104. /* check if the mac in reg is valid */
  105. #define SMC_GET_MAC_ADDR(lp, addr) \
  106. do { \
  107. unsigned int __v; \
  108. __v = SMC_inw(ioaddr, ADDR0_REG(lp)); \
  109. addr[0] = __v; addr[1] = __v >> 8; \
  110. __v = SMC_inw(ioaddr, ADDR1_REG(lp)); \
  111. addr[2] = __v; addr[3] = __v >> 8; \
  112. __v = SMC_inw(ioaddr, ADDR2_REG(lp)); \
  113. addr[4] = __v; addr[5] = __v >> 8; \
  114. if (*(u32 *)(&addr[0]) == 0xFFFFFFFF) { \
  115. random_ether_addr(addr); \
  116. } \
  117. } while (0)
  118. #elif defined(CONFIG_REDWOOD_5) || defined(CONFIG_REDWOOD_6)
  119. /* We can only do 16-bit reads and writes in the static memory space. */
  120. #define SMC_CAN_USE_8BIT 0
  121. #define SMC_CAN_USE_16BIT 1
  122. #define SMC_CAN_USE_32BIT 0
  123. #define SMC_NOWAIT 1
  124. #define SMC_IO_SHIFT 0
  125. #define SMC_inw(a, r) in_be16((volatile u16 *)((a) + (r)))
  126. #define SMC_outw(v, a, r) out_be16((volatile u16 *)((a) + (r)), v)
  127. #define SMC_insw(a, r, p, l) \
  128. do { \
  129. unsigned long __port = (a) + (r); \
  130. u16 *__p = (u16 *)(p); \
  131. int __l = (l); \
  132. insw(__port, __p, __l); \
  133. while (__l > 0) { \
  134. *__p = swab16(*__p); \
  135. __p++; \
  136. __l--; \
  137. } \
  138. } while (0)
  139. #define SMC_outsw(a, r, p, l) \
  140. do { \
  141. unsigned long __port = (a) + (r); \
  142. u16 *__p = (u16 *)(p); \
  143. int __l = (l); \
  144. while (__l > 0) { \
  145. /* Believe it or not, the swab isn't needed. */ \
  146. outw( /* swab16 */ (*__p++), __port); \
  147. __l--; \
  148. } \
  149. } while (0)
  150. #define SMC_IRQ_FLAGS (0)
  151. #elif defined(CONFIG_SA1100_PLEB)
  152. /* We can only do 16-bit reads and writes in the static memory space. */
  153. #define SMC_CAN_USE_8BIT 1
  154. #define SMC_CAN_USE_16BIT 1
  155. #define SMC_CAN_USE_32BIT 0
  156. #define SMC_IO_SHIFT 0
  157. #define SMC_NOWAIT 1
  158. #define SMC_inb(a, r) readb((a) + (r))
  159. #define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l))
  160. #define SMC_inw(a, r) readw((a) + (r))
  161. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  162. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  163. #define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l))
  164. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  165. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  166. #define SMC_IRQ_FLAGS (-1)
  167. #elif defined(CONFIG_SA1100_ASSABET)
  168. #include <mach/neponset.h>
  169. /* We can only do 8-bit reads and writes in the static memory space. */
  170. #define SMC_CAN_USE_8BIT 1
  171. #define SMC_CAN_USE_16BIT 0
  172. #define SMC_CAN_USE_32BIT 0
  173. #define SMC_NOWAIT 1
  174. /* The first two address lines aren't connected... */
  175. #define SMC_IO_SHIFT 2
  176. #define SMC_inb(a, r) readb((a) + (r))
  177. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  178. #define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l))
  179. #define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l))
  180. #define SMC_IRQ_FLAGS (-1) /* from resource */
  181. #elif defined(CONFIG_MACH_LOGICPD_PXA270)
  182. #define SMC_CAN_USE_8BIT 0
  183. #define SMC_CAN_USE_16BIT 1
  184. #define SMC_CAN_USE_32BIT 0
  185. #define SMC_IO_SHIFT 0
  186. #define SMC_NOWAIT 1
  187. #define SMC_inw(a, r) readw((a) + (r))
  188. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  189. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  190. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  191. #elif defined(CONFIG_ARCH_INNOKOM) || \
  192. defined(CONFIG_ARCH_PXA_IDP) || \
  193. defined(CONFIG_ARCH_RAMSES) || \
  194. defined(CONFIG_ARCH_PCM027)
  195. #define SMC_CAN_USE_8BIT 1
  196. #define SMC_CAN_USE_16BIT 1
  197. #define SMC_CAN_USE_32BIT 1
  198. #define SMC_IO_SHIFT 0
  199. #define SMC_NOWAIT 1
  200. #define SMC_USE_PXA_DMA 1
  201. #define SMC_inb(a, r) readb((a) + (r))
  202. #define SMC_inw(a, r) readw((a) + (r))
  203. #define SMC_inl(a, r) readl((a) + (r))
  204. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  205. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  206. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  207. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  208. #define SMC_IRQ_FLAGS (-1) /* from resource */
  209. /* We actually can't write halfwords properly if not word aligned */
  210. static inline void
  211. SMC_outw(u16 val, void __iomem *ioaddr, int reg)
  212. {
  213. if (reg & 2) {
  214. unsigned int v = val << 16;
  215. v |= readl(ioaddr + (reg & ~2)) & 0xffff;
  216. writel(v, ioaddr + (reg & ~2));
  217. } else {
  218. writew(val, ioaddr + reg);
  219. }
  220. }
  221. #elif defined(CONFIG_ARCH_OMAP)
  222. /* We can only do 16-bit reads and writes in the static memory space. */
  223. #define SMC_CAN_USE_8BIT 0
  224. #define SMC_CAN_USE_16BIT 1
  225. #define SMC_CAN_USE_32BIT 0
  226. #define SMC_IO_SHIFT 0
  227. #define SMC_NOWAIT 1
  228. #define SMC_inw(a, r) readw((a) + (r))
  229. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  230. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  231. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  232. #define SMC_IRQ_FLAGS (-1) /* from resource */
  233. #elif defined(CONFIG_SH_SH4202_MICRODEV)
  234. #define SMC_CAN_USE_8BIT 0
  235. #define SMC_CAN_USE_16BIT 1
  236. #define SMC_CAN_USE_32BIT 0
  237. #define SMC_inb(a, r) inb((a) + (r) - 0xa0000000)
  238. #define SMC_inw(a, r) inw((a) + (r) - 0xa0000000)
  239. #define SMC_inl(a, r) inl((a) + (r) - 0xa0000000)
  240. #define SMC_outb(v, a, r) outb(v, (a) + (r) - 0xa0000000)
  241. #define SMC_outw(v, a, r) outw(v, (a) + (r) - 0xa0000000)
  242. #define SMC_outl(v, a, r) outl(v, (a) + (r) - 0xa0000000)
  243. #define SMC_insl(a, r, p, l) insl((a) + (r) - 0xa0000000, p, l)
  244. #define SMC_outsl(a, r, p, l) outsl((a) + (r) - 0xa0000000, p, l)
  245. #define SMC_insw(a, r, p, l) insw((a) + (r) - 0xa0000000, p, l)
  246. #define SMC_outsw(a, r, p, l) outsw((a) + (r) - 0xa0000000, p, l)
  247. #define SMC_IRQ_FLAGS (0)
  248. #elif defined(CONFIG_ISA)
  249. #define SMC_CAN_USE_8BIT 1
  250. #define SMC_CAN_USE_16BIT 1
  251. #define SMC_CAN_USE_32BIT 0
  252. #define SMC_inb(a, r) inb((a) + (r))
  253. #define SMC_inw(a, r) inw((a) + (r))
  254. #define SMC_outb(v, a, r) outb(v, (a) + (r))
  255. #define SMC_outw(v, a, r) outw(v, (a) + (r))
  256. #define SMC_insw(a, r, p, l) insw((a) + (r), p, l)
  257. #define SMC_outsw(a, r, p, l) outsw((a) + (r), p, l)
  258. #elif defined(CONFIG_M32R)
  259. #define SMC_CAN_USE_8BIT 0
  260. #define SMC_CAN_USE_16BIT 1
  261. #define SMC_CAN_USE_32BIT 0
  262. #define SMC_inb(a, r) inb(((u32)a) + (r))
  263. #define SMC_inw(a, r) inw(((u32)a) + (r))
  264. #define SMC_outb(v, a, r) outb(v, ((u32)a) + (r))
  265. #define SMC_outw(v, a, r) outw(v, ((u32)a) + (r))
  266. #define SMC_insw(a, r, p, l) insw(((u32)a) + (r), p, l)
  267. #define SMC_outsw(a, r, p, l) outsw(((u32)a) + (r), p, l)
  268. #define SMC_IRQ_FLAGS (0)
  269. #define RPC_LSA_DEFAULT RPC_LED_TX_RX
  270. #define RPC_LSB_DEFAULT RPC_LED_100_10
  271. #elif defined(CONFIG_MACH_LPD79520) \
  272. || defined(CONFIG_MACH_LPD7A400) \
  273. || defined(CONFIG_MACH_LPD7A404)
  274. /* The LPD7X_IOBARRIER is necessary to overcome a mismatch between the
  275. * way that the CPU handles chip selects and the way that the SMC chip
  276. * expects the chip select to operate. Refer to
  277. * Documentation/arm/Sharp-LH/IOBarrier for details. The read from
  278. * IOBARRIER is a byte, in order that we read the least-common
  279. * denominator. It would be wasteful to read 32 bits from an 8-bit
  280. * accessible region.
  281. *
  282. * There is no explicit protection against interrupts intervening
  283. * between the writew and the IOBARRIER. In SMC ISR there is a
  284. * preamble that performs an IOBARRIER in the extremely unlikely event
  285. * that the driver interrupts itself between a writew to the chip an
  286. * the IOBARRIER that follows *and* the cache is large enough that the
  287. * first off-chip access while handing the interrupt is to the SMC
  288. * chip. Other devices in the same address space as the SMC chip must
  289. * be aware of the potential for trouble and perform a similar
  290. * IOBARRIER on entry to their ISR.
  291. */
  292. #include <mach/constants.h> /* IOBARRIER_VIRT */
  293. #define SMC_CAN_USE_8BIT 0
  294. #define SMC_CAN_USE_16BIT 1
  295. #define SMC_CAN_USE_32BIT 0
  296. #define SMC_NOWAIT 0
  297. #define LPD7X_IOBARRIER readb (IOBARRIER_VIRT)
  298. #define SMC_inw(a,r)\
  299. ({ unsigned short v = readw ((void*) ((a) + (r))); LPD7X_IOBARRIER; v; })
  300. #define SMC_outw(v,a,r) ({ writew ((v), (a) + (r)); LPD7X_IOBARRIER; })
  301. #define SMC_insw LPD7_SMC_insw
  302. static inline void LPD7_SMC_insw (unsigned char* a, int r,
  303. unsigned char* p, int l)
  304. {
  305. unsigned short* ps = (unsigned short*) p;
  306. while (l-- > 0) {
  307. *ps++ = readw (a + r);
  308. LPD7X_IOBARRIER;
  309. }
  310. }
  311. #define SMC_outsw LPD7_SMC_outsw
  312. static inline void LPD7_SMC_outsw (unsigned char* a, int r,
  313. unsigned char* p, int l)
  314. {
  315. unsigned short* ps = (unsigned short*) p;
  316. while (l-- > 0) {
  317. writew (*ps++, a + r);
  318. LPD7X_IOBARRIER;
  319. }
  320. }
  321. #define SMC_INTERRUPT_PREAMBLE LPD7X_IOBARRIER
  322. #define RPC_LSA_DEFAULT RPC_LED_TX_RX
  323. #define RPC_LSB_DEFAULT RPC_LED_100_10
  324. #elif defined(CONFIG_SOC_AU1X00)
  325. #include <au1xxx.h>
  326. /* We can only do 16-bit reads and writes in the static memory space. */
  327. #define SMC_CAN_USE_8BIT 0
  328. #define SMC_CAN_USE_16BIT 1
  329. #define SMC_CAN_USE_32BIT 0
  330. #define SMC_IO_SHIFT 0
  331. #define SMC_NOWAIT 1
  332. #define SMC_inw(a, r) au_readw((unsigned long)((a) + (r)))
  333. #define SMC_insw(a, r, p, l) \
  334. do { \
  335. unsigned long _a = (unsigned long)((a) + (r)); \
  336. int _l = (l); \
  337. u16 *_p = (u16 *)(p); \
  338. while (_l-- > 0) \
  339. *_p++ = au_readw(_a); \
  340. } while(0)
  341. #define SMC_outw(v, a, r) au_writew(v, (unsigned long)((a) + (r)))
  342. #define SMC_outsw(a, r, p, l) \
  343. do { \
  344. unsigned long _a = (unsigned long)((a) + (r)); \
  345. int _l = (l); \
  346. const u16 *_p = (const u16 *)(p); \
  347. while (_l-- > 0) \
  348. au_writew(*_p++ , _a); \
  349. } while(0)
  350. #define SMC_IRQ_FLAGS (0)
  351. #elif defined(CONFIG_ARCH_VERSATILE)
  352. #define SMC_CAN_USE_8BIT 1
  353. #define SMC_CAN_USE_16BIT 1
  354. #define SMC_CAN_USE_32BIT 1
  355. #define SMC_NOWAIT 1
  356. #define SMC_inb(a, r) readb((a) + (r))
  357. #define SMC_inw(a, r) readw((a) + (r))
  358. #define SMC_inl(a, r) readl((a) + (r))
  359. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  360. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  361. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  362. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  363. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  364. #define SMC_IRQ_FLAGS (-1) /* from resource */
  365. #elif defined(CONFIG_MN10300)
  366. /*
  367. * MN10300/AM33 configuration
  368. */
  369. #include <asm/unit/smc91111.h>
  370. #else
  371. /*
  372. * Default configuration
  373. */
  374. #define SMC_CAN_USE_8BIT 1
  375. #define SMC_CAN_USE_16BIT 1
  376. #define SMC_CAN_USE_32BIT 1
  377. #define SMC_NOWAIT 1
  378. #define SMC_IO_SHIFT (lp->io_shift)
  379. #define SMC_inb(a, r) readb((a) + (r))
  380. #define SMC_inw(a, r) readw((a) + (r))
  381. #define SMC_inl(a, r) readl((a) + (r))
  382. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  383. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  384. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  385. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  386. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  387. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  388. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  389. #define RPC_LSA_DEFAULT RPC_LED_100_10
  390. #define RPC_LSB_DEFAULT RPC_LED_TX_RX
  391. #endif
  392. /* store this information for the driver.. */
  393. struct smc_local {
  394. /*
  395. * If I have to wait until memory is available to send a
  396. * packet, I will store the skbuff here, until I get the
  397. * desired memory. Then, I'll send it out and free it.
  398. */
  399. struct sk_buff *pending_tx_skb;
  400. struct tasklet_struct tx_task;
  401. /* version/revision of the SMC91x chip */
  402. int version;
  403. /* Contains the current active transmission mode */
  404. int tcr_cur_mode;
  405. /* Contains the current active receive mode */
  406. int rcr_cur_mode;
  407. /* Contains the current active receive/phy mode */
  408. int rpc_cur_mode;
  409. int ctl_rfduplx;
  410. int ctl_rspeed;
  411. u32 msg_enable;
  412. u32 phy_type;
  413. struct mii_if_info mii;
  414. /* work queue */
  415. struct work_struct phy_configure;
  416. struct net_device *dev;
  417. int work_pending;
  418. spinlock_t lock;
  419. #ifdef CONFIG_ARCH_PXA
  420. /* DMA needs the physical address of the chip */
  421. u_long physaddr;
  422. struct device *device;
  423. #endif
  424. void __iomem *base;
  425. void __iomem *datacs;
  426. /* the low address lines on some platforms aren't connected... */
  427. int io_shift;
  428. struct smc91x_platdata cfg;
  429. };
  430. #define SMC_8BIT(p) ((p)->cfg.flags & SMC91X_USE_8BIT)
  431. #define SMC_16BIT(p) ((p)->cfg.flags & SMC91X_USE_16BIT)
  432. #define SMC_32BIT(p) ((p)->cfg.flags & SMC91X_USE_32BIT)
  433. #ifdef CONFIG_ARCH_PXA
  434. /*
  435. * Let's use the DMA engine on the XScale PXA2xx for RX packets. This is
  436. * always happening in irq context so no need to worry about races. TX is
  437. * different and probably not worth it for that reason, and not as critical
  438. * as RX which can overrun memory and lose packets.
  439. */
  440. #include <linux/dma-mapping.h>
  441. #include <mach/dma.h>
  442. #include <mach/hardware.h>
  443. #include <mach/pxa-regs.h>
  444. #ifdef SMC_insl
  445. #undef SMC_insl
  446. #define SMC_insl(a, r, p, l) \
  447. smc_pxa_dma_insl(a, lp, r, dev->dma, p, l)
  448. static inline void
  449. smc_pxa_dma_insl(void __iomem *ioaddr, struct smc_local *lp, int reg, int dma,
  450. u_char *buf, int len)
  451. {
  452. u_long physaddr = lp->physaddr;
  453. dma_addr_t dmabuf;
  454. /* fallback if no DMA available */
  455. if (dma == (unsigned char)-1) {
  456. readsl(ioaddr + reg, buf, len);
  457. return;
  458. }
  459. /* 64 bit alignment is required for memory to memory DMA */
  460. if ((long)buf & 4) {
  461. *((u32 *)buf) = SMC_inl(ioaddr, reg);
  462. buf += 4;
  463. len--;
  464. }
  465. len *= 4;
  466. dmabuf = dma_map_single(lp->device, buf, len, DMA_FROM_DEVICE);
  467. DCSR(dma) = DCSR_NODESC;
  468. DTADR(dma) = dmabuf;
  469. DSADR(dma) = physaddr + reg;
  470. DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
  471. DCMD_WIDTH4 | (DCMD_LENGTH & len));
  472. DCSR(dma) = DCSR_NODESC | DCSR_RUN;
  473. while (!(DCSR(dma) & DCSR_STOPSTATE))
  474. cpu_relax();
  475. DCSR(dma) = 0;
  476. dma_unmap_single(lp->device, dmabuf, len, DMA_FROM_DEVICE);
  477. }
  478. #endif
  479. #ifdef SMC_insw
  480. #undef SMC_insw
  481. #define SMC_insw(a, r, p, l) \
  482. smc_pxa_dma_insw(a, lp, r, dev->dma, p, l)
  483. static inline void
  484. smc_pxa_dma_insw(void __iomem *ioaddr, struct smc_local *lp, int reg, int dma,
  485. u_char *buf, int len)
  486. {
  487. u_long physaddr = lp->physaddr;
  488. dma_addr_t dmabuf;
  489. /* fallback if no DMA available */
  490. if (dma == (unsigned char)-1) {
  491. readsw(ioaddr + reg, buf, len);
  492. return;
  493. }
  494. /* 64 bit alignment is required for memory to memory DMA */
  495. while ((long)buf & 6) {
  496. *((u16 *)buf) = SMC_inw(ioaddr, reg);
  497. buf += 2;
  498. len--;
  499. }
  500. len *= 2;
  501. dmabuf = dma_map_single(lp->device, buf, len, DMA_FROM_DEVICE);
  502. DCSR(dma) = DCSR_NODESC;
  503. DTADR(dma) = dmabuf;
  504. DSADR(dma) = physaddr + reg;
  505. DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
  506. DCMD_WIDTH2 | (DCMD_LENGTH & len));
  507. DCSR(dma) = DCSR_NODESC | DCSR_RUN;
  508. while (!(DCSR(dma) & DCSR_STOPSTATE))
  509. cpu_relax();
  510. DCSR(dma) = 0;
  511. dma_unmap_single(lp->device, dmabuf, len, DMA_FROM_DEVICE);
  512. }
  513. #endif
  514. static void
  515. smc_pxa_dma_irq(int dma, void *dummy)
  516. {
  517. DCSR(dma) = 0;
  518. }
  519. #endif /* CONFIG_ARCH_PXA */
  520. /*
  521. * Everything a particular hardware setup needs should have been defined
  522. * at this point. Add stubs for the undefined cases, mainly to avoid
  523. * compilation warnings since they'll be optimized away, or to prevent buggy
  524. * use of them.
  525. */
  526. #if ! SMC_CAN_USE_32BIT
  527. #define SMC_inl(ioaddr, reg) ({ BUG(); 0; })
  528. #define SMC_outl(x, ioaddr, reg) BUG()
  529. #define SMC_insl(a, r, p, l) BUG()
  530. #define SMC_outsl(a, r, p, l) BUG()
  531. #endif
  532. #if !defined(SMC_insl) || !defined(SMC_outsl)
  533. #define SMC_insl(a, r, p, l) BUG()
  534. #define SMC_outsl(a, r, p, l) BUG()
  535. #endif
  536. #if ! SMC_CAN_USE_16BIT
  537. /*
  538. * Any 16-bit access is performed with two 8-bit accesses if the hardware
  539. * can't do it directly. Most registers are 16-bit so those are mandatory.
  540. */
  541. #define SMC_outw(x, ioaddr, reg) \
  542. do { \
  543. unsigned int __val16 = (x); \
  544. SMC_outb( __val16, ioaddr, reg ); \
  545. SMC_outb( __val16 >> 8, ioaddr, reg + (1 << SMC_IO_SHIFT));\
  546. } while (0)
  547. #define SMC_inw(ioaddr, reg) \
  548. ({ \
  549. unsigned int __val16; \
  550. __val16 = SMC_inb( ioaddr, reg ); \
  551. __val16 |= SMC_inb( ioaddr, reg + (1 << SMC_IO_SHIFT)) << 8; \
  552. __val16; \
  553. })
  554. #define SMC_insw(a, r, p, l) BUG()
  555. #define SMC_outsw(a, r, p, l) BUG()
  556. #endif
  557. #if !defined(SMC_insw) || !defined(SMC_outsw)
  558. #define SMC_insw(a, r, p, l) BUG()
  559. #define SMC_outsw(a, r, p, l) BUG()
  560. #endif
  561. #if ! SMC_CAN_USE_8BIT
  562. #define SMC_inb(ioaddr, reg) ({ BUG(); 0; })
  563. #define SMC_outb(x, ioaddr, reg) BUG()
  564. #define SMC_insb(a, r, p, l) BUG()
  565. #define SMC_outsb(a, r, p, l) BUG()
  566. #endif
  567. #if !defined(SMC_insb) || !defined(SMC_outsb)
  568. #define SMC_insb(a, r, p, l) BUG()
  569. #define SMC_outsb(a, r, p, l) BUG()
  570. #endif
  571. #ifndef SMC_CAN_USE_DATACS
  572. #define SMC_CAN_USE_DATACS 0
  573. #endif
  574. #ifndef SMC_IO_SHIFT
  575. #define SMC_IO_SHIFT 0
  576. #endif
  577. #ifndef SMC_IRQ_FLAGS
  578. #define SMC_IRQ_FLAGS IRQF_TRIGGER_RISING
  579. #endif
  580. #ifndef SMC_INTERRUPT_PREAMBLE
  581. #define SMC_INTERRUPT_PREAMBLE
  582. #endif
  583. /* Because of bank switching, the LAN91x uses only 16 I/O ports */
  584. #define SMC_IO_EXTENT (16 << SMC_IO_SHIFT)
  585. #define SMC_DATA_EXTENT (4)
  586. /*
  587. . Bank Select Register:
  588. .
  589. . yyyy yyyy 0000 00xx
  590. . xx = bank number
  591. . yyyy yyyy = 0x33, for identification purposes.
  592. */
  593. #define BANK_SELECT (14 << SMC_IO_SHIFT)
  594. // Transmit Control Register
  595. /* BANK 0 */
  596. #define TCR_REG(lp) SMC_REG(lp, 0x0000, 0)
  597. #define TCR_ENABLE 0x0001 // When 1 we can transmit
  598. #define TCR_LOOP 0x0002 // Controls output pin LBK
  599. #define TCR_FORCOL 0x0004 // When 1 will force a collision
  600. #define TCR_PAD_EN 0x0080 // When 1 will pad tx frames < 64 bytes w/0
  601. #define TCR_NOCRC 0x0100 // When 1 will not append CRC to tx frames
  602. #define TCR_MON_CSN 0x0400 // When 1 tx monitors carrier
  603. #define TCR_FDUPLX 0x0800 // When 1 enables full duplex operation
  604. #define TCR_STP_SQET 0x1000 // When 1 stops tx if Signal Quality Error
  605. #define TCR_EPH_LOOP 0x2000 // When 1 enables EPH block loopback
  606. #define TCR_SWFDUP 0x8000 // When 1 enables Switched Full Duplex mode
  607. #define TCR_CLEAR 0 /* do NOTHING */
  608. /* the default settings for the TCR register : */
  609. #define TCR_DEFAULT (TCR_ENABLE | TCR_PAD_EN)
  610. // EPH Status Register
  611. /* BANK 0 */
  612. #define EPH_STATUS_REG(lp) SMC_REG(lp, 0x0002, 0)
  613. #define ES_TX_SUC 0x0001 // Last TX was successful
  614. #define ES_SNGL_COL 0x0002 // Single collision detected for last tx
  615. #define ES_MUL_COL 0x0004 // Multiple collisions detected for last tx
  616. #define ES_LTX_MULT 0x0008 // Last tx was a multicast
  617. #define ES_16COL 0x0010 // 16 Collisions Reached
  618. #define ES_SQET 0x0020 // Signal Quality Error Test
  619. #define ES_LTXBRD 0x0040 // Last tx was a broadcast
  620. #define ES_TXDEFR 0x0080 // Transmit Deferred
  621. #define ES_LATCOL 0x0200 // Late collision detected on last tx
  622. #define ES_LOSTCARR 0x0400 // Lost Carrier Sense
  623. #define ES_EXC_DEF 0x0800 // Excessive Deferral
  624. #define ES_CTR_ROL 0x1000 // Counter Roll Over indication
  625. #define ES_LINK_OK 0x4000 // Driven by inverted value of nLNK pin
  626. #define ES_TXUNRN 0x8000 // Tx Underrun
  627. // Receive Control Register
  628. /* BANK 0 */
  629. #define RCR_REG(lp) SMC_REG(lp, 0x0004, 0)
  630. #define RCR_RX_ABORT 0x0001 // Set if a rx frame was aborted
  631. #define RCR_PRMS 0x0002 // Enable promiscuous mode
  632. #define RCR_ALMUL 0x0004 // When set accepts all multicast frames
  633. #define RCR_RXEN 0x0100 // IFF this is set, we can receive packets
  634. #define RCR_STRIP_CRC 0x0200 // When set strips CRC from rx packets
  635. #define RCR_ABORT_ENB 0x0200 // When set will abort rx on collision
  636. #define RCR_FILT_CAR 0x0400 // When set filters leading 12 bit s of carrier
  637. #define RCR_SOFTRST 0x8000 // resets the chip
  638. /* the normal settings for the RCR register : */
  639. #define RCR_DEFAULT (RCR_STRIP_CRC | RCR_RXEN)
  640. #define RCR_CLEAR 0x0 // set it to a base state
  641. // Counter Register
  642. /* BANK 0 */
  643. #define COUNTER_REG(lp) SMC_REG(lp, 0x0006, 0)
  644. // Memory Information Register
  645. /* BANK 0 */
  646. #define MIR_REG(lp) SMC_REG(lp, 0x0008, 0)
  647. // Receive/Phy Control Register
  648. /* BANK 0 */
  649. #define RPC_REG(lp) SMC_REG(lp, 0x000A, 0)
  650. #define RPC_SPEED 0x2000 // When 1 PHY is in 100Mbps mode.
  651. #define RPC_DPLX 0x1000 // When 1 PHY is in Full-Duplex Mode
  652. #define RPC_ANEG 0x0800 // When 1 PHY is in Auto-Negotiate Mode
  653. #define RPC_LSXA_SHFT 5 // Bits to shift LS2A,LS1A,LS0A to lsb
  654. #define RPC_LSXB_SHFT 2 // Bits to get LS2B,LS1B,LS0B to lsb
  655. #ifndef RPC_LSA_DEFAULT
  656. #define RPC_LSA_DEFAULT RPC_LED_100
  657. #endif
  658. #ifndef RPC_LSB_DEFAULT
  659. #define RPC_LSB_DEFAULT RPC_LED_FD
  660. #endif
  661. #define RPC_DEFAULT (RPC_ANEG | RPC_SPEED | RPC_DPLX)
  662. /* Bank 0 0x0C is reserved */
  663. // Bank Select Register
  664. /* All Banks */
  665. #define BSR_REG 0x000E
  666. // Configuration Reg
  667. /* BANK 1 */
  668. #define CONFIG_REG(lp) SMC_REG(lp, 0x0000, 1)
  669. #define CONFIG_EXT_PHY 0x0200 // 1=external MII, 0=internal Phy
  670. #define CONFIG_GPCNTRL 0x0400 // Inverse value drives pin nCNTRL
  671. #define CONFIG_NO_WAIT 0x1000 // When 1 no extra wait states on ISA bus
  672. #define CONFIG_EPH_POWER_EN 0x8000 // When 0 EPH is placed into low power mode.
  673. // Default is powered-up, Internal Phy, Wait States, and pin nCNTRL=low
  674. #define CONFIG_DEFAULT (CONFIG_EPH_POWER_EN)
  675. // Base Address Register
  676. /* BANK 1 */
  677. #define BASE_REG(lp) SMC_REG(lp, 0x0002, 1)
  678. // Individual Address Registers
  679. /* BANK 1 */
  680. #define ADDR0_REG(lp) SMC_REG(lp, 0x0004, 1)
  681. #define ADDR1_REG(lp) SMC_REG(lp, 0x0006, 1)
  682. #define ADDR2_REG(lp) SMC_REG(lp, 0x0008, 1)
  683. // General Purpose Register
  684. /* BANK 1 */
  685. #define GP_REG(lp) SMC_REG(lp, 0x000A, 1)
  686. // Control Register
  687. /* BANK 1 */
  688. #define CTL_REG(lp) SMC_REG(lp, 0x000C, 1)
  689. #define CTL_RCV_BAD 0x4000 // When 1 bad CRC packets are received
  690. #define CTL_AUTO_RELEASE 0x0800 // When 1 tx pages are released automatically
  691. #define CTL_LE_ENABLE 0x0080 // When 1 enables Link Error interrupt
  692. #define CTL_CR_ENABLE 0x0040 // When 1 enables Counter Rollover interrupt
  693. #define CTL_TE_ENABLE 0x0020 // When 1 enables Transmit Error interrupt
  694. #define CTL_EEPROM_SELECT 0x0004 // Controls EEPROM reload & store
  695. #define CTL_RELOAD 0x0002 // When set reads EEPROM into registers
  696. #define CTL_STORE 0x0001 // When set stores registers into EEPROM
  697. // MMU Command Register
  698. /* BANK 2 */
  699. #define MMU_CMD_REG(lp) SMC_REG(lp, 0x0000, 2)
  700. #define MC_BUSY 1 // When 1 the last release has not completed
  701. #define MC_NOP (0<<5) // No Op
  702. #define MC_ALLOC (1<<5) // OR with number of 256 byte packets
  703. #define MC_RESET (2<<5) // Reset MMU to initial state
  704. #define MC_REMOVE (3<<5) // Remove the current rx packet
  705. #define MC_RELEASE (4<<5) // Remove and release the current rx packet
  706. #define MC_FREEPKT (5<<5) // Release packet in PNR register
  707. #define MC_ENQUEUE (6<<5) // Enqueue the packet for transmit
  708. #define MC_RSTTXFIFO (7<<5) // Reset the TX FIFOs
  709. // Packet Number Register
  710. /* BANK 2 */
  711. #define PN_REG(lp) SMC_REG(lp, 0x0002, 2)
  712. // Allocation Result Register
  713. /* BANK 2 */
  714. #define AR_REG(lp) SMC_REG(lp, 0x0003, 2)
  715. #define AR_FAILED 0x80 // Alocation Failed
  716. // TX FIFO Ports Register
  717. /* BANK 2 */
  718. #define TXFIFO_REG(lp) SMC_REG(lp, 0x0004, 2)
  719. #define TXFIFO_TEMPTY 0x80 // TX FIFO Empty
  720. // RX FIFO Ports Register
  721. /* BANK 2 */
  722. #define RXFIFO_REG(lp) SMC_REG(lp, 0x0005, 2)
  723. #define RXFIFO_REMPTY 0x80 // RX FIFO Empty
  724. #define FIFO_REG(lp) SMC_REG(lp, 0x0004, 2)
  725. // Pointer Register
  726. /* BANK 2 */
  727. #define PTR_REG(lp) SMC_REG(lp, 0x0006, 2)
  728. #define PTR_RCV 0x8000 // 1=Receive area, 0=Transmit area
  729. #define PTR_AUTOINC 0x4000 // Auto increment the pointer on each access
  730. #define PTR_READ 0x2000 // When 1 the operation is a read
  731. // Data Register
  732. /* BANK 2 */
  733. #define DATA_REG(lp) SMC_REG(lp, 0x0008, 2)
  734. // Interrupt Status/Acknowledge Register
  735. /* BANK 2 */
  736. #define INT_REG(lp) SMC_REG(lp, 0x000C, 2)
  737. // Interrupt Mask Register
  738. /* BANK 2 */
  739. #define IM_REG(lp) SMC_REG(lp, 0x000D, 2)
  740. #define IM_MDINT 0x80 // PHY MI Register 18 Interrupt
  741. #define IM_ERCV_INT 0x40 // Early Receive Interrupt
  742. #define IM_EPH_INT 0x20 // Set by Ethernet Protocol Handler section
  743. #define IM_RX_OVRN_INT 0x10 // Set by Receiver Overruns
  744. #define IM_ALLOC_INT 0x08 // Set when allocation request is completed
  745. #define IM_TX_EMPTY_INT 0x04 // Set if the TX FIFO goes empty
  746. #define IM_TX_INT 0x02 // Transmit Interrupt
  747. #define IM_RCV_INT 0x01 // Receive Interrupt
  748. // Multicast Table Registers
  749. /* BANK 3 */
  750. #define MCAST_REG1(lp) SMC_REG(lp, 0x0000, 3)
  751. #define MCAST_REG2(lp) SMC_REG(lp, 0x0002, 3)
  752. #define MCAST_REG3(lp) SMC_REG(lp, 0x0004, 3)
  753. #define MCAST_REG4(lp) SMC_REG(lp, 0x0006, 3)
  754. // Management Interface Register (MII)
  755. /* BANK 3 */
  756. #define MII_REG(lp) SMC_REG(lp, 0x0008, 3)
  757. #define MII_MSK_CRS100 0x4000 // Disables CRS100 detection during tx half dup
  758. #define MII_MDOE 0x0008 // MII Output Enable
  759. #define MII_MCLK 0x0004 // MII Clock, pin MDCLK
  760. #define MII_MDI 0x0002 // MII Input, pin MDI
  761. #define MII_MDO 0x0001 // MII Output, pin MDO
  762. // Revision Register
  763. /* BANK 3 */
  764. /* ( hi: chip id low: rev # ) */
  765. #define REV_REG(lp) SMC_REG(lp, 0x000A, 3)
  766. // Early RCV Register
  767. /* BANK 3 */
  768. /* this is NOT on SMC9192 */
  769. #define ERCV_REG(lp) SMC_REG(lp, 0x000C, 3)
  770. #define ERCV_RCV_DISCRD 0x0080 // When 1 discards a packet being received
  771. #define ERCV_THRESHOLD 0x001F // ERCV Threshold Mask
  772. // External Register
  773. /* BANK 7 */
  774. #define EXT_REG(lp) SMC_REG(lp, 0x0000, 7)
  775. #define CHIP_9192 3
  776. #define CHIP_9194 4
  777. #define CHIP_9195 5
  778. #define CHIP_9196 6
  779. #define CHIP_91100 7
  780. #define CHIP_91100FD 8
  781. #define CHIP_91111FD 9
  782. static const char * chip_ids[ 16 ] = {
  783. NULL, NULL, NULL,
  784. /* 3 */ "SMC91C90/91C92",
  785. /* 4 */ "SMC91C94",
  786. /* 5 */ "SMC91C95",
  787. /* 6 */ "SMC91C96",
  788. /* 7 */ "SMC91C100",
  789. /* 8 */ "SMC91C100FD",
  790. /* 9 */ "SMC91C11xFD",
  791. NULL, NULL, NULL,
  792. NULL, NULL, NULL};
  793. /*
  794. . Receive status bits
  795. */
  796. #define RS_ALGNERR 0x8000
  797. #define RS_BRODCAST 0x4000
  798. #define RS_BADCRC 0x2000
  799. #define RS_ODDFRAME 0x1000
  800. #define RS_TOOLONG 0x0800
  801. #define RS_TOOSHORT 0x0400
  802. #define RS_MULTICAST 0x0001
  803. #define RS_ERRORS (RS_ALGNERR | RS_BADCRC | RS_TOOLONG | RS_TOOSHORT)
  804. /*
  805. * PHY IDs
  806. * LAN83C183 == LAN91C111 Internal PHY
  807. */
  808. #define PHY_LAN83C183 0x0016f840
  809. #define PHY_LAN83C180 0x02821c50
  810. /*
  811. * PHY Register Addresses (LAN91C111 Internal PHY)
  812. *
  813. * Generic PHY registers can be found in <linux/mii.h>
  814. *
  815. * These phy registers are specific to our on-board phy.
  816. */
  817. // PHY Configuration Register 1
  818. #define PHY_CFG1_REG 0x10
  819. #define PHY_CFG1_LNKDIS 0x8000 // 1=Rx Link Detect Function disabled
  820. #define PHY_CFG1_XMTDIS 0x4000 // 1=TP Transmitter Disabled
  821. #define PHY_CFG1_XMTPDN 0x2000 // 1=TP Transmitter Powered Down
  822. #define PHY_CFG1_BYPSCR 0x0400 // 1=Bypass scrambler/descrambler
  823. #define PHY_CFG1_UNSCDS 0x0200 // 1=Unscramble Idle Reception Disable
  824. #define PHY_CFG1_EQLZR 0x0100 // 1=Rx Equalizer Disabled
  825. #define PHY_CFG1_CABLE 0x0080 // 1=STP(150ohm), 0=UTP(100ohm)
  826. #define PHY_CFG1_RLVL0 0x0040 // 1=Rx Squelch level reduced by 4.5db
  827. #define PHY_CFG1_TLVL_SHIFT 2 // Transmit Output Level Adjust
  828. #define PHY_CFG1_TLVL_MASK 0x003C
  829. #define PHY_CFG1_TRF_MASK 0x0003 // Transmitter Rise/Fall time
  830. // PHY Configuration Register 2
  831. #define PHY_CFG2_REG 0x11
  832. #define PHY_CFG2_APOLDIS 0x0020 // 1=Auto Polarity Correction disabled
  833. #define PHY_CFG2_JABDIS 0x0010 // 1=Jabber disabled
  834. #define PHY_CFG2_MREG 0x0008 // 1=Multiple register access (MII mgt)
  835. #define PHY_CFG2_INTMDIO 0x0004 // 1=Interrupt signaled with MDIO pulseo
  836. // PHY Status Output (and Interrupt status) Register
  837. #define PHY_INT_REG 0x12 // Status Output (Interrupt Status)
  838. #define PHY_INT_INT 0x8000 // 1=bits have changed since last read
  839. #define PHY_INT_LNKFAIL 0x4000 // 1=Link Not detected
  840. #define PHY_INT_LOSSSYNC 0x2000 // 1=Descrambler has lost sync
  841. #define PHY_INT_CWRD 0x1000 // 1=Invalid 4B5B code detected on rx
  842. #define PHY_INT_SSD 0x0800 // 1=No Start Of Stream detected on rx
  843. #define PHY_INT_ESD 0x0400 // 1=No End Of Stream detected on rx
  844. #define PHY_INT_RPOL 0x0200 // 1=Reverse Polarity detected
  845. #define PHY_INT_JAB 0x0100 // 1=Jabber detected
  846. #define PHY_INT_SPDDET 0x0080 // 1=100Base-TX mode, 0=10Base-T mode
  847. #define PHY_INT_DPLXDET 0x0040 // 1=Device in Full Duplex
  848. // PHY Interrupt/Status Mask Register
  849. #define PHY_MASK_REG 0x13 // Interrupt Mask
  850. // Uses the same bit definitions as PHY_INT_REG
  851. /*
  852. * SMC91C96 ethernet config and status registers.
  853. * These are in the "attribute" space.
  854. */
  855. #define ECOR 0x8000
  856. #define ECOR_RESET 0x80
  857. #define ECOR_LEVEL_IRQ 0x40
  858. #define ECOR_WR_ATTRIB 0x04
  859. #define ECOR_ENABLE 0x01
  860. #define ECSR 0x8002
  861. #define ECSR_IOIS8 0x20
  862. #define ECSR_PWRDWN 0x04
  863. #define ECSR_INT 0x02
  864. #define ATTRIB_SIZE ((64*1024) << SMC_IO_SHIFT)
  865. /*
  866. * Macros to abstract register access according to the data bus
  867. * capabilities. Please use those and not the in/out primitives.
  868. * Note: the following macros do *not* select the bank -- this must
  869. * be done separately as needed in the main code. The SMC_REG() macro
  870. * only uses the bank argument for debugging purposes (when enabled).
  871. *
  872. * Note: despite inline functions being safer, everything leading to this
  873. * should preferably be macros to let BUG() display the line number in
  874. * the core source code since we're interested in the top call site
  875. * not in any inline function location.
  876. */
  877. #if SMC_DEBUG > 0
  878. #define SMC_REG(lp, reg, bank) \
  879. ({ \
  880. int __b = SMC_CURRENT_BANK(lp); \
  881. if (unlikely((__b & ~0xf0) != (0x3300 | bank))) { \
  882. printk( "%s: bank reg screwed (0x%04x)\n", \
  883. CARDNAME, __b ); \
  884. BUG(); \
  885. } \
  886. reg<<SMC_IO_SHIFT; \
  887. })
  888. #else
  889. #define SMC_REG(lp, reg, bank) (reg<<SMC_IO_SHIFT)
  890. #endif
  891. /*
  892. * Hack Alert: Some setups just can't write 8 or 16 bits reliably when not
  893. * aligned to a 32 bit boundary. I tell you that does exist!
  894. * Fortunately the affected register accesses can be easily worked around
  895. * since we can write zeroes to the preceeding 16 bits without adverse
  896. * effects and use a 32-bit access.
  897. *
  898. * Enforce it on any 32-bit capable setup for now.
  899. */
  900. #define SMC_MUST_ALIGN_WRITE(lp) SMC_32BIT(lp)
  901. #define SMC_GET_PN(lp) \
  902. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, PN_REG(lp))) \
  903. : (SMC_inw(ioaddr, PN_REG(lp)) & 0xFF))
  904. #define SMC_SET_PN(lp, x) \
  905. do { \
  906. if (SMC_MUST_ALIGN_WRITE(lp)) \
  907. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 0, 2)); \
  908. else if (SMC_8BIT(lp)) \
  909. SMC_outb(x, ioaddr, PN_REG(lp)); \
  910. else \
  911. SMC_outw(x, ioaddr, PN_REG(lp)); \
  912. } while (0)
  913. #define SMC_GET_AR(lp) \
  914. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, AR_REG(lp))) \
  915. : (SMC_inw(ioaddr, PN_REG(lp)) >> 8))
  916. #define SMC_GET_TXFIFO(lp) \
  917. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, TXFIFO_REG(lp))) \
  918. : (SMC_inw(ioaddr, TXFIFO_REG(lp)) & 0xFF))
  919. #define SMC_GET_RXFIFO(lp) \
  920. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, RXFIFO_REG(lp))) \
  921. : (SMC_inw(ioaddr, TXFIFO_REG(lp)) >> 8))
  922. #define SMC_GET_INT(lp) \
  923. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, INT_REG(lp))) \
  924. : (SMC_inw(ioaddr, INT_REG(lp)) & 0xFF))
  925. #define SMC_ACK_INT(lp, x) \
  926. do { \
  927. if (SMC_8BIT(lp)) \
  928. SMC_outb(x, ioaddr, INT_REG(lp)); \
  929. else { \
  930. unsigned long __flags; \
  931. int __mask; \
  932. local_irq_save(__flags); \
  933. __mask = SMC_inw(ioaddr, INT_REG(lp)) & ~0xff; \
  934. SMC_outw(__mask | (x), ioaddr, INT_REG(lp)); \
  935. local_irq_restore(__flags); \
  936. } \
  937. } while (0)
  938. #define SMC_GET_INT_MASK(lp) \
  939. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, IM_REG(lp))) \
  940. : (SMC_inw(ioaddr, INT_REG(lp)) >> 8))
  941. #define SMC_SET_INT_MASK(lp, x) \
  942. do { \
  943. if (SMC_8BIT(lp)) \
  944. SMC_outb(x, ioaddr, IM_REG(lp)); \
  945. else \
  946. SMC_outw((x) << 8, ioaddr, INT_REG(lp)); \
  947. } while (0)
  948. #define SMC_CURRENT_BANK(lp) SMC_inw(ioaddr, BANK_SELECT)
  949. #define SMC_SELECT_BANK(lp, x) \
  950. do { \
  951. if (SMC_MUST_ALIGN_WRITE(lp)) \
  952. SMC_outl((x)<<16, ioaddr, 12<<SMC_IO_SHIFT); \
  953. else \
  954. SMC_outw(x, ioaddr, BANK_SELECT); \
  955. } while (0)
  956. #define SMC_GET_BASE(lp) SMC_inw(ioaddr, BASE_REG(lp))
  957. #define SMC_SET_BASE(lp, x) SMC_outw(x, ioaddr, BASE_REG(lp))
  958. #define SMC_GET_CONFIG(lp) SMC_inw(ioaddr, CONFIG_REG(lp))
  959. #define SMC_SET_CONFIG(lp, x) SMC_outw(x, ioaddr, CONFIG_REG(lp))
  960. #define SMC_GET_COUNTER(lp) SMC_inw(ioaddr, COUNTER_REG(lp))
  961. #define SMC_GET_CTL(lp) SMC_inw(ioaddr, CTL_REG(lp))
  962. #define SMC_SET_CTL(lp, x) SMC_outw(x, ioaddr, CTL_REG(lp))
  963. #define SMC_GET_MII(lp) SMC_inw(ioaddr, MII_REG(lp))
  964. #define SMC_SET_MII(lp, x) SMC_outw(x, ioaddr, MII_REG(lp))
  965. #define SMC_GET_MIR(lp) SMC_inw(ioaddr, MIR_REG(lp))
  966. #define SMC_SET_MIR(lp, x) SMC_outw(x, ioaddr, MIR_REG(lp))
  967. #define SMC_GET_MMU_CMD(lp) SMC_inw(ioaddr, MMU_CMD_REG(lp))
  968. #define SMC_SET_MMU_CMD(lp, x) SMC_outw(x, ioaddr, MMU_CMD_REG(lp))
  969. #define SMC_GET_FIFO(lp) SMC_inw(ioaddr, FIFO_REG(lp))
  970. #define SMC_GET_PTR(lp) SMC_inw(ioaddr, PTR_REG(lp))
  971. #define SMC_SET_PTR(lp, x) \
  972. do { \
  973. if (SMC_MUST_ALIGN_WRITE(lp)) \
  974. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 4, 2)); \
  975. else \
  976. SMC_outw(x, ioaddr, PTR_REG(lp)); \
  977. } while (0)
  978. #define SMC_GET_EPH_STATUS(lp) SMC_inw(ioaddr, EPH_STATUS_REG(lp))
  979. #define SMC_GET_RCR(lp) SMC_inw(ioaddr, RCR_REG(lp))
  980. #define SMC_SET_RCR(lp, x) SMC_outw(x, ioaddr, RCR_REG(lp))
  981. #define SMC_GET_REV(lp) SMC_inw(ioaddr, REV_REG(lp))
  982. #define SMC_GET_RPC(lp) SMC_inw(ioaddr, RPC_REG(lp))
  983. #define SMC_SET_RPC(lp, x) \
  984. do { \
  985. if (SMC_MUST_ALIGN_WRITE(lp)) \
  986. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 8, 0)); \
  987. else \
  988. SMC_outw(x, ioaddr, RPC_REG(lp)); \
  989. } while (0)
  990. #define SMC_GET_TCR(lp) SMC_inw(ioaddr, TCR_REG(lp))
  991. #define SMC_SET_TCR(lp, x) SMC_outw(x, ioaddr, TCR_REG(lp))
  992. #ifndef SMC_GET_MAC_ADDR
  993. #define SMC_GET_MAC_ADDR(lp, addr) \
  994. do { \
  995. unsigned int __v; \
  996. __v = SMC_inw(ioaddr, ADDR0_REG(lp)); \
  997. addr[0] = __v; addr[1] = __v >> 8; \
  998. __v = SMC_inw(ioaddr, ADDR1_REG(lp)); \
  999. addr[2] = __v; addr[3] = __v >> 8; \
  1000. __v = SMC_inw(ioaddr, ADDR2_REG(lp)); \
  1001. addr[4] = __v; addr[5] = __v >> 8; \
  1002. } while (0)
  1003. #endif
  1004. #define SMC_SET_MAC_ADDR(lp, addr) \
  1005. do { \
  1006. SMC_outw(addr[0]|(addr[1] << 8), ioaddr, ADDR0_REG(lp)); \
  1007. SMC_outw(addr[2]|(addr[3] << 8), ioaddr, ADDR1_REG(lp)); \
  1008. SMC_outw(addr[4]|(addr[5] << 8), ioaddr, ADDR2_REG(lp)); \
  1009. } while (0)
  1010. #define SMC_SET_MCAST(lp, x) \
  1011. do { \
  1012. const unsigned char *mt = (x); \
  1013. SMC_outw(mt[0] | (mt[1] << 8), ioaddr, MCAST_REG1(lp)); \
  1014. SMC_outw(mt[2] | (mt[3] << 8), ioaddr, MCAST_REG2(lp)); \
  1015. SMC_outw(mt[4] | (mt[5] << 8), ioaddr, MCAST_REG3(lp)); \
  1016. SMC_outw(mt[6] | (mt[7] << 8), ioaddr, MCAST_REG4(lp)); \
  1017. } while (0)
  1018. #define SMC_PUT_PKT_HDR(lp, status, length) \
  1019. do { \
  1020. if (SMC_32BIT(lp)) \
  1021. SMC_outl((status) | (length)<<16, ioaddr, \
  1022. DATA_REG(lp)); \
  1023. else { \
  1024. SMC_outw(status, ioaddr, DATA_REG(lp)); \
  1025. SMC_outw(length, ioaddr, DATA_REG(lp)); \
  1026. } \
  1027. } while (0)
  1028. #define SMC_GET_PKT_HDR(lp, status, length) \
  1029. do { \
  1030. if (SMC_32BIT(lp)) { \
  1031. unsigned int __val = SMC_inl(ioaddr, DATA_REG(lp)); \
  1032. (status) = __val & 0xffff; \
  1033. (length) = __val >> 16; \
  1034. } else { \
  1035. (status) = SMC_inw(ioaddr, DATA_REG(lp)); \
  1036. (length) = SMC_inw(ioaddr, DATA_REG(lp)); \
  1037. } \
  1038. } while (0)
  1039. #define SMC_PUSH_DATA(lp, p, l) \
  1040. do { \
  1041. if (SMC_32BIT(lp)) { \
  1042. void *__ptr = (p); \
  1043. int __len = (l); \
  1044. void __iomem *__ioaddr = ioaddr; \
  1045. if (__len >= 2 && (unsigned long)__ptr & 2) { \
  1046. __len -= 2; \
  1047. SMC_outw(*(u16 *)__ptr, ioaddr, \
  1048. DATA_REG(lp)); \
  1049. __ptr += 2; \
  1050. } \
  1051. if (SMC_CAN_USE_DATACS && lp->datacs) \
  1052. __ioaddr = lp->datacs; \
  1053. SMC_outsl(__ioaddr, DATA_REG(lp), __ptr, __len>>2); \
  1054. if (__len & 2) { \
  1055. __ptr += (__len & ~3); \
  1056. SMC_outw(*((u16 *)__ptr), ioaddr, \
  1057. DATA_REG(lp)); \
  1058. } \
  1059. } else if (SMC_16BIT(lp)) \
  1060. SMC_outsw(ioaddr, DATA_REG(lp), p, (l) >> 1); \
  1061. else if (SMC_8BIT(lp)) \
  1062. SMC_outsb(ioaddr, DATA_REG(lp), p, l); \
  1063. } while (0)
  1064. #define SMC_PULL_DATA(lp, p, l) \
  1065. do { \
  1066. if (SMC_32BIT(lp)) { \
  1067. void *__ptr = (p); \
  1068. int __len = (l); \
  1069. void __iomem *__ioaddr = ioaddr; \
  1070. if ((unsigned long)__ptr & 2) { \
  1071. /* \
  1072. * We want 32bit alignment here. \
  1073. * Since some buses perform a full \
  1074. * 32bit fetch even for 16bit data \
  1075. * we can't use SMC_inw() here. \
  1076. * Back both source (on-chip) and \
  1077. * destination pointers of 2 bytes. \
  1078. * This is possible since the call to \
  1079. * SMC_GET_PKT_HDR() already advanced \
  1080. * the source pointer of 4 bytes, and \
  1081. * the skb_reserve(skb, 2) advanced \
  1082. * the destination pointer of 2 bytes. \
  1083. */ \
  1084. __ptr -= 2; \
  1085. __len += 2; \
  1086. SMC_SET_PTR(lp, \
  1087. 2|PTR_READ|PTR_RCV|PTR_AUTOINC); \
  1088. } \
  1089. if (SMC_CAN_USE_DATACS && lp->datacs) \
  1090. __ioaddr = lp->datacs; \
  1091. __len += 2; \
  1092. SMC_insl(__ioaddr, DATA_REG(lp), __ptr, __len>>2); \
  1093. } else if (SMC_16BIT(lp)) \
  1094. SMC_insw(ioaddr, DATA_REG(lp), p, (l) >> 1); \
  1095. else if (SMC_8BIT(lp)) \
  1096. SMC_insb(ioaddr, DATA_REG(lp), p, l); \
  1097. } while (0)
  1098. #endif /* _SMC91X_H_ */