ab8500.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356
  1. /*
  2. * Copyright (C) ST-Ericsson SA 2010
  3. *
  4. * License Terms: GNU General Public License v2
  5. * Author: Srinidhi Kasagar <srinidhi.kasagar@stericsson.com>
  6. */
  7. #ifndef MFD_AB8500_H
  8. #define MFD_AB8500_H
  9. #include <linux/atomic.h>
  10. #include <linux/mutex.h>
  11. #include <linux/irqdomain.h>
  12. struct device;
  13. /*
  14. * AB IC versions
  15. *
  16. * AB8500_VERSION_AB8500 should be 0xFF but will never be read as need a
  17. * non-supported multi-byte I2C access via PRCMU. Set to 0x00 to ease the
  18. * print of version string.
  19. */
  20. enum ab8500_version {
  21. AB8500_VERSION_AB8500 = 0x0,
  22. AB8500_VERSION_AB8505 = 0x1,
  23. AB8500_VERSION_AB9540 = 0x2,
  24. AB8500_VERSION_AB8540 = 0x3,
  25. AB8500_VERSION_UNDEFINED,
  26. };
  27. /* AB8500 CIDs*/
  28. #define AB8500_CUTEARLY 0x00
  29. #define AB8500_CUT1P0 0x10
  30. #define AB8500_CUT1P1 0x11
  31. #define AB8500_CUT2P0 0x20
  32. #define AB8500_CUT3P0 0x30
  33. #define AB8500_CUT3P3 0x33
  34. /*
  35. * AB8500 bank addresses
  36. */
  37. #define AB8500_SYS_CTRL1_BLOCK 0x1
  38. #define AB8500_SYS_CTRL2_BLOCK 0x2
  39. #define AB8500_REGU_CTRL1 0x3
  40. #define AB8500_REGU_CTRL2 0x4
  41. #define AB8500_USB 0x5
  42. #define AB8500_TVOUT 0x6
  43. #define AB8500_DBI 0x7
  44. #define AB8500_ECI_AV_ACC 0x8
  45. #define AB8500_RESERVED 0x9
  46. #define AB8500_GPADC 0xA
  47. #define AB8500_CHARGER 0xB
  48. #define AB8500_GAS_GAUGE 0xC
  49. #define AB8500_AUDIO 0xD
  50. #define AB8500_INTERRUPT 0xE
  51. #define AB8500_RTC 0xF
  52. #define AB8500_MISC 0x10
  53. #define AB8500_DEVELOPMENT 0x11
  54. #define AB8500_DEBUG 0x12
  55. #define AB8500_PROD_TEST 0x13
  56. #define AB8500_OTP_EMUL 0x15
  57. /*
  58. * Interrupts
  59. * Values used to index into array ab8500_irq_regoffset[] defined in
  60. * drivers/mdf/ab8500-core.c
  61. */
  62. /* Definitions for AB8500 and AB9540 */
  63. /* ab8500_irq_regoffset[0] -> IT[Source|Latch|Mask]1 */
  64. #define AB8500_INT_MAIN_EXT_CH_NOT_OK 0 /* not 8505/9540 */
  65. #define AB8500_INT_UN_PLUG_TV_DET 1 /* not 8505/9540 */
  66. #define AB8500_INT_PLUG_TV_DET 2 /* not 8505/9540 */
  67. #define AB8500_INT_TEMP_WARM 3
  68. #define AB8500_INT_PON_KEY2DB_F 4
  69. #define AB8500_INT_PON_KEY2DB_R 5
  70. #define AB8500_INT_PON_KEY1DB_F 6
  71. #define AB8500_INT_PON_KEY1DB_R 7
  72. /* ab8500_irq_regoffset[1] -> IT[Source|Latch|Mask]2 */
  73. #define AB8500_INT_BATT_OVV 8
  74. #define AB8500_INT_MAIN_CH_UNPLUG_DET 10 /* not 8505 */
  75. #define AB8500_INT_MAIN_CH_PLUG_DET 11 /* not 8505 */
  76. #define AB8500_INT_VBUS_DET_F 14
  77. #define AB8500_INT_VBUS_DET_R 15
  78. /* ab8500_irq_regoffset[2] -> IT[Source|Latch|Mask]3 */
  79. #define AB8500_INT_VBUS_CH_DROP_END 16
  80. #define AB8500_INT_RTC_60S 17
  81. #define AB8500_INT_RTC_ALARM 18
  82. #define AB8500_INT_BAT_CTRL_INDB 20
  83. #define AB8500_INT_CH_WD_EXP 21
  84. #define AB8500_INT_VBUS_OVV 22
  85. #define AB8500_INT_MAIN_CH_DROP_END 23 /* not 8505/9540 */
  86. /* ab8500_irq_regoffset[3] -> IT[Source|Latch|Mask]4 */
  87. #define AB8500_INT_CCN_CONV_ACC 24
  88. #define AB8500_INT_INT_AUD 25
  89. #define AB8500_INT_CCEOC 26
  90. #define AB8500_INT_CC_INT_CALIB 27
  91. #define AB8500_INT_LOW_BAT_F 28
  92. #define AB8500_INT_LOW_BAT_R 29
  93. #define AB8500_INT_BUP_CHG_NOT_OK 30
  94. #define AB8500_INT_BUP_CHG_OK 31
  95. /* ab8500_irq_regoffset[4] -> IT[Source|Latch|Mask]5 */
  96. #define AB8500_INT_GP_HW_ADC_CONV_END 32 /* not 8505 */
  97. #define AB8500_INT_ACC_DETECT_1DB_F 33
  98. #define AB8500_INT_ACC_DETECT_1DB_R 34
  99. #define AB8500_INT_ACC_DETECT_22DB_F 35
  100. #define AB8500_INT_ACC_DETECT_22DB_R 36
  101. #define AB8500_INT_ACC_DETECT_21DB_F 37
  102. #define AB8500_INT_ACC_DETECT_21DB_R 38
  103. #define AB8500_INT_GP_SW_ADC_CONV_END 39
  104. /* ab8500_irq_regoffset[5] -> IT[Source|Latch|Mask]7 */
  105. #define AB8500_INT_GPIO6R 40 /* not 8505/9540 */
  106. #define AB8500_INT_GPIO7R 41 /* not 8505/9540 */
  107. #define AB8500_INT_GPIO8R 42 /* not 8505/9540 */
  108. #define AB8500_INT_GPIO9R 43 /* not 8505/9540 */
  109. #define AB8500_INT_GPIO10R 44
  110. #define AB8500_INT_GPIO11R 45
  111. #define AB8500_INT_GPIO12R 46 /* not 8505 */
  112. #define AB8500_INT_GPIO13R 47
  113. /* ab8500_irq_regoffset[6] -> IT[Source|Latch|Mask]8 */
  114. #define AB8500_INT_GPIO24R 48 /* not 8505 */
  115. #define AB8500_INT_GPIO25R 49 /* not 8505 */
  116. #define AB8500_INT_GPIO36R 50 /* not 8505/9540 */
  117. #define AB8500_INT_GPIO37R 51 /* not 8505/9540 */
  118. #define AB8500_INT_GPIO38R 52 /* not 8505/9540 */
  119. #define AB8500_INT_GPIO39R 53 /* not 8505/9540 */
  120. #define AB8500_INT_GPIO40R 54
  121. #define AB8500_INT_GPIO41R 55
  122. /* ab8500_irq_regoffset[7] -> IT[Source|Latch|Mask]9 */
  123. #define AB8500_INT_GPIO6F 56 /* not 8505/9540 */
  124. #define AB8500_INT_GPIO7F 57 /* not 8505/9540 */
  125. #define AB8500_INT_GPIO8F 58 /* not 8505/9540 */
  126. #define AB8500_INT_GPIO9F 59 /* not 8505/9540 */
  127. #define AB8500_INT_GPIO10F 60
  128. #define AB8500_INT_GPIO11F 61
  129. #define AB8500_INT_GPIO12F 62 /* not 8505 */
  130. #define AB8500_INT_GPIO13F 63
  131. /* ab8500_irq_regoffset[8] -> IT[Source|Latch|Mask]10 */
  132. #define AB8500_INT_GPIO24F 64 /* not 8505 */
  133. #define AB8500_INT_GPIO25F 65 /* not 8505 */
  134. #define AB8500_INT_GPIO36F 66 /* not 8505/9540 */
  135. #define AB8500_INT_GPIO37F 67 /* not 8505/9540 */
  136. #define AB8500_INT_GPIO38F 68 /* not 8505/9540 */
  137. #define AB8500_INT_GPIO39F 69 /* not 8505/9540 */
  138. #define AB8500_INT_GPIO40F 70
  139. #define AB8500_INT_GPIO41F 71
  140. /* ab8500_irq_regoffset[9] -> IT[Source|Latch|Mask]12 */
  141. #define AB8500_INT_ADP_SOURCE_ERROR 72
  142. #define AB8500_INT_ADP_SINK_ERROR 73
  143. #define AB8500_INT_ADP_PROBE_PLUG 74
  144. #define AB8500_INT_ADP_PROBE_UNPLUG 75
  145. #define AB8500_INT_ADP_SENSE_OFF 76
  146. #define AB8500_INT_USB_PHY_POWER_ERR 78
  147. #define AB8500_INT_USB_LINK_STATUS 79
  148. /* ab8500_irq_regoffset[10] -> IT[Source|Latch|Mask]19 */
  149. #define AB8500_INT_BTEMP_LOW 80
  150. #define AB8500_INT_BTEMP_LOW_MEDIUM 81
  151. #define AB8500_INT_BTEMP_MEDIUM_HIGH 82
  152. #define AB8500_INT_BTEMP_HIGH 83
  153. /* ab8500_irq_regoffset[11] -> IT[Source|Latch|Mask]20 */
  154. #define AB8500_INT_SRP_DETECT 88
  155. #define AB8500_INT_USB_CHARGER_NOT_OKR 89
  156. #define AB8500_INT_ID_WAKEUP_R 90
  157. #define AB8500_INT_ID_DET_R1R 92
  158. #define AB8500_INT_ID_DET_R2R 93
  159. #define AB8500_INT_ID_DET_R3R 94
  160. #define AB8500_INT_ID_DET_R4R 95
  161. /* ab8500_irq_regoffset[12] -> IT[Source|Latch|Mask]21 */
  162. #define AB8500_INT_ID_WAKEUP_F 96
  163. #define AB8500_INT_ID_DET_R1F 98
  164. #define AB8500_INT_ID_DET_R2F 99
  165. #define AB8500_INT_ID_DET_R3F 100
  166. #define AB8500_INT_ID_DET_R4F 101
  167. #define AB8500_INT_CHAUTORESTARTAFTSEC 102
  168. #define AB8500_INT_CHSTOPBYSEC 103
  169. /* ab8500_irq_regoffset[13] -> IT[Source|Latch|Mask]22 */
  170. #define AB8500_INT_USB_CH_TH_PROT_F 104
  171. #define AB8500_INT_USB_CH_TH_PROT_R 105
  172. #define AB8500_INT_MAIN_CH_TH_PROT_F 106 /* not 8505/9540 */
  173. #define AB8500_INT_MAIN_CH_TH_PROT_R 107 /* not 8505/9540 */
  174. #define AB8500_INT_CHCURLIMNOHSCHIRP 109
  175. #define AB8500_INT_CHCURLIMHSCHIRP 110
  176. #define AB8500_INT_XTAL32K_KO 111
  177. /* Definitions for AB9540 */
  178. /* ab8500_irq_regoffset[14] -> IT[Source|Latch|Mask]13 */
  179. #define AB9540_INT_GPIO50R 113
  180. #define AB9540_INT_GPIO51R 114 /* not 8505 */
  181. #define AB9540_INT_GPIO52R 115
  182. #define AB9540_INT_GPIO53R 116
  183. #define AB9540_INT_GPIO54R 117 /* not 8505 */
  184. #define AB9540_INT_IEXT_CH_RF_BFN_R 118
  185. #define AB9540_INT_IEXT_CH_RF_BFN_F 119
  186. /* ab8500_irq_regoffset[15] -> IT[Source|Latch|Mask]14 */
  187. #define AB9540_INT_GPIO50F 121
  188. #define AB9540_INT_GPIO51F 122 /* not 8505 */
  189. #define AB9540_INT_GPIO52F 123
  190. #define AB9540_INT_GPIO53F 124
  191. #define AB9540_INT_GPIO54F 125 /* not 8505 */
  192. /* ab8500_irq_regoffset[16] -> IT[Source|Latch|Mask]25 */
  193. #define AB8505_INT_KEYSTUCK 128
  194. #define AB8505_INT_IKR 129
  195. #define AB8505_INT_IKP 130
  196. #define AB8505_INT_KP 131
  197. #define AB8505_INT_KEYDEGLITCH 132
  198. #define AB8505_INT_MODPWRSTATUSF 134
  199. #define AB8505_INT_MODPWRSTATUSR 135
  200. /*
  201. * AB8500_AB9540_NR_IRQS is used when configuring the IRQ numbers for the
  202. * entire platform. This is a "compile time" constant so this must be set to
  203. * the largest possible value that may be encountered with different AB SOCs.
  204. * Of the currently supported AB devices, AB8500 and AB9540, it is the AB9540
  205. * which is larger.
  206. */
  207. #define AB8500_NR_IRQS 112
  208. #define AB8505_NR_IRQS 136
  209. #define AB9540_NR_IRQS 136
  210. /* This is set to the roof of any AB8500 chip variant IRQ counts */
  211. #define AB8500_MAX_NR_IRQS AB9540_NR_IRQS
  212. #define AB8500_NUM_IRQ_REGS 14
  213. #define AB9540_NUM_IRQ_REGS 17
  214. /**
  215. * struct ab8500 - ab8500 internal structure
  216. * @dev: parent device
  217. * @lock: read/write operations lock
  218. * @irq_lock: genirq bus lock
  219. * @transfer_ongoing: 0 if no transfer ongoing
  220. * @irq: irq line
  221. * @irq_domain: irq domain
  222. * @version: chip version id (e.g. ab8500 or ab9540)
  223. * @chip_id: chip revision id
  224. * @write: register write
  225. * @write_masked: masked register write
  226. * @read: register read
  227. * @rx_buf: rx buf for SPI
  228. * @tx_buf: tx buf for SPI
  229. * @mask: cache of IRQ regs for bus lock
  230. * @oldmask: cache of previous IRQ regs for bus lock
  231. * @mask_size: Actual number of valid entries in mask[], oldmask[] and
  232. * irq_reg_offset
  233. * @irq_reg_offset: Array of offsets into IRQ registers
  234. */
  235. struct ab8500 {
  236. struct device *dev;
  237. struct mutex lock;
  238. struct mutex irq_lock;
  239. atomic_t transfer_ongoing;
  240. int irq_base;
  241. int irq;
  242. struct irq_domain *domain;
  243. enum ab8500_version version;
  244. u8 chip_id;
  245. int (*write)(struct ab8500 *ab8500, u16 addr, u8 data);
  246. int (*write_masked)(struct ab8500 *ab8500, u16 addr, u8 mask, u8 data);
  247. int (*read)(struct ab8500 *ab8500, u16 addr);
  248. unsigned long tx_buf[4];
  249. unsigned long rx_buf[4];
  250. u8 *mask;
  251. u8 *oldmask;
  252. int mask_size;
  253. const int *irq_reg_offset;
  254. };
  255. struct regulator_reg_init;
  256. struct regulator_init_data;
  257. struct ab8500_gpio_platform_data;
  258. struct ab8500_codec_platform_data;
  259. struct ab8500_sysctrl_platform_data;
  260. /**
  261. * struct ab8500_platform_data - AB8500 platform data
  262. * @irq_base: start of AB8500 IRQs, AB8500_NR_IRQS will be used
  263. * @pm_power_off: Should machine pm power off hook be registered or not
  264. * @init: board-specific initialization after detection of ab8500
  265. * @num_regulator_reg_init: number of regulator init registers
  266. * @regulator_reg_init: regulator init registers
  267. * @num_regulator: number of regulators
  268. * @regulator: machine-specific constraints for regulators
  269. */
  270. struct ab8500_platform_data {
  271. int irq_base;
  272. bool pm_power_off;
  273. void (*init) (struct ab8500 *);
  274. int num_regulator_reg_init;
  275. struct ab8500_regulator_reg_init *regulator_reg_init;
  276. int num_regulator;
  277. struct regulator_init_data *regulator;
  278. struct ab8500_gpio_platform_data *gpio;
  279. struct ab8500_codec_platform_data *codec;
  280. struct ab8500_sysctrl_platform_data *sysctrl;
  281. };
  282. extern int ab8500_init(struct ab8500 *ab8500,
  283. enum ab8500_version version);
  284. extern int ab8500_exit(struct ab8500 *ab8500);
  285. extern int ab8500_suspend(struct ab8500 *ab8500);
  286. static inline int is_ab8500(struct ab8500 *ab)
  287. {
  288. return ab->version == AB8500_VERSION_AB8500;
  289. }
  290. static inline int is_ab8505(struct ab8500 *ab)
  291. {
  292. return ab->version == AB8500_VERSION_AB8505;
  293. }
  294. static inline int is_ab9540(struct ab8500 *ab)
  295. {
  296. return ab->version == AB8500_VERSION_AB9540;
  297. }
  298. static inline int is_ab8540(struct ab8500 *ab)
  299. {
  300. return ab->version == AB8500_VERSION_AB8540;
  301. }
  302. /* exclude also ab8505, ab9540... */
  303. static inline int is_ab8500_1p0_or_earlier(struct ab8500 *ab)
  304. {
  305. return (is_ab8500(ab) && (ab->chip_id <= AB8500_CUT1P0));
  306. }
  307. /* exclude also ab8505, ab9540... */
  308. static inline int is_ab8500_1p1_or_earlier(struct ab8500 *ab)
  309. {
  310. return (is_ab8500(ab) && (ab->chip_id <= AB8500_CUT1P1));
  311. }
  312. /* exclude also ab8505, ab9540... */
  313. static inline int is_ab8500_2p0_or_earlier(struct ab8500 *ab)
  314. {
  315. return (is_ab8500(ab) && (ab->chip_id <= AB8500_CUT2P0));
  316. }
  317. /* exclude also ab8505, ab9540... */
  318. static inline int is_ab8500_2p0(struct ab8500 *ab)
  319. {
  320. return (is_ab8500(ab) && (ab->chip_id == AB8500_CUT2P0));
  321. }
  322. #ifdef CONFIG_AB8500_DEBUG
  323. void ab8500_dump_all_banks(struct device *dev);
  324. void ab8500_debug_register_interrupt(int line);
  325. #else
  326. static inline void ab8500_dump_all_banks(struct device *dev) {}
  327. static inline void ab8500_debug_register_interrupt(int line) {}
  328. #endif
  329. #endif /* MFD_AB8500_H */