dmaengine.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820
  1. /*
  2. * Copyright(c) 2004 - 2006 Intel Corporation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 2 of the License, or (at your option)
  7. * any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc., 59
  16. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called COPYING.
  20. */
  21. #ifndef DMAENGINE_H
  22. #define DMAENGINE_H
  23. #include <linux/device.h>
  24. #include <linux/uio.h>
  25. #include <linux/dma-mapping.h>
  26. /**
  27. * typedef dma_cookie_t - an opaque DMA cookie
  28. *
  29. * if dma_cookie_t is >0 it's a DMA request cookie, <0 it's an error code
  30. */
  31. typedef s32 dma_cookie_t;
  32. #define DMA_MIN_COOKIE 1
  33. #define DMA_MAX_COOKIE INT_MAX
  34. #define dma_submit_error(cookie) ((cookie) < 0 ? 1 : 0)
  35. /**
  36. * enum dma_status - DMA transaction status
  37. * @DMA_SUCCESS: transaction completed successfully
  38. * @DMA_IN_PROGRESS: transaction not yet processed
  39. * @DMA_PAUSED: transaction is paused
  40. * @DMA_ERROR: transaction failed
  41. */
  42. enum dma_status {
  43. DMA_SUCCESS,
  44. DMA_IN_PROGRESS,
  45. DMA_PAUSED,
  46. DMA_ERROR,
  47. };
  48. /**
  49. * enum dma_transaction_type - DMA transaction types/indexes
  50. *
  51. * Note: The DMA_ASYNC_TX capability is not to be set by drivers. It is
  52. * automatically set as dma devices are registered.
  53. */
  54. enum dma_transaction_type {
  55. DMA_MEMCPY,
  56. DMA_XOR,
  57. DMA_PQ,
  58. DMA_XOR_VAL,
  59. DMA_PQ_VAL,
  60. DMA_MEMSET,
  61. DMA_INTERRUPT,
  62. DMA_PRIVATE,
  63. DMA_ASYNC_TX,
  64. DMA_SLAVE,
  65. };
  66. /* last transaction type for creation of the capabilities mask */
  67. #define DMA_TX_TYPE_END (DMA_SLAVE + 1)
  68. /**
  69. * enum dma_ctrl_flags - DMA flags to augment operation preparation,
  70. * control completion, and communicate status.
  71. * @DMA_PREP_INTERRUPT - trigger an interrupt (callback) upon completion of
  72. * this transaction
  73. * @DMA_CTRL_ACK - if clear, the descriptor cannot be reused until the client
  74. * acknowledges receipt, i.e. has has a chance to establish any dependency
  75. * chains
  76. * @DMA_COMPL_SKIP_SRC_UNMAP - set to disable dma-unmapping the source buffer(s)
  77. * @DMA_COMPL_SKIP_DEST_UNMAP - set to disable dma-unmapping the destination(s)
  78. * @DMA_COMPL_SRC_UNMAP_SINGLE - set to do the source dma-unmapping as single
  79. * (if not set, do the source dma-unmapping as page)
  80. * @DMA_COMPL_DEST_UNMAP_SINGLE - set to do the destination dma-unmapping as single
  81. * (if not set, do the destination dma-unmapping as page)
  82. * @DMA_PREP_PQ_DISABLE_P - prevent generation of P while generating Q
  83. * @DMA_PREP_PQ_DISABLE_Q - prevent generation of Q while generating P
  84. * @DMA_PREP_CONTINUE - indicate to a driver that it is reusing buffers as
  85. * sources that were the result of a previous operation, in the case of a PQ
  86. * operation it continues the calculation with new sources
  87. * @DMA_PREP_FENCE - tell the driver that subsequent operations depend
  88. * on the result of this operation
  89. */
  90. enum dma_ctrl_flags {
  91. DMA_PREP_INTERRUPT = (1 << 0),
  92. DMA_CTRL_ACK = (1 << 1),
  93. DMA_COMPL_SKIP_SRC_UNMAP = (1 << 2),
  94. DMA_COMPL_SKIP_DEST_UNMAP = (1 << 3),
  95. DMA_COMPL_SRC_UNMAP_SINGLE = (1 << 4),
  96. DMA_COMPL_DEST_UNMAP_SINGLE = (1 << 5),
  97. DMA_PREP_PQ_DISABLE_P = (1 << 6),
  98. DMA_PREP_PQ_DISABLE_Q = (1 << 7),
  99. DMA_PREP_CONTINUE = (1 << 8),
  100. DMA_PREP_FENCE = (1 << 9),
  101. };
  102. /**
  103. * enum dma_ctrl_cmd - DMA operations that can optionally be exercised
  104. * on a running channel.
  105. * @DMA_TERMINATE_ALL: terminate all ongoing transfers
  106. * @DMA_PAUSE: pause ongoing transfers
  107. * @DMA_RESUME: resume paused transfer
  108. * @DMA_SLAVE_CONFIG: this command is only implemented by DMA controllers
  109. * that need to runtime reconfigure the slave channels (as opposed to passing
  110. * configuration data in statically from the platform). An additional
  111. * argument of struct dma_slave_config must be passed in with this
  112. * command.
  113. */
  114. enum dma_ctrl_cmd {
  115. DMA_TERMINATE_ALL,
  116. DMA_PAUSE,
  117. DMA_RESUME,
  118. DMA_SLAVE_CONFIG,
  119. };
  120. /**
  121. * enum sum_check_bits - bit position of pq_check_flags
  122. */
  123. enum sum_check_bits {
  124. SUM_CHECK_P = 0,
  125. SUM_CHECK_Q = 1,
  126. };
  127. /**
  128. * enum pq_check_flags - result of async_{xor,pq}_zero_sum operations
  129. * @SUM_CHECK_P_RESULT - 1 if xor zero sum error, 0 otherwise
  130. * @SUM_CHECK_Q_RESULT - 1 if reed-solomon zero sum error, 0 otherwise
  131. */
  132. enum sum_check_flags {
  133. SUM_CHECK_P_RESULT = (1 << SUM_CHECK_P),
  134. SUM_CHECK_Q_RESULT = (1 << SUM_CHECK_Q),
  135. };
  136. /**
  137. * dma_cap_mask_t - capabilities bitmap modeled after cpumask_t.
  138. * See linux/cpumask.h
  139. */
  140. typedef struct { DECLARE_BITMAP(bits, DMA_TX_TYPE_END); } dma_cap_mask_t;
  141. /**
  142. * struct dma_chan_percpu - the per-CPU part of struct dma_chan
  143. * @memcpy_count: transaction counter
  144. * @bytes_transferred: byte counter
  145. */
  146. struct dma_chan_percpu {
  147. /* stats */
  148. unsigned long memcpy_count;
  149. unsigned long bytes_transferred;
  150. };
  151. /**
  152. * struct dma_chan - devices supply DMA channels, clients use them
  153. * @device: ptr to the dma device who supplies this channel, always !%NULL
  154. * @cookie: last cookie value returned to client
  155. * @chan_id: channel ID for sysfs
  156. * @dev: class device for sysfs
  157. * @device_node: used to add this to the device chan list
  158. * @local: per-cpu pointer to a struct dma_chan_percpu
  159. * @client-count: how many clients are using this channel
  160. * @table_count: number of appearances in the mem-to-mem allocation table
  161. * @private: private data for certain client-channel associations
  162. */
  163. struct dma_chan {
  164. struct dma_device *device;
  165. dma_cookie_t cookie;
  166. /* sysfs */
  167. int chan_id;
  168. struct dma_chan_dev *dev;
  169. struct list_head device_node;
  170. struct dma_chan_percpu __percpu *local;
  171. int client_count;
  172. int table_count;
  173. void *private;
  174. };
  175. /**
  176. * struct dma_chan_dev - relate sysfs device node to backing channel device
  177. * @chan - driver channel device
  178. * @device - sysfs device
  179. * @dev_id - parent dma_device dev_id
  180. * @idr_ref - reference count to gate release of dma_device dev_id
  181. */
  182. struct dma_chan_dev {
  183. struct dma_chan *chan;
  184. struct device device;
  185. int dev_id;
  186. atomic_t *idr_ref;
  187. };
  188. /**
  189. * enum dma_slave_buswidth - defines bus with of the DMA slave
  190. * device, source or target buses
  191. */
  192. enum dma_slave_buswidth {
  193. DMA_SLAVE_BUSWIDTH_UNDEFINED = 0,
  194. DMA_SLAVE_BUSWIDTH_1_BYTE = 1,
  195. DMA_SLAVE_BUSWIDTH_2_BYTES = 2,
  196. DMA_SLAVE_BUSWIDTH_4_BYTES = 4,
  197. DMA_SLAVE_BUSWIDTH_8_BYTES = 8,
  198. };
  199. /**
  200. * struct dma_slave_config - dma slave channel runtime config
  201. * @direction: whether the data shall go in or out on this slave
  202. * channel, right now. DMA_TO_DEVICE and DMA_FROM_DEVICE are
  203. * legal values, DMA_BIDIRECTIONAL is not acceptable since we
  204. * need to differentiate source and target addresses.
  205. * @src_addr: this is the physical address where DMA slave data
  206. * should be read (RX), if the source is memory this argument is
  207. * ignored.
  208. * @dst_addr: this is the physical address where DMA slave data
  209. * should be written (TX), if the source is memory this argument
  210. * is ignored.
  211. * @src_addr_width: this is the width in bytes of the source (RX)
  212. * register where DMA data shall be read. If the source
  213. * is memory this may be ignored depending on architecture.
  214. * Legal values: 1, 2, 4, 8.
  215. * @dst_addr_width: same as src_addr_width but for destination
  216. * target (TX) mutatis mutandis.
  217. * @src_maxburst: the maximum number of words (note: words, as in
  218. * units of the src_addr_width member, not bytes) that can be sent
  219. * in one burst to the device. Typically something like half the
  220. * FIFO depth on I/O peripherals so you don't overflow it. This
  221. * may or may not be applicable on memory sources.
  222. * @dst_maxburst: same as src_maxburst but for destination target
  223. * mutatis mutandis.
  224. *
  225. * This struct is passed in as configuration data to a DMA engine
  226. * in order to set up a certain channel for DMA transport at runtime.
  227. * The DMA device/engine has to provide support for an additional
  228. * command in the channel config interface, DMA_SLAVE_CONFIG
  229. * and this struct will then be passed in as an argument to the
  230. * DMA engine device_control() function.
  231. *
  232. * The rationale for adding configuration information to this struct
  233. * is as follows: if it is likely that most DMA slave controllers in
  234. * the world will support the configuration option, then make it
  235. * generic. If not: if it is fixed so that it be sent in static from
  236. * the platform data, then prefer to do that. Else, if it is neither
  237. * fixed at runtime, nor generic enough (such as bus mastership on
  238. * some CPU family and whatnot) then create a custom slave config
  239. * struct and pass that, then make this config a member of that
  240. * struct, if applicable.
  241. */
  242. struct dma_slave_config {
  243. enum dma_data_direction direction;
  244. dma_addr_t src_addr;
  245. dma_addr_t dst_addr;
  246. enum dma_slave_buswidth src_addr_width;
  247. enum dma_slave_buswidth dst_addr_width;
  248. u32 src_maxburst;
  249. u32 dst_maxburst;
  250. };
  251. static inline const char *dma_chan_name(struct dma_chan *chan)
  252. {
  253. return dev_name(&chan->dev->device);
  254. }
  255. void dma_chan_cleanup(struct kref *kref);
  256. /**
  257. * typedef dma_filter_fn - callback filter for dma_request_channel
  258. * @chan: channel to be reviewed
  259. * @filter_param: opaque parameter passed through dma_request_channel
  260. *
  261. * When this optional parameter is specified in a call to dma_request_channel a
  262. * suitable channel is passed to this routine for further dispositioning before
  263. * being returned. Where 'suitable' indicates a non-busy channel that
  264. * satisfies the given capability mask. It returns 'true' to indicate that the
  265. * channel is suitable.
  266. */
  267. typedef bool (*dma_filter_fn)(struct dma_chan *chan, void *filter_param);
  268. typedef void (*dma_async_tx_callback)(void *dma_async_param);
  269. /**
  270. * struct dma_async_tx_descriptor - async transaction descriptor
  271. * ---dma generic offload fields---
  272. * @cookie: tracking cookie for this transaction, set to -EBUSY if
  273. * this tx is sitting on a dependency list
  274. * @flags: flags to augment operation preparation, control completion, and
  275. * communicate status
  276. * @phys: physical address of the descriptor
  277. * @chan: target channel for this operation
  278. * @tx_submit: set the prepared descriptor(s) to be executed by the engine
  279. * @callback: routine to call after this operation is complete
  280. * @callback_param: general parameter to pass to the callback routine
  281. * ---async_tx api specific fields---
  282. * @next: at completion submit this descriptor
  283. * @parent: pointer to the next level up in the dependency chain
  284. * @lock: protect the parent and next pointers
  285. */
  286. struct dma_async_tx_descriptor {
  287. dma_cookie_t cookie;
  288. enum dma_ctrl_flags flags; /* not a 'long' to pack with cookie */
  289. dma_addr_t phys;
  290. struct dma_chan *chan;
  291. dma_cookie_t (*tx_submit)(struct dma_async_tx_descriptor *tx);
  292. dma_async_tx_callback callback;
  293. void *callback_param;
  294. #ifndef CONFIG_ASYNC_TX_DISABLE_CHANNEL_SWITCH
  295. struct dma_async_tx_descriptor *next;
  296. struct dma_async_tx_descriptor *parent;
  297. spinlock_t lock;
  298. #endif
  299. };
  300. #ifdef CONFIG_ASYNC_TX_DISABLE_CHANNEL_SWITCH
  301. static inline void txd_lock(struct dma_async_tx_descriptor *txd)
  302. {
  303. }
  304. static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
  305. {
  306. }
  307. static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
  308. {
  309. BUG();
  310. }
  311. static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
  312. {
  313. }
  314. static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
  315. {
  316. }
  317. static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
  318. {
  319. return NULL;
  320. }
  321. static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
  322. {
  323. return NULL;
  324. }
  325. #else
  326. static inline void txd_lock(struct dma_async_tx_descriptor *txd)
  327. {
  328. spin_lock_bh(&txd->lock);
  329. }
  330. static inline void txd_unlock(struct dma_async_tx_descriptor *txd)
  331. {
  332. spin_unlock_bh(&txd->lock);
  333. }
  334. static inline void txd_chain(struct dma_async_tx_descriptor *txd, struct dma_async_tx_descriptor *next)
  335. {
  336. txd->next = next;
  337. next->parent = txd;
  338. }
  339. static inline void txd_clear_parent(struct dma_async_tx_descriptor *txd)
  340. {
  341. txd->parent = NULL;
  342. }
  343. static inline void txd_clear_next(struct dma_async_tx_descriptor *txd)
  344. {
  345. txd->next = NULL;
  346. }
  347. static inline struct dma_async_tx_descriptor *txd_parent(struct dma_async_tx_descriptor *txd)
  348. {
  349. return txd->parent;
  350. }
  351. static inline struct dma_async_tx_descriptor *txd_next(struct dma_async_tx_descriptor *txd)
  352. {
  353. return txd->next;
  354. }
  355. #endif
  356. /**
  357. * struct dma_tx_state - filled in to report the status of
  358. * a transfer.
  359. * @last: last completed DMA cookie
  360. * @used: last issued DMA cookie (i.e. the one in progress)
  361. * @residue: the remaining number of bytes left to transmit
  362. * on the selected transfer for states DMA_IN_PROGRESS and
  363. * DMA_PAUSED if this is implemented in the driver, else 0
  364. */
  365. struct dma_tx_state {
  366. dma_cookie_t last;
  367. dma_cookie_t used;
  368. u32 residue;
  369. };
  370. /**
  371. * struct dma_device - info on the entity supplying DMA services
  372. * @chancnt: how many DMA channels are supported
  373. * @privatecnt: how many DMA channels are requested by dma_request_channel
  374. * @channels: the list of struct dma_chan
  375. * @global_node: list_head for global dma_device_list
  376. * @cap_mask: one or more dma_capability flags
  377. * @max_xor: maximum number of xor sources, 0 if no capability
  378. * @max_pq: maximum number of PQ sources and PQ-continue capability
  379. * @copy_align: alignment shift for memcpy operations
  380. * @xor_align: alignment shift for xor operations
  381. * @pq_align: alignment shift for pq operations
  382. * @fill_align: alignment shift for memset operations
  383. * @dev_id: unique device ID
  384. * @dev: struct device reference for dma mapping api
  385. * @device_alloc_chan_resources: allocate resources and return the
  386. * number of allocated descriptors
  387. * @device_free_chan_resources: release DMA channel's resources
  388. * @device_prep_dma_memcpy: prepares a memcpy operation
  389. * @device_prep_dma_xor: prepares a xor operation
  390. * @device_prep_dma_xor_val: prepares a xor validation operation
  391. * @device_prep_dma_pq: prepares a pq operation
  392. * @device_prep_dma_pq_val: prepares a pqzero_sum operation
  393. * @device_prep_dma_memset: prepares a memset operation
  394. * @device_prep_dma_interrupt: prepares an end of chain interrupt operation
  395. * @device_prep_slave_sg: prepares a slave dma operation
  396. * @device_control: manipulate all pending operations on a channel, returns
  397. * zero or error code
  398. * @device_tx_status: poll for transaction completion, the optional
  399. * txstate parameter can be supplied with a pointer to get a
  400. * struct with auxilary transfer status information, otherwise the call
  401. * will just return a simple status code
  402. * @device_issue_pending: push pending transactions to hardware
  403. */
  404. struct dma_device {
  405. unsigned int chancnt;
  406. unsigned int privatecnt;
  407. struct list_head channels;
  408. struct list_head global_node;
  409. dma_cap_mask_t cap_mask;
  410. unsigned short max_xor;
  411. unsigned short max_pq;
  412. u8 copy_align;
  413. u8 xor_align;
  414. u8 pq_align;
  415. u8 fill_align;
  416. #define DMA_HAS_PQ_CONTINUE (1 << 15)
  417. int dev_id;
  418. struct device *dev;
  419. int (*device_alloc_chan_resources)(struct dma_chan *chan);
  420. void (*device_free_chan_resources)(struct dma_chan *chan);
  421. struct dma_async_tx_descriptor *(*device_prep_dma_memcpy)(
  422. struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
  423. size_t len, unsigned long flags);
  424. struct dma_async_tx_descriptor *(*device_prep_dma_xor)(
  425. struct dma_chan *chan, dma_addr_t dest, dma_addr_t *src,
  426. unsigned int src_cnt, size_t len, unsigned long flags);
  427. struct dma_async_tx_descriptor *(*device_prep_dma_xor_val)(
  428. struct dma_chan *chan, dma_addr_t *src, unsigned int src_cnt,
  429. size_t len, enum sum_check_flags *result, unsigned long flags);
  430. struct dma_async_tx_descriptor *(*device_prep_dma_pq)(
  431. struct dma_chan *chan, dma_addr_t *dst, dma_addr_t *src,
  432. unsigned int src_cnt, const unsigned char *scf,
  433. size_t len, unsigned long flags);
  434. struct dma_async_tx_descriptor *(*device_prep_dma_pq_val)(
  435. struct dma_chan *chan, dma_addr_t *pq, dma_addr_t *src,
  436. unsigned int src_cnt, const unsigned char *scf, size_t len,
  437. enum sum_check_flags *pqres, unsigned long flags);
  438. struct dma_async_tx_descriptor *(*device_prep_dma_memset)(
  439. struct dma_chan *chan, dma_addr_t dest, int value, size_t len,
  440. unsigned long flags);
  441. struct dma_async_tx_descriptor *(*device_prep_dma_interrupt)(
  442. struct dma_chan *chan, unsigned long flags);
  443. struct dma_async_tx_descriptor *(*device_prep_slave_sg)(
  444. struct dma_chan *chan, struct scatterlist *sgl,
  445. unsigned int sg_len, enum dma_data_direction direction,
  446. unsigned long flags);
  447. int (*device_control)(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
  448. unsigned long arg);
  449. enum dma_status (*device_tx_status)(struct dma_chan *chan,
  450. dma_cookie_t cookie,
  451. struct dma_tx_state *txstate);
  452. void (*device_issue_pending)(struct dma_chan *chan);
  453. };
  454. static inline bool dmaengine_check_align(u8 align, size_t off1, size_t off2, size_t len)
  455. {
  456. size_t mask;
  457. if (!align)
  458. return true;
  459. mask = (1 << align) - 1;
  460. if (mask & (off1 | off2 | len))
  461. return false;
  462. return true;
  463. }
  464. static inline bool is_dma_copy_aligned(struct dma_device *dev, size_t off1,
  465. size_t off2, size_t len)
  466. {
  467. return dmaengine_check_align(dev->copy_align, off1, off2, len);
  468. }
  469. static inline bool is_dma_xor_aligned(struct dma_device *dev, size_t off1,
  470. size_t off2, size_t len)
  471. {
  472. return dmaengine_check_align(dev->xor_align, off1, off2, len);
  473. }
  474. static inline bool is_dma_pq_aligned(struct dma_device *dev, size_t off1,
  475. size_t off2, size_t len)
  476. {
  477. return dmaengine_check_align(dev->pq_align, off1, off2, len);
  478. }
  479. static inline bool is_dma_fill_aligned(struct dma_device *dev, size_t off1,
  480. size_t off2, size_t len)
  481. {
  482. return dmaengine_check_align(dev->fill_align, off1, off2, len);
  483. }
  484. static inline void
  485. dma_set_maxpq(struct dma_device *dma, int maxpq, int has_pq_continue)
  486. {
  487. dma->max_pq = maxpq;
  488. if (has_pq_continue)
  489. dma->max_pq |= DMA_HAS_PQ_CONTINUE;
  490. }
  491. static inline bool dmaf_continue(enum dma_ctrl_flags flags)
  492. {
  493. return (flags & DMA_PREP_CONTINUE) == DMA_PREP_CONTINUE;
  494. }
  495. static inline bool dmaf_p_disabled_continue(enum dma_ctrl_flags flags)
  496. {
  497. enum dma_ctrl_flags mask = DMA_PREP_CONTINUE | DMA_PREP_PQ_DISABLE_P;
  498. return (flags & mask) == mask;
  499. }
  500. static inline bool dma_dev_has_pq_continue(struct dma_device *dma)
  501. {
  502. return (dma->max_pq & DMA_HAS_PQ_CONTINUE) == DMA_HAS_PQ_CONTINUE;
  503. }
  504. static unsigned short dma_dev_to_maxpq(struct dma_device *dma)
  505. {
  506. return dma->max_pq & ~DMA_HAS_PQ_CONTINUE;
  507. }
  508. /* dma_maxpq - reduce maxpq in the face of continued operations
  509. * @dma - dma device with PQ capability
  510. * @flags - to check if DMA_PREP_CONTINUE and DMA_PREP_PQ_DISABLE_P are set
  511. *
  512. * When an engine does not support native continuation we need 3 extra
  513. * source slots to reuse P and Q with the following coefficients:
  514. * 1/ {00} * P : remove P from Q', but use it as a source for P'
  515. * 2/ {01} * Q : use Q to continue Q' calculation
  516. * 3/ {00} * Q : subtract Q from P' to cancel (2)
  517. *
  518. * In the case where P is disabled we only need 1 extra source:
  519. * 1/ {01} * Q : use Q to continue Q' calculation
  520. */
  521. static inline int dma_maxpq(struct dma_device *dma, enum dma_ctrl_flags flags)
  522. {
  523. if (dma_dev_has_pq_continue(dma) || !dmaf_continue(flags))
  524. return dma_dev_to_maxpq(dma);
  525. else if (dmaf_p_disabled_continue(flags))
  526. return dma_dev_to_maxpq(dma) - 1;
  527. else if (dmaf_continue(flags))
  528. return dma_dev_to_maxpq(dma) - 3;
  529. BUG();
  530. }
  531. /* --- public DMA engine API --- */
  532. #ifdef CONFIG_DMA_ENGINE
  533. void dmaengine_get(void);
  534. void dmaengine_put(void);
  535. #else
  536. static inline void dmaengine_get(void)
  537. {
  538. }
  539. static inline void dmaengine_put(void)
  540. {
  541. }
  542. #endif
  543. #ifdef CONFIG_NET_DMA
  544. #define net_dmaengine_get() dmaengine_get()
  545. #define net_dmaengine_put() dmaengine_put()
  546. #else
  547. static inline void net_dmaengine_get(void)
  548. {
  549. }
  550. static inline void net_dmaengine_put(void)
  551. {
  552. }
  553. #endif
  554. #ifdef CONFIG_ASYNC_TX_DMA
  555. #define async_dmaengine_get() dmaengine_get()
  556. #define async_dmaengine_put() dmaengine_put()
  557. #ifdef CONFIG_ASYNC_TX_DISABLE_CHANNEL_SWITCH
  558. #define async_dma_find_channel(type) dma_find_channel(DMA_ASYNC_TX)
  559. #else
  560. #define async_dma_find_channel(type) dma_find_channel(type)
  561. #endif /* CONFIG_ASYNC_TX_DISABLE_CHANNEL_SWITCH */
  562. #else
  563. static inline void async_dmaengine_get(void)
  564. {
  565. }
  566. static inline void async_dmaengine_put(void)
  567. {
  568. }
  569. static inline struct dma_chan *
  570. async_dma_find_channel(enum dma_transaction_type type)
  571. {
  572. return NULL;
  573. }
  574. #endif /* CONFIG_ASYNC_TX_DMA */
  575. dma_cookie_t dma_async_memcpy_buf_to_buf(struct dma_chan *chan,
  576. void *dest, void *src, size_t len);
  577. dma_cookie_t dma_async_memcpy_buf_to_pg(struct dma_chan *chan,
  578. struct page *page, unsigned int offset, void *kdata, size_t len);
  579. dma_cookie_t dma_async_memcpy_pg_to_pg(struct dma_chan *chan,
  580. struct page *dest_pg, unsigned int dest_off, struct page *src_pg,
  581. unsigned int src_off, size_t len);
  582. void dma_async_tx_descriptor_init(struct dma_async_tx_descriptor *tx,
  583. struct dma_chan *chan);
  584. static inline void async_tx_ack(struct dma_async_tx_descriptor *tx)
  585. {
  586. tx->flags |= DMA_CTRL_ACK;
  587. }
  588. static inline void async_tx_clear_ack(struct dma_async_tx_descriptor *tx)
  589. {
  590. tx->flags &= ~DMA_CTRL_ACK;
  591. }
  592. static inline bool async_tx_test_ack(struct dma_async_tx_descriptor *tx)
  593. {
  594. return (tx->flags & DMA_CTRL_ACK) == DMA_CTRL_ACK;
  595. }
  596. #define first_dma_cap(mask) __first_dma_cap(&(mask))
  597. static inline int __first_dma_cap(const dma_cap_mask_t *srcp)
  598. {
  599. return min_t(int, DMA_TX_TYPE_END,
  600. find_first_bit(srcp->bits, DMA_TX_TYPE_END));
  601. }
  602. #define next_dma_cap(n, mask) __next_dma_cap((n), &(mask))
  603. static inline int __next_dma_cap(int n, const dma_cap_mask_t *srcp)
  604. {
  605. return min_t(int, DMA_TX_TYPE_END,
  606. find_next_bit(srcp->bits, DMA_TX_TYPE_END, n+1));
  607. }
  608. #define dma_cap_set(tx, mask) __dma_cap_set((tx), &(mask))
  609. static inline void
  610. __dma_cap_set(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
  611. {
  612. set_bit(tx_type, dstp->bits);
  613. }
  614. #define dma_cap_clear(tx, mask) __dma_cap_clear((tx), &(mask))
  615. static inline void
  616. __dma_cap_clear(enum dma_transaction_type tx_type, dma_cap_mask_t *dstp)
  617. {
  618. clear_bit(tx_type, dstp->bits);
  619. }
  620. #define dma_cap_zero(mask) __dma_cap_zero(&(mask))
  621. static inline void __dma_cap_zero(dma_cap_mask_t *dstp)
  622. {
  623. bitmap_zero(dstp->bits, DMA_TX_TYPE_END);
  624. }
  625. #define dma_has_cap(tx, mask) __dma_has_cap((tx), &(mask))
  626. static inline int
  627. __dma_has_cap(enum dma_transaction_type tx_type, dma_cap_mask_t *srcp)
  628. {
  629. return test_bit(tx_type, srcp->bits);
  630. }
  631. #define for_each_dma_cap_mask(cap, mask) \
  632. for ((cap) = first_dma_cap(mask); \
  633. (cap) < DMA_TX_TYPE_END; \
  634. (cap) = next_dma_cap((cap), (mask)))
  635. /**
  636. * dma_async_issue_pending - flush pending transactions to HW
  637. * @chan: target DMA channel
  638. *
  639. * This allows drivers to push copies to HW in batches,
  640. * reducing MMIO writes where possible.
  641. */
  642. static inline void dma_async_issue_pending(struct dma_chan *chan)
  643. {
  644. chan->device->device_issue_pending(chan);
  645. }
  646. #define dma_async_memcpy_issue_pending(chan) dma_async_issue_pending(chan)
  647. /**
  648. * dma_async_is_tx_complete - poll for transaction completion
  649. * @chan: DMA channel
  650. * @cookie: transaction identifier to check status of
  651. * @last: returns last completed cookie, can be NULL
  652. * @used: returns last issued cookie, can be NULL
  653. *
  654. * If @last and @used are passed in, upon return they reflect the driver
  655. * internal state and can be used with dma_async_is_complete() to check
  656. * the status of multiple cookies without re-checking hardware state.
  657. */
  658. static inline enum dma_status dma_async_is_tx_complete(struct dma_chan *chan,
  659. dma_cookie_t cookie, dma_cookie_t *last, dma_cookie_t *used)
  660. {
  661. struct dma_tx_state state;
  662. enum dma_status status;
  663. status = chan->device->device_tx_status(chan, cookie, &state);
  664. if (last)
  665. *last = state.last;
  666. if (used)
  667. *used = state.used;
  668. return status;
  669. }
  670. #define dma_async_memcpy_complete(chan, cookie, last, used)\
  671. dma_async_is_tx_complete(chan, cookie, last, used)
  672. /**
  673. * dma_async_is_complete - test a cookie against chan state
  674. * @cookie: transaction identifier to test status of
  675. * @last_complete: last know completed transaction
  676. * @last_used: last cookie value handed out
  677. *
  678. * dma_async_is_complete() is used in dma_async_memcpy_complete()
  679. * the test logic is separated for lightweight testing of multiple cookies
  680. */
  681. static inline enum dma_status dma_async_is_complete(dma_cookie_t cookie,
  682. dma_cookie_t last_complete, dma_cookie_t last_used)
  683. {
  684. if (last_complete <= last_used) {
  685. if ((cookie <= last_complete) || (cookie > last_used))
  686. return DMA_SUCCESS;
  687. } else {
  688. if ((cookie <= last_complete) && (cookie > last_used))
  689. return DMA_SUCCESS;
  690. }
  691. return DMA_IN_PROGRESS;
  692. }
  693. static inline void
  694. dma_set_tx_state(struct dma_tx_state *st, dma_cookie_t last, dma_cookie_t used, u32 residue)
  695. {
  696. if (st) {
  697. st->last = last;
  698. st->used = used;
  699. st->residue = residue;
  700. }
  701. }
  702. enum dma_status dma_sync_wait(struct dma_chan *chan, dma_cookie_t cookie);
  703. #ifdef CONFIG_DMA_ENGINE
  704. enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx);
  705. void dma_issue_pending_all(void);
  706. #else
  707. static inline enum dma_status dma_wait_for_async_tx(struct dma_async_tx_descriptor *tx)
  708. {
  709. return DMA_SUCCESS;
  710. }
  711. static inline void dma_issue_pending_all(void)
  712. {
  713. do { } while (0);
  714. }
  715. #endif
  716. /* --- DMA device --- */
  717. int dma_async_device_register(struct dma_device *device);
  718. void dma_async_device_unregister(struct dma_device *device);
  719. void dma_run_dependencies(struct dma_async_tx_descriptor *tx);
  720. struct dma_chan *dma_find_channel(enum dma_transaction_type tx_type);
  721. #define dma_request_channel(mask, x, y) __dma_request_channel(&(mask), x, y)
  722. struct dma_chan *__dma_request_channel(dma_cap_mask_t *mask, dma_filter_fn fn, void *fn_param);
  723. void dma_release_channel(struct dma_chan *chan);
  724. /* --- Helper iov-locking functions --- */
  725. struct dma_page_list {
  726. char __user *base_address;
  727. int nr_pages;
  728. struct page **pages;
  729. };
  730. struct dma_pinned_list {
  731. int nr_iovecs;
  732. struct dma_page_list page_list[0];
  733. };
  734. struct dma_pinned_list *dma_pin_iovec_pages(struct iovec *iov, size_t len);
  735. void dma_unpin_iovec_pages(struct dma_pinned_list* pinned_list);
  736. dma_cookie_t dma_memcpy_to_iovec(struct dma_chan *chan, struct iovec *iov,
  737. struct dma_pinned_list *pinned_list, unsigned char *kdata, size_t len);
  738. dma_cookie_t dma_memcpy_pg_to_iovec(struct dma_chan *chan, struct iovec *iov,
  739. struct dma_pinned_list *pinned_list, struct page *page,
  740. unsigned int offset, size_t len);
  741. #endif /* DMAENGINE_H */