i915_dma.c 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "drm_crtc_helper.h"
  31. #include "drm_fb_helper.h"
  32. #include "intel_drv.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include <linux/pci.h>
  37. #include <linux/vgaarb.h>
  38. #include <linux/acpi.h>
  39. #include <linux/pnp.h>
  40. #include <linux/vga_switcheroo.h>
  41. #include <linux/slab.h>
  42. /* Really want an OS-independent resettable timer. Would like to have
  43. * this loop run for (eg) 3 sec, but have the timer reset every time
  44. * the head pointer changes, so that EBUSY only happens if the ring
  45. * actually stalls for (eg) 3 seconds.
  46. */
  47. int i915_wait_ring(struct drm_device * dev, int n, const char *caller)
  48. {
  49. drm_i915_private_t *dev_priv = dev->dev_private;
  50. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  51. u32 acthd_reg = IS_I965G(dev) ? ACTHD_I965 : ACTHD;
  52. u32 last_acthd = I915_READ(acthd_reg);
  53. u32 acthd;
  54. u32 last_head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  55. int i;
  56. trace_i915_ring_wait_begin (dev);
  57. for (i = 0; i < 100000; i++) {
  58. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  59. acthd = I915_READ(acthd_reg);
  60. ring->space = ring->head - (ring->tail + 8);
  61. if (ring->space < 0)
  62. ring->space += ring->Size;
  63. if (ring->space >= n) {
  64. trace_i915_ring_wait_end (dev);
  65. return 0;
  66. }
  67. if (dev->primary->master) {
  68. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  69. if (master_priv->sarea_priv)
  70. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  71. }
  72. if (ring->head != last_head)
  73. i = 0;
  74. if (acthd != last_acthd)
  75. i = 0;
  76. last_head = ring->head;
  77. last_acthd = acthd;
  78. msleep_interruptible(10);
  79. }
  80. trace_i915_ring_wait_end (dev);
  81. return -EBUSY;
  82. }
  83. /* As a ringbuffer is only allowed to wrap between instructions, fill
  84. * the tail with NOOPs.
  85. */
  86. int i915_wrap_ring(struct drm_device *dev)
  87. {
  88. drm_i915_private_t *dev_priv = dev->dev_private;
  89. volatile unsigned int *virt;
  90. int rem;
  91. rem = dev_priv->ring.Size - dev_priv->ring.tail;
  92. if (dev_priv->ring.space < rem) {
  93. int ret = i915_wait_ring(dev, rem, __func__);
  94. if (ret)
  95. return ret;
  96. }
  97. dev_priv->ring.space -= rem;
  98. virt = (unsigned int *)
  99. (dev_priv->ring.virtual_start + dev_priv->ring.tail);
  100. rem /= 4;
  101. while (rem--)
  102. *virt++ = MI_NOOP;
  103. dev_priv->ring.tail = 0;
  104. return 0;
  105. }
  106. /**
  107. * Sets up the hardware status page for devices that need a physical address
  108. * in the register.
  109. */
  110. static int i915_init_phys_hws(struct drm_device *dev)
  111. {
  112. drm_i915_private_t *dev_priv = dev->dev_private;
  113. /* Program Hardware Status Page */
  114. dev_priv->status_page_dmah =
  115. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
  116. if (!dev_priv->status_page_dmah) {
  117. DRM_ERROR("Can not allocate hardware status page\n");
  118. return -ENOMEM;
  119. }
  120. dev_priv->hw_status_page = dev_priv->status_page_dmah->vaddr;
  121. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  122. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  123. if (IS_I965G(dev))
  124. dev_priv->dma_status_page |= (dev_priv->dma_status_page >> 28) &
  125. 0xf0;
  126. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  127. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  128. return 0;
  129. }
  130. /**
  131. * Frees the hardware status page, whether it's a physical address or a virtual
  132. * address set up by the X Server.
  133. */
  134. static void i915_free_hws(struct drm_device *dev)
  135. {
  136. drm_i915_private_t *dev_priv = dev->dev_private;
  137. if (dev_priv->status_page_dmah) {
  138. drm_pci_free(dev, dev_priv->status_page_dmah);
  139. dev_priv->status_page_dmah = NULL;
  140. }
  141. if (dev_priv->status_gfx_addr) {
  142. dev_priv->status_gfx_addr = 0;
  143. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  144. }
  145. /* Need to rewrite hardware status page */
  146. I915_WRITE(HWS_PGA, 0x1ffff000);
  147. }
  148. void i915_kernel_lost_context(struct drm_device * dev)
  149. {
  150. drm_i915_private_t *dev_priv = dev->dev_private;
  151. struct drm_i915_master_private *master_priv;
  152. drm_i915_ring_buffer_t *ring = &(dev_priv->ring);
  153. /*
  154. * We should never lose context on the ring with modesetting
  155. * as we don't expose it to userspace
  156. */
  157. if (drm_core_check_feature(dev, DRIVER_MODESET))
  158. return;
  159. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  160. ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
  161. ring->space = ring->head - (ring->tail + 8);
  162. if (ring->space < 0)
  163. ring->space += ring->Size;
  164. if (!dev->primary->master)
  165. return;
  166. master_priv = dev->primary->master->driver_priv;
  167. if (ring->head == ring->tail && master_priv->sarea_priv)
  168. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  169. }
  170. static int i915_dma_cleanup(struct drm_device * dev)
  171. {
  172. drm_i915_private_t *dev_priv = dev->dev_private;
  173. /* Make sure interrupts are disabled here because the uninstall ioctl
  174. * may not have been called from userspace and after dev_private
  175. * is freed, it's too late.
  176. */
  177. if (dev->irq_enabled)
  178. drm_irq_uninstall(dev);
  179. if (dev_priv->ring.virtual_start) {
  180. drm_core_ioremapfree(&dev_priv->ring.map, dev);
  181. dev_priv->ring.virtual_start = NULL;
  182. dev_priv->ring.map.handle = NULL;
  183. dev_priv->ring.map.size = 0;
  184. }
  185. /* Clear the HWS virtual address at teardown */
  186. if (I915_NEED_GFX_HWS(dev))
  187. i915_free_hws(dev);
  188. return 0;
  189. }
  190. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  191. {
  192. drm_i915_private_t *dev_priv = dev->dev_private;
  193. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  194. master_priv->sarea = drm_getsarea(dev);
  195. if (master_priv->sarea) {
  196. master_priv->sarea_priv = (drm_i915_sarea_t *)
  197. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  198. } else {
  199. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  200. }
  201. if (init->ring_size != 0) {
  202. if (dev_priv->ring.ring_obj != NULL) {
  203. i915_dma_cleanup(dev);
  204. DRM_ERROR("Client tried to initialize ringbuffer in "
  205. "GEM mode\n");
  206. return -EINVAL;
  207. }
  208. dev_priv->ring.Size = init->ring_size;
  209. dev_priv->ring.map.offset = init->ring_start;
  210. dev_priv->ring.map.size = init->ring_size;
  211. dev_priv->ring.map.type = 0;
  212. dev_priv->ring.map.flags = 0;
  213. dev_priv->ring.map.mtrr = 0;
  214. drm_core_ioremap_wc(&dev_priv->ring.map, dev);
  215. if (dev_priv->ring.map.handle == NULL) {
  216. i915_dma_cleanup(dev);
  217. DRM_ERROR("can not ioremap virtual address for"
  218. " ring buffer\n");
  219. return -ENOMEM;
  220. }
  221. }
  222. dev_priv->ring.virtual_start = dev_priv->ring.map.handle;
  223. dev_priv->cpp = init->cpp;
  224. dev_priv->back_offset = init->back_offset;
  225. dev_priv->front_offset = init->front_offset;
  226. dev_priv->current_page = 0;
  227. if (master_priv->sarea_priv)
  228. master_priv->sarea_priv->pf_current_page = 0;
  229. /* Allow hardware batchbuffers unless told otherwise.
  230. */
  231. dev_priv->allow_batchbuffer = 1;
  232. return 0;
  233. }
  234. static int i915_dma_resume(struct drm_device * dev)
  235. {
  236. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  237. DRM_DEBUG_DRIVER("%s\n", __func__);
  238. if (dev_priv->ring.map.handle == NULL) {
  239. DRM_ERROR("can not ioremap virtual address for"
  240. " ring buffer\n");
  241. return -ENOMEM;
  242. }
  243. /* Program Hardware Status Page */
  244. if (!dev_priv->hw_status_page) {
  245. DRM_ERROR("Can not find hardware status page\n");
  246. return -EINVAL;
  247. }
  248. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  249. dev_priv->hw_status_page);
  250. if (dev_priv->status_gfx_addr != 0)
  251. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  252. else
  253. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  254. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  255. return 0;
  256. }
  257. static int i915_dma_init(struct drm_device *dev, void *data,
  258. struct drm_file *file_priv)
  259. {
  260. drm_i915_init_t *init = data;
  261. int retcode = 0;
  262. switch (init->func) {
  263. case I915_INIT_DMA:
  264. retcode = i915_initialize(dev, init);
  265. break;
  266. case I915_CLEANUP_DMA:
  267. retcode = i915_dma_cleanup(dev);
  268. break;
  269. case I915_RESUME_DMA:
  270. retcode = i915_dma_resume(dev);
  271. break;
  272. default:
  273. retcode = -EINVAL;
  274. break;
  275. }
  276. return retcode;
  277. }
  278. /* Implement basically the same security restrictions as hardware does
  279. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  280. *
  281. * Most of the calculations below involve calculating the size of a
  282. * particular instruction. It's important to get the size right as
  283. * that tells us where the next instruction to check is. Any illegal
  284. * instruction detected will be given a size of zero, which is a
  285. * signal to abort the rest of the buffer.
  286. */
  287. static int do_validate_cmd(int cmd)
  288. {
  289. switch (((cmd >> 29) & 0x7)) {
  290. case 0x0:
  291. switch ((cmd >> 23) & 0x3f) {
  292. case 0x0:
  293. return 1; /* MI_NOOP */
  294. case 0x4:
  295. return 1; /* MI_FLUSH */
  296. default:
  297. return 0; /* disallow everything else */
  298. }
  299. break;
  300. case 0x1:
  301. return 0; /* reserved */
  302. case 0x2:
  303. return (cmd & 0xff) + 2; /* 2d commands */
  304. case 0x3:
  305. if (((cmd >> 24) & 0x1f) <= 0x18)
  306. return 1;
  307. switch ((cmd >> 24) & 0x1f) {
  308. case 0x1c:
  309. return 1;
  310. case 0x1d:
  311. switch ((cmd >> 16) & 0xff) {
  312. case 0x3:
  313. return (cmd & 0x1f) + 2;
  314. case 0x4:
  315. return (cmd & 0xf) + 2;
  316. default:
  317. return (cmd & 0xffff) + 2;
  318. }
  319. case 0x1e:
  320. if (cmd & (1 << 23))
  321. return (cmd & 0xffff) + 1;
  322. else
  323. return 1;
  324. case 0x1f:
  325. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  326. return (cmd & 0x1ffff) + 2;
  327. else if (cmd & (1 << 17)) /* indirect random */
  328. if ((cmd & 0xffff) == 0)
  329. return 0; /* unknown length, too hard */
  330. else
  331. return (((cmd & 0xffff) + 1) / 2) + 1;
  332. else
  333. return 2; /* indirect sequential */
  334. default:
  335. return 0;
  336. }
  337. default:
  338. return 0;
  339. }
  340. return 0;
  341. }
  342. static int validate_cmd(int cmd)
  343. {
  344. int ret = do_validate_cmd(cmd);
  345. /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
  346. return ret;
  347. }
  348. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  349. {
  350. drm_i915_private_t *dev_priv = dev->dev_private;
  351. int i;
  352. RING_LOCALS;
  353. if ((dwords+1) * sizeof(int) >= dev_priv->ring.Size - 8)
  354. return -EINVAL;
  355. BEGIN_LP_RING((dwords+1)&~1);
  356. for (i = 0; i < dwords;) {
  357. int cmd, sz;
  358. cmd = buffer[i];
  359. if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
  360. return -EINVAL;
  361. OUT_RING(cmd);
  362. while (++i, --sz) {
  363. OUT_RING(buffer[i]);
  364. }
  365. }
  366. if (dwords & 1)
  367. OUT_RING(0);
  368. ADVANCE_LP_RING();
  369. return 0;
  370. }
  371. int
  372. i915_emit_box(struct drm_device *dev,
  373. struct drm_clip_rect *boxes,
  374. int i, int DR1, int DR4)
  375. {
  376. drm_i915_private_t *dev_priv = dev->dev_private;
  377. struct drm_clip_rect box = boxes[i];
  378. RING_LOCALS;
  379. if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
  380. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  381. box.x1, box.y1, box.x2, box.y2);
  382. return -EINVAL;
  383. }
  384. if (IS_I965G(dev)) {
  385. BEGIN_LP_RING(4);
  386. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  387. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  388. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  389. OUT_RING(DR4);
  390. ADVANCE_LP_RING();
  391. } else {
  392. BEGIN_LP_RING(6);
  393. OUT_RING(GFX_OP_DRAWRECT_INFO);
  394. OUT_RING(DR1);
  395. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  396. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  397. OUT_RING(DR4);
  398. OUT_RING(0);
  399. ADVANCE_LP_RING();
  400. }
  401. return 0;
  402. }
  403. /* XXX: Emitting the counter should really be moved to part of the IRQ
  404. * emit. For now, do it in both places:
  405. */
  406. static void i915_emit_breadcrumb(struct drm_device *dev)
  407. {
  408. drm_i915_private_t *dev_priv = dev->dev_private;
  409. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  410. RING_LOCALS;
  411. dev_priv->counter++;
  412. if (dev_priv->counter > 0x7FFFFFFFUL)
  413. dev_priv->counter = 0;
  414. if (master_priv->sarea_priv)
  415. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  416. BEGIN_LP_RING(4);
  417. OUT_RING(MI_STORE_DWORD_INDEX);
  418. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  419. OUT_RING(dev_priv->counter);
  420. OUT_RING(0);
  421. ADVANCE_LP_RING();
  422. }
  423. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  424. drm_i915_cmdbuffer_t *cmd,
  425. struct drm_clip_rect *cliprects,
  426. void *cmdbuf)
  427. {
  428. int nbox = cmd->num_cliprects;
  429. int i = 0, count, ret;
  430. if (cmd->sz & 0x3) {
  431. DRM_ERROR("alignment");
  432. return -EINVAL;
  433. }
  434. i915_kernel_lost_context(dev);
  435. count = nbox ? nbox : 1;
  436. for (i = 0; i < count; i++) {
  437. if (i < nbox) {
  438. ret = i915_emit_box(dev, cliprects, i,
  439. cmd->DR1, cmd->DR4);
  440. if (ret)
  441. return ret;
  442. }
  443. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  444. if (ret)
  445. return ret;
  446. }
  447. i915_emit_breadcrumb(dev);
  448. return 0;
  449. }
  450. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  451. drm_i915_batchbuffer_t * batch,
  452. struct drm_clip_rect *cliprects)
  453. {
  454. drm_i915_private_t *dev_priv = dev->dev_private;
  455. int nbox = batch->num_cliprects;
  456. int i = 0, count;
  457. RING_LOCALS;
  458. if ((batch->start | batch->used) & 0x7) {
  459. DRM_ERROR("alignment");
  460. return -EINVAL;
  461. }
  462. i915_kernel_lost_context(dev);
  463. count = nbox ? nbox : 1;
  464. for (i = 0; i < count; i++) {
  465. if (i < nbox) {
  466. int ret = i915_emit_box(dev, cliprects, i,
  467. batch->DR1, batch->DR4);
  468. if (ret)
  469. return ret;
  470. }
  471. if (!IS_I830(dev) && !IS_845G(dev)) {
  472. BEGIN_LP_RING(2);
  473. if (IS_I965G(dev)) {
  474. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  475. OUT_RING(batch->start);
  476. } else {
  477. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  478. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  479. }
  480. ADVANCE_LP_RING();
  481. } else {
  482. BEGIN_LP_RING(4);
  483. OUT_RING(MI_BATCH_BUFFER);
  484. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  485. OUT_RING(batch->start + batch->used - 4);
  486. OUT_RING(0);
  487. ADVANCE_LP_RING();
  488. }
  489. }
  490. i915_emit_breadcrumb(dev);
  491. return 0;
  492. }
  493. static int i915_dispatch_flip(struct drm_device * dev)
  494. {
  495. drm_i915_private_t *dev_priv = dev->dev_private;
  496. struct drm_i915_master_private *master_priv =
  497. dev->primary->master->driver_priv;
  498. RING_LOCALS;
  499. if (!master_priv->sarea_priv)
  500. return -EINVAL;
  501. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  502. __func__,
  503. dev_priv->current_page,
  504. master_priv->sarea_priv->pf_current_page);
  505. i915_kernel_lost_context(dev);
  506. BEGIN_LP_RING(2);
  507. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  508. OUT_RING(0);
  509. ADVANCE_LP_RING();
  510. BEGIN_LP_RING(6);
  511. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  512. OUT_RING(0);
  513. if (dev_priv->current_page == 0) {
  514. OUT_RING(dev_priv->back_offset);
  515. dev_priv->current_page = 1;
  516. } else {
  517. OUT_RING(dev_priv->front_offset);
  518. dev_priv->current_page = 0;
  519. }
  520. OUT_RING(0);
  521. ADVANCE_LP_RING();
  522. BEGIN_LP_RING(2);
  523. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  524. OUT_RING(0);
  525. ADVANCE_LP_RING();
  526. master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  527. BEGIN_LP_RING(4);
  528. OUT_RING(MI_STORE_DWORD_INDEX);
  529. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  530. OUT_RING(dev_priv->counter);
  531. OUT_RING(0);
  532. ADVANCE_LP_RING();
  533. master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  534. return 0;
  535. }
  536. static int i915_quiescent(struct drm_device * dev)
  537. {
  538. drm_i915_private_t *dev_priv = dev->dev_private;
  539. i915_kernel_lost_context(dev);
  540. return i915_wait_ring(dev, dev_priv->ring.Size - 8, __func__);
  541. }
  542. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  543. struct drm_file *file_priv)
  544. {
  545. int ret;
  546. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  547. mutex_lock(&dev->struct_mutex);
  548. ret = i915_quiescent(dev);
  549. mutex_unlock(&dev->struct_mutex);
  550. return ret;
  551. }
  552. static int i915_batchbuffer(struct drm_device *dev, void *data,
  553. struct drm_file *file_priv)
  554. {
  555. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  556. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  557. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  558. master_priv->sarea_priv;
  559. drm_i915_batchbuffer_t *batch = data;
  560. int ret;
  561. struct drm_clip_rect *cliprects = NULL;
  562. if (!dev_priv->allow_batchbuffer) {
  563. DRM_ERROR("Batchbuffer ioctl disabled\n");
  564. return -EINVAL;
  565. }
  566. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  567. batch->start, batch->used, batch->num_cliprects);
  568. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  569. if (batch->num_cliprects < 0)
  570. return -EINVAL;
  571. if (batch->num_cliprects) {
  572. cliprects = kcalloc(batch->num_cliprects,
  573. sizeof(struct drm_clip_rect),
  574. GFP_KERNEL);
  575. if (cliprects == NULL)
  576. return -ENOMEM;
  577. ret = copy_from_user(cliprects, batch->cliprects,
  578. batch->num_cliprects *
  579. sizeof(struct drm_clip_rect));
  580. if (ret != 0)
  581. goto fail_free;
  582. }
  583. mutex_lock(&dev->struct_mutex);
  584. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  585. mutex_unlock(&dev->struct_mutex);
  586. if (sarea_priv)
  587. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  588. fail_free:
  589. kfree(cliprects);
  590. return ret;
  591. }
  592. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  593. struct drm_file *file_priv)
  594. {
  595. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  596. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  597. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  598. master_priv->sarea_priv;
  599. drm_i915_cmdbuffer_t *cmdbuf = data;
  600. struct drm_clip_rect *cliprects = NULL;
  601. void *batch_data;
  602. int ret;
  603. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  604. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  605. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  606. if (cmdbuf->num_cliprects < 0)
  607. return -EINVAL;
  608. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  609. if (batch_data == NULL)
  610. return -ENOMEM;
  611. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  612. if (ret != 0)
  613. goto fail_batch_free;
  614. if (cmdbuf->num_cliprects) {
  615. cliprects = kcalloc(cmdbuf->num_cliprects,
  616. sizeof(struct drm_clip_rect), GFP_KERNEL);
  617. if (cliprects == NULL) {
  618. ret = -ENOMEM;
  619. goto fail_batch_free;
  620. }
  621. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  622. cmdbuf->num_cliprects *
  623. sizeof(struct drm_clip_rect));
  624. if (ret != 0)
  625. goto fail_clip_free;
  626. }
  627. mutex_lock(&dev->struct_mutex);
  628. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  629. mutex_unlock(&dev->struct_mutex);
  630. if (ret) {
  631. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  632. goto fail_clip_free;
  633. }
  634. if (sarea_priv)
  635. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  636. fail_clip_free:
  637. kfree(cliprects);
  638. fail_batch_free:
  639. kfree(batch_data);
  640. return ret;
  641. }
  642. static int i915_flip_bufs(struct drm_device *dev, void *data,
  643. struct drm_file *file_priv)
  644. {
  645. int ret;
  646. DRM_DEBUG_DRIVER("%s\n", __func__);
  647. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  648. mutex_lock(&dev->struct_mutex);
  649. ret = i915_dispatch_flip(dev);
  650. mutex_unlock(&dev->struct_mutex);
  651. return ret;
  652. }
  653. static int i915_getparam(struct drm_device *dev, void *data,
  654. struct drm_file *file_priv)
  655. {
  656. drm_i915_private_t *dev_priv = dev->dev_private;
  657. drm_i915_getparam_t *param = data;
  658. int value;
  659. if (!dev_priv) {
  660. DRM_ERROR("called with no initialization\n");
  661. return -EINVAL;
  662. }
  663. switch (param->param) {
  664. case I915_PARAM_IRQ_ACTIVE:
  665. value = dev->pdev->irq ? 1 : 0;
  666. break;
  667. case I915_PARAM_ALLOW_BATCHBUFFER:
  668. value = dev_priv->allow_batchbuffer ? 1 : 0;
  669. break;
  670. case I915_PARAM_LAST_DISPATCH:
  671. value = READ_BREADCRUMB(dev_priv);
  672. break;
  673. case I915_PARAM_CHIPSET_ID:
  674. value = dev->pci_device;
  675. break;
  676. case I915_PARAM_HAS_GEM:
  677. value = dev_priv->has_gem;
  678. break;
  679. case I915_PARAM_NUM_FENCES_AVAIL:
  680. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  681. break;
  682. case I915_PARAM_HAS_OVERLAY:
  683. value = dev_priv->overlay ? 1 : 0;
  684. break;
  685. case I915_PARAM_HAS_PAGEFLIPPING:
  686. value = 1;
  687. break;
  688. case I915_PARAM_HAS_EXECBUF2:
  689. /* depends on GEM */
  690. value = dev_priv->has_gem;
  691. break;
  692. default:
  693. DRM_DEBUG_DRIVER("Unknown parameter %d\n",
  694. param->param);
  695. return -EINVAL;
  696. }
  697. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  698. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  699. return -EFAULT;
  700. }
  701. return 0;
  702. }
  703. static int i915_setparam(struct drm_device *dev, void *data,
  704. struct drm_file *file_priv)
  705. {
  706. drm_i915_private_t *dev_priv = dev->dev_private;
  707. drm_i915_setparam_t *param = data;
  708. if (!dev_priv) {
  709. DRM_ERROR("called with no initialization\n");
  710. return -EINVAL;
  711. }
  712. switch (param->param) {
  713. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  714. break;
  715. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  716. dev_priv->tex_lru_log_granularity = param->value;
  717. break;
  718. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  719. dev_priv->allow_batchbuffer = param->value;
  720. break;
  721. case I915_SETPARAM_NUM_USED_FENCES:
  722. if (param->value > dev_priv->num_fence_regs ||
  723. param->value < 0)
  724. return -EINVAL;
  725. /* Userspace can use first N regs */
  726. dev_priv->fence_reg_start = param->value;
  727. break;
  728. default:
  729. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  730. param->param);
  731. return -EINVAL;
  732. }
  733. return 0;
  734. }
  735. static int i915_set_status_page(struct drm_device *dev, void *data,
  736. struct drm_file *file_priv)
  737. {
  738. drm_i915_private_t *dev_priv = dev->dev_private;
  739. drm_i915_hws_addr_t *hws = data;
  740. if (!I915_NEED_GFX_HWS(dev))
  741. return -EINVAL;
  742. if (!dev_priv) {
  743. DRM_ERROR("called with no initialization\n");
  744. return -EINVAL;
  745. }
  746. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  747. WARN(1, "tried to set status page when mode setting active\n");
  748. return 0;
  749. }
  750. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  751. dev_priv->status_gfx_addr = hws->addr & (0x1ffff<<12);
  752. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  753. dev_priv->hws_map.size = 4*1024;
  754. dev_priv->hws_map.type = 0;
  755. dev_priv->hws_map.flags = 0;
  756. dev_priv->hws_map.mtrr = 0;
  757. drm_core_ioremap_wc(&dev_priv->hws_map, dev);
  758. if (dev_priv->hws_map.handle == NULL) {
  759. i915_dma_cleanup(dev);
  760. dev_priv->status_gfx_addr = 0;
  761. DRM_ERROR("can not ioremap virtual address for"
  762. " G33 hw status page\n");
  763. return -ENOMEM;
  764. }
  765. dev_priv->hw_status_page = dev_priv->hws_map.handle;
  766. memset(dev_priv->hw_status_page, 0, PAGE_SIZE);
  767. I915_WRITE(HWS_PGA, dev_priv->status_gfx_addr);
  768. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  769. dev_priv->status_gfx_addr);
  770. DRM_DEBUG_DRIVER("load hws at %p\n",
  771. dev_priv->hw_status_page);
  772. return 0;
  773. }
  774. static int i915_get_bridge_dev(struct drm_device *dev)
  775. {
  776. struct drm_i915_private *dev_priv = dev->dev_private;
  777. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0,0));
  778. if (!dev_priv->bridge_dev) {
  779. DRM_ERROR("bridge device not found\n");
  780. return -1;
  781. }
  782. return 0;
  783. }
  784. #define MCHBAR_I915 0x44
  785. #define MCHBAR_I965 0x48
  786. #define MCHBAR_SIZE (4*4096)
  787. #define DEVEN_REG 0x54
  788. #define DEVEN_MCHBAR_EN (1 << 28)
  789. /* Allocate space for the MCH regs if needed, return nonzero on error */
  790. static int
  791. intel_alloc_mchbar_resource(struct drm_device *dev)
  792. {
  793. drm_i915_private_t *dev_priv = dev->dev_private;
  794. int reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  795. u32 temp_lo, temp_hi = 0;
  796. u64 mchbar_addr;
  797. int ret = 0;
  798. if (IS_I965G(dev))
  799. pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
  800. pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
  801. mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
  802. /* If ACPI doesn't have it, assume we need to allocate it ourselves */
  803. #ifdef CONFIG_PNP
  804. if (mchbar_addr &&
  805. pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE)) {
  806. ret = 0;
  807. goto out;
  808. }
  809. #endif
  810. /* Get some space for it */
  811. ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus, &dev_priv->mch_res,
  812. MCHBAR_SIZE, MCHBAR_SIZE,
  813. PCIBIOS_MIN_MEM,
  814. 0, pcibios_align_resource,
  815. dev_priv->bridge_dev);
  816. if (ret) {
  817. DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
  818. dev_priv->mch_res.start = 0;
  819. goto out;
  820. }
  821. if (IS_I965G(dev))
  822. pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
  823. upper_32_bits(dev_priv->mch_res.start));
  824. pci_write_config_dword(dev_priv->bridge_dev, reg,
  825. lower_32_bits(dev_priv->mch_res.start));
  826. out:
  827. return ret;
  828. }
  829. /* Setup MCHBAR if possible, return true if we should disable it again */
  830. static void
  831. intel_setup_mchbar(struct drm_device *dev)
  832. {
  833. drm_i915_private_t *dev_priv = dev->dev_private;
  834. int mchbar_reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  835. u32 temp;
  836. bool enabled;
  837. dev_priv->mchbar_need_disable = false;
  838. if (IS_I915G(dev) || IS_I915GM(dev)) {
  839. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  840. enabled = !!(temp & DEVEN_MCHBAR_EN);
  841. } else {
  842. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  843. enabled = temp & 1;
  844. }
  845. /* If it's already enabled, don't have to do anything */
  846. if (enabled)
  847. return;
  848. if (intel_alloc_mchbar_resource(dev))
  849. return;
  850. dev_priv->mchbar_need_disable = true;
  851. /* Space is allocated or reserved, so enable it. */
  852. if (IS_I915G(dev) || IS_I915GM(dev)) {
  853. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
  854. temp | DEVEN_MCHBAR_EN);
  855. } else {
  856. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  857. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
  858. }
  859. }
  860. static void
  861. intel_teardown_mchbar(struct drm_device *dev)
  862. {
  863. drm_i915_private_t *dev_priv = dev->dev_private;
  864. int mchbar_reg = IS_I965G(dev) ? MCHBAR_I965 : MCHBAR_I915;
  865. u32 temp;
  866. if (dev_priv->mchbar_need_disable) {
  867. if (IS_I915G(dev) || IS_I915GM(dev)) {
  868. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  869. temp &= ~DEVEN_MCHBAR_EN;
  870. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
  871. } else {
  872. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  873. temp &= ~1;
  874. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
  875. }
  876. }
  877. if (dev_priv->mch_res.start)
  878. release_resource(&dev_priv->mch_res);
  879. }
  880. /**
  881. * i915_probe_agp - get AGP bootup configuration
  882. * @pdev: PCI device
  883. * @aperture_size: returns AGP aperture configured size
  884. * @preallocated_size: returns size of BIOS preallocated AGP space
  885. *
  886. * Since Intel integrated graphics are UMA, the BIOS has to set aside
  887. * some RAM for the framebuffer at early boot. This code figures out
  888. * how much was set aside so we can use it for our own purposes.
  889. */
  890. static int i915_probe_agp(struct drm_device *dev, uint32_t *aperture_size,
  891. uint32_t *preallocated_size,
  892. uint32_t *start)
  893. {
  894. struct drm_i915_private *dev_priv = dev->dev_private;
  895. u16 tmp = 0;
  896. unsigned long overhead;
  897. unsigned long stolen;
  898. /* Get the fb aperture size and "stolen" memory amount. */
  899. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &tmp);
  900. *aperture_size = 1024 * 1024;
  901. *preallocated_size = 1024 * 1024;
  902. switch (dev->pdev->device) {
  903. case PCI_DEVICE_ID_INTEL_82830_CGC:
  904. case PCI_DEVICE_ID_INTEL_82845G_IG:
  905. case PCI_DEVICE_ID_INTEL_82855GM_IG:
  906. case PCI_DEVICE_ID_INTEL_82865_IG:
  907. if ((tmp & INTEL_GMCH_MEM_MASK) == INTEL_GMCH_MEM_64M)
  908. *aperture_size *= 64;
  909. else
  910. *aperture_size *= 128;
  911. break;
  912. default:
  913. /* 9xx supports large sizes, just look at the length */
  914. *aperture_size = pci_resource_len(dev->pdev, 2);
  915. break;
  916. }
  917. /*
  918. * Some of the preallocated space is taken by the GTT
  919. * and popup. GTT is 1K per MB of aperture size, and popup is 4K.
  920. */
  921. if (IS_G4X(dev) || IS_PINEVIEW(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev))
  922. overhead = 4096;
  923. else
  924. overhead = (*aperture_size / 1024) + 4096;
  925. if (IS_GEN6(dev)) {
  926. /* SNB has memory control reg at 0x50.w */
  927. pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &tmp);
  928. switch (tmp & SNB_GMCH_GMS_STOLEN_MASK) {
  929. case INTEL_855_GMCH_GMS_DISABLED:
  930. DRM_ERROR("video memory is disabled\n");
  931. return -1;
  932. case SNB_GMCH_GMS_STOLEN_32M:
  933. stolen = 32 * 1024 * 1024;
  934. break;
  935. case SNB_GMCH_GMS_STOLEN_64M:
  936. stolen = 64 * 1024 * 1024;
  937. break;
  938. case SNB_GMCH_GMS_STOLEN_96M:
  939. stolen = 96 * 1024 * 1024;
  940. break;
  941. case SNB_GMCH_GMS_STOLEN_128M:
  942. stolen = 128 * 1024 * 1024;
  943. break;
  944. case SNB_GMCH_GMS_STOLEN_160M:
  945. stolen = 160 * 1024 * 1024;
  946. break;
  947. case SNB_GMCH_GMS_STOLEN_192M:
  948. stolen = 192 * 1024 * 1024;
  949. break;
  950. case SNB_GMCH_GMS_STOLEN_224M:
  951. stolen = 224 * 1024 * 1024;
  952. break;
  953. case SNB_GMCH_GMS_STOLEN_256M:
  954. stolen = 256 * 1024 * 1024;
  955. break;
  956. case SNB_GMCH_GMS_STOLEN_288M:
  957. stolen = 288 * 1024 * 1024;
  958. break;
  959. case SNB_GMCH_GMS_STOLEN_320M:
  960. stolen = 320 * 1024 * 1024;
  961. break;
  962. case SNB_GMCH_GMS_STOLEN_352M:
  963. stolen = 352 * 1024 * 1024;
  964. break;
  965. case SNB_GMCH_GMS_STOLEN_384M:
  966. stolen = 384 * 1024 * 1024;
  967. break;
  968. case SNB_GMCH_GMS_STOLEN_416M:
  969. stolen = 416 * 1024 * 1024;
  970. break;
  971. case SNB_GMCH_GMS_STOLEN_448M:
  972. stolen = 448 * 1024 * 1024;
  973. break;
  974. case SNB_GMCH_GMS_STOLEN_480M:
  975. stolen = 480 * 1024 * 1024;
  976. break;
  977. case SNB_GMCH_GMS_STOLEN_512M:
  978. stolen = 512 * 1024 * 1024;
  979. break;
  980. default:
  981. DRM_ERROR("unexpected GMCH_GMS value: 0x%02x\n",
  982. tmp & SNB_GMCH_GMS_STOLEN_MASK);
  983. return -1;
  984. }
  985. } else {
  986. switch (tmp & INTEL_GMCH_GMS_MASK) {
  987. case INTEL_855_GMCH_GMS_DISABLED:
  988. DRM_ERROR("video memory is disabled\n");
  989. return -1;
  990. case INTEL_855_GMCH_GMS_STOLEN_1M:
  991. stolen = 1 * 1024 * 1024;
  992. break;
  993. case INTEL_855_GMCH_GMS_STOLEN_4M:
  994. stolen = 4 * 1024 * 1024;
  995. break;
  996. case INTEL_855_GMCH_GMS_STOLEN_8M:
  997. stolen = 8 * 1024 * 1024;
  998. break;
  999. case INTEL_855_GMCH_GMS_STOLEN_16M:
  1000. stolen = 16 * 1024 * 1024;
  1001. break;
  1002. case INTEL_855_GMCH_GMS_STOLEN_32M:
  1003. stolen = 32 * 1024 * 1024;
  1004. break;
  1005. case INTEL_915G_GMCH_GMS_STOLEN_48M:
  1006. stolen = 48 * 1024 * 1024;
  1007. break;
  1008. case INTEL_915G_GMCH_GMS_STOLEN_64M:
  1009. stolen = 64 * 1024 * 1024;
  1010. break;
  1011. case INTEL_GMCH_GMS_STOLEN_128M:
  1012. stolen = 128 * 1024 * 1024;
  1013. break;
  1014. case INTEL_GMCH_GMS_STOLEN_256M:
  1015. stolen = 256 * 1024 * 1024;
  1016. break;
  1017. case INTEL_GMCH_GMS_STOLEN_96M:
  1018. stolen = 96 * 1024 * 1024;
  1019. break;
  1020. case INTEL_GMCH_GMS_STOLEN_160M:
  1021. stolen = 160 * 1024 * 1024;
  1022. break;
  1023. case INTEL_GMCH_GMS_STOLEN_224M:
  1024. stolen = 224 * 1024 * 1024;
  1025. break;
  1026. case INTEL_GMCH_GMS_STOLEN_352M:
  1027. stolen = 352 * 1024 * 1024;
  1028. break;
  1029. default:
  1030. DRM_ERROR("unexpected GMCH_GMS value: 0x%02x\n",
  1031. tmp & INTEL_GMCH_GMS_MASK);
  1032. return -1;
  1033. }
  1034. }
  1035. *preallocated_size = stolen - overhead;
  1036. *start = overhead;
  1037. return 0;
  1038. }
  1039. #define PTE_ADDRESS_MASK 0xfffff000
  1040. #define PTE_ADDRESS_MASK_HIGH 0x000000f0 /* i915+ */
  1041. #define PTE_MAPPING_TYPE_UNCACHED (0 << 1)
  1042. #define PTE_MAPPING_TYPE_DCACHE (1 << 1) /* i830 only */
  1043. #define PTE_MAPPING_TYPE_CACHED (3 << 1)
  1044. #define PTE_MAPPING_TYPE_MASK (3 << 1)
  1045. #define PTE_VALID (1 << 0)
  1046. /**
  1047. * i915_gtt_to_phys - take a GTT address and turn it into a physical one
  1048. * @dev: drm device
  1049. * @gtt_addr: address to translate
  1050. *
  1051. * Some chip functions require allocations from stolen space but need the
  1052. * physical address of the memory in question. We use this routine
  1053. * to get a physical address suitable for register programming from a given
  1054. * GTT address.
  1055. */
  1056. static unsigned long i915_gtt_to_phys(struct drm_device *dev,
  1057. unsigned long gtt_addr)
  1058. {
  1059. unsigned long *gtt;
  1060. unsigned long entry, phys;
  1061. int gtt_bar = IS_I9XX(dev) ? 0 : 1;
  1062. int gtt_offset, gtt_size;
  1063. if (IS_I965G(dev)) {
  1064. if (IS_G4X(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev)) {
  1065. gtt_offset = 2*1024*1024;
  1066. gtt_size = 2*1024*1024;
  1067. } else {
  1068. gtt_offset = 512*1024;
  1069. gtt_size = 512*1024;
  1070. }
  1071. } else {
  1072. gtt_bar = 3;
  1073. gtt_offset = 0;
  1074. gtt_size = pci_resource_len(dev->pdev, gtt_bar);
  1075. }
  1076. gtt = ioremap_wc(pci_resource_start(dev->pdev, gtt_bar) + gtt_offset,
  1077. gtt_size);
  1078. if (!gtt) {
  1079. DRM_ERROR("ioremap of GTT failed\n");
  1080. return 0;
  1081. }
  1082. entry = *(volatile u32 *)(gtt + (gtt_addr / 1024));
  1083. DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, PTE: 0x%08lx\n", gtt_addr, entry);
  1084. /* Mask out these reserved bits on this hardware. */
  1085. if (!IS_I9XX(dev) || IS_I915G(dev) || IS_I915GM(dev) ||
  1086. IS_I945G(dev) || IS_I945GM(dev)) {
  1087. entry &= ~PTE_ADDRESS_MASK_HIGH;
  1088. }
  1089. /* If it's not a mapping type we know, then bail. */
  1090. if ((entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_UNCACHED &&
  1091. (entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_CACHED) {
  1092. iounmap(gtt);
  1093. return 0;
  1094. }
  1095. if (!(entry & PTE_VALID)) {
  1096. DRM_ERROR("bad GTT entry in stolen space\n");
  1097. iounmap(gtt);
  1098. return 0;
  1099. }
  1100. iounmap(gtt);
  1101. phys =(entry & PTE_ADDRESS_MASK) |
  1102. ((uint64_t)(entry & PTE_ADDRESS_MASK_HIGH) << (32 - 4));
  1103. DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, phys addr: 0x%08lx\n", gtt_addr, phys);
  1104. return phys;
  1105. }
  1106. static void i915_warn_stolen(struct drm_device *dev)
  1107. {
  1108. DRM_ERROR("not enough stolen space for compressed buffer, disabling\n");
  1109. DRM_ERROR("hint: you may be able to increase stolen memory size in the BIOS to avoid this\n");
  1110. }
  1111. static void i915_setup_compression(struct drm_device *dev, int size)
  1112. {
  1113. struct drm_i915_private *dev_priv = dev->dev_private;
  1114. struct drm_mm_node *compressed_fb, *compressed_llb;
  1115. unsigned long cfb_base;
  1116. unsigned long ll_base = 0;
  1117. /* Leave 1M for line length buffer & misc. */
  1118. compressed_fb = drm_mm_search_free(&dev_priv->vram, size, 4096, 0);
  1119. if (!compressed_fb) {
  1120. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  1121. i915_warn_stolen(dev);
  1122. return;
  1123. }
  1124. compressed_fb = drm_mm_get_block(compressed_fb, size, 4096);
  1125. if (!compressed_fb) {
  1126. i915_warn_stolen(dev);
  1127. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  1128. return;
  1129. }
  1130. cfb_base = i915_gtt_to_phys(dev, compressed_fb->start);
  1131. if (!cfb_base) {
  1132. DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
  1133. drm_mm_put_block(compressed_fb);
  1134. }
  1135. if (!IS_GM45(dev)) {
  1136. compressed_llb = drm_mm_search_free(&dev_priv->vram, 4096,
  1137. 4096, 0);
  1138. if (!compressed_llb) {
  1139. i915_warn_stolen(dev);
  1140. return;
  1141. }
  1142. compressed_llb = drm_mm_get_block(compressed_llb, 4096, 4096);
  1143. if (!compressed_llb) {
  1144. i915_warn_stolen(dev);
  1145. return;
  1146. }
  1147. ll_base = i915_gtt_to_phys(dev, compressed_llb->start);
  1148. if (!ll_base) {
  1149. DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
  1150. drm_mm_put_block(compressed_fb);
  1151. drm_mm_put_block(compressed_llb);
  1152. }
  1153. }
  1154. dev_priv->cfb_size = size;
  1155. intel_disable_fbc(dev);
  1156. dev_priv->compressed_fb = compressed_fb;
  1157. if (IS_GM45(dev)) {
  1158. I915_WRITE(DPFC_CB_BASE, compressed_fb->start);
  1159. } else {
  1160. I915_WRITE(FBC_CFB_BASE, cfb_base);
  1161. I915_WRITE(FBC_LL_BASE, ll_base);
  1162. dev_priv->compressed_llb = compressed_llb;
  1163. }
  1164. DRM_DEBUG("FBC base 0x%08lx, ll base 0x%08lx, size %dM\n", cfb_base,
  1165. ll_base, size >> 20);
  1166. }
  1167. static void i915_cleanup_compression(struct drm_device *dev)
  1168. {
  1169. struct drm_i915_private *dev_priv = dev->dev_private;
  1170. drm_mm_put_block(dev_priv->compressed_fb);
  1171. if (!IS_GM45(dev))
  1172. drm_mm_put_block(dev_priv->compressed_llb);
  1173. }
  1174. /* true = enable decode, false = disable decoder */
  1175. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  1176. {
  1177. struct drm_device *dev = cookie;
  1178. intel_modeset_vga_set_state(dev, state);
  1179. if (state)
  1180. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  1181. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1182. else
  1183. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1184. }
  1185. static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1186. {
  1187. struct drm_device *dev = pci_get_drvdata(pdev);
  1188. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  1189. if (state == VGA_SWITCHEROO_ON) {
  1190. printk(KERN_INFO "i915: switched off\n");
  1191. /* i915 resume handler doesn't set to D0 */
  1192. pci_set_power_state(dev->pdev, PCI_D0);
  1193. i915_resume(dev);
  1194. } else {
  1195. printk(KERN_ERR "i915: switched off\n");
  1196. i915_suspend(dev, pmm);
  1197. }
  1198. }
  1199. static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
  1200. {
  1201. struct drm_device *dev = pci_get_drvdata(pdev);
  1202. bool can_switch;
  1203. spin_lock(&dev->count_lock);
  1204. can_switch = (dev->open_count == 0);
  1205. spin_unlock(&dev->count_lock);
  1206. return can_switch;
  1207. }
  1208. static int i915_load_modeset_init(struct drm_device *dev,
  1209. unsigned long prealloc_start,
  1210. unsigned long prealloc_size,
  1211. unsigned long agp_size)
  1212. {
  1213. struct drm_i915_private *dev_priv = dev->dev_private;
  1214. int fb_bar = IS_I9XX(dev) ? 2 : 0;
  1215. int ret = 0;
  1216. dev->mode_config.fb_base = pci_resource_start(dev->pdev, fb_bar) &
  1217. 0xff000000;
  1218. /* Basic memrange allocator for stolen space (aka vram) */
  1219. drm_mm_init(&dev_priv->vram, 0, prealloc_size);
  1220. DRM_INFO("set up %ldM of stolen space\n", prealloc_size / (1024*1024));
  1221. /* We're off and running w/KMS */
  1222. dev_priv->mm.suspended = 0;
  1223. /* Let GEM Manage from end of prealloc space to end of aperture.
  1224. *
  1225. * However, leave one page at the end still bound to the scratch page.
  1226. * There are a number of places where the hardware apparently
  1227. * prefetches past the end of the object, and we've seen multiple
  1228. * hangs with the GPU head pointer stuck in a batchbuffer bound
  1229. * at the last page of the aperture. One page should be enough to
  1230. * keep any prefetching inside of the aperture.
  1231. */
  1232. i915_gem_do_init(dev, prealloc_size, agp_size - 4096);
  1233. mutex_lock(&dev->struct_mutex);
  1234. ret = i915_gem_init_ringbuffer(dev);
  1235. mutex_unlock(&dev->struct_mutex);
  1236. if (ret)
  1237. goto out;
  1238. /* Try to set up FBC with a reasonable compressed buffer size */
  1239. if (I915_HAS_FBC(dev) && i915_powersave) {
  1240. int cfb_size;
  1241. /* Try to get an 8M buffer... */
  1242. if (prealloc_size > (9*1024*1024))
  1243. cfb_size = 8*1024*1024;
  1244. else /* fall back to 7/8 of the stolen space */
  1245. cfb_size = prealloc_size * 7 / 8;
  1246. i915_setup_compression(dev, cfb_size);
  1247. }
  1248. /* Allow hardware batchbuffers unless told otherwise.
  1249. */
  1250. dev_priv->allow_batchbuffer = 1;
  1251. ret = intel_init_bios(dev);
  1252. if (ret)
  1253. DRM_INFO("failed to find VBIOS tables\n");
  1254. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  1255. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  1256. if (ret)
  1257. goto destroy_ringbuffer;
  1258. ret = vga_switcheroo_register_client(dev->pdev,
  1259. i915_switcheroo_set_state,
  1260. i915_switcheroo_can_switch);
  1261. if (ret)
  1262. goto destroy_ringbuffer;
  1263. intel_modeset_init(dev);
  1264. ret = drm_irq_install(dev);
  1265. if (ret)
  1266. goto destroy_ringbuffer;
  1267. /* Always safe in the mode setting case. */
  1268. /* FIXME: do pre/post-mode set stuff in core KMS code */
  1269. dev->vblank_disable_allowed = 1;
  1270. /*
  1271. * Initialize the hardware status page IRQ location.
  1272. */
  1273. I915_WRITE(INSTPM, (1 << 5) | (1 << 21));
  1274. intel_fbdev_init(dev);
  1275. drm_kms_helper_poll_init(dev);
  1276. return 0;
  1277. destroy_ringbuffer:
  1278. mutex_lock(&dev->struct_mutex);
  1279. i915_gem_cleanup_ringbuffer(dev);
  1280. mutex_unlock(&dev->struct_mutex);
  1281. out:
  1282. return ret;
  1283. }
  1284. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  1285. {
  1286. struct drm_i915_master_private *master_priv;
  1287. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1288. if (!master_priv)
  1289. return -ENOMEM;
  1290. master->driver_priv = master_priv;
  1291. return 0;
  1292. }
  1293. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  1294. {
  1295. struct drm_i915_master_private *master_priv = master->driver_priv;
  1296. if (!master_priv)
  1297. return;
  1298. kfree(master_priv);
  1299. master->driver_priv = NULL;
  1300. }
  1301. static void i915_get_mem_freq(struct drm_device *dev)
  1302. {
  1303. drm_i915_private_t *dev_priv = dev->dev_private;
  1304. u32 tmp;
  1305. if (!IS_PINEVIEW(dev))
  1306. return;
  1307. tmp = I915_READ(CLKCFG);
  1308. switch (tmp & CLKCFG_FSB_MASK) {
  1309. case CLKCFG_FSB_533:
  1310. dev_priv->fsb_freq = 533; /* 133*4 */
  1311. break;
  1312. case CLKCFG_FSB_800:
  1313. dev_priv->fsb_freq = 800; /* 200*4 */
  1314. break;
  1315. case CLKCFG_FSB_667:
  1316. dev_priv->fsb_freq = 667; /* 167*4 */
  1317. break;
  1318. case CLKCFG_FSB_400:
  1319. dev_priv->fsb_freq = 400; /* 100*4 */
  1320. break;
  1321. }
  1322. switch (tmp & CLKCFG_MEM_MASK) {
  1323. case CLKCFG_MEM_533:
  1324. dev_priv->mem_freq = 533;
  1325. break;
  1326. case CLKCFG_MEM_667:
  1327. dev_priv->mem_freq = 667;
  1328. break;
  1329. case CLKCFG_MEM_800:
  1330. dev_priv->mem_freq = 800;
  1331. break;
  1332. }
  1333. }
  1334. /**
  1335. * i915_driver_load - setup chip and create an initial config
  1336. * @dev: DRM device
  1337. * @flags: startup flags
  1338. *
  1339. * The driver load routine has to do several things:
  1340. * - drive output discovery via intel_modeset_init()
  1341. * - initialize the memory manager
  1342. * - allocate initial config memory
  1343. * - setup the DRM framebuffer with the allocated memory
  1344. */
  1345. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1346. {
  1347. struct drm_i915_private *dev_priv;
  1348. resource_size_t base, size;
  1349. int ret = 0, mmio_bar;
  1350. uint32_t agp_size, prealloc_size, prealloc_start;
  1351. /* i915 has 4 more counters */
  1352. dev->counters += 4;
  1353. dev->types[6] = _DRM_STAT_IRQ;
  1354. dev->types[7] = _DRM_STAT_PRIMARY;
  1355. dev->types[8] = _DRM_STAT_SECONDARY;
  1356. dev->types[9] = _DRM_STAT_DMA;
  1357. dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
  1358. if (dev_priv == NULL)
  1359. return -ENOMEM;
  1360. dev->dev_private = (void *)dev_priv;
  1361. dev_priv->dev = dev;
  1362. dev_priv->info = (struct intel_device_info *) flags;
  1363. /* Add register map (needed for suspend/resume) */
  1364. mmio_bar = IS_I9XX(dev) ? 0 : 1;
  1365. base = pci_resource_start(dev->pdev, mmio_bar);
  1366. size = pci_resource_len(dev->pdev, mmio_bar);
  1367. if (i915_get_bridge_dev(dev)) {
  1368. ret = -EIO;
  1369. goto free_priv;
  1370. }
  1371. dev_priv->regs = ioremap(base, size);
  1372. if (!dev_priv->regs) {
  1373. DRM_ERROR("failed to map registers\n");
  1374. ret = -EIO;
  1375. goto put_bridge;
  1376. }
  1377. dev_priv->mm.gtt_mapping =
  1378. io_mapping_create_wc(dev->agp->base,
  1379. dev->agp->agp_info.aper_size * 1024*1024);
  1380. if (dev_priv->mm.gtt_mapping == NULL) {
  1381. ret = -EIO;
  1382. goto out_rmmap;
  1383. }
  1384. /* Set up a WC MTRR for non-PAT systems. This is more common than
  1385. * one would think, because the kernel disables PAT on first
  1386. * generation Core chips because WC PAT gets overridden by a UC
  1387. * MTRR if present. Even if a UC MTRR isn't present.
  1388. */
  1389. dev_priv->mm.gtt_mtrr = mtrr_add(dev->agp->base,
  1390. dev->agp->agp_info.aper_size *
  1391. 1024 * 1024,
  1392. MTRR_TYPE_WRCOMB, 1);
  1393. if (dev_priv->mm.gtt_mtrr < 0) {
  1394. DRM_INFO("MTRR allocation failed. Graphics "
  1395. "performance may suffer.\n");
  1396. }
  1397. ret = i915_probe_agp(dev, &agp_size, &prealloc_size, &prealloc_start);
  1398. if (ret)
  1399. goto out_iomapfree;
  1400. dev_priv->wq = create_singlethread_workqueue("i915");
  1401. if (dev_priv->wq == NULL) {
  1402. DRM_ERROR("Failed to create our workqueue.\n");
  1403. ret = -ENOMEM;
  1404. goto out_iomapfree;
  1405. }
  1406. /* enable GEM by default */
  1407. dev_priv->has_gem = 1;
  1408. if (prealloc_size > agp_size * 3 / 4) {
  1409. DRM_ERROR("Detected broken video BIOS with %d/%dkB of video "
  1410. "memory stolen.\n",
  1411. prealloc_size / 1024, agp_size / 1024);
  1412. DRM_ERROR("Disabling GEM. (try reducing stolen memory or "
  1413. "updating the BIOS to fix).\n");
  1414. dev_priv->has_gem = 0;
  1415. }
  1416. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  1417. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  1418. if (IS_G4X(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev)) {
  1419. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  1420. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  1421. }
  1422. /* Try to make sure MCHBAR is enabled before poking at it */
  1423. intel_setup_mchbar(dev);
  1424. i915_gem_load(dev);
  1425. /* Init HWS */
  1426. if (!I915_NEED_GFX_HWS(dev)) {
  1427. ret = i915_init_phys_hws(dev);
  1428. if (ret != 0)
  1429. goto out_workqueue_free;
  1430. }
  1431. i915_get_mem_freq(dev);
  1432. /* On the 945G/GM, the chipset reports the MSI capability on the
  1433. * integrated graphics even though the support isn't actually there
  1434. * according to the published specs. It doesn't appear to function
  1435. * correctly in testing on 945G.
  1436. * This may be a side effect of MSI having been made available for PEG
  1437. * and the registers being closely associated.
  1438. *
  1439. * According to chipset errata, on the 965GM, MSI interrupts may
  1440. * be lost or delayed, but we use them anyways to avoid
  1441. * stuck interrupts on some machines.
  1442. */
  1443. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1444. pci_enable_msi(dev->pdev);
  1445. spin_lock_init(&dev_priv->user_irq_lock);
  1446. spin_lock_init(&dev_priv->error_lock);
  1447. dev_priv->user_irq_refcount = 0;
  1448. dev_priv->trace_irq_seqno = 0;
  1449. ret = drm_vblank_init(dev, I915_NUM_PIPE);
  1450. if (ret) {
  1451. (void) i915_driver_unload(dev);
  1452. return ret;
  1453. }
  1454. /* Start out suspended */
  1455. dev_priv->mm.suspended = 1;
  1456. intel_detect_pch(dev);
  1457. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1458. ret = i915_load_modeset_init(dev, prealloc_start,
  1459. prealloc_size, agp_size);
  1460. if (ret < 0) {
  1461. DRM_ERROR("failed to init modeset\n");
  1462. goto out_workqueue_free;
  1463. }
  1464. }
  1465. /* Must be done after probing outputs */
  1466. intel_opregion_init(dev, 0);
  1467. setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
  1468. (unsigned long) dev);
  1469. return 0;
  1470. out_workqueue_free:
  1471. destroy_workqueue(dev_priv->wq);
  1472. out_iomapfree:
  1473. io_mapping_free(dev_priv->mm.gtt_mapping);
  1474. out_rmmap:
  1475. iounmap(dev_priv->regs);
  1476. put_bridge:
  1477. pci_dev_put(dev_priv->bridge_dev);
  1478. free_priv:
  1479. kfree(dev_priv);
  1480. return ret;
  1481. }
  1482. int i915_driver_unload(struct drm_device *dev)
  1483. {
  1484. struct drm_i915_private *dev_priv = dev->dev_private;
  1485. i915_destroy_error_state(dev);
  1486. destroy_workqueue(dev_priv->wq);
  1487. del_timer_sync(&dev_priv->hangcheck_timer);
  1488. io_mapping_free(dev_priv->mm.gtt_mapping);
  1489. if (dev_priv->mm.gtt_mtrr >= 0) {
  1490. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1491. dev->agp->agp_info.aper_size * 1024 * 1024);
  1492. dev_priv->mm.gtt_mtrr = -1;
  1493. }
  1494. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1495. intel_modeset_cleanup(dev);
  1496. /*
  1497. * free the memory space allocated for the child device
  1498. * config parsed from VBT
  1499. */
  1500. if (dev_priv->child_dev && dev_priv->child_dev_num) {
  1501. kfree(dev_priv->child_dev);
  1502. dev_priv->child_dev = NULL;
  1503. dev_priv->child_dev_num = 0;
  1504. }
  1505. drm_irq_uninstall(dev);
  1506. vga_switcheroo_unregister_client(dev->pdev);
  1507. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1508. }
  1509. if (dev->pdev->msi_enabled)
  1510. pci_disable_msi(dev->pdev);
  1511. if (dev_priv->regs != NULL)
  1512. iounmap(dev_priv->regs);
  1513. intel_opregion_free(dev, 0);
  1514. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1515. i915_gem_free_all_phys_object(dev);
  1516. mutex_lock(&dev->struct_mutex);
  1517. i915_gem_cleanup_ringbuffer(dev);
  1518. mutex_unlock(&dev->struct_mutex);
  1519. if (I915_HAS_FBC(dev) && i915_powersave)
  1520. i915_cleanup_compression(dev);
  1521. drm_mm_takedown(&dev_priv->vram);
  1522. i915_gem_lastclose(dev);
  1523. intel_cleanup_overlay(dev);
  1524. }
  1525. intel_teardown_mchbar(dev);
  1526. pci_dev_put(dev_priv->bridge_dev);
  1527. kfree(dev->dev_private);
  1528. return 0;
  1529. }
  1530. int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  1531. {
  1532. struct drm_i915_file_private *i915_file_priv;
  1533. DRM_DEBUG_DRIVER("\n");
  1534. i915_file_priv = (struct drm_i915_file_private *)
  1535. kmalloc(sizeof(*i915_file_priv), GFP_KERNEL);
  1536. if (!i915_file_priv)
  1537. return -ENOMEM;
  1538. file_priv->driver_priv = i915_file_priv;
  1539. INIT_LIST_HEAD(&i915_file_priv->mm.request_list);
  1540. return 0;
  1541. }
  1542. /**
  1543. * i915_driver_lastclose - clean up after all DRM clients have exited
  1544. * @dev: DRM device
  1545. *
  1546. * Take care of cleaning up after all DRM clients have exited. In the
  1547. * mode setting case, we want to restore the kernel's initial mode (just
  1548. * in case the last client left us in a bad state).
  1549. *
  1550. * Additionally, in the non-mode setting case, we'll tear down the AGP
  1551. * and DMA structures, since the kernel won't be using them, and clea
  1552. * up any GEM state.
  1553. */
  1554. void i915_driver_lastclose(struct drm_device * dev)
  1555. {
  1556. drm_i915_private_t *dev_priv = dev->dev_private;
  1557. if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
  1558. drm_fb_helper_restore();
  1559. vga_switcheroo_process_delayed_switch();
  1560. return;
  1561. }
  1562. i915_gem_lastclose(dev);
  1563. if (dev_priv->agp_heap)
  1564. i915_mem_takedown(&(dev_priv->agp_heap));
  1565. i915_dma_cleanup(dev);
  1566. }
  1567. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1568. {
  1569. drm_i915_private_t *dev_priv = dev->dev_private;
  1570. i915_gem_release(dev, file_priv);
  1571. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  1572. i915_mem_release(dev, file_priv, dev_priv->agp_heap);
  1573. }
  1574. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file_priv)
  1575. {
  1576. struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
  1577. kfree(i915_file_priv);
  1578. }
  1579. struct drm_ioctl_desc i915_ioctls[] = {
  1580. DRM_IOCTL_DEF(DRM_I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1581. DRM_IOCTL_DEF(DRM_I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1582. DRM_IOCTL_DEF(DRM_I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1583. DRM_IOCTL_DEF(DRM_I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1584. DRM_IOCTL_DEF(DRM_I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1585. DRM_IOCTL_DEF(DRM_I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1586. DRM_IOCTL_DEF(DRM_I915_GETPARAM, i915_getparam, DRM_AUTH),
  1587. DRM_IOCTL_DEF(DRM_I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1588. DRM_IOCTL_DEF(DRM_I915_ALLOC, i915_mem_alloc, DRM_AUTH),
  1589. DRM_IOCTL_DEF(DRM_I915_FREE, i915_mem_free, DRM_AUTH),
  1590. DRM_IOCTL_DEF(DRM_I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1591. DRM_IOCTL_DEF(DRM_I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1592. DRM_IOCTL_DEF(DRM_I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  1593. DRM_IOCTL_DEF(DRM_I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY ),
  1594. DRM_IOCTL_DEF(DRM_I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH ),
  1595. DRM_IOCTL_DEF(DRM_I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1596. DRM_IOCTL_DEF(DRM_I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1597. DRM_IOCTL_DEF(DRM_I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1598. DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
  1599. DRM_IOCTL_DEF(DRM_I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
  1600. DRM_IOCTL_DEF(DRM_I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1601. DRM_IOCTL_DEF(DRM_I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1602. DRM_IOCTL_DEF(DRM_I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1603. DRM_IOCTL_DEF(DRM_I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1604. DRM_IOCTL_DEF(DRM_I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1605. DRM_IOCTL_DEF(DRM_I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1606. DRM_IOCTL_DEF(DRM_I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
  1607. DRM_IOCTL_DEF(DRM_I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
  1608. DRM_IOCTL_DEF(DRM_I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
  1609. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
  1610. DRM_IOCTL_DEF(DRM_I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
  1611. DRM_IOCTL_DEF(DRM_I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
  1612. DRM_IOCTL_DEF(DRM_I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
  1613. DRM_IOCTL_DEF(DRM_I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
  1614. DRM_IOCTL_DEF(DRM_I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
  1615. DRM_IOCTL_DEF(DRM_I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
  1616. DRM_IOCTL_DEF(DRM_I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
  1617. DRM_IOCTL_DEF(DRM_I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
  1618. DRM_IOCTL_DEF(DRM_I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1619. DRM_IOCTL_DEF(DRM_I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1620. };
  1621. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  1622. /**
  1623. * Determine if the device really is AGP or not.
  1624. *
  1625. * All Intel graphics chipsets are treated as AGP, even if they are really
  1626. * PCI-e.
  1627. *
  1628. * \param dev The device to be tested.
  1629. *
  1630. * \returns
  1631. * A value of 1 is always retured to indictate every i9x5 is AGP.
  1632. */
  1633. int i915_driver_device_is_agp(struct drm_device * dev)
  1634. {
  1635. return 1;
  1636. }