pata_scc.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238
  1. /*
  2. * Support for IDE interfaces on Celleb platform
  3. *
  4. * (C) Copyright 2006 TOSHIBA CORPORATION
  5. *
  6. * This code is based on drivers/ata/ata_piix.c:
  7. * Copyright 2003-2005 Red Hat Inc
  8. * Copyright 2003-2005 Jeff Garzik
  9. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  10. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  11. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  12. *
  13. * and drivers/ata/ahci.c:
  14. * Copyright 2004-2005 Red Hat, Inc.
  15. *
  16. * and drivers/ata/libata-core.c:
  17. * Copyright 2003-2004 Red Hat, Inc. All rights reserved.
  18. * Copyright 2003-2004 Jeff Garzik
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2 of the License, or
  23. * (at your option) any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License along
  31. * with this program; if not, write to the Free Software Foundation, Inc.,
  32. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/module.h>
  36. #include <linux/pci.h>
  37. #include <linux/init.h>
  38. #include <linux/blkdev.h>
  39. #include <linux/delay.h>
  40. #include <linux/device.h>
  41. #include <scsi/scsi_host.h>
  42. #include <linux/libata.h>
  43. #define DRV_NAME "pata_scc"
  44. #define DRV_VERSION "0.2"
  45. #define PCI_DEVICE_ID_TOSHIBA_SCC_ATA 0x01b4
  46. /* PCI BARs */
  47. #define SCC_CTRL_BAR 0
  48. #define SCC_BMID_BAR 1
  49. /* offset of CTRL registers */
  50. #define SCC_CTL_PIOSHT 0x000
  51. #define SCC_CTL_PIOCT 0x004
  52. #define SCC_CTL_MDMACT 0x008
  53. #define SCC_CTL_MCRCST 0x00C
  54. #define SCC_CTL_SDMACT 0x010
  55. #define SCC_CTL_SCRCST 0x014
  56. #define SCC_CTL_UDENVT 0x018
  57. #define SCC_CTL_TDVHSEL 0x020
  58. #define SCC_CTL_MODEREG 0x024
  59. #define SCC_CTL_ECMODE 0xF00
  60. #define SCC_CTL_MAEA0 0xF50
  61. #define SCC_CTL_MAEC0 0xF54
  62. #define SCC_CTL_CCKCTRL 0xFF0
  63. /* offset of BMID registers */
  64. #define SCC_DMA_CMD 0x000
  65. #define SCC_DMA_STATUS 0x004
  66. #define SCC_DMA_TABLE_OFS 0x008
  67. #define SCC_DMA_INTMASK 0x010
  68. #define SCC_DMA_INTST 0x014
  69. #define SCC_DMA_PTERADD 0x018
  70. #define SCC_REG_CMD_ADDR 0x020
  71. #define SCC_REG_DATA 0x000
  72. #define SCC_REG_ERR 0x004
  73. #define SCC_REG_FEATURE 0x004
  74. #define SCC_REG_NSECT 0x008
  75. #define SCC_REG_LBAL 0x00C
  76. #define SCC_REG_LBAM 0x010
  77. #define SCC_REG_LBAH 0x014
  78. #define SCC_REG_DEVICE 0x018
  79. #define SCC_REG_STATUS 0x01C
  80. #define SCC_REG_CMD 0x01C
  81. #define SCC_REG_ALTSTATUS 0x020
  82. /* register value */
  83. #define TDVHSEL_MASTER 0x00000001
  84. #define TDVHSEL_SLAVE 0x00000004
  85. #define MODE_JCUSFEN 0x00000080
  86. #define ECMODE_VALUE 0x01
  87. #define CCKCTRL_ATARESET 0x00040000
  88. #define CCKCTRL_BUFCNT 0x00020000
  89. #define CCKCTRL_CRST 0x00010000
  90. #define CCKCTRL_OCLKEN 0x00000100
  91. #define CCKCTRL_ATACLKOEN 0x00000002
  92. #define CCKCTRL_LCLKEN 0x00000001
  93. #define QCHCD_IOS_SS 0x00000001
  94. #define QCHSD_STPDIAG 0x00020000
  95. #define INTMASK_MSK 0xD1000012
  96. #define INTSTS_SERROR 0x80000000
  97. #define INTSTS_PRERR 0x40000000
  98. #define INTSTS_RERR 0x10000000
  99. #define INTSTS_ICERR 0x01000000
  100. #define INTSTS_BMSINT 0x00000010
  101. #define INTSTS_BMHE 0x00000008
  102. #define INTSTS_IOIRQS 0x00000004
  103. #define INTSTS_INTRQ 0x00000002
  104. #define INTSTS_ACTEINT 0x00000001
  105. /* PIO transfer mode table */
  106. /* JCHST */
  107. static const unsigned long JCHSTtbl[2][7] = {
  108. {0x0E, 0x05, 0x02, 0x03, 0x02, 0x00, 0x00}, /* 100MHz */
  109. {0x13, 0x07, 0x04, 0x04, 0x03, 0x00, 0x00} /* 133MHz */
  110. };
  111. /* JCHHT */
  112. static const unsigned long JCHHTtbl[2][7] = {
  113. {0x0E, 0x02, 0x02, 0x02, 0x02, 0x00, 0x00}, /* 100MHz */
  114. {0x13, 0x03, 0x03, 0x03, 0x03, 0x00, 0x00} /* 133MHz */
  115. };
  116. /* JCHCT */
  117. static const unsigned long JCHCTtbl[2][7] = {
  118. {0x1D, 0x1D, 0x1C, 0x0B, 0x06, 0x00, 0x00}, /* 100MHz */
  119. {0x27, 0x26, 0x26, 0x0E, 0x09, 0x00, 0x00} /* 133MHz */
  120. };
  121. /* DMA transfer mode table */
  122. /* JCHDCTM/JCHDCTS */
  123. static const unsigned long JCHDCTxtbl[2][7] = {
  124. {0x0A, 0x06, 0x04, 0x03, 0x01, 0x00, 0x00}, /* 100MHz */
  125. {0x0E, 0x09, 0x06, 0x04, 0x02, 0x01, 0x00} /* 133MHz */
  126. };
  127. /* JCSTWTM/JCSTWTS */
  128. static const unsigned long JCSTWTxtbl[2][7] = {
  129. {0x06, 0x04, 0x03, 0x02, 0x02, 0x02, 0x00}, /* 100MHz */
  130. {0x09, 0x06, 0x04, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
  131. };
  132. /* JCTSS */
  133. static const unsigned long JCTSStbl[2][7] = {
  134. {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x00}, /* 100MHz */
  135. {0x05, 0x05, 0x05, 0x05, 0x05, 0x05, 0x05} /* 133MHz */
  136. };
  137. /* JCENVT */
  138. static const unsigned long JCENVTtbl[2][7] = {
  139. {0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x00}, /* 100MHz */
  140. {0x02, 0x02, 0x02, 0x02, 0x02, 0x02, 0x02} /* 133MHz */
  141. };
  142. /* JCACTSELS/JCACTSELM */
  143. static const unsigned long JCACTSELtbl[2][7] = {
  144. {0x00, 0x00, 0x00, 0x00, 0x01, 0x01, 0x00}, /* 100MHz */
  145. {0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x01} /* 133MHz */
  146. };
  147. static const struct pci_device_id scc_pci_tbl[] = {
  148. {PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_SCC_ATA,
  149. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  150. { } /* terminate list */
  151. };
  152. /**
  153. * scc_set_piomode - Initialize host controller PATA PIO timings
  154. * @ap: Port whose timings we are configuring
  155. * @adev: um
  156. *
  157. * Set PIO mode for device.
  158. *
  159. * LOCKING:
  160. * None (inherited from caller).
  161. */
  162. static void scc_set_piomode (struct ata_port *ap, struct ata_device *adev)
  163. {
  164. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  165. void __iomem *ctrl_base = ap->host->iomap[SCC_CTRL_BAR];
  166. void __iomem *cckctrl_port = ctrl_base + SCC_CTL_CCKCTRL;
  167. void __iomem *piosht_port = ctrl_base + SCC_CTL_PIOSHT;
  168. void __iomem *pioct_port = ctrl_base + SCC_CTL_PIOCT;
  169. unsigned long reg;
  170. int offset;
  171. reg = in_be32(cckctrl_port);
  172. if (reg & CCKCTRL_ATACLKOEN)
  173. offset = 1; /* 133MHz */
  174. else
  175. offset = 0; /* 100MHz */
  176. reg = JCHSTtbl[offset][pio] << 16 | JCHHTtbl[offset][pio];
  177. out_be32(piosht_port, reg);
  178. reg = JCHCTtbl[offset][pio];
  179. out_be32(pioct_port, reg);
  180. }
  181. /**
  182. * scc_set_dmamode - Initialize host controller PATA DMA timings
  183. * @ap: Port whose timings we are configuring
  184. * @adev: um
  185. * @udma: udma mode, 0 - 6
  186. *
  187. * Set UDMA mode for device.
  188. *
  189. * LOCKING:
  190. * None (inherited from caller).
  191. */
  192. static void scc_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  193. {
  194. unsigned int udma = adev->dma_mode;
  195. unsigned int is_slave = (adev->devno != 0);
  196. u8 speed = udma;
  197. void __iomem *ctrl_base = ap->host->iomap[SCC_CTRL_BAR];
  198. void __iomem *cckctrl_port = ctrl_base + SCC_CTL_CCKCTRL;
  199. void __iomem *mdmact_port = ctrl_base + SCC_CTL_MDMACT;
  200. void __iomem *mcrcst_port = ctrl_base + SCC_CTL_MCRCST;
  201. void __iomem *sdmact_port = ctrl_base + SCC_CTL_SDMACT;
  202. void __iomem *scrcst_port = ctrl_base + SCC_CTL_SCRCST;
  203. void __iomem *udenvt_port = ctrl_base + SCC_CTL_UDENVT;
  204. void __iomem *tdvhsel_port = ctrl_base + SCC_CTL_TDVHSEL;
  205. int offset, idx;
  206. if (in_be32(cckctrl_port) & CCKCTRL_ATACLKOEN)
  207. offset = 1; /* 133MHz */
  208. else
  209. offset = 0; /* 100MHz */
  210. if (speed >= XFER_UDMA_0)
  211. idx = speed - XFER_UDMA_0;
  212. else
  213. return;
  214. if (is_slave) {
  215. out_be32(sdmact_port, JCHDCTxtbl[offset][idx]);
  216. out_be32(scrcst_port, JCSTWTxtbl[offset][idx]);
  217. out_be32(tdvhsel_port,
  218. (in_be32(tdvhsel_port) & ~TDVHSEL_SLAVE) | (JCACTSELtbl[offset][idx] << 2));
  219. } else {
  220. out_be32(mdmact_port, JCHDCTxtbl[offset][idx]);
  221. out_be32(mcrcst_port, JCSTWTxtbl[offset][idx]);
  222. out_be32(tdvhsel_port,
  223. (in_be32(tdvhsel_port) & ~TDVHSEL_MASTER) | JCACTSELtbl[offset][idx]);
  224. }
  225. out_be32(udenvt_port,
  226. JCTSStbl[offset][idx] << 16 | JCENVTtbl[offset][idx]);
  227. }
  228. unsigned long scc_mode_filter(struct ata_device *adev, unsigned long mask)
  229. {
  230. /* errata A308 workaround: limit ATAPI UDMA mode to UDMA4 */
  231. if (adev->class == ATA_DEV_ATAPI &&
  232. (mask & (0xE0 << ATA_SHIFT_UDMA))) {
  233. printk(KERN_INFO "%s: limit ATAPI UDMA to UDMA4\n", DRV_NAME);
  234. mask &= ~(0xE0 << ATA_SHIFT_UDMA);
  235. }
  236. return ata_pci_default_filter(adev, mask);
  237. }
  238. /**
  239. * scc_tf_load - send taskfile registers to host controller
  240. * @ap: Port to which output is sent
  241. * @tf: ATA taskfile register set
  242. *
  243. * Note: Original code is ata_tf_load().
  244. */
  245. static void scc_tf_load (struct ata_port *ap, const struct ata_taskfile *tf)
  246. {
  247. struct ata_ioports *ioaddr = &ap->ioaddr;
  248. unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
  249. if (tf->ctl != ap->last_ctl) {
  250. out_be32(ioaddr->ctl_addr, tf->ctl);
  251. ap->last_ctl = tf->ctl;
  252. ata_wait_idle(ap);
  253. }
  254. if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) {
  255. out_be32(ioaddr->feature_addr, tf->hob_feature);
  256. out_be32(ioaddr->nsect_addr, tf->hob_nsect);
  257. out_be32(ioaddr->lbal_addr, tf->hob_lbal);
  258. out_be32(ioaddr->lbam_addr, tf->hob_lbam);
  259. out_be32(ioaddr->lbah_addr, tf->hob_lbah);
  260. VPRINTK("hob: feat 0x%X nsect 0x%X, lba 0x%X 0x%X 0x%X\n",
  261. tf->hob_feature,
  262. tf->hob_nsect,
  263. tf->hob_lbal,
  264. tf->hob_lbam,
  265. tf->hob_lbah);
  266. }
  267. if (is_addr) {
  268. out_be32(ioaddr->feature_addr, tf->feature);
  269. out_be32(ioaddr->nsect_addr, tf->nsect);
  270. out_be32(ioaddr->lbal_addr, tf->lbal);
  271. out_be32(ioaddr->lbam_addr, tf->lbam);
  272. out_be32(ioaddr->lbah_addr, tf->lbah);
  273. VPRINTK("feat 0x%X nsect 0x%X lba 0x%X 0x%X 0x%X\n",
  274. tf->feature,
  275. tf->nsect,
  276. tf->lbal,
  277. tf->lbam,
  278. tf->lbah);
  279. }
  280. if (tf->flags & ATA_TFLAG_DEVICE) {
  281. out_be32(ioaddr->device_addr, tf->device);
  282. VPRINTK("device 0x%X\n", tf->device);
  283. }
  284. ata_wait_idle(ap);
  285. }
  286. /**
  287. * scc_check_status - Read device status reg & clear interrupt
  288. * @ap: port where the device is
  289. *
  290. * Note: Original code is ata_check_status().
  291. */
  292. static u8 scc_check_status (struct ata_port *ap)
  293. {
  294. return in_be32(ap->ioaddr.status_addr);
  295. }
  296. /**
  297. * scc_tf_read - input device's ATA taskfile shadow registers
  298. * @ap: Port from which input is read
  299. * @tf: ATA taskfile register set for storing input
  300. *
  301. * Note: Original code is ata_tf_read().
  302. */
  303. static void scc_tf_read (struct ata_port *ap, struct ata_taskfile *tf)
  304. {
  305. struct ata_ioports *ioaddr = &ap->ioaddr;
  306. tf->command = scc_check_status(ap);
  307. tf->feature = in_be32(ioaddr->error_addr);
  308. tf->nsect = in_be32(ioaddr->nsect_addr);
  309. tf->lbal = in_be32(ioaddr->lbal_addr);
  310. tf->lbam = in_be32(ioaddr->lbam_addr);
  311. tf->lbah = in_be32(ioaddr->lbah_addr);
  312. tf->device = in_be32(ioaddr->device_addr);
  313. if (tf->flags & ATA_TFLAG_LBA48) {
  314. out_be32(ioaddr->ctl_addr, tf->ctl | ATA_HOB);
  315. tf->hob_feature = in_be32(ioaddr->error_addr);
  316. tf->hob_nsect = in_be32(ioaddr->nsect_addr);
  317. tf->hob_lbal = in_be32(ioaddr->lbal_addr);
  318. tf->hob_lbam = in_be32(ioaddr->lbam_addr);
  319. tf->hob_lbah = in_be32(ioaddr->lbah_addr);
  320. }
  321. }
  322. /**
  323. * scc_exec_command - issue ATA command to host controller
  324. * @ap: port to which command is being issued
  325. * @tf: ATA taskfile register set
  326. *
  327. * Note: Original code is ata_exec_command().
  328. */
  329. static void scc_exec_command (struct ata_port *ap,
  330. const struct ata_taskfile *tf)
  331. {
  332. DPRINTK("ata%u: cmd 0x%X\n", ap->print_id, tf->command);
  333. out_be32(ap->ioaddr.command_addr, tf->command);
  334. ata_pause(ap);
  335. }
  336. /**
  337. * scc_check_altstatus - Read device alternate status reg
  338. * @ap: port where the device is
  339. */
  340. static u8 scc_check_altstatus (struct ata_port *ap)
  341. {
  342. return in_be32(ap->ioaddr.altstatus_addr);
  343. }
  344. /**
  345. * scc_std_dev_select - Select device 0/1 on ATA bus
  346. * @ap: ATA channel to manipulate
  347. * @device: ATA device (numbered from zero) to select
  348. *
  349. * Note: Original code is ata_std_dev_select().
  350. */
  351. static void scc_std_dev_select (struct ata_port *ap, unsigned int device)
  352. {
  353. u8 tmp;
  354. if (device == 0)
  355. tmp = ATA_DEVICE_OBS;
  356. else
  357. tmp = ATA_DEVICE_OBS | ATA_DEV1;
  358. out_be32(ap->ioaddr.device_addr, tmp);
  359. ata_pause(ap);
  360. }
  361. /**
  362. * scc_bmdma_setup - Set up PCI IDE BMDMA transaction
  363. * @qc: Info associated with this ATA transaction.
  364. *
  365. * Note: Original code is ata_bmdma_setup().
  366. */
  367. static void scc_bmdma_setup (struct ata_queued_cmd *qc)
  368. {
  369. struct ata_port *ap = qc->ap;
  370. unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
  371. u8 dmactl;
  372. void __iomem *mmio = ap->ioaddr.bmdma_addr;
  373. /* load PRD table addr */
  374. out_be32(mmio + SCC_DMA_TABLE_OFS, ap->prd_dma);
  375. /* specify data direction, triple-check start bit is clear */
  376. dmactl = in_be32(mmio + SCC_DMA_CMD);
  377. dmactl &= ~(ATA_DMA_WR | ATA_DMA_START);
  378. if (!rw)
  379. dmactl |= ATA_DMA_WR;
  380. out_be32(mmio + SCC_DMA_CMD, dmactl);
  381. /* issue r/w command */
  382. ap->ops->exec_command(ap, &qc->tf);
  383. }
  384. /**
  385. * scc_bmdma_start - Start a PCI IDE BMDMA transaction
  386. * @qc: Info associated with this ATA transaction.
  387. *
  388. * Note: Original code is ata_bmdma_start().
  389. */
  390. static void scc_bmdma_start (struct ata_queued_cmd *qc)
  391. {
  392. struct ata_port *ap = qc->ap;
  393. u8 dmactl;
  394. void __iomem *mmio = ap->ioaddr.bmdma_addr;
  395. /* start host DMA transaction */
  396. dmactl = in_be32(mmio + SCC_DMA_CMD);
  397. out_be32(mmio + SCC_DMA_CMD, dmactl | ATA_DMA_START);
  398. }
  399. /**
  400. * scc_devchk - PATA device presence detection
  401. * @ap: ATA channel to examine
  402. * @device: Device to examine (starting at zero)
  403. *
  404. * Note: Original code is ata_devchk().
  405. */
  406. static unsigned int scc_devchk (struct ata_port *ap,
  407. unsigned int device)
  408. {
  409. struct ata_ioports *ioaddr = &ap->ioaddr;
  410. u8 nsect, lbal;
  411. ap->ops->dev_select(ap, device);
  412. out_be32(ioaddr->nsect_addr, 0x55);
  413. out_be32(ioaddr->lbal_addr, 0xaa);
  414. out_be32(ioaddr->nsect_addr, 0xaa);
  415. out_be32(ioaddr->lbal_addr, 0x55);
  416. out_be32(ioaddr->nsect_addr, 0x55);
  417. out_be32(ioaddr->lbal_addr, 0xaa);
  418. nsect = in_be32(ioaddr->nsect_addr);
  419. lbal = in_be32(ioaddr->lbal_addr);
  420. if ((nsect == 0x55) && (lbal == 0xaa))
  421. return 1; /* we found a device */
  422. return 0; /* nothing found */
  423. }
  424. /**
  425. * scc_bus_post_reset - PATA device post reset
  426. *
  427. * Note: Original code is ata_bus_post_reset().
  428. */
  429. static int scc_bus_post_reset(struct ata_port *ap, unsigned int devmask,
  430. unsigned long deadline)
  431. {
  432. struct ata_ioports *ioaddr = &ap->ioaddr;
  433. unsigned int dev0 = devmask & (1 << 0);
  434. unsigned int dev1 = devmask & (1 << 1);
  435. int rc;
  436. /* if device 0 was found in ata_devchk, wait for its
  437. * BSY bit to clear
  438. */
  439. if (dev0) {
  440. rc = ata_wait_ready(ap, deadline);
  441. if (rc && rc != -ENODEV)
  442. return rc;
  443. }
  444. /* if device 1 was found in ata_devchk, wait for
  445. * register access, then wait for BSY to clear
  446. */
  447. while (dev1) {
  448. u8 nsect, lbal;
  449. ap->ops->dev_select(ap, 1);
  450. nsect = in_be32(ioaddr->nsect_addr);
  451. lbal = in_be32(ioaddr->lbal_addr);
  452. if ((nsect == 1) && (lbal == 1))
  453. break;
  454. if (time_after(jiffies, deadline))
  455. return -EBUSY;
  456. msleep(50); /* give drive a breather */
  457. }
  458. if (dev1) {
  459. rc = ata_wait_ready(ap, deadline);
  460. if (rc && rc != -ENODEV)
  461. return rc;
  462. }
  463. /* is all this really necessary? */
  464. ap->ops->dev_select(ap, 0);
  465. if (dev1)
  466. ap->ops->dev_select(ap, 1);
  467. if (dev0)
  468. ap->ops->dev_select(ap, 0);
  469. return 0;
  470. }
  471. /**
  472. * scc_bus_softreset - PATA device software reset
  473. *
  474. * Note: Original code is ata_bus_softreset().
  475. */
  476. static unsigned int scc_bus_softreset(struct ata_port *ap, unsigned int devmask,
  477. unsigned long deadline)
  478. {
  479. struct ata_ioports *ioaddr = &ap->ioaddr;
  480. DPRINTK("ata%u: bus reset via SRST\n", ap->print_id);
  481. /* software reset. causes dev0 to be selected */
  482. out_be32(ioaddr->ctl_addr, ap->ctl);
  483. udelay(20);
  484. out_be32(ioaddr->ctl_addr, ap->ctl | ATA_SRST);
  485. udelay(20);
  486. out_be32(ioaddr->ctl_addr, ap->ctl);
  487. /* spec mandates ">= 2ms" before checking status.
  488. * We wait 150ms, because that was the magic delay used for
  489. * ATAPI devices in Hale Landis's ATADRVR, for the period of time
  490. * between when the ATA command register is written, and then
  491. * status is checked. Because waiting for "a while" before
  492. * checking status is fine, post SRST, we perform this magic
  493. * delay here as well.
  494. *
  495. * Old drivers/ide uses the 2mS rule and then waits for ready
  496. */
  497. msleep(150);
  498. /* Before we perform post reset processing we want to see if
  499. * the bus shows 0xFF because the odd clown forgets the D7
  500. * pulldown resistor.
  501. */
  502. if (scc_check_status(ap) == 0xFF)
  503. return 0;
  504. scc_bus_post_reset(ap, devmask, deadline);
  505. return 0;
  506. }
  507. /**
  508. * scc_std_softreset - reset host port via ATA SRST
  509. * @ap: port to reset
  510. * @classes: resulting classes of attached devices
  511. * @deadline: deadline jiffies for the operation
  512. *
  513. * Note: Original code is ata_std_softreset().
  514. */
  515. static int scc_std_softreset (struct ata_port *ap, unsigned int *classes,
  516. unsigned long deadline)
  517. {
  518. unsigned int slave_possible = ap->flags & ATA_FLAG_SLAVE_POSS;
  519. unsigned int devmask = 0, err_mask;
  520. u8 err;
  521. DPRINTK("ENTER\n");
  522. if (ata_port_offline(ap)) {
  523. classes[0] = ATA_DEV_NONE;
  524. goto out;
  525. }
  526. /* determine if device 0/1 are present */
  527. if (scc_devchk(ap, 0))
  528. devmask |= (1 << 0);
  529. if (slave_possible && scc_devchk(ap, 1))
  530. devmask |= (1 << 1);
  531. /* select device 0 again */
  532. ap->ops->dev_select(ap, 0);
  533. /* issue bus reset */
  534. DPRINTK("about to softreset, devmask=%x\n", devmask);
  535. err_mask = scc_bus_softreset(ap, devmask, deadline);
  536. if (err_mask) {
  537. ata_port_printk(ap, KERN_ERR, "SRST failed (err_mask=0x%x)\n",
  538. err_mask);
  539. return -EIO;
  540. }
  541. /* determine by signature whether we have ATA or ATAPI devices */
  542. classes[0] = ata_dev_try_classify(ap, 0, &err);
  543. if (slave_possible && err != 0x81)
  544. classes[1] = ata_dev_try_classify(ap, 1, &err);
  545. out:
  546. DPRINTK("EXIT, classes[0]=%u [1]=%u\n", classes[0], classes[1]);
  547. return 0;
  548. }
  549. /**
  550. * scc_bmdma_stop - Stop PCI IDE BMDMA transfer
  551. * @qc: Command we are ending DMA for
  552. */
  553. static void scc_bmdma_stop (struct ata_queued_cmd *qc)
  554. {
  555. struct ata_port *ap = qc->ap;
  556. void __iomem *ctrl_base = ap->host->iomap[SCC_CTRL_BAR];
  557. void __iomem *bmid_base = ap->host->iomap[SCC_BMID_BAR];
  558. u32 reg;
  559. while (1) {
  560. reg = in_be32(bmid_base + SCC_DMA_INTST);
  561. if (reg & INTSTS_SERROR) {
  562. printk(KERN_WARNING "%s: SERROR\n", DRV_NAME);
  563. out_be32(bmid_base + SCC_DMA_INTST, INTSTS_SERROR|INTSTS_BMSINT);
  564. out_be32(bmid_base + SCC_DMA_CMD,
  565. in_be32(bmid_base + SCC_DMA_CMD) & ~ATA_DMA_START);
  566. continue;
  567. }
  568. if (reg & INTSTS_PRERR) {
  569. u32 maea0, maec0;
  570. maea0 = in_be32(ctrl_base + SCC_CTL_MAEA0);
  571. maec0 = in_be32(ctrl_base + SCC_CTL_MAEC0);
  572. printk(KERN_WARNING "%s: PRERR [addr:%x cmd:%x]\n", DRV_NAME, maea0, maec0);
  573. out_be32(bmid_base + SCC_DMA_INTST, INTSTS_PRERR|INTSTS_BMSINT);
  574. out_be32(bmid_base + SCC_DMA_CMD,
  575. in_be32(bmid_base + SCC_DMA_CMD) & ~ATA_DMA_START);
  576. continue;
  577. }
  578. if (reg & INTSTS_RERR) {
  579. printk(KERN_WARNING "%s: Response Error\n", DRV_NAME);
  580. out_be32(bmid_base + SCC_DMA_INTST, INTSTS_RERR|INTSTS_BMSINT);
  581. out_be32(bmid_base + SCC_DMA_CMD,
  582. in_be32(bmid_base + SCC_DMA_CMD) & ~ATA_DMA_START);
  583. continue;
  584. }
  585. if (reg & INTSTS_ICERR) {
  586. out_be32(bmid_base + SCC_DMA_CMD,
  587. in_be32(bmid_base + SCC_DMA_CMD) & ~ATA_DMA_START);
  588. printk(KERN_WARNING "%s: Illegal Configuration\n", DRV_NAME);
  589. out_be32(bmid_base + SCC_DMA_INTST, INTSTS_ICERR|INTSTS_BMSINT);
  590. continue;
  591. }
  592. if (reg & INTSTS_BMSINT) {
  593. unsigned int classes;
  594. unsigned long deadline = jiffies + ATA_TMOUT_BOOT;
  595. printk(KERN_WARNING "%s: Internal Bus Error\n", DRV_NAME);
  596. out_be32(bmid_base + SCC_DMA_INTST, INTSTS_BMSINT);
  597. /* TBD: SW reset */
  598. scc_std_softreset(ap, &classes, deadline);
  599. continue;
  600. }
  601. if (reg & INTSTS_BMHE) {
  602. out_be32(bmid_base + SCC_DMA_INTST, INTSTS_BMHE);
  603. continue;
  604. }
  605. if (reg & INTSTS_ACTEINT) {
  606. out_be32(bmid_base + SCC_DMA_INTST, INTSTS_ACTEINT);
  607. continue;
  608. }
  609. if (reg & INTSTS_IOIRQS) {
  610. out_be32(bmid_base + SCC_DMA_INTST, INTSTS_IOIRQS);
  611. continue;
  612. }
  613. break;
  614. }
  615. /* clear start/stop bit */
  616. out_be32(bmid_base + SCC_DMA_CMD,
  617. in_be32(bmid_base + SCC_DMA_CMD) & ~ATA_DMA_START);
  618. /* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */
  619. ata_altstatus(ap); /* dummy read */
  620. }
  621. /**
  622. * scc_bmdma_status - Read PCI IDE BMDMA status
  623. * @ap: Port associated with this ATA transaction.
  624. */
  625. static u8 scc_bmdma_status (struct ata_port *ap)
  626. {
  627. void __iomem *mmio = ap->ioaddr.bmdma_addr;
  628. u8 host_stat = in_be32(mmio + SCC_DMA_STATUS);
  629. u32 int_status = in_be32(mmio + SCC_DMA_INTST);
  630. struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->active_tag);
  631. static int retry = 0;
  632. /* return if IOS_SS is cleared */
  633. if (!(in_be32(mmio + SCC_DMA_CMD) & ATA_DMA_START))
  634. return host_stat;
  635. /* errata A252,A308 workaround: Step4 */
  636. if ((ata_altstatus(ap) & ATA_ERR) && (int_status & INTSTS_INTRQ))
  637. return (host_stat | ATA_DMA_INTR);
  638. /* errata A308 workaround Step5 */
  639. if (int_status & INTSTS_IOIRQS) {
  640. host_stat |= ATA_DMA_INTR;
  641. /* We don't check ATAPI DMA because it is limited to UDMA4 */
  642. if ((qc->tf.protocol == ATA_PROT_DMA &&
  643. qc->dev->xfer_mode > XFER_UDMA_4)) {
  644. if (!(int_status & INTSTS_ACTEINT)) {
  645. printk(KERN_WARNING "ata%u: operation failed (transfer data loss)\n",
  646. ap->print_id);
  647. host_stat |= ATA_DMA_ERR;
  648. if (retry++)
  649. ap->udma_mask &= ~(1 << qc->dev->xfer_mode);
  650. } else
  651. retry = 0;
  652. }
  653. }
  654. return host_stat;
  655. }
  656. /**
  657. * scc_data_xfer - Transfer data by PIO
  658. * @adev: device for this I/O
  659. * @buf: data buffer
  660. * @buflen: buffer length
  661. * @write_data: read/write
  662. *
  663. * Note: Original code is ata_data_xfer().
  664. */
  665. static void scc_data_xfer (struct ata_device *adev, unsigned char *buf,
  666. unsigned int buflen, int write_data)
  667. {
  668. struct ata_port *ap = adev->ap;
  669. unsigned int words = buflen >> 1;
  670. unsigned int i;
  671. u16 *buf16 = (u16 *) buf;
  672. void __iomem *mmio = ap->ioaddr.data_addr;
  673. /* Transfer multiple of 2 bytes */
  674. if (write_data) {
  675. for (i = 0; i < words; i++)
  676. out_be32(mmio, cpu_to_le16(buf16[i]));
  677. } else {
  678. for (i = 0; i < words; i++)
  679. buf16[i] = le16_to_cpu(in_be32(mmio));
  680. }
  681. /* Transfer trailing 1 byte, if any. */
  682. if (unlikely(buflen & 0x01)) {
  683. u16 align_buf[1] = { 0 };
  684. unsigned char *trailing_buf = buf + buflen - 1;
  685. if (write_data) {
  686. memcpy(align_buf, trailing_buf, 1);
  687. out_be32(mmio, cpu_to_le16(align_buf[0]));
  688. } else {
  689. align_buf[0] = le16_to_cpu(in_be32(mmio));
  690. memcpy(trailing_buf, align_buf, 1);
  691. }
  692. }
  693. }
  694. /**
  695. * scc_irq_on - Enable interrupts on a port.
  696. * @ap: Port on which interrupts are enabled.
  697. *
  698. * Note: Original code is ata_irq_on().
  699. */
  700. static u8 scc_irq_on (struct ata_port *ap)
  701. {
  702. struct ata_ioports *ioaddr = &ap->ioaddr;
  703. u8 tmp;
  704. ap->ctl &= ~ATA_NIEN;
  705. ap->last_ctl = ap->ctl;
  706. out_be32(ioaddr->ctl_addr, ap->ctl);
  707. tmp = ata_wait_idle(ap);
  708. ap->ops->irq_clear(ap);
  709. return tmp;
  710. }
  711. /**
  712. * scc_irq_ack - Acknowledge a device interrupt.
  713. * @ap: Port on which interrupts are enabled.
  714. *
  715. * Note: Original code is ata_irq_ack().
  716. */
  717. static u8 scc_irq_ack (struct ata_port *ap, unsigned int chk_drq)
  718. {
  719. unsigned int bits = chk_drq ? ATA_BUSY | ATA_DRQ : ATA_BUSY;
  720. u8 host_stat, post_stat, status;
  721. status = ata_busy_wait(ap, bits, 1000);
  722. if (status & bits)
  723. if (ata_msg_err(ap))
  724. printk(KERN_ERR "abnormal status 0x%X\n", status);
  725. /* get controller status; clear intr, err bits */
  726. host_stat = in_be32(ap->ioaddr.bmdma_addr + SCC_DMA_STATUS);
  727. out_be32(ap->ioaddr.bmdma_addr + SCC_DMA_STATUS,
  728. host_stat | ATA_DMA_INTR | ATA_DMA_ERR);
  729. post_stat = in_be32(ap->ioaddr.bmdma_addr + SCC_DMA_STATUS);
  730. if (ata_msg_intr(ap))
  731. printk(KERN_INFO "%s: irq ack: host_stat 0x%X, new host_stat 0x%X, drv_stat 0x%X\n",
  732. __FUNCTION__,
  733. host_stat, post_stat, status);
  734. return status;
  735. }
  736. /**
  737. * scc_bmdma_freeze - Freeze BMDMA controller port
  738. * @ap: port to freeze
  739. *
  740. * Note: Original code is ata_bmdma_freeze().
  741. */
  742. static void scc_bmdma_freeze (struct ata_port *ap)
  743. {
  744. struct ata_ioports *ioaddr = &ap->ioaddr;
  745. ap->ctl |= ATA_NIEN;
  746. ap->last_ctl = ap->ctl;
  747. out_be32(ioaddr->ctl_addr, ap->ctl);
  748. /* Under certain circumstances, some controllers raise IRQ on
  749. * ATA_NIEN manipulation. Also, many controllers fail to mask
  750. * previously pending IRQ on ATA_NIEN assertion. Clear it.
  751. */
  752. ata_chk_status(ap);
  753. ap->ops->irq_clear(ap);
  754. }
  755. /**
  756. * scc_pata_prereset - prepare for reset
  757. * @ap: ATA port to be reset
  758. * @deadline: deadline jiffies for the operation
  759. */
  760. static int scc_pata_prereset(struct ata_port *ap, unsigned long deadline)
  761. {
  762. ap->cbl = ATA_CBL_PATA80;
  763. return ata_std_prereset(ap, deadline);
  764. }
  765. /**
  766. * scc_std_postreset - standard postreset callback
  767. * @ap: the target ata_port
  768. * @classes: classes of attached devices
  769. *
  770. * Note: Original code is ata_std_postreset().
  771. */
  772. static void scc_std_postreset (struct ata_port *ap, unsigned int *classes)
  773. {
  774. DPRINTK("ENTER\n");
  775. /* is double-select really necessary? */
  776. if (classes[0] != ATA_DEV_NONE)
  777. ap->ops->dev_select(ap, 1);
  778. if (classes[1] != ATA_DEV_NONE)
  779. ap->ops->dev_select(ap, 0);
  780. /* bail out if no device is present */
  781. if (classes[0] == ATA_DEV_NONE && classes[1] == ATA_DEV_NONE) {
  782. DPRINTK("EXIT, no device\n");
  783. return;
  784. }
  785. /* set up device control */
  786. if (ap->ioaddr.ctl_addr)
  787. out_be32(ap->ioaddr.ctl_addr, ap->ctl);
  788. DPRINTK("EXIT\n");
  789. }
  790. /**
  791. * scc_error_handler - Stock error handler for BMDMA controller
  792. * @ap: port to handle error for
  793. */
  794. static void scc_error_handler (struct ata_port *ap)
  795. {
  796. ata_bmdma_drive_eh(ap, scc_pata_prereset, scc_std_softreset, NULL,
  797. scc_std_postreset);
  798. }
  799. /**
  800. * scc_bmdma_irq_clear - Clear PCI IDE BMDMA interrupt.
  801. * @ap: Port associated with this ATA transaction.
  802. *
  803. * Note: Original code is ata_bmdma_irq_clear().
  804. */
  805. static void scc_bmdma_irq_clear (struct ata_port *ap)
  806. {
  807. void __iomem *mmio = ap->ioaddr.bmdma_addr;
  808. if (!mmio)
  809. return;
  810. out_be32(mmio + SCC_DMA_STATUS, in_be32(mmio + SCC_DMA_STATUS));
  811. }
  812. /**
  813. * scc_port_start - Set port up for dma.
  814. * @ap: Port to initialize
  815. *
  816. * Allocate space for PRD table using ata_port_start().
  817. * Set PRD table address for PTERADD. (PRD Transfer End Read)
  818. */
  819. static int scc_port_start (struct ata_port *ap)
  820. {
  821. void __iomem *mmio = ap->ioaddr.bmdma_addr;
  822. int rc;
  823. rc = ata_port_start(ap);
  824. if (rc)
  825. return rc;
  826. out_be32(mmio + SCC_DMA_PTERADD, ap->prd_dma);
  827. return 0;
  828. }
  829. /**
  830. * scc_port_stop - Undo scc_port_start()
  831. * @ap: Port to shut down
  832. *
  833. * Reset PTERADD.
  834. */
  835. static void scc_port_stop (struct ata_port *ap)
  836. {
  837. void __iomem *mmio = ap->ioaddr.bmdma_addr;
  838. out_be32(mmio + SCC_DMA_PTERADD, 0);
  839. }
  840. static struct scsi_host_template scc_sht = {
  841. .module = THIS_MODULE,
  842. .name = DRV_NAME,
  843. .ioctl = ata_scsi_ioctl,
  844. .queuecommand = ata_scsi_queuecmd,
  845. .can_queue = ATA_DEF_QUEUE,
  846. .this_id = ATA_SHT_THIS_ID,
  847. .sg_tablesize = LIBATA_MAX_PRD,
  848. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  849. .emulated = ATA_SHT_EMULATED,
  850. .use_clustering = ATA_SHT_USE_CLUSTERING,
  851. .proc_name = DRV_NAME,
  852. .dma_boundary = ATA_DMA_BOUNDARY,
  853. .slave_configure = ata_scsi_slave_config,
  854. .slave_destroy = ata_scsi_slave_destroy,
  855. .bios_param = ata_std_bios_param,
  856. };
  857. static const struct ata_port_operations scc_pata_ops = {
  858. .port_disable = ata_port_disable,
  859. .set_piomode = scc_set_piomode,
  860. .set_dmamode = scc_set_dmamode,
  861. .mode_filter = scc_mode_filter,
  862. .tf_load = scc_tf_load,
  863. .tf_read = scc_tf_read,
  864. .exec_command = scc_exec_command,
  865. .check_status = scc_check_status,
  866. .check_altstatus = scc_check_altstatus,
  867. .dev_select = scc_std_dev_select,
  868. .bmdma_setup = scc_bmdma_setup,
  869. .bmdma_start = scc_bmdma_start,
  870. .bmdma_stop = scc_bmdma_stop,
  871. .bmdma_status = scc_bmdma_status,
  872. .data_xfer = scc_data_xfer,
  873. .qc_prep = ata_qc_prep,
  874. .qc_issue = ata_qc_issue_prot,
  875. .freeze = scc_bmdma_freeze,
  876. .error_handler = scc_error_handler,
  877. .post_internal_cmd = scc_bmdma_stop,
  878. .irq_clear = scc_bmdma_irq_clear,
  879. .irq_on = scc_irq_on,
  880. .irq_ack = scc_irq_ack,
  881. .port_start = scc_port_start,
  882. .port_stop = scc_port_stop,
  883. };
  884. static struct ata_port_info scc_port_info[] = {
  885. {
  886. .flags = ATA_FLAG_SLAVE_POSS | ATA_FLAG_MMIO | ATA_FLAG_NO_LEGACY,
  887. .pio_mask = 0x1f, /* pio0-4 */
  888. .mwdma_mask = 0x00,
  889. .udma_mask = ATA_UDMA6,
  890. .port_ops = &scc_pata_ops,
  891. },
  892. };
  893. /**
  894. * scc_reset_controller - initialize SCC PATA controller.
  895. */
  896. static int scc_reset_controller(struct ata_host *host)
  897. {
  898. void __iomem *ctrl_base = host->iomap[SCC_CTRL_BAR];
  899. void __iomem *bmid_base = host->iomap[SCC_BMID_BAR];
  900. void __iomem *cckctrl_port = ctrl_base + SCC_CTL_CCKCTRL;
  901. void __iomem *mode_port = ctrl_base + SCC_CTL_MODEREG;
  902. void __iomem *ecmode_port = ctrl_base + SCC_CTL_ECMODE;
  903. void __iomem *intmask_port = bmid_base + SCC_DMA_INTMASK;
  904. void __iomem *dmastatus_port = bmid_base + SCC_DMA_STATUS;
  905. u32 reg = 0;
  906. out_be32(cckctrl_port, reg);
  907. reg |= CCKCTRL_ATACLKOEN;
  908. out_be32(cckctrl_port, reg);
  909. reg |= CCKCTRL_LCLKEN | CCKCTRL_OCLKEN;
  910. out_be32(cckctrl_port, reg);
  911. reg |= CCKCTRL_CRST;
  912. out_be32(cckctrl_port, reg);
  913. for (;;) {
  914. reg = in_be32(cckctrl_port);
  915. if (reg & CCKCTRL_CRST)
  916. break;
  917. udelay(5000);
  918. }
  919. reg |= CCKCTRL_ATARESET;
  920. out_be32(cckctrl_port, reg);
  921. out_be32(ecmode_port, ECMODE_VALUE);
  922. out_be32(mode_port, MODE_JCUSFEN);
  923. out_be32(intmask_port, INTMASK_MSK);
  924. if (in_be32(dmastatus_port) & QCHSD_STPDIAG) {
  925. printk(KERN_WARNING "%s: failed to detect 80c cable. (PDIAG# is high)\n", DRV_NAME);
  926. return -EIO;
  927. }
  928. return 0;
  929. }
  930. /**
  931. * scc_setup_ports - initialize ioaddr with SCC PATA port offsets.
  932. * @ioaddr: IO address structure to be initialized
  933. * @base: base address of BMID region
  934. */
  935. static void scc_setup_ports (struct ata_ioports *ioaddr, void __iomem *base)
  936. {
  937. ioaddr->cmd_addr = base + SCC_REG_CMD_ADDR;
  938. ioaddr->altstatus_addr = ioaddr->cmd_addr + SCC_REG_ALTSTATUS;
  939. ioaddr->ctl_addr = ioaddr->cmd_addr + SCC_REG_ALTSTATUS;
  940. ioaddr->bmdma_addr = base;
  941. ioaddr->data_addr = ioaddr->cmd_addr + SCC_REG_DATA;
  942. ioaddr->error_addr = ioaddr->cmd_addr + SCC_REG_ERR;
  943. ioaddr->feature_addr = ioaddr->cmd_addr + SCC_REG_FEATURE;
  944. ioaddr->nsect_addr = ioaddr->cmd_addr + SCC_REG_NSECT;
  945. ioaddr->lbal_addr = ioaddr->cmd_addr + SCC_REG_LBAL;
  946. ioaddr->lbam_addr = ioaddr->cmd_addr + SCC_REG_LBAM;
  947. ioaddr->lbah_addr = ioaddr->cmd_addr + SCC_REG_LBAH;
  948. ioaddr->device_addr = ioaddr->cmd_addr + SCC_REG_DEVICE;
  949. ioaddr->status_addr = ioaddr->cmd_addr + SCC_REG_STATUS;
  950. ioaddr->command_addr = ioaddr->cmd_addr + SCC_REG_CMD;
  951. }
  952. static int scc_host_init(struct ata_host *host)
  953. {
  954. struct pci_dev *pdev = to_pci_dev(host->dev);
  955. int rc;
  956. rc = scc_reset_controller(host);
  957. if (rc)
  958. return rc;
  959. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  960. if (rc)
  961. return rc;
  962. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  963. if (rc)
  964. return rc;
  965. scc_setup_ports(&host->ports[0]->ioaddr, host->iomap[SCC_BMID_BAR]);
  966. pci_set_master(pdev);
  967. return 0;
  968. }
  969. /**
  970. * scc_init_one - Register SCC PATA device with kernel services
  971. * @pdev: PCI device to register
  972. * @ent: Entry in scc_pci_tbl matching with @pdev
  973. *
  974. * LOCKING:
  975. * Inherited from PCI layer (may sleep).
  976. *
  977. * RETURNS:
  978. * Zero on success, or -ERRNO value.
  979. */
  980. static int scc_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  981. {
  982. static int printed_version;
  983. unsigned int board_idx = (unsigned int) ent->driver_data;
  984. const struct ata_port_info *ppi[] = { &scc_port_info[board_idx], NULL };
  985. struct ata_host *host;
  986. int rc;
  987. if (!printed_version++)
  988. dev_printk(KERN_DEBUG, &pdev->dev,
  989. "version " DRV_VERSION "\n");
  990. host = ata_host_alloc_pinfo(&pdev->dev, ppi, 1);
  991. if (!host)
  992. return -ENOMEM;
  993. rc = pcim_enable_device(pdev);
  994. if (rc)
  995. return rc;
  996. rc = pcim_iomap_regions(pdev, (1 << SCC_CTRL_BAR) | (1 << SCC_BMID_BAR), DRV_NAME);
  997. if (rc == -EBUSY)
  998. pcim_pin_device(pdev);
  999. if (rc)
  1000. return rc;
  1001. host->iomap = pcim_iomap_table(pdev);
  1002. rc = scc_host_init(host);
  1003. if (rc)
  1004. return rc;
  1005. return ata_host_activate(host, pdev->irq, ata_interrupt, IRQF_SHARED,
  1006. &scc_sht);
  1007. }
  1008. static struct pci_driver scc_pci_driver = {
  1009. .name = DRV_NAME,
  1010. .id_table = scc_pci_tbl,
  1011. .probe = scc_init_one,
  1012. .remove = ata_pci_remove_one,
  1013. #ifdef CONFIG_PM
  1014. .suspend = ata_pci_device_suspend,
  1015. .resume = ata_pci_device_resume,
  1016. #endif
  1017. };
  1018. static int __init scc_init (void)
  1019. {
  1020. int rc;
  1021. DPRINTK("pci_register_driver\n");
  1022. rc = pci_register_driver(&scc_pci_driver);
  1023. if (rc)
  1024. return rc;
  1025. DPRINTK("done\n");
  1026. return 0;
  1027. }
  1028. static void __exit scc_exit (void)
  1029. {
  1030. pci_unregister_driver(&scc_pci_driver);
  1031. }
  1032. module_init(scc_init);
  1033. module_exit(scc_exit);
  1034. MODULE_AUTHOR("Toshiba corp");
  1035. MODULE_DESCRIPTION("SCSI low-level driver for Toshiba SCC PATA controller");
  1036. MODULE_LICENSE("GPL");
  1037. MODULE_DEVICE_TABLE(pci, scc_pci_tbl);
  1038. MODULE_VERSION(DRV_VERSION);