vmwgfx_drv.c 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006
  1. /**************************************************************************
  2. *
  3. * Copyright © 2009 VMware, Inc., Palo Alto, CA., USA
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  21. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  22. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  23. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  24. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. *
  26. **************************************************************************/
  27. #include "drmP.h"
  28. #include "vmwgfx_drv.h"
  29. #include "ttm/ttm_placement.h"
  30. #include "ttm/ttm_bo_driver.h"
  31. #include "ttm/ttm_object.h"
  32. #include "ttm/ttm_module.h"
  33. #define VMWGFX_DRIVER_NAME "vmwgfx"
  34. #define VMWGFX_DRIVER_DESC "Linux drm driver for VMware graphics devices"
  35. #define VMWGFX_CHIP_SVGAII 0
  36. #define VMW_FB_RESERVATION 0
  37. /**
  38. * Fully encoded drm commands. Might move to vmw_drm.h
  39. */
  40. #define DRM_IOCTL_VMW_GET_PARAM \
  41. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GET_PARAM, \
  42. struct drm_vmw_getparam_arg)
  43. #define DRM_IOCTL_VMW_ALLOC_DMABUF \
  44. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_ALLOC_DMABUF, \
  45. union drm_vmw_alloc_dmabuf_arg)
  46. #define DRM_IOCTL_VMW_UNREF_DMABUF \
  47. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_DMABUF, \
  48. struct drm_vmw_unref_dmabuf_arg)
  49. #define DRM_IOCTL_VMW_CURSOR_BYPASS \
  50. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CURSOR_BYPASS, \
  51. struct drm_vmw_cursor_bypass_arg)
  52. #define DRM_IOCTL_VMW_CONTROL_STREAM \
  53. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CONTROL_STREAM, \
  54. struct drm_vmw_control_stream_arg)
  55. #define DRM_IOCTL_VMW_CLAIM_STREAM \
  56. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CLAIM_STREAM, \
  57. struct drm_vmw_stream_arg)
  58. #define DRM_IOCTL_VMW_UNREF_STREAM \
  59. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_STREAM, \
  60. struct drm_vmw_stream_arg)
  61. #define DRM_IOCTL_VMW_CREATE_CONTEXT \
  62. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CREATE_CONTEXT, \
  63. struct drm_vmw_context_arg)
  64. #define DRM_IOCTL_VMW_UNREF_CONTEXT \
  65. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_CONTEXT, \
  66. struct drm_vmw_context_arg)
  67. #define DRM_IOCTL_VMW_CREATE_SURFACE \
  68. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SURFACE, \
  69. union drm_vmw_surface_create_arg)
  70. #define DRM_IOCTL_VMW_UNREF_SURFACE \
  71. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SURFACE, \
  72. struct drm_vmw_surface_arg)
  73. #define DRM_IOCTL_VMW_REF_SURFACE \
  74. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_REF_SURFACE, \
  75. union drm_vmw_surface_reference_arg)
  76. #define DRM_IOCTL_VMW_EXECBUF \
  77. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_EXECBUF, \
  78. struct drm_vmw_execbuf_arg)
  79. #define DRM_IOCTL_VMW_FIFO_DEBUG \
  80. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FIFO_DEBUG, \
  81. struct drm_vmw_fifo_debug_arg)
  82. #define DRM_IOCTL_VMW_FENCE_WAIT \
  83. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_WAIT, \
  84. struct drm_vmw_fence_wait_arg)
  85. #define DRM_IOCTL_VMW_UPDATE_LAYOUT \
  86. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT, \
  87. struct drm_vmw_update_layout_arg)
  88. /**
  89. * The core DRM version of this macro doesn't account for
  90. * DRM_COMMAND_BASE.
  91. */
  92. #define VMW_IOCTL_DEF(ioctl, func, flags) \
  93. [DRM_IOCTL_NR(DRM_IOCTL_##ioctl) - DRM_COMMAND_BASE] = {DRM_##ioctl, flags, func, DRM_IOCTL_##ioctl}
  94. /**
  95. * Ioctl definitions.
  96. */
  97. static struct drm_ioctl_desc vmw_ioctls[] = {
  98. VMW_IOCTL_DEF(VMW_GET_PARAM, vmw_getparam_ioctl,
  99. DRM_AUTH | DRM_UNLOCKED),
  100. VMW_IOCTL_DEF(VMW_ALLOC_DMABUF, vmw_dmabuf_alloc_ioctl,
  101. DRM_AUTH | DRM_UNLOCKED),
  102. VMW_IOCTL_DEF(VMW_UNREF_DMABUF, vmw_dmabuf_unref_ioctl,
  103. DRM_AUTH | DRM_UNLOCKED),
  104. VMW_IOCTL_DEF(VMW_CURSOR_BYPASS,
  105. vmw_kms_cursor_bypass_ioctl,
  106. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  107. VMW_IOCTL_DEF(VMW_CONTROL_STREAM, vmw_overlay_ioctl,
  108. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  109. VMW_IOCTL_DEF(VMW_CLAIM_STREAM, vmw_stream_claim_ioctl,
  110. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  111. VMW_IOCTL_DEF(VMW_UNREF_STREAM, vmw_stream_unref_ioctl,
  112. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  113. VMW_IOCTL_DEF(VMW_CREATE_CONTEXT, vmw_context_define_ioctl,
  114. DRM_AUTH | DRM_UNLOCKED),
  115. VMW_IOCTL_DEF(VMW_UNREF_CONTEXT, vmw_context_destroy_ioctl,
  116. DRM_AUTH | DRM_UNLOCKED),
  117. VMW_IOCTL_DEF(VMW_CREATE_SURFACE, vmw_surface_define_ioctl,
  118. DRM_AUTH | DRM_UNLOCKED),
  119. VMW_IOCTL_DEF(VMW_UNREF_SURFACE, vmw_surface_destroy_ioctl,
  120. DRM_AUTH | DRM_UNLOCKED),
  121. VMW_IOCTL_DEF(VMW_REF_SURFACE, vmw_surface_reference_ioctl,
  122. DRM_AUTH | DRM_UNLOCKED),
  123. VMW_IOCTL_DEF(VMW_EXECBUF, vmw_execbuf_ioctl,
  124. DRM_AUTH | DRM_UNLOCKED),
  125. VMW_IOCTL_DEF(VMW_FIFO_DEBUG, vmw_fifo_debug_ioctl,
  126. DRM_AUTH | DRM_ROOT_ONLY | DRM_MASTER | DRM_UNLOCKED),
  127. VMW_IOCTL_DEF(VMW_FENCE_WAIT, vmw_fence_wait_ioctl,
  128. DRM_AUTH | DRM_UNLOCKED),
  129. VMW_IOCTL_DEF(VMW_UPDATE_LAYOUT, vmw_kms_update_layout_ioctl,
  130. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED)
  131. };
  132. static struct pci_device_id vmw_pci_id_list[] = {
  133. {0x15ad, 0x0405, PCI_ANY_ID, PCI_ANY_ID, 0, 0, VMWGFX_CHIP_SVGAII},
  134. {0, 0, 0}
  135. };
  136. static int enable_fbdev;
  137. static int vmw_probe(struct pci_dev *, const struct pci_device_id *);
  138. static void vmw_master_init(struct vmw_master *);
  139. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  140. void *ptr);
  141. MODULE_PARM_DESC(enable_fbdev, "Enable vmwgfx fbdev");
  142. module_param_named(enable_fbdev, enable_fbdev, int, 0600);
  143. static void vmw_print_capabilities(uint32_t capabilities)
  144. {
  145. DRM_INFO("Capabilities:\n");
  146. if (capabilities & SVGA_CAP_RECT_COPY)
  147. DRM_INFO(" Rect copy.\n");
  148. if (capabilities & SVGA_CAP_CURSOR)
  149. DRM_INFO(" Cursor.\n");
  150. if (capabilities & SVGA_CAP_CURSOR_BYPASS)
  151. DRM_INFO(" Cursor bypass.\n");
  152. if (capabilities & SVGA_CAP_CURSOR_BYPASS_2)
  153. DRM_INFO(" Cursor bypass 2.\n");
  154. if (capabilities & SVGA_CAP_8BIT_EMULATION)
  155. DRM_INFO(" 8bit emulation.\n");
  156. if (capabilities & SVGA_CAP_ALPHA_CURSOR)
  157. DRM_INFO(" Alpha cursor.\n");
  158. if (capabilities & SVGA_CAP_3D)
  159. DRM_INFO(" 3D.\n");
  160. if (capabilities & SVGA_CAP_EXTENDED_FIFO)
  161. DRM_INFO(" Extended Fifo.\n");
  162. if (capabilities & SVGA_CAP_MULTIMON)
  163. DRM_INFO(" Multimon.\n");
  164. if (capabilities & SVGA_CAP_PITCHLOCK)
  165. DRM_INFO(" Pitchlock.\n");
  166. if (capabilities & SVGA_CAP_IRQMASK)
  167. DRM_INFO(" Irq mask.\n");
  168. if (capabilities & SVGA_CAP_DISPLAY_TOPOLOGY)
  169. DRM_INFO(" Display Topology.\n");
  170. if (capabilities & SVGA_CAP_GMR)
  171. DRM_INFO(" GMR.\n");
  172. if (capabilities & SVGA_CAP_TRACES)
  173. DRM_INFO(" Traces.\n");
  174. if (capabilities & SVGA_CAP_GMR2)
  175. DRM_INFO(" GMR2.\n");
  176. if (capabilities & SVGA_CAP_SCREEN_OBJECT_2)
  177. DRM_INFO(" Screen Object 2.\n");
  178. }
  179. static int vmw_request_device(struct vmw_private *dev_priv)
  180. {
  181. int ret;
  182. ret = vmw_fifo_init(dev_priv, &dev_priv->fifo);
  183. if (unlikely(ret != 0)) {
  184. DRM_ERROR("Unable to initialize FIFO.\n");
  185. return ret;
  186. }
  187. return 0;
  188. }
  189. static void vmw_release_device(struct vmw_private *dev_priv)
  190. {
  191. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  192. }
  193. /**
  194. * Increase the 3d resource refcount.
  195. * If the count was prevously zero, initialize the fifo, switching to svga
  196. * mode. Note that the master holds a ref as well, and may request an
  197. * explicit switch to svga mode if fb is not running, using @unhide_svga.
  198. */
  199. int vmw_3d_resource_inc(struct vmw_private *dev_priv,
  200. bool unhide_svga)
  201. {
  202. int ret = 0;
  203. mutex_lock(&dev_priv->release_mutex);
  204. if (unlikely(dev_priv->num_3d_resources++ == 0)) {
  205. ret = vmw_request_device(dev_priv);
  206. if (unlikely(ret != 0))
  207. --dev_priv->num_3d_resources;
  208. } else if (unhide_svga) {
  209. mutex_lock(&dev_priv->hw_mutex);
  210. vmw_write(dev_priv, SVGA_REG_ENABLE,
  211. vmw_read(dev_priv, SVGA_REG_ENABLE) &
  212. ~SVGA_REG_ENABLE_HIDE);
  213. mutex_unlock(&dev_priv->hw_mutex);
  214. }
  215. mutex_unlock(&dev_priv->release_mutex);
  216. return ret;
  217. }
  218. /**
  219. * Decrease the 3d resource refcount.
  220. * If the count reaches zero, disable the fifo, switching to vga mode.
  221. * Note that the master holds a refcount as well, and may request an
  222. * explicit switch to vga mode when it releases its refcount to account
  223. * for the situation of an X server vt switch to VGA with 3d resources
  224. * active.
  225. */
  226. void vmw_3d_resource_dec(struct vmw_private *dev_priv,
  227. bool hide_svga)
  228. {
  229. int32_t n3d;
  230. mutex_lock(&dev_priv->release_mutex);
  231. if (unlikely(--dev_priv->num_3d_resources == 0))
  232. vmw_release_device(dev_priv);
  233. else if (hide_svga) {
  234. mutex_lock(&dev_priv->hw_mutex);
  235. vmw_write(dev_priv, SVGA_REG_ENABLE,
  236. vmw_read(dev_priv, SVGA_REG_ENABLE) |
  237. SVGA_REG_ENABLE_HIDE);
  238. mutex_unlock(&dev_priv->hw_mutex);
  239. }
  240. n3d = (int32_t) dev_priv->num_3d_resources;
  241. mutex_unlock(&dev_priv->release_mutex);
  242. BUG_ON(n3d < 0);
  243. }
  244. static int vmw_driver_load(struct drm_device *dev, unsigned long chipset)
  245. {
  246. struct vmw_private *dev_priv;
  247. int ret;
  248. uint32_t svga_id;
  249. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  250. if (unlikely(dev_priv == NULL)) {
  251. DRM_ERROR("Failed allocating a device private struct.\n");
  252. return -ENOMEM;
  253. }
  254. memset(dev_priv, 0, sizeof(*dev_priv));
  255. dev_priv->dev = dev;
  256. dev_priv->vmw_chipset = chipset;
  257. dev_priv->last_read_sequence = (uint32_t) -100;
  258. mutex_init(&dev_priv->hw_mutex);
  259. mutex_init(&dev_priv->cmdbuf_mutex);
  260. mutex_init(&dev_priv->release_mutex);
  261. rwlock_init(&dev_priv->resource_lock);
  262. idr_init(&dev_priv->context_idr);
  263. idr_init(&dev_priv->surface_idr);
  264. idr_init(&dev_priv->stream_idr);
  265. mutex_init(&dev_priv->init_mutex);
  266. init_waitqueue_head(&dev_priv->fence_queue);
  267. init_waitqueue_head(&dev_priv->fifo_queue);
  268. atomic_set(&dev_priv->fence_queue_waiters, 0);
  269. atomic_set(&dev_priv->fifo_queue_waiters, 0);
  270. dev_priv->io_start = pci_resource_start(dev->pdev, 0);
  271. dev_priv->vram_start = pci_resource_start(dev->pdev, 1);
  272. dev_priv->mmio_start = pci_resource_start(dev->pdev, 2);
  273. dev_priv->enable_fb = enable_fbdev;
  274. mutex_lock(&dev_priv->hw_mutex);
  275. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  276. svga_id = vmw_read(dev_priv, SVGA_REG_ID);
  277. if (svga_id != SVGA_ID_2) {
  278. ret = -ENOSYS;
  279. DRM_ERROR("Unsuported SVGA ID 0x%x\n", svga_id);
  280. mutex_unlock(&dev_priv->hw_mutex);
  281. goto out_err0;
  282. }
  283. dev_priv->capabilities = vmw_read(dev_priv, SVGA_REG_CAPABILITIES);
  284. if (dev_priv->capabilities & SVGA_CAP_GMR) {
  285. dev_priv->max_gmr_descriptors =
  286. vmw_read(dev_priv,
  287. SVGA_REG_GMR_MAX_DESCRIPTOR_LENGTH);
  288. dev_priv->max_gmr_ids =
  289. vmw_read(dev_priv, SVGA_REG_GMR_MAX_IDS);
  290. }
  291. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  292. dev_priv->max_gmr_pages =
  293. vmw_read(dev_priv, SVGA_REG_GMRS_MAX_PAGES);
  294. dev_priv->memory_size =
  295. vmw_read(dev_priv, SVGA_REG_MEMORY_SIZE);
  296. }
  297. dev_priv->vram_size = vmw_read(dev_priv, SVGA_REG_VRAM_SIZE);
  298. dev_priv->mmio_size = vmw_read(dev_priv, SVGA_REG_MEM_SIZE);
  299. dev_priv->fb_max_width = vmw_read(dev_priv, SVGA_REG_MAX_WIDTH);
  300. dev_priv->fb_max_height = vmw_read(dev_priv, SVGA_REG_MAX_HEIGHT);
  301. mutex_unlock(&dev_priv->hw_mutex);
  302. vmw_print_capabilities(dev_priv->capabilities);
  303. if (dev_priv->capabilities & SVGA_CAP_GMR) {
  304. DRM_INFO("Max GMR ids is %u\n",
  305. (unsigned)dev_priv->max_gmr_ids);
  306. DRM_INFO("Max GMR descriptors is %u\n",
  307. (unsigned)dev_priv->max_gmr_descriptors);
  308. }
  309. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  310. DRM_INFO("Max number of GMR pages is %u\n",
  311. (unsigned)dev_priv->max_gmr_pages);
  312. DRM_INFO("Max dedicated hypervisor graphics memory is %u\n",
  313. (unsigned)dev_priv->memory_size);
  314. }
  315. DRM_INFO("VRAM at 0x%08x size is %u kiB\n",
  316. dev_priv->vram_start, dev_priv->vram_size / 1024);
  317. DRM_INFO("MMIO at 0x%08x size is %u kiB\n",
  318. dev_priv->mmio_start, dev_priv->mmio_size / 1024);
  319. ret = vmw_ttm_global_init(dev_priv);
  320. if (unlikely(ret != 0))
  321. goto out_err0;
  322. vmw_master_init(&dev_priv->fbdev_master);
  323. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  324. dev_priv->active_master = &dev_priv->fbdev_master;
  325. ret = ttm_bo_device_init(&dev_priv->bdev,
  326. dev_priv->bo_global_ref.ref.object,
  327. &vmw_bo_driver, VMWGFX_FILE_PAGE_OFFSET,
  328. false);
  329. if (unlikely(ret != 0)) {
  330. DRM_ERROR("Failed initializing TTM buffer object driver.\n");
  331. goto out_err1;
  332. }
  333. ret = ttm_bo_init_mm(&dev_priv->bdev, TTM_PL_VRAM,
  334. (dev_priv->vram_size >> PAGE_SHIFT));
  335. if (unlikely(ret != 0)) {
  336. DRM_ERROR("Failed initializing memory manager for VRAM.\n");
  337. goto out_err2;
  338. }
  339. dev_priv->has_gmr = true;
  340. if (ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_GMR,
  341. dev_priv->max_gmr_ids) != 0) {
  342. DRM_INFO("No GMR memory available. "
  343. "Graphics memory resources are very limited.\n");
  344. dev_priv->has_gmr = false;
  345. }
  346. dev_priv->mmio_mtrr = drm_mtrr_add(dev_priv->mmio_start,
  347. dev_priv->mmio_size, DRM_MTRR_WC);
  348. dev_priv->mmio_virt = ioremap_wc(dev_priv->mmio_start,
  349. dev_priv->mmio_size);
  350. if (unlikely(dev_priv->mmio_virt == NULL)) {
  351. ret = -ENOMEM;
  352. DRM_ERROR("Failed mapping MMIO.\n");
  353. goto out_err3;
  354. }
  355. /* Need mmio memory to check for fifo pitchlock cap. */
  356. if (!(dev_priv->capabilities & SVGA_CAP_DISPLAY_TOPOLOGY) &&
  357. !(dev_priv->capabilities & SVGA_CAP_PITCHLOCK) &&
  358. !vmw_fifo_have_pitchlock(dev_priv)) {
  359. ret = -ENOSYS;
  360. DRM_ERROR("Hardware has no pitchlock\n");
  361. goto out_err4;
  362. }
  363. dev_priv->tdev = ttm_object_device_init
  364. (dev_priv->mem_global_ref.object, 12);
  365. if (unlikely(dev_priv->tdev == NULL)) {
  366. DRM_ERROR("Unable to initialize TTM object management.\n");
  367. ret = -ENOMEM;
  368. goto out_err4;
  369. }
  370. dev->dev_private = dev_priv;
  371. ret = pci_request_regions(dev->pdev, "vmwgfx probe");
  372. dev_priv->stealth = (ret != 0);
  373. if (dev_priv->stealth) {
  374. /**
  375. * Request at least the mmio PCI resource.
  376. */
  377. DRM_INFO("It appears like vesafb is loaded. "
  378. "Ignore above error if any.\n");
  379. ret = pci_request_region(dev->pdev, 2, "vmwgfx stealth probe");
  380. if (unlikely(ret != 0)) {
  381. DRM_ERROR("Failed reserving the SVGA MMIO resource.\n");
  382. goto out_no_device;
  383. }
  384. }
  385. ret = vmw_kms_init(dev_priv);
  386. if (unlikely(ret != 0))
  387. goto out_no_kms;
  388. vmw_overlay_init(dev_priv);
  389. if (dev_priv->enable_fb) {
  390. ret = vmw_3d_resource_inc(dev_priv, false);
  391. if (unlikely(ret != 0))
  392. goto out_no_fifo;
  393. vmw_kms_save_vga(dev_priv);
  394. vmw_fb_init(dev_priv);
  395. DRM_INFO("%s", vmw_fifo_have_3d(dev_priv) ?
  396. "Detected device 3D availability.\n" :
  397. "Detected no device 3D availability.\n");
  398. } else {
  399. DRM_INFO("Delayed 3D detection since we're not "
  400. "running the device in SVGA mode yet.\n");
  401. }
  402. if (dev_priv->capabilities & SVGA_CAP_IRQMASK) {
  403. ret = drm_irq_install(dev);
  404. if (unlikely(ret != 0)) {
  405. DRM_ERROR("Failed installing irq: %d\n", ret);
  406. goto out_no_irq;
  407. }
  408. }
  409. dev_priv->pm_nb.notifier_call = vmwgfx_pm_notifier;
  410. register_pm_notifier(&dev_priv->pm_nb);
  411. return 0;
  412. out_no_irq:
  413. if (dev_priv->enable_fb) {
  414. vmw_fb_close(dev_priv);
  415. vmw_kms_restore_vga(dev_priv);
  416. vmw_3d_resource_dec(dev_priv, false);
  417. }
  418. out_no_fifo:
  419. vmw_overlay_close(dev_priv);
  420. vmw_kms_close(dev_priv);
  421. out_no_kms:
  422. if (dev_priv->stealth)
  423. pci_release_region(dev->pdev, 2);
  424. else
  425. pci_release_regions(dev->pdev);
  426. out_no_device:
  427. ttm_object_device_release(&dev_priv->tdev);
  428. out_err4:
  429. iounmap(dev_priv->mmio_virt);
  430. out_err3:
  431. drm_mtrr_del(dev_priv->mmio_mtrr, dev_priv->mmio_start,
  432. dev_priv->mmio_size, DRM_MTRR_WC);
  433. if (dev_priv->has_gmr)
  434. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  435. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  436. out_err2:
  437. (void)ttm_bo_device_release(&dev_priv->bdev);
  438. out_err1:
  439. vmw_ttm_global_release(dev_priv);
  440. out_err0:
  441. idr_destroy(&dev_priv->surface_idr);
  442. idr_destroy(&dev_priv->context_idr);
  443. idr_destroy(&dev_priv->stream_idr);
  444. kfree(dev_priv);
  445. return ret;
  446. }
  447. static int vmw_driver_unload(struct drm_device *dev)
  448. {
  449. struct vmw_private *dev_priv = vmw_priv(dev);
  450. unregister_pm_notifier(&dev_priv->pm_nb);
  451. if (dev_priv->ctx.cmd_bounce)
  452. vfree(dev_priv->ctx.cmd_bounce);
  453. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  454. drm_irq_uninstall(dev_priv->dev);
  455. if (dev_priv->enable_fb) {
  456. vmw_fb_close(dev_priv);
  457. vmw_kms_restore_vga(dev_priv);
  458. vmw_3d_resource_dec(dev_priv, false);
  459. }
  460. vmw_kms_close(dev_priv);
  461. vmw_overlay_close(dev_priv);
  462. if (dev_priv->stealth)
  463. pci_release_region(dev->pdev, 2);
  464. else
  465. pci_release_regions(dev->pdev);
  466. ttm_object_device_release(&dev_priv->tdev);
  467. iounmap(dev_priv->mmio_virt);
  468. drm_mtrr_del(dev_priv->mmio_mtrr, dev_priv->mmio_start,
  469. dev_priv->mmio_size, DRM_MTRR_WC);
  470. if (dev_priv->has_gmr)
  471. (void)ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  472. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  473. (void)ttm_bo_device_release(&dev_priv->bdev);
  474. vmw_ttm_global_release(dev_priv);
  475. idr_destroy(&dev_priv->surface_idr);
  476. idr_destroy(&dev_priv->context_idr);
  477. idr_destroy(&dev_priv->stream_idr);
  478. kfree(dev_priv);
  479. return 0;
  480. }
  481. static void vmw_postclose(struct drm_device *dev,
  482. struct drm_file *file_priv)
  483. {
  484. struct vmw_fpriv *vmw_fp;
  485. vmw_fp = vmw_fpriv(file_priv);
  486. ttm_object_file_release(&vmw_fp->tfile);
  487. if (vmw_fp->locked_master)
  488. drm_master_put(&vmw_fp->locked_master);
  489. kfree(vmw_fp);
  490. }
  491. static int vmw_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  492. {
  493. struct vmw_private *dev_priv = vmw_priv(dev);
  494. struct vmw_fpriv *vmw_fp;
  495. int ret = -ENOMEM;
  496. vmw_fp = kzalloc(sizeof(*vmw_fp), GFP_KERNEL);
  497. if (unlikely(vmw_fp == NULL))
  498. return ret;
  499. vmw_fp->tfile = ttm_object_file_init(dev_priv->tdev, 10);
  500. if (unlikely(vmw_fp->tfile == NULL))
  501. goto out_no_tfile;
  502. file_priv->driver_priv = vmw_fp;
  503. if (unlikely(dev_priv->bdev.dev_mapping == NULL))
  504. dev_priv->bdev.dev_mapping =
  505. file_priv->filp->f_path.dentry->d_inode->i_mapping;
  506. return 0;
  507. out_no_tfile:
  508. kfree(vmw_fp);
  509. return ret;
  510. }
  511. static long vmw_unlocked_ioctl(struct file *filp, unsigned int cmd,
  512. unsigned long arg)
  513. {
  514. struct drm_file *file_priv = filp->private_data;
  515. struct drm_device *dev = file_priv->minor->dev;
  516. unsigned int nr = DRM_IOCTL_NR(cmd);
  517. /*
  518. * Do extra checking on driver private ioctls.
  519. */
  520. if ((nr >= DRM_COMMAND_BASE) && (nr < DRM_COMMAND_END)
  521. && (nr < DRM_COMMAND_BASE + dev->driver->num_ioctls)) {
  522. struct drm_ioctl_desc *ioctl =
  523. &vmw_ioctls[nr - DRM_COMMAND_BASE];
  524. if (unlikely(ioctl->cmd_drv != cmd)) {
  525. DRM_ERROR("Invalid command format, ioctl %d\n",
  526. nr - DRM_COMMAND_BASE);
  527. return -EINVAL;
  528. }
  529. }
  530. return drm_ioctl(filp, cmd, arg);
  531. }
  532. static int vmw_firstopen(struct drm_device *dev)
  533. {
  534. struct vmw_private *dev_priv = vmw_priv(dev);
  535. dev_priv->is_opened = true;
  536. return 0;
  537. }
  538. static void vmw_lastclose(struct drm_device *dev)
  539. {
  540. struct vmw_private *dev_priv = vmw_priv(dev);
  541. struct drm_crtc *crtc;
  542. struct drm_mode_set set;
  543. int ret;
  544. /**
  545. * Do nothing on the lastclose call from drm_unload.
  546. */
  547. if (!dev_priv->is_opened)
  548. return;
  549. dev_priv->is_opened = false;
  550. set.x = 0;
  551. set.y = 0;
  552. set.fb = NULL;
  553. set.mode = NULL;
  554. set.connectors = NULL;
  555. set.num_connectors = 0;
  556. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  557. set.crtc = crtc;
  558. ret = crtc->funcs->set_config(&set);
  559. WARN_ON(ret != 0);
  560. }
  561. }
  562. static void vmw_master_init(struct vmw_master *vmaster)
  563. {
  564. ttm_lock_init(&vmaster->lock);
  565. INIT_LIST_HEAD(&vmaster->fb_surf);
  566. mutex_init(&vmaster->fb_surf_mutex);
  567. }
  568. static int vmw_master_create(struct drm_device *dev,
  569. struct drm_master *master)
  570. {
  571. struct vmw_master *vmaster;
  572. vmaster = kzalloc(sizeof(*vmaster), GFP_KERNEL);
  573. if (unlikely(vmaster == NULL))
  574. return -ENOMEM;
  575. vmw_master_init(vmaster);
  576. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  577. master->driver_priv = vmaster;
  578. return 0;
  579. }
  580. static void vmw_master_destroy(struct drm_device *dev,
  581. struct drm_master *master)
  582. {
  583. struct vmw_master *vmaster = vmw_master(master);
  584. master->driver_priv = NULL;
  585. kfree(vmaster);
  586. }
  587. static int vmw_master_set(struct drm_device *dev,
  588. struct drm_file *file_priv,
  589. bool from_open)
  590. {
  591. struct vmw_private *dev_priv = vmw_priv(dev);
  592. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  593. struct vmw_master *active = dev_priv->active_master;
  594. struct vmw_master *vmaster = vmw_master(file_priv->master);
  595. int ret = 0;
  596. if (!dev_priv->enable_fb) {
  597. ret = vmw_3d_resource_inc(dev_priv, true);
  598. if (unlikely(ret != 0))
  599. return ret;
  600. vmw_kms_save_vga(dev_priv);
  601. mutex_lock(&dev_priv->hw_mutex);
  602. vmw_write(dev_priv, SVGA_REG_TRACES, 0);
  603. mutex_unlock(&dev_priv->hw_mutex);
  604. }
  605. if (active) {
  606. BUG_ON(active != &dev_priv->fbdev_master);
  607. ret = ttm_vt_lock(&active->lock, false, vmw_fp->tfile);
  608. if (unlikely(ret != 0))
  609. goto out_no_active_lock;
  610. ttm_lock_set_kill(&active->lock, true, SIGTERM);
  611. ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
  612. if (unlikely(ret != 0)) {
  613. DRM_ERROR("Unable to clean VRAM on "
  614. "master drop.\n");
  615. }
  616. dev_priv->active_master = NULL;
  617. }
  618. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  619. if (!from_open) {
  620. ttm_vt_unlock(&vmaster->lock);
  621. BUG_ON(vmw_fp->locked_master != file_priv->master);
  622. drm_master_put(&vmw_fp->locked_master);
  623. }
  624. dev_priv->active_master = vmaster;
  625. return 0;
  626. out_no_active_lock:
  627. if (!dev_priv->enable_fb) {
  628. mutex_lock(&dev_priv->hw_mutex);
  629. vmw_write(dev_priv, SVGA_REG_TRACES, 1);
  630. mutex_unlock(&dev_priv->hw_mutex);
  631. vmw_kms_restore_vga(dev_priv);
  632. vmw_3d_resource_dec(dev_priv, true);
  633. }
  634. return ret;
  635. }
  636. static void vmw_master_drop(struct drm_device *dev,
  637. struct drm_file *file_priv,
  638. bool from_release)
  639. {
  640. struct vmw_private *dev_priv = vmw_priv(dev);
  641. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  642. struct vmw_master *vmaster = vmw_master(file_priv->master);
  643. int ret;
  644. /**
  645. * Make sure the master doesn't disappear while we have
  646. * it locked.
  647. */
  648. vmw_fp->locked_master = drm_master_get(file_priv->master);
  649. ret = ttm_vt_lock(&vmaster->lock, false, vmw_fp->tfile);
  650. vmw_kms_idle_workqueues(vmaster);
  651. if (unlikely((ret != 0))) {
  652. DRM_ERROR("Unable to lock TTM at VT switch.\n");
  653. drm_master_put(&vmw_fp->locked_master);
  654. }
  655. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  656. if (!dev_priv->enable_fb) {
  657. ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
  658. if (unlikely(ret != 0))
  659. DRM_ERROR("Unable to clean VRAM on master drop.\n");
  660. mutex_lock(&dev_priv->hw_mutex);
  661. vmw_write(dev_priv, SVGA_REG_TRACES, 1);
  662. mutex_unlock(&dev_priv->hw_mutex);
  663. vmw_kms_restore_vga(dev_priv);
  664. vmw_3d_resource_dec(dev_priv, true);
  665. }
  666. dev_priv->active_master = &dev_priv->fbdev_master;
  667. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  668. ttm_vt_unlock(&dev_priv->fbdev_master.lock);
  669. if (dev_priv->enable_fb)
  670. vmw_fb_on(dev_priv);
  671. }
  672. static void vmw_remove(struct pci_dev *pdev)
  673. {
  674. struct drm_device *dev = pci_get_drvdata(pdev);
  675. drm_put_dev(dev);
  676. }
  677. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  678. void *ptr)
  679. {
  680. struct vmw_private *dev_priv =
  681. container_of(nb, struct vmw_private, pm_nb);
  682. struct vmw_master *vmaster = dev_priv->active_master;
  683. switch (val) {
  684. case PM_HIBERNATION_PREPARE:
  685. case PM_SUSPEND_PREPARE:
  686. ttm_suspend_lock(&vmaster->lock);
  687. /**
  688. * This empties VRAM and unbinds all GMR bindings.
  689. * Buffer contents is moved to swappable memory.
  690. */
  691. ttm_bo_swapout_all(&dev_priv->bdev);
  692. break;
  693. case PM_POST_HIBERNATION:
  694. case PM_POST_SUSPEND:
  695. case PM_POST_RESTORE:
  696. ttm_suspend_unlock(&vmaster->lock);
  697. break;
  698. case PM_RESTORE_PREPARE:
  699. break;
  700. default:
  701. break;
  702. }
  703. return 0;
  704. }
  705. /**
  706. * These might not be needed with the virtual SVGA device.
  707. */
  708. static int vmw_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  709. {
  710. struct drm_device *dev = pci_get_drvdata(pdev);
  711. struct vmw_private *dev_priv = vmw_priv(dev);
  712. if (dev_priv->num_3d_resources != 0) {
  713. DRM_INFO("Can't suspend or hibernate "
  714. "while 3D resources are active.\n");
  715. return -EBUSY;
  716. }
  717. pci_save_state(pdev);
  718. pci_disable_device(pdev);
  719. pci_set_power_state(pdev, PCI_D3hot);
  720. return 0;
  721. }
  722. static int vmw_pci_resume(struct pci_dev *pdev)
  723. {
  724. pci_set_power_state(pdev, PCI_D0);
  725. pci_restore_state(pdev);
  726. return pci_enable_device(pdev);
  727. }
  728. static int vmw_pm_suspend(struct device *kdev)
  729. {
  730. struct pci_dev *pdev = to_pci_dev(kdev);
  731. struct pm_message dummy;
  732. dummy.event = 0;
  733. return vmw_pci_suspend(pdev, dummy);
  734. }
  735. static int vmw_pm_resume(struct device *kdev)
  736. {
  737. struct pci_dev *pdev = to_pci_dev(kdev);
  738. return vmw_pci_resume(pdev);
  739. }
  740. static int vmw_pm_prepare(struct device *kdev)
  741. {
  742. struct pci_dev *pdev = to_pci_dev(kdev);
  743. struct drm_device *dev = pci_get_drvdata(pdev);
  744. struct vmw_private *dev_priv = vmw_priv(dev);
  745. /**
  746. * Release 3d reference held by fbdev and potentially
  747. * stop fifo.
  748. */
  749. dev_priv->suspended = true;
  750. if (dev_priv->enable_fb)
  751. vmw_3d_resource_dec(dev_priv, true);
  752. if (dev_priv->num_3d_resources != 0) {
  753. DRM_INFO("Can't suspend or hibernate "
  754. "while 3D resources are active.\n");
  755. if (dev_priv->enable_fb)
  756. vmw_3d_resource_inc(dev_priv, true);
  757. dev_priv->suspended = false;
  758. return -EBUSY;
  759. }
  760. return 0;
  761. }
  762. static void vmw_pm_complete(struct device *kdev)
  763. {
  764. struct pci_dev *pdev = to_pci_dev(kdev);
  765. struct drm_device *dev = pci_get_drvdata(pdev);
  766. struct vmw_private *dev_priv = vmw_priv(dev);
  767. /**
  768. * Reclaim 3d reference held by fbdev and potentially
  769. * start fifo.
  770. */
  771. if (dev_priv->enable_fb)
  772. vmw_3d_resource_inc(dev_priv, false);
  773. dev_priv->suspended = false;
  774. }
  775. static const struct dev_pm_ops vmw_pm_ops = {
  776. .prepare = vmw_pm_prepare,
  777. .complete = vmw_pm_complete,
  778. .suspend = vmw_pm_suspend,
  779. .resume = vmw_pm_resume,
  780. };
  781. static struct drm_driver driver = {
  782. .driver_features = DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED |
  783. DRIVER_MODESET,
  784. .load = vmw_driver_load,
  785. .unload = vmw_driver_unload,
  786. .firstopen = vmw_firstopen,
  787. .lastclose = vmw_lastclose,
  788. .irq_preinstall = vmw_irq_preinstall,
  789. .irq_postinstall = vmw_irq_postinstall,
  790. .irq_uninstall = vmw_irq_uninstall,
  791. .irq_handler = vmw_irq_handler,
  792. .get_vblank_counter = vmw_get_vblank_counter,
  793. .reclaim_buffers_locked = NULL,
  794. .ioctls = vmw_ioctls,
  795. .num_ioctls = DRM_ARRAY_SIZE(vmw_ioctls),
  796. .dma_quiescent = NULL, /*vmw_dma_quiescent, */
  797. .master_create = vmw_master_create,
  798. .master_destroy = vmw_master_destroy,
  799. .master_set = vmw_master_set,
  800. .master_drop = vmw_master_drop,
  801. .open = vmw_driver_open,
  802. .postclose = vmw_postclose,
  803. .fops = {
  804. .owner = THIS_MODULE,
  805. .open = drm_open,
  806. .release = drm_release,
  807. .unlocked_ioctl = vmw_unlocked_ioctl,
  808. .mmap = vmw_mmap,
  809. .poll = drm_poll,
  810. .fasync = drm_fasync,
  811. #if defined(CONFIG_COMPAT)
  812. .compat_ioctl = drm_compat_ioctl,
  813. #endif
  814. .llseek = noop_llseek,
  815. },
  816. .name = VMWGFX_DRIVER_NAME,
  817. .desc = VMWGFX_DRIVER_DESC,
  818. .date = VMWGFX_DRIVER_DATE,
  819. .major = VMWGFX_DRIVER_MAJOR,
  820. .minor = VMWGFX_DRIVER_MINOR,
  821. .patchlevel = VMWGFX_DRIVER_PATCHLEVEL
  822. };
  823. static struct pci_driver vmw_pci_driver = {
  824. .name = VMWGFX_DRIVER_NAME,
  825. .id_table = vmw_pci_id_list,
  826. .probe = vmw_probe,
  827. .remove = vmw_remove,
  828. .driver = {
  829. .pm = &vmw_pm_ops
  830. }
  831. };
  832. static int vmw_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  833. {
  834. return drm_get_pci_dev(pdev, ent, &driver);
  835. }
  836. static int __init vmwgfx_init(void)
  837. {
  838. int ret;
  839. ret = drm_pci_init(&driver, &vmw_pci_driver);
  840. if (ret)
  841. DRM_ERROR("Failed initializing DRM.\n");
  842. return ret;
  843. }
  844. static void __exit vmwgfx_exit(void)
  845. {
  846. drm_pci_exit(&driver, &vmw_pci_driver);
  847. }
  848. module_init(vmwgfx_init);
  849. module_exit(vmwgfx_exit);
  850. MODULE_AUTHOR("VMware Inc. and others");
  851. MODULE_DESCRIPTION("Standalone drm driver for the VMware SVGA device");
  852. MODULE_LICENSE("GPL and additional rights");
  853. MODULE_VERSION(__stringify(VMWGFX_DRIVER_MAJOR) "."
  854. __stringify(VMWGFX_DRIVER_MINOR) "."
  855. __stringify(VMWGFX_DRIVER_PATCHLEVEL) "."
  856. "0");