mach_apic.h 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164
  1. #ifndef _ASM_X86_MACH_DEFAULT_MACH_APIC_H
  2. #define _ASM_X86_MACH_DEFAULT_MACH_APIC_H
  3. #ifdef CONFIG_X86_LOCAL_APIC
  4. #include <mach_apicdef.h>
  5. #include <asm/smp.h>
  6. #define APIC_DFR_VALUE (APIC_DFR_FLAT)
  7. static inline const struct cpumask *target_cpus(void)
  8. {
  9. #ifdef CONFIG_SMP
  10. return cpu_online_mask;
  11. #else
  12. return cpumask_of(0);
  13. #endif
  14. }
  15. #define NO_BALANCE_IRQ (0)
  16. #define esr_disable (0)
  17. #ifdef CONFIG_X86_64
  18. #include <asm/genapic.h>
  19. #define IRQ_DEST_MODE (apic->irq_dest_mode)
  20. #define TARGET_CPUS (apic->target_cpus())
  21. #define init_apic_ldr (apic->init_apic_ldr)
  22. #define cpu_mask_to_apicid (apic->cpu_mask_to_apicid)
  23. #define cpu_mask_to_apicid_and (apic->cpu_mask_to_apicid_and)
  24. #define phys_pkg_id (apic->phys_pkg_id)
  25. #define vector_allocation_domain (apic->vector_allocation_domain)
  26. #define read_apic_id() (GET_APIC_ID(apic_read(APIC_ID)))
  27. #define send_IPI_self (apic->send_IPI_self)
  28. #define wakeup_secondary_cpu (apic->wakeup_cpu)
  29. extern void setup_apic_routing(void);
  30. #else
  31. #define TARGET_CPUS (target_cpus())
  32. #define wakeup_secondary_cpu wakeup_secondary_cpu_via_init
  33. /*
  34. * Set up the logical destination ID.
  35. *
  36. * Intel recommends to set DFR, LDR and TPR before enabling
  37. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  38. * document number 292116). So here it goes...
  39. */
  40. static inline void init_apic_ldr(void)
  41. {
  42. unsigned long val;
  43. apic_write(APIC_DFR, APIC_DFR_VALUE);
  44. val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
  45. val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
  46. apic_write(APIC_LDR, val);
  47. }
  48. static inline int default_apic_id_registered(void)
  49. {
  50. return physid_isset(read_apic_id(), phys_cpu_present_map);
  51. }
  52. static inline unsigned int cpu_mask_to_apicid(const struct cpumask *cpumask)
  53. {
  54. return cpumask_bits(cpumask)[0];
  55. }
  56. static inline unsigned int cpu_mask_to_apicid_and(const struct cpumask *cpumask,
  57. const struct cpumask *andmask)
  58. {
  59. unsigned long mask1 = cpumask_bits(cpumask)[0];
  60. unsigned long mask2 = cpumask_bits(andmask)[0];
  61. unsigned long mask3 = cpumask_bits(cpu_online_mask)[0];
  62. return (unsigned int)(mask1 & mask2 & mask3);
  63. }
  64. static inline u32 phys_pkg_id(u32 cpuid_apic, int index_msb)
  65. {
  66. return cpuid_apic >> index_msb;
  67. }
  68. static inline void setup_apic_routing(void)
  69. {
  70. #ifdef CONFIG_X86_IO_APIC
  71. printk("Enabling APIC mode: %s. Using %d I/O APICs\n",
  72. "Flat", nr_ioapics);
  73. #endif
  74. }
  75. static inline int apicid_to_node(int logical_apicid)
  76. {
  77. #ifdef CONFIG_SMP
  78. return apicid_2_node[hard_smp_processor_id()];
  79. #else
  80. return 0;
  81. #endif
  82. }
  83. static inline void vector_allocation_domain(int cpu, struct cpumask *retmask)
  84. {
  85. /* Careful. Some cpus do not strictly honor the set of cpus
  86. * specified in the interrupt destination when using lowest
  87. * priority interrupt delivery mode.
  88. *
  89. * In particular there was a hyperthreading cpu observed to
  90. * deliver interrupts to the wrong hyperthread when only one
  91. * hyperthread was specified in the interrupt desitination.
  92. */
  93. *retmask = (cpumask_t) { { [0] = APIC_ALL_CPUS } };
  94. }
  95. #endif
  96. static inline unsigned long check_apicid_used(physid_mask_t bitmap, int apicid)
  97. {
  98. return physid_isset(apicid, bitmap);
  99. }
  100. static inline unsigned long check_apicid_present(int bit)
  101. {
  102. return physid_isset(bit, phys_cpu_present_map);
  103. }
  104. static inline physid_mask_t ioapic_phys_id_map(physid_mask_t phys_map)
  105. {
  106. return phys_map;
  107. }
  108. static inline int multi_timer_check(int apic, int irq)
  109. {
  110. return 0;
  111. }
  112. /* Mapping from cpu number to logical apicid */
  113. static inline int cpu_to_logical_apicid(int cpu)
  114. {
  115. return 1 << cpu;
  116. }
  117. static inline int cpu_present_to_apicid(int mps_cpu)
  118. {
  119. if (mps_cpu < nr_cpu_ids && cpu_present(mps_cpu))
  120. return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
  121. else
  122. return BAD_APICID;
  123. }
  124. static inline physid_mask_t apicid_to_cpu_present(int phys_apicid)
  125. {
  126. return physid_mask_of_physid(phys_apicid);
  127. }
  128. static inline void setup_portio_remap(void)
  129. {
  130. }
  131. static inline int check_phys_apicid_present(int boot_cpu_physical_apicid)
  132. {
  133. return physid_isset(boot_cpu_physical_apicid, phys_cpu_present_map);
  134. }
  135. static inline void enable_apic_mode(void)
  136. {
  137. }
  138. #endif /* CONFIG_X86_LOCAL_APIC */
  139. #endif /* _ASM_X86_MACH_DEFAULT_MACH_APIC_H */