Kconfig 66 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338
  1. config ARM
  2. bool
  3. default y
  4. select ARCH_BINFMT_ELF_RANDOMIZE_PIE
  5. select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
  6. select ARCH_HAVE_CUSTOM_GPIO_H
  7. select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
  8. select ARCH_WANT_IPC_PARSE_VERSION
  9. select BUILDTIME_EXTABLE_SORT if MMU
  10. select CPU_PM if (SUSPEND || CPU_IDLE)
  11. select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
  12. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  13. select GENERIC_CLOCKEVENTS_BROADCAST if SMP
  14. select GENERIC_IRQ_PROBE
  15. select GENERIC_IRQ_SHOW
  16. select GENERIC_PCI_IOMAP
  17. select GENERIC_SMP_IDLE_THREAD
  18. select GENERIC_STRNCPY_FROM_USER
  19. select GENERIC_STRNLEN_USER
  20. select HARDIRQS_SW_RESEND
  21. select HAVE_AOUT
  22. select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
  23. select HAVE_ARCH_KGDB
  24. select HAVE_ARCH_SECCOMP_FILTER
  25. select HAVE_ARCH_TRACEHOOK
  26. select HAVE_BPF_JIT
  27. select HAVE_C_RECORDMCOUNT
  28. select HAVE_DEBUG_KMEMLEAK
  29. select HAVE_DMA_API_DEBUG
  30. select HAVE_DMA_ATTRS
  31. select HAVE_DMA_CONTIGUOUS if MMU
  32. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  33. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  34. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  35. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  36. select HAVE_GENERIC_DMA_COHERENT
  37. select HAVE_GENERIC_HARDIRQS
  38. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  39. select HAVE_IDE if PCI || ISA || PCMCIA
  40. select HAVE_KERNEL_GZIP
  41. select HAVE_KERNEL_LZMA
  42. select HAVE_KERNEL_LZO
  43. select HAVE_KERNEL_XZ
  44. select HAVE_KPROBES if !XIP_KERNEL
  45. select HAVE_KRETPROBES if (HAVE_KPROBES)
  46. select HAVE_MEMBLOCK
  47. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  48. select HAVE_PERF_EVENTS
  49. select HAVE_REGS_AND_STACK_ACCESS_API
  50. select HAVE_SYSCALL_TRACEPOINTS
  51. select HAVE_UID16
  52. select KTIME_SCALAR
  53. select PERF_USE_VMALLOC
  54. select RTC_LIB
  55. select SYS_SUPPORTS_APM_EMULATION
  56. select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
  57. select MODULES_USE_ELF_REL
  58. select CLONE_BACKWARDS
  59. select OLD_SIGSUSPEND3
  60. select OLD_SIGACTION
  61. help
  62. The ARM series is a line of low-power-consumption RISC chip designs
  63. licensed by ARM Ltd and targeted at embedded applications and
  64. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  65. manufactured, but legacy ARM-based PC hardware remains popular in
  66. Europe. There is an ARM Linux project with a web page at
  67. <http://www.arm.linux.org.uk/>.
  68. config ARM_HAS_SG_CHAIN
  69. bool
  70. config NEED_SG_DMA_LENGTH
  71. bool
  72. config ARM_DMA_USE_IOMMU
  73. bool
  74. select ARM_HAS_SG_CHAIN
  75. select NEED_SG_DMA_LENGTH
  76. if ARM_DMA_USE_IOMMU
  77. config ARM_DMA_IOMMU_ALIGNMENT
  78. int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
  79. range 4 9
  80. default 8
  81. help
  82. DMA mapping framework by default aligns all buffers to the smallest
  83. PAGE_SIZE order which is greater than or equal to the requested buffer
  84. size. This works well for buffers up to a few hundreds kilobytes, but
  85. for larger buffers it just a waste of address space. Drivers which has
  86. relatively small addressing window (like 64Mib) might run out of
  87. virtual space with just a few allocations.
  88. With this parameter you can specify the maximum PAGE_SIZE order for
  89. DMA IOMMU buffers. Larger buffers will be aligned only to this
  90. specified order. The order is expressed as a power of two multiplied
  91. by the PAGE_SIZE.
  92. endif
  93. config HAVE_PWM
  94. bool
  95. config MIGHT_HAVE_PCI
  96. bool
  97. config SYS_SUPPORTS_APM_EMULATION
  98. bool
  99. config GENERIC_GPIO
  100. bool
  101. config HAVE_TCM
  102. bool
  103. select GENERIC_ALLOCATOR
  104. config HAVE_PROC_CPU
  105. bool
  106. config NO_IOPORT
  107. bool
  108. config EISA
  109. bool
  110. ---help---
  111. The Extended Industry Standard Architecture (EISA) bus was
  112. developed as an open alternative to the IBM MicroChannel bus.
  113. The EISA bus provided some of the features of the IBM MicroChannel
  114. bus while maintaining backward compatibility with cards made for
  115. the older ISA bus. The EISA bus saw limited use between 1988 and
  116. 1995 when it was made obsolete by the PCI bus.
  117. Say Y here if you are building a kernel for an EISA-based machine.
  118. Otherwise, say N.
  119. config SBUS
  120. bool
  121. config STACKTRACE_SUPPORT
  122. bool
  123. default y
  124. config HAVE_LATENCYTOP_SUPPORT
  125. bool
  126. depends on !SMP
  127. default y
  128. config LOCKDEP_SUPPORT
  129. bool
  130. default y
  131. config TRACE_IRQFLAGS_SUPPORT
  132. bool
  133. default y
  134. config RWSEM_GENERIC_SPINLOCK
  135. bool
  136. default y
  137. config RWSEM_XCHGADD_ALGORITHM
  138. bool
  139. config ARCH_HAS_ILOG2_U32
  140. bool
  141. config ARCH_HAS_ILOG2_U64
  142. bool
  143. config ARCH_HAS_CPUFREQ
  144. bool
  145. help
  146. Internal node to signify that the ARCH has CPUFREQ support
  147. and that the relevant menu configurations are displayed for
  148. it.
  149. config GENERIC_HWEIGHT
  150. bool
  151. default y
  152. config GENERIC_CALIBRATE_DELAY
  153. bool
  154. default y
  155. config ARCH_MAY_HAVE_PC_FDC
  156. bool
  157. config ZONE_DMA
  158. bool
  159. config NEED_DMA_MAP_STATE
  160. def_bool y
  161. config ARCH_HAS_DMA_SET_COHERENT_MASK
  162. bool
  163. config GENERIC_ISA_DMA
  164. bool
  165. config FIQ
  166. bool
  167. config NEED_RET_TO_USER
  168. bool
  169. config ARCH_MTD_XIP
  170. bool
  171. config VECTORS_BASE
  172. hex
  173. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  174. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  175. default 0x00000000
  176. help
  177. The base address of exception vectors.
  178. config ARM_PATCH_PHYS_VIRT
  179. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  180. default y
  181. depends on !XIP_KERNEL && MMU
  182. depends on !ARCH_REALVIEW || !SPARSEMEM
  183. help
  184. Patch phys-to-virt and virt-to-phys translation functions at
  185. boot and module load time according to the position of the
  186. kernel in system memory.
  187. This can only be used with non-XIP MMU kernels where the base
  188. of physical memory is at a 16MB boundary.
  189. Only disable this option if you know that you do not require
  190. this feature (eg, building a kernel for a single machine) and
  191. you need to shrink the kernel to the minimal size.
  192. config NEED_MACH_GPIO_H
  193. bool
  194. help
  195. Select this when mach/gpio.h is required to provide special
  196. definitions for this platform. The need for mach/gpio.h should
  197. be avoided when possible.
  198. config NEED_MACH_IO_H
  199. bool
  200. help
  201. Select this when mach/io.h is required to provide special
  202. definitions for this platform. The need for mach/io.h should
  203. be avoided when possible.
  204. config NEED_MACH_MEMORY_H
  205. bool
  206. help
  207. Select this when mach/memory.h is required to provide special
  208. definitions for this platform. The need for mach/memory.h should
  209. be avoided when possible.
  210. config PHYS_OFFSET
  211. hex "Physical address of main memory" if MMU
  212. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  213. default DRAM_BASE if !MMU
  214. help
  215. Please provide the physical address corresponding to the
  216. location of main memory in your system.
  217. config GENERIC_BUG
  218. def_bool y
  219. depends on BUG
  220. source "init/Kconfig"
  221. source "kernel/Kconfig.freezer"
  222. menu "System Type"
  223. config MMU
  224. bool "MMU-based Paged Memory Management Support"
  225. default y
  226. help
  227. Select if you want MMU-based virtualised addressing space
  228. support by paged memory management. If unsure, say 'Y'.
  229. #
  230. # The "ARM system type" choice list is ordered alphabetically by option
  231. # text. Please add new entries in the option alphabetic order.
  232. #
  233. choice
  234. prompt "ARM system type"
  235. default ARCH_VERSATILE if !MMU
  236. default ARCH_MULTIPLATFORM if MMU
  237. config ARCH_MULTIPLATFORM
  238. bool "Allow multiple platforms to be selected"
  239. depends on MMU
  240. select ARM_PATCH_PHYS_VIRT
  241. select AUTO_ZRELADDR
  242. select COMMON_CLK
  243. select MULTI_IRQ_HANDLER
  244. select SPARSE_IRQ
  245. select USE_OF
  246. config ARCH_INTEGRATOR
  247. bool "ARM Ltd. Integrator family"
  248. select ARCH_HAS_CPUFREQ
  249. select ARM_AMBA
  250. select COMMON_CLK
  251. select COMMON_CLK_VERSATILE
  252. select GENERIC_CLOCKEVENTS
  253. select HAVE_TCM
  254. select ICST
  255. select MULTI_IRQ_HANDLER
  256. select NEED_MACH_MEMORY_H
  257. select PLAT_VERSATILE
  258. select SPARSE_IRQ
  259. select VERSATILE_FPGA_IRQ
  260. help
  261. Support for ARM's Integrator platform.
  262. config ARCH_REALVIEW
  263. bool "ARM Ltd. RealView family"
  264. select ARCH_WANT_OPTIONAL_GPIOLIB
  265. select ARM_AMBA
  266. select ARM_TIMER_SP804
  267. select COMMON_CLK
  268. select COMMON_CLK_VERSATILE
  269. select GENERIC_CLOCKEVENTS
  270. select GPIO_PL061 if GPIOLIB
  271. select ICST
  272. select NEED_MACH_MEMORY_H
  273. select PLAT_VERSATILE
  274. select PLAT_VERSATILE_CLCD
  275. help
  276. This enables support for ARM Ltd RealView boards.
  277. config ARCH_VERSATILE
  278. bool "ARM Ltd. Versatile family"
  279. select ARCH_WANT_OPTIONAL_GPIOLIB
  280. select ARM_AMBA
  281. select ARM_TIMER_SP804
  282. select ARM_VIC
  283. select CLKDEV_LOOKUP
  284. select GENERIC_CLOCKEVENTS
  285. select HAVE_MACH_CLKDEV
  286. select ICST
  287. select PLAT_VERSATILE
  288. select PLAT_VERSATILE_CLCD
  289. select PLAT_VERSATILE_CLOCK
  290. select VERSATILE_FPGA_IRQ
  291. help
  292. This enables support for ARM Ltd Versatile board.
  293. config ARCH_AT91
  294. bool "Atmel AT91"
  295. select ARCH_REQUIRE_GPIOLIB
  296. select CLKDEV_LOOKUP
  297. select HAVE_CLK
  298. select IRQ_DOMAIN
  299. select NEED_MACH_GPIO_H
  300. select NEED_MACH_IO_H if PCCARD
  301. select PINCTRL
  302. select PINCTRL_AT91 if USE_OF
  303. help
  304. This enables support for systems based on Atmel
  305. AT91RM9200 and AT91SAM9* processors.
  306. config ARCH_BCM2835
  307. bool "Broadcom BCM2835 family"
  308. select ARCH_REQUIRE_GPIOLIB
  309. select ARM_AMBA
  310. select ARM_ERRATA_411920
  311. select ARM_TIMER_SP804
  312. select CLKDEV_LOOKUP
  313. select CLKSRC_OF
  314. select COMMON_CLK
  315. select CPU_V6
  316. select GENERIC_CLOCKEVENTS
  317. select MULTI_IRQ_HANDLER
  318. select PINCTRL
  319. select PINCTRL_BCM2835
  320. select SPARSE_IRQ
  321. select USE_OF
  322. help
  323. This enables support for the Broadcom BCM2835 SoC. This SoC is
  324. use in the Raspberry Pi, and Roku 2 devices.
  325. config ARCH_CNS3XXX
  326. bool "Cavium Networks CNS3XXX family"
  327. select ARM_GIC
  328. select CPU_V6K
  329. select GENERIC_CLOCKEVENTS
  330. select MIGHT_HAVE_CACHE_L2X0
  331. select MIGHT_HAVE_PCI
  332. select PCI_DOMAINS if PCI
  333. help
  334. Support for Cavium Networks CNS3XXX platform.
  335. config ARCH_CLPS711X
  336. bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
  337. select ARCH_REQUIRE_GPIOLIB
  338. select AUTO_ZRELADDR
  339. select CLKDEV_LOOKUP
  340. select COMMON_CLK
  341. select CPU_ARM720T
  342. select GENERIC_CLOCKEVENTS
  343. select MULTI_IRQ_HANDLER
  344. select NEED_MACH_MEMORY_H
  345. select SPARSE_IRQ
  346. help
  347. Support for Cirrus Logic 711x/721x/731x based boards.
  348. config ARCH_GEMINI
  349. bool "Cortina Systems Gemini"
  350. select ARCH_REQUIRE_GPIOLIB
  351. select ARCH_USES_GETTIMEOFFSET
  352. select NEED_MACH_GPIO_H
  353. select CPU_FA526
  354. help
  355. Support for the Cortina Systems Gemini family SoCs
  356. config ARCH_SIRF
  357. bool "CSR SiRF"
  358. select ARCH_REQUIRE_GPIOLIB
  359. select AUTO_ZRELADDR
  360. select COMMON_CLK
  361. select GENERIC_CLOCKEVENTS
  362. select GENERIC_IRQ_CHIP
  363. select MIGHT_HAVE_CACHE_L2X0
  364. select NO_IOPORT
  365. select PINCTRL
  366. select PINCTRL_SIRF
  367. select USE_OF
  368. help
  369. Support for CSR SiRFprimaII/Marco/Polo platforms
  370. config ARCH_EBSA110
  371. bool "EBSA-110"
  372. select ARCH_USES_GETTIMEOFFSET
  373. select CPU_SA110
  374. select ISA
  375. select NEED_MACH_IO_H
  376. select NEED_MACH_MEMORY_H
  377. select NO_IOPORT
  378. help
  379. This is an evaluation board for the StrongARM processor available
  380. from Digital. It has limited hardware on-board, including an
  381. Ethernet interface, two PCMCIA sockets, two serial ports and a
  382. parallel port.
  383. config ARCH_EP93XX
  384. bool "EP93xx-based"
  385. select ARCH_HAS_HOLES_MEMORYMODEL
  386. select ARCH_REQUIRE_GPIOLIB
  387. select ARCH_USES_GETTIMEOFFSET
  388. select ARM_AMBA
  389. select ARM_VIC
  390. select CLKDEV_LOOKUP
  391. select CPU_ARM920T
  392. select NEED_MACH_MEMORY_H
  393. help
  394. This enables support for the Cirrus EP93xx series of CPUs.
  395. config ARCH_FOOTBRIDGE
  396. bool "FootBridge"
  397. select CPU_SA110
  398. select FOOTBRIDGE
  399. select GENERIC_CLOCKEVENTS
  400. select HAVE_IDE
  401. select NEED_MACH_IO_H if !MMU
  402. select NEED_MACH_MEMORY_H
  403. help
  404. Support for systems based on the DC21285 companion chip
  405. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  406. config ARCH_MXS
  407. bool "Freescale MXS-based"
  408. select ARCH_REQUIRE_GPIOLIB
  409. select CLKDEV_LOOKUP
  410. select CLKSRC_MMIO
  411. select CLKSRC_OF
  412. select COMMON_CLK
  413. select GENERIC_CLOCKEVENTS
  414. select HAVE_CLK_PREPARE
  415. select MULTI_IRQ_HANDLER
  416. select PINCTRL
  417. select SPARSE_IRQ
  418. select STMP_DEVICE
  419. select USE_OF
  420. help
  421. Support for Freescale MXS-based family of processors
  422. config ARCH_NETX
  423. bool "Hilscher NetX based"
  424. select ARM_VIC
  425. select CLKSRC_MMIO
  426. select CPU_ARM926T
  427. select GENERIC_CLOCKEVENTS
  428. help
  429. This enables support for systems based on the Hilscher NetX Soc
  430. config ARCH_IOP13XX
  431. bool "IOP13xx-based"
  432. depends on MMU
  433. select ARCH_SUPPORTS_MSI
  434. select CPU_XSC3
  435. select NEED_MACH_MEMORY_H
  436. select NEED_RET_TO_USER
  437. select PCI
  438. select PLAT_IOP
  439. select VMSPLIT_1G
  440. help
  441. Support for Intel's IOP13XX (XScale) family of processors.
  442. config ARCH_IOP32X
  443. bool "IOP32x-based"
  444. depends on MMU
  445. select ARCH_REQUIRE_GPIOLIB
  446. select CPU_XSCALE
  447. select NEED_MACH_GPIO_H
  448. select NEED_RET_TO_USER
  449. select PCI
  450. select PLAT_IOP
  451. help
  452. Support for Intel's 80219 and IOP32X (XScale) family of
  453. processors.
  454. config ARCH_IOP33X
  455. bool "IOP33x-based"
  456. depends on MMU
  457. select ARCH_REQUIRE_GPIOLIB
  458. select CPU_XSCALE
  459. select NEED_MACH_GPIO_H
  460. select NEED_RET_TO_USER
  461. select PCI
  462. select PLAT_IOP
  463. help
  464. Support for Intel's IOP33X (XScale) family of processors.
  465. config ARCH_IXP4XX
  466. bool "IXP4xx-based"
  467. depends on MMU
  468. select ARCH_HAS_DMA_SET_COHERENT_MASK
  469. select ARCH_REQUIRE_GPIOLIB
  470. select CLKSRC_MMIO
  471. select CPU_XSCALE
  472. select DMABOUNCE if PCI
  473. select GENERIC_CLOCKEVENTS
  474. select MIGHT_HAVE_PCI
  475. select NEED_MACH_IO_H
  476. help
  477. Support for Intel's IXP4XX (XScale) family of processors.
  478. config ARCH_DOVE
  479. bool "Marvell Dove"
  480. select ARCH_REQUIRE_GPIOLIB
  481. select CPU_V7
  482. select GENERIC_CLOCKEVENTS
  483. select MIGHT_HAVE_PCI
  484. select PINCTRL
  485. select PINCTRL_DOVE
  486. select PLAT_ORION_LEGACY
  487. select USB_ARCH_HAS_EHCI
  488. help
  489. Support for the Marvell Dove SoC 88AP510
  490. config ARCH_KIRKWOOD
  491. bool "Marvell Kirkwood"
  492. select ARCH_REQUIRE_GPIOLIB
  493. select CPU_FEROCEON
  494. select GENERIC_CLOCKEVENTS
  495. select PCI
  496. select PCI_QUIRKS
  497. select PINCTRL
  498. select PINCTRL_KIRKWOOD
  499. select PLAT_ORION_LEGACY
  500. help
  501. Support for the following Marvell Kirkwood series SoCs:
  502. 88F6180, 88F6192 and 88F6281.
  503. config ARCH_MV78XX0
  504. bool "Marvell MV78xx0"
  505. select ARCH_REQUIRE_GPIOLIB
  506. select CPU_FEROCEON
  507. select GENERIC_CLOCKEVENTS
  508. select PCI
  509. select PLAT_ORION_LEGACY
  510. help
  511. Support for the following Marvell MV78xx0 series SoCs:
  512. MV781x0, MV782x0.
  513. config ARCH_ORION5X
  514. bool "Marvell Orion"
  515. depends on MMU
  516. select ARCH_REQUIRE_GPIOLIB
  517. select CPU_FEROCEON
  518. select GENERIC_CLOCKEVENTS
  519. select PCI
  520. select PLAT_ORION_LEGACY
  521. help
  522. Support for the following Marvell Orion 5x series SoCs:
  523. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  524. Orion-2 (5281), Orion-1-90 (6183).
  525. config ARCH_MMP
  526. bool "Marvell PXA168/910/MMP2"
  527. depends on MMU
  528. select ARCH_REQUIRE_GPIOLIB
  529. select CLKDEV_LOOKUP
  530. select GENERIC_ALLOCATOR
  531. select GENERIC_CLOCKEVENTS
  532. select GPIO_PXA
  533. select IRQ_DOMAIN
  534. select NEED_MACH_GPIO_H
  535. select PINCTRL
  536. select PLAT_PXA
  537. select SPARSE_IRQ
  538. help
  539. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  540. config ARCH_KS8695
  541. bool "Micrel/Kendin KS8695"
  542. select ARCH_REQUIRE_GPIOLIB
  543. select CLKSRC_MMIO
  544. select CPU_ARM922T
  545. select GENERIC_CLOCKEVENTS
  546. select NEED_MACH_MEMORY_H
  547. help
  548. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  549. System-on-Chip devices.
  550. config ARCH_W90X900
  551. bool "Nuvoton W90X900 CPU"
  552. select ARCH_REQUIRE_GPIOLIB
  553. select CLKDEV_LOOKUP
  554. select CLKSRC_MMIO
  555. select CPU_ARM926T
  556. select GENERIC_CLOCKEVENTS
  557. help
  558. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  559. At present, the w90x900 has been renamed nuc900, regarding
  560. the ARM series product line, you can login the following
  561. link address to know more.
  562. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  563. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  564. config ARCH_LPC32XX
  565. bool "NXP LPC32XX"
  566. select ARCH_REQUIRE_GPIOLIB
  567. select ARM_AMBA
  568. select CLKDEV_LOOKUP
  569. select CLKSRC_MMIO
  570. select CPU_ARM926T
  571. select GENERIC_CLOCKEVENTS
  572. select HAVE_IDE
  573. select HAVE_PWM
  574. select USB_ARCH_HAS_OHCI
  575. select USE_OF
  576. help
  577. Support for the NXP LPC32XX family of processors
  578. config ARCH_TEGRA
  579. bool "NVIDIA Tegra"
  580. select ARCH_HAS_CPUFREQ
  581. select ARCH_REQUIRE_GPIOLIB
  582. select CLKDEV_LOOKUP
  583. select CLKSRC_MMIO
  584. select CLKSRC_OF
  585. select COMMON_CLK
  586. select GENERIC_CLOCKEVENTS
  587. select HAVE_CLK
  588. select HAVE_SMP
  589. select MIGHT_HAVE_CACHE_L2X0
  590. select SPARSE_IRQ
  591. select USE_OF
  592. help
  593. This enables support for NVIDIA Tegra based systems (Tegra APX,
  594. Tegra 6xx and Tegra 2 series).
  595. config ARCH_PXA
  596. bool "PXA2xx/PXA3xx-based"
  597. depends on MMU
  598. select ARCH_HAS_CPUFREQ
  599. select ARCH_MTD_XIP
  600. select ARCH_REQUIRE_GPIOLIB
  601. select ARM_CPU_SUSPEND if PM
  602. select AUTO_ZRELADDR
  603. select CLKDEV_LOOKUP
  604. select CLKSRC_MMIO
  605. select GENERIC_CLOCKEVENTS
  606. select GPIO_PXA
  607. select HAVE_IDE
  608. select MULTI_IRQ_HANDLER
  609. select NEED_MACH_GPIO_H
  610. select PLAT_PXA
  611. select SPARSE_IRQ
  612. help
  613. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  614. config ARCH_MSM
  615. bool "Qualcomm MSM"
  616. select ARCH_REQUIRE_GPIOLIB
  617. select CLKDEV_LOOKUP
  618. select GENERIC_CLOCKEVENTS
  619. select HAVE_CLK
  620. help
  621. Support for Qualcomm MSM/QSD based systems. This runs on the
  622. apps processor of the MSM/QSD and depends on a shared memory
  623. interface to the modem processor which runs the baseband
  624. stack and controls some vital subsystems
  625. (clock and power control, etc).
  626. config ARCH_SHMOBILE
  627. bool "Renesas SH-Mobile / R-Mobile"
  628. select CLKDEV_LOOKUP
  629. select GENERIC_CLOCKEVENTS
  630. select HAVE_CLK
  631. select HAVE_MACH_CLKDEV
  632. select HAVE_SMP
  633. select MIGHT_HAVE_CACHE_L2X0
  634. select MULTI_IRQ_HANDLER
  635. select NEED_MACH_MEMORY_H
  636. select NO_IOPORT
  637. select PINCTRL
  638. select PM_GENERIC_DOMAINS if PM
  639. select SPARSE_IRQ
  640. help
  641. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  642. config ARCH_RPC
  643. bool "RiscPC"
  644. select ARCH_ACORN
  645. select ARCH_MAY_HAVE_PC_FDC
  646. select ARCH_SPARSEMEM_ENABLE
  647. select ARCH_USES_GETTIMEOFFSET
  648. select FIQ
  649. select HAVE_IDE
  650. select HAVE_PATA_PLATFORM
  651. select ISA_DMA_API
  652. select NEED_MACH_IO_H
  653. select NEED_MACH_MEMORY_H
  654. select NO_IOPORT
  655. select VIRT_TO_BUS
  656. help
  657. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  658. CD-ROM interface, serial and parallel port, and the floppy drive.
  659. config ARCH_SA1100
  660. bool "SA1100-based"
  661. select ARCH_HAS_CPUFREQ
  662. select ARCH_MTD_XIP
  663. select ARCH_REQUIRE_GPIOLIB
  664. select ARCH_SPARSEMEM_ENABLE
  665. select CLKDEV_LOOKUP
  666. select CLKSRC_MMIO
  667. select CPU_FREQ
  668. select CPU_SA1100
  669. select GENERIC_CLOCKEVENTS
  670. select HAVE_IDE
  671. select ISA
  672. select NEED_MACH_GPIO_H
  673. select NEED_MACH_MEMORY_H
  674. select SPARSE_IRQ
  675. help
  676. Support for StrongARM 11x0 based boards.
  677. config ARCH_S3C24XX
  678. bool "Samsung S3C24XX SoCs"
  679. select ARCH_HAS_CPUFREQ
  680. select ARCH_USES_GETTIMEOFFSET
  681. select CLKDEV_LOOKUP
  682. select HAVE_CLK
  683. select HAVE_S3C2410_I2C if I2C
  684. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  685. select HAVE_S3C_RTC if RTC_CLASS
  686. select NEED_MACH_GPIO_H
  687. select NEED_MACH_IO_H
  688. help
  689. Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
  690. and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
  691. (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
  692. Samsung SMDK2410 development board (and derivatives).
  693. config ARCH_S3C64XX
  694. bool "Samsung S3C64XX"
  695. select ARCH_HAS_CPUFREQ
  696. select ARCH_REQUIRE_GPIOLIB
  697. select ARCH_USES_GETTIMEOFFSET
  698. select ARM_VIC
  699. select CLKDEV_LOOKUP
  700. select CPU_V6
  701. select HAVE_CLK
  702. select HAVE_S3C2410_I2C if I2C
  703. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  704. select HAVE_TCM
  705. select NEED_MACH_GPIO_H
  706. select NO_IOPORT
  707. select PLAT_SAMSUNG
  708. select S3C_DEV_NAND
  709. select S3C_GPIO_TRACK
  710. select SAMSUNG_CLKSRC
  711. select SAMSUNG_GPIOLIB_4BIT
  712. select SAMSUNG_IRQ_VIC_TIMER
  713. select USB_ARCH_HAS_OHCI
  714. help
  715. Samsung S3C64XX series based systems
  716. config ARCH_S5P64X0
  717. bool "Samsung S5P6440 S5P6450"
  718. select CLKDEV_LOOKUP
  719. select CLKSRC_MMIO
  720. select CPU_V6
  721. select GENERIC_CLOCKEVENTS
  722. select HAVE_CLK
  723. select HAVE_S3C2410_I2C if I2C
  724. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  725. select HAVE_S3C_RTC if RTC_CLASS
  726. select NEED_MACH_GPIO_H
  727. help
  728. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  729. SMDK6450.
  730. config ARCH_S5PC100
  731. bool "Samsung S5PC100"
  732. select ARCH_USES_GETTIMEOFFSET
  733. select CLKDEV_LOOKUP
  734. select CPU_V7
  735. select HAVE_CLK
  736. select HAVE_S3C2410_I2C if I2C
  737. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  738. select HAVE_S3C_RTC if RTC_CLASS
  739. select NEED_MACH_GPIO_H
  740. help
  741. Samsung S5PC100 series based systems
  742. config ARCH_S5PV210
  743. bool "Samsung S5PV210/S5PC110"
  744. select ARCH_HAS_CPUFREQ
  745. select ARCH_HAS_HOLES_MEMORYMODEL
  746. select ARCH_SPARSEMEM_ENABLE
  747. select CLKDEV_LOOKUP
  748. select CLKSRC_MMIO
  749. select CPU_V7
  750. select GENERIC_CLOCKEVENTS
  751. select HAVE_CLK
  752. select HAVE_S3C2410_I2C if I2C
  753. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  754. select HAVE_S3C_RTC if RTC_CLASS
  755. select NEED_MACH_GPIO_H
  756. select NEED_MACH_MEMORY_H
  757. help
  758. Samsung S5PV210/S5PC110 series based systems
  759. config ARCH_EXYNOS
  760. bool "Samsung EXYNOS"
  761. select ARCH_HAS_CPUFREQ
  762. select ARCH_HAS_HOLES_MEMORYMODEL
  763. select ARCH_SPARSEMEM_ENABLE
  764. select CLKDEV_LOOKUP
  765. select CPU_V7
  766. select GENERIC_CLOCKEVENTS
  767. select HAVE_CLK
  768. select HAVE_S3C2410_I2C if I2C
  769. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  770. select HAVE_S3C_RTC if RTC_CLASS
  771. select NEED_MACH_GPIO_H
  772. select NEED_MACH_MEMORY_H
  773. help
  774. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  775. config ARCH_SHARK
  776. bool "Shark"
  777. select ARCH_USES_GETTIMEOFFSET
  778. select CPU_SA110
  779. select ISA
  780. select ISA_DMA
  781. select NEED_MACH_MEMORY_H
  782. select PCI
  783. select VIRT_TO_BUS
  784. select ZONE_DMA
  785. help
  786. Support for the StrongARM based Digital DNARD machine, also known
  787. as "Shark" (<http://www.shark-linux.de/shark.html>).
  788. config ARCH_U300
  789. bool "ST-Ericsson U300 Series"
  790. depends on MMU
  791. select ARCH_REQUIRE_GPIOLIB
  792. select ARM_AMBA
  793. select ARM_PATCH_PHYS_VIRT
  794. select ARM_VIC
  795. select CLKDEV_LOOKUP
  796. select CLKSRC_MMIO
  797. select COMMON_CLK
  798. select CPU_ARM926T
  799. select GENERIC_CLOCKEVENTS
  800. select HAVE_TCM
  801. select SPARSE_IRQ
  802. help
  803. Support for ST-Ericsson U300 series mobile platforms.
  804. config ARCH_U8500
  805. bool "ST-Ericsson U8500 Series"
  806. depends on MMU
  807. select ARCH_HAS_CPUFREQ
  808. select ARCH_REQUIRE_GPIOLIB
  809. select ARM_AMBA
  810. select CLKDEV_LOOKUP
  811. select CPU_V7
  812. select GENERIC_CLOCKEVENTS
  813. select HAVE_SMP
  814. select MIGHT_HAVE_CACHE_L2X0
  815. select SPARSE_IRQ
  816. help
  817. Support for ST-Ericsson's Ux500 architecture
  818. config ARCH_NOMADIK
  819. bool "STMicroelectronics Nomadik"
  820. select ARCH_REQUIRE_GPIOLIB
  821. select ARM_AMBA
  822. select ARM_VIC
  823. select CLKSRC_NOMADIK_MTU
  824. select COMMON_CLK
  825. select CPU_ARM926T
  826. select GENERIC_CLOCKEVENTS
  827. select MIGHT_HAVE_CACHE_L2X0
  828. select USE_OF
  829. select PINCTRL
  830. select PINCTRL_STN8815
  831. select SPARSE_IRQ
  832. help
  833. Support for the Nomadik platform by ST-Ericsson
  834. config PLAT_SPEAR
  835. bool "ST SPEAr"
  836. select ARCH_HAS_CPUFREQ
  837. select ARCH_REQUIRE_GPIOLIB
  838. select ARM_AMBA
  839. select CLKDEV_LOOKUP
  840. select CLKSRC_MMIO
  841. select COMMON_CLK
  842. select GENERIC_CLOCKEVENTS
  843. select HAVE_CLK
  844. help
  845. Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
  846. config ARCH_DAVINCI
  847. bool "TI DaVinci"
  848. select ARCH_HAS_HOLES_MEMORYMODEL
  849. select ARCH_REQUIRE_GPIOLIB
  850. select CLKDEV_LOOKUP
  851. select GENERIC_ALLOCATOR
  852. select GENERIC_CLOCKEVENTS
  853. select GENERIC_IRQ_CHIP
  854. select HAVE_IDE
  855. select NEED_MACH_GPIO_H
  856. select USE_OF
  857. select ZONE_DMA
  858. help
  859. Support for TI's DaVinci platform.
  860. config ARCH_OMAP1
  861. bool "TI OMAP1"
  862. depends on MMU
  863. select ARCH_HAS_CPUFREQ
  864. select ARCH_HAS_HOLES_MEMORYMODEL
  865. select ARCH_OMAP
  866. select ARCH_REQUIRE_GPIOLIB
  867. select CLKDEV_LOOKUP
  868. select CLKSRC_MMIO
  869. select GENERIC_CLOCKEVENTS
  870. select GENERIC_IRQ_CHIP
  871. select HAVE_CLK
  872. select HAVE_IDE
  873. select IRQ_DOMAIN
  874. select NEED_MACH_IO_H if PCCARD
  875. select NEED_MACH_MEMORY_H
  876. help
  877. Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
  878. endchoice
  879. menu "Multiple platform selection"
  880. depends on ARCH_MULTIPLATFORM
  881. comment "CPU Core family selection"
  882. config ARCH_MULTI_V4
  883. bool "ARMv4 based platforms (FA526, StrongARM)"
  884. depends on !ARCH_MULTI_V6_V7
  885. select ARCH_MULTI_V4_V5
  886. config ARCH_MULTI_V4T
  887. bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
  888. depends on !ARCH_MULTI_V6_V7
  889. select ARCH_MULTI_V4_V5
  890. config ARCH_MULTI_V5
  891. bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
  892. depends on !ARCH_MULTI_V6_V7
  893. select ARCH_MULTI_V4_V5
  894. config ARCH_MULTI_V4_V5
  895. bool
  896. config ARCH_MULTI_V6
  897. bool "ARMv6 based platforms (ARM11)"
  898. select ARCH_MULTI_V6_V7
  899. select CPU_V6
  900. config ARCH_MULTI_V7
  901. bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
  902. default y
  903. select ARCH_MULTI_V6_V7
  904. select ARCH_VEXPRESS
  905. select CPU_V7
  906. config ARCH_MULTI_V6_V7
  907. bool
  908. config ARCH_MULTI_CPU_AUTO
  909. def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
  910. select ARCH_MULTI_V5
  911. endmenu
  912. #
  913. # This is sorted alphabetically by mach-* pathname. However, plat-*
  914. # Kconfigs may be included either alphabetically (according to the
  915. # plat- suffix) or along side the corresponding mach-* source.
  916. #
  917. source "arch/arm/mach-mvebu/Kconfig"
  918. source "arch/arm/mach-at91/Kconfig"
  919. source "arch/arm/mach-bcm/Kconfig"
  920. source "arch/arm/mach-clps711x/Kconfig"
  921. source "arch/arm/mach-cns3xxx/Kconfig"
  922. source "arch/arm/mach-davinci/Kconfig"
  923. source "arch/arm/mach-dove/Kconfig"
  924. source "arch/arm/mach-ep93xx/Kconfig"
  925. source "arch/arm/mach-footbridge/Kconfig"
  926. source "arch/arm/mach-gemini/Kconfig"
  927. source "arch/arm/mach-highbank/Kconfig"
  928. source "arch/arm/mach-integrator/Kconfig"
  929. source "arch/arm/mach-iop32x/Kconfig"
  930. source "arch/arm/mach-iop33x/Kconfig"
  931. source "arch/arm/mach-iop13xx/Kconfig"
  932. source "arch/arm/mach-ixp4xx/Kconfig"
  933. source "arch/arm/mach-kirkwood/Kconfig"
  934. source "arch/arm/mach-ks8695/Kconfig"
  935. source "arch/arm/mach-msm/Kconfig"
  936. source "arch/arm/mach-mv78xx0/Kconfig"
  937. source "arch/arm/mach-imx/Kconfig"
  938. source "arch/arm/mach-mxs/Kconfig"
  939. source "arch/arm/mach-netx/Kconfig"
  940. source "arch/arm/mach-nomadik/Kconfig"
  941. source "arch/arm/plat-omap/Kconfig"
  942. source "arch/arm/mach-omap1/Kconfig"
  943. source "arch/arm/mach-omap2/Kconfig"
  944. source "arch/arm/mach-orion5x/Kconfig"
  945. source "arch/arm/mach-picoxcell/Kconfig"
  946. source "arch/arm/mach-pxa/Kconfig"
  947. source "arch/arm/plat-pxa/Kconfig"
  948. source "arch/arm/mach-mmp/Kconfig"
  949. source "arch/arm/mach-realview/Kconfig"
  950. source "arch/arm/mach-sa1100/Kconfig"
  951. source "arch/arm/plat-samsung/Kconfig"
  952. source "arch/arm/mach-socfpga/Kconfig"
  953. source "arch/arm/plat-spear/Kconfig"
  954. source "arch/arm/mach-s3c24xx/Kconfig"
  955. if ARCH_S3C64XX
  956. source "arch/arm/mach-s3c64xx/Kconfig"
  957. endif
  958. source "arch/arm/mach-s5p64x0/Kconfig"
  959. source "arch/arm/mach-s5pc100/Kconfig"
  960. source "arch/arm/mach-s5pv210/Kconfig"
  961. source "arch/arm/mach-exynos/Kconfig"
  962. source "arch/arm/mach-shmobile/Kconfig"
  963. source "arch/arm/mach-sunxi/Kconfig"
  964. source "arch/arm/mach-prima2/Kconfig"
  965. source "arch/arm/mach-tegra/Kconfig"
  966. source "arch/arm/mach-u300/Kconfig"
  967. source "arch/arm/mach-ux500/Kconfig"
  968. source "arch/arm/mach-versatile/Kconfig"
  969. source "arch/arm/mach-vexpress/Kconfig"
  970. source "arch/arm/plat-versatile/Kconfig"
  971. source "arch/arm/mach-virt/Kconfig"
  972. source "arch/arm/mach-vt8500/Kconfig"
  973. source "arch/arm/mach-w90x900/Kconfig"
  974. source "arch/arm/mach-zynq/Kconfig"
  975. # Definitions to make life easier
  976. config ARCH_ACORN
  977. bool
  978. config PLAT_IOP
  979. bool
  980. select GENERIC_CLOCKEVENTS
  981. config PLAT_ORION
  982. bool
  983. select CLKSRC_MMIO
  984. select COMMON_CLK
  985. select GENERIC_IRQ_CHIP
  986. select IRQ_DOMAIN
  987. config PLAT_ORION_LEGACY
  988. bool
  989. select PLAT_ORION
  990. config PLAT_PXA
  991. bool
  992. config PLAT_VERSATILE
  993. bool
  994. config ARM_TIMER_SP804
  995. bool
  996. select CLKSRC_MMIO
  997. source arch/arm/mm/Kconfig
  998. config ARM_NR_BANKS
  999. int
  1000. default 16 if ARCH_EP93XX
  1001. default 8
  1002. config IWMMXT
  1003. bool "Enable iWMMXt support"
  1004. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  1005. default y if PXA27x || PXA3xx || ARCH_MMP
  1006. help
  1007. Enable support for iWMMXt context switching at run time if
  1008. running on a CPU that supports it.
  1009. config XSCALE_PMU
  1010. bool
  1011. depends on CPU_XSCALE
  1012. default y
  1013. config MULTI_IRQ_HANDLER
  1014. bool
  1015. help
  1016. Allow each machine to specify it's own IRQ handler at run time.
  1017. if !MMU
  1018. source "arch/arm/Kconfig-nommu"
  1019. endif
  1020. config ARM_ERRATA_326103
  1021. bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
  1022. depends on CPU_V6
  1023. help
  1024. Executing a SWP instruction to read-only memory does not set bit 11
  1025. of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
  1026. treat the access as a read, preventing a COW from occurring and
  1027. causing the faulting task to livelock.
  1028. config ARM_ERRATA_411920
  1029. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  1030. depends on CPU_V6 || CPU_V6K
  1031. help
  1032. Invalidation of the Instruction Cache operation can
  1033. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  1034. It does not affect the MPCore. This option enables the ARM Ltd.
  1035. recommended workaround.
  1036. config ARM_ERRATA_430973
  1037. bool "ARM errata: Stale prediction on replaced interworking branch"
  1038. depends on CPU_V7
  1039. help
  1040. This option enables the workaround for the 430973 Cortex-A8
  1041. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  1042. interworking branch is replaced with another code sequence at the
  1043. same virtual address, whether due to self-modifying code or virtual
  1044. to physical address re-mapping, Cortex-A8 does not recover from the
  1045. stale interworking branch prediction. This results in Cortex-A8
  1046. executing the new code sequence in the incorrect ARM or Thumb state.
  1047. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  1048. and also flushes the branch target cache at every context switch.
  1049. Note that setting specific bits in the ACTLR register may not be
  1050. available in non-secure mode.
  1051. config ARM_ERRATA_458693
  1052. bool "ARM errata: Processor deadlock when a false hazard is created"
  1053. depends on CPU_V7
  1054. depends on !ARCH_MULTIPLATFORM
  1055. help
  1056. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  1057. erratum. For very specific sequences of memory operations, it is
  1058. possible for a hazard condition intended for a cache line to instead
  1059. be incorrectly associated with a different cache line. This false
  1060. hazard might then cause a processor deadlock. The workaround enables
  1061. the L1 caching of the NEON accesses and disables the PLD instruction
  1062. in the ACTLR register. Note that setting specific bits in the ACTLR
  1063. register may not be available in non-secure mode.
  1064. config ARM_ERRATA_460075
  1065. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  1066. depends on CPU_V7
  1067. depends on !ARCH_MULTIPLATFORM
  1068. help
  1069. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  1070. erratum. Any asynchronous access to the L2 cache may encounter a
  1071. situation in which recent store transactions to the L2 cache are lost
  1072. and overwritten with stale memory contents from external memory. The
  1073. workaround disables the write-allocate mode for the L2 cache via the
  1074. ACTLR register. Note that setting specific bits in the ACTLR register
  1075. may not be available in non-secure mode.
  1076. config ARM_ERRATA_742230
  1077. bool "ARM errata: DMB operation may be faulty"
  1078. depends on CPU_V7 && SMP
  1079. depends on !ARCH_MULTIPLATFORM
  1080. help
  1081. This option enables the workaround for the 742230 Cortex-A9
  1082. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1083. between two write operations may not ensure the correct visibility
  1084. ordering of the two writes. This workaround sets a specific bit in
  1085. the diagnostic register of the Cortex-A9 which causes the DMB
  1086. instruction to behave as a DSB, ensuring the correct behaviour of
  1087. the two writes.
  1088. config ARM_ERRATA_742231
  1089. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1090. depends on CPU_V7 && SMP
  1091. depends on !ARCH_MULTIPLATFORM
  1092. help
  1093. This option enables the workaround for the 742231 Cortex-A9
  1094. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1095. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1096. accessing some data located in the same cache line, may get corrupted
  1097. data due to bad handling of the address hazard when the line gets
  1098. replaced from one of the CPUs at the same time as another CPU is
  1099. accessing it. This workaround sets specific bits in the diagnostic
  1100. register of the Cortex-A9 which reduces the linefill issuing
  1101. capabilities of the processor.
  1102. config PL310_ERRATA_588369
  1103. bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
  1104. depends on CACHE_L2X0
  1105. help
  1106. The PL310 L2 cache controller implements three types of Clean &
  1107. Invalidate maintenance operations: by Physical Address
  1108. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1109. They are architecturally defined to behave as the execution of a
  1110. clean operation followed immediately by an invalidate operation,
  1111. both performing to the same memory location. This functionality
  1112. is not correctly implemented in PL310 as clean lines are not
  1113. invalidated as a result of these operations.
  1114. config ARM_ERRATA_720789
  1115. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1116. depends on CPU_V7
  1117. help
  1118. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1119. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1120. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1121. As a consequence of this erratum, some TLB entries which should be
  1122. invalidated are not, resulting in an incoherency in the system page
  1123. tables. The workaround changes the TLB flushing routines to invalidate
  1124. entries regardless of the ASID.
  1125. config PL310_ERRATA_727915
  1126. bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
  1127. depends on CACHE_L2X0
  1128. help
  1129. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1130. operation (offset 0x7FC). This operation runs in background so that
  1131. PL310 can handle normal accesses while it is in progress. Under very
  1132. rare circumstances, due to this erratum, write data can be lost when
  1133. PL310 treats a cacheable write transaction during a Clean &
  1134. Invalidate by Way operation.
  1135. config ARM_ERRATA_743622
  1136. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1137. depends on CPU_V7
  1138. depends on !ARCH_MULTIPLATFORM
  1139. help
  1140. This option enables the workaround for the 743622 Cortex-A9
  1141. (r2p*) erratum. Under very rare conditions, a faulty
  1142. optimisation in the Cortex-A9 Store Buffer may lead to data
  1143. corruption. This workaround sets a specific bit in the diagnostic
  1144. register of the Cortex-A9 which disables the Store Buffer
  1145. optimisation, preventing the defect from occurring. This has no
  1146. visible impact on the overall performance or power consumption of the
  1147. processor.
  1148. config ARM_ERRATA_751472
  1149. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1150. depends on CPU_V7
  1151. depends on !ARCH_MULTIPLATFORM
  1152. help
  1153. This option enables the workaround for the 751472 Cortex-A9 (prior
  1154. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1155. completion of a following broadcasted operation if the second
  1156. operation is received by a CPU before the ICIALLUIS has completed,
  1157. potentially leading to corrupted entries in the cache or TLB.
  1158. config PL310_ERRATA_753970
  1159. bool "PL310 errata: cache sync operation may be faulty"
  1160. depends on CACHE_PL310
  1161. help
  1162. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1163. Under some condition the effect of cache sync operation on
  1164. the store buffer still remains when the operation completes.
  1165. This means that the store buffer is always asked to drain and
  1166. this prevents it from merging any further writes. The workaround
  1167. is to replace the normal offset of cache sync operation (0x730)
  1168. by another offset targeting an unmapped PL310 register 0x740.
  1169. This has the same effect as the cache sync operation: store buffer
  1170. drain and waiting for all buffers empty.
  1171. config ARM_ERRATA_754322
  1172. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1173. depends on CPU_V7
  1174. help
  1175. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1176. r3p*) erratum. A speculative memory access may cause a page table walk
  1177. which starts prior to an ASID switch but completes afterwards. This
  1178. can populate the micro-TLB with a stale entry which may be hit with
  1179. the new ASID. This workaround places two dsb instructions in the mm
  1180. switching code so that no page table walks can cross the ASID switch.
  1181. config ARM_ERRATA_754327
  1182. bool "ARM errata: no automatic Store Buffer drain"
  1183. depends on CPU_V7 && SMP
  1184. help
  1185. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1186. r2p0) erratum. The Store Buffer does not have any automatic draining
  1187. mechanism and therefore a livelock may occur if an external agent
  1188. continuously polls a memory location waiting to observe an update.
  1189. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1190. written polling loops from denying visibility of updates to memory.
  1191. config ARM_ERRATA_364296
  1192. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1193. depends on CPU_V6 && !SMP
  1194. help
  1195. This options enables the workaround for the 364296 ARM1136
  1196. r0p2 erratum (possible cache data corruption with
  1197. hit-under-miss enabled). It sets the undocumented bit 31 in
  1198. the auxiliary control register and the FI bit in the control
  1199. register, thus disabling hit-under-miss without putting the
  1200. processor into full low interrupt latency mode. ARM11MPCore
  1201. is not affected.
  1202. config ARM_ERRATA_764369
  1203. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1204. depends on CPU_V7 && SMP
  1205. help
  1206. This option enables the workaround for erratum 764369
  1207. affecting Cortex-A9 MPCore with two or more processors (all
  1208. current revisions). Under certain timing circumstances, a data
  1209. cache line maintenance operation by MVA targeting an Inner
  1210. Shareable memory region may fail to proceed up to either the
  1211. Point of Coherency or to the Point of Unification of the
  1212. system. This workaround adds a DSB instruction before the
  1213. relevant cache maintenance functions and sets a specific bit
  1214. in the diagnostic control register of the SCU.
  1215. config PL310_ERRATA_769419
  1216. bool "PL310 errata: no automatic Store Buffer drain"
  1217. depends on CACHE_L2X0
  1218. help
  1219. On revisions of the PL310 prior to r3p2, the Store Buffer does
  1220. not automatically drain. This can cause normal, non-cacheable
  1221. writes to be retained when the memory system is idle, leading
  1222. to suboptimal I/O performance for drivers using coherent DMA.
  1223. This option adds a write barrier to the cpu_idle loop so that,
  1224. on systems with an outer cache, the store buffer is drained
  1225. explicitly.
  1226. config ARM_ERRATA_775420
  1227. bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
  1228. depends on CPU_V7
  1229. help
  1230. This option enables the workaround for the 775420 Cortex-A9 (r2p2,
  1231. r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
  1232. operation aborts with MMU exception, it might cause the processor
  1233. to deadlock. This workaround puts DSB before executing ISB if
  1234. an abort may occur on cache maintenance.
  1235. endmenu
  1236. source "arch/arm/common/Kconfig"
  1237. menu "Bus support"
  1238. config ARM_AMBA
  1239. bool
  1240. config ISA
  1241. bool
  1242. help
  1243. Find out whether you have ISA slots on your motherboard. ISA is the
  1244. name of a bus system, i.e. the way the CPU talks to the other stuff
  1245. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1246. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1247. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1248. # Select ISA DMA controller support
  1249. config ISA_DMA
  1250. bool
  1251. select ISA_DMA_API
  1252. # Select ISA DMA interface
  1253. config ISA_DMA_API
  1254. bool
  1255. config PCI
  1256. bool "PCI support" if MIGHT_HAVE_PCI
  1257. help
  1258. Find out whether you have a PCI motherboard. PCI is the name of a
  1259. bus system, i.e. the way the CPU talks to the other stuff inside
  1260. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1261. VESA. If you have PCI, say Y, otherwise N.
  1262. config PCI_DOMAINS
  1263. bool
  1264. depends on PCI
  1265. config PCI_NANOENGINE
  1266. bool "BSE nanoEngine PCI support"
  1267. depends on SA1100_NANOENGINE
  1268. help
  1269. Enable PCI on the BSE nanoEngine board.
  1270. config PCI_SYSCALL
  1271. def_bool PCI
  1272. # Select the host bridge type
  1273. config PCI_HOST_VIA82C505
  1274. bool
  1275. depends on PCI && ARCH_SHARK
  1276. default y
  1277. config PCI_HOST_ITE8152
  1278. bool
  1279. depends on PCI && MACH_ARMCORE
  1280. default y
  1281. select DMABOUNCE
  1282. source "drivers/pci/Kconfig"
  1283. source "drivers/pcmcia/Kconfig"
  1284. endmenu
  1285. menu "Kernel Features"
  1286. config HAVE_SMP
  1287. bool
  1288. help
  1289. This option should be selected by machines which have an SMP-
  1290. capable CPU.
  1291. The only effect of this option is to make the SMP-related
  1292. options available to the user for configuration.
  1293. config SMP
  1294. bool "Symmetric Multi-Processing"
  1295. depends on CPU_V6K || CPU_V7
  1296. depends on GENERIC_CLOCKEVENTS
  1297. depends on HAVE_SMP
  1298. depends on MMU
  1299. select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
  1300. select USE_GENERIC_SMP_HELPERS
  1301. help
  1302. This enables support for systems with more than one CPU. If you have
  1303. a system with only one CPU, like most personal computers, say N. If
  1304. you have a system with more than one CPU, say Y.
  1305. If you say N here, the kernel will run on single and multiprocessor
  1306. machines, but will use only one CPU of a multiprocessor machine. If
  1307. you say Y here, the kernel will run on many, but not all, single
  1308. processor machines. On a single processor machine, the kernel will
  1309. run faster if you say N here.
  1310. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1311. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1312. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1313. If you don't know what to do here, say N.
  1314. config SMP_ON_UP
  1315. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1316. depends on SMP && !XIP_KERNEL
  1317. default y
  1318. help
  1319. SMP kernels contain instructions which fail on non-SMP processors.
  1320. Enabling this option allows the kernel to modify itself to make
  1321. these instructions safe. Disabling it allows about 1K of space
  1322. savings.
  1323. If you don't know what to do here, say Y.
  1324. config ARM_CPU_TOPOLOGY
  1325. bool "Support cpu topology definition"
  1326. depends on SMP && CPU_V7
  1327. default y
  1328. help
  1329. Support ARM cpu topology definition. The MPIDR register defines
  1330. affinity between processors which is then used to describe the cpu
  1331. topology of an ARM System.
  1332. config SCHED_MC
  1333. bool "Multi-core scheduler support"
  1334. depends on ARM_CPU_TOPOLOGY
  1335. help
  1336. Multi-core scheduler support improves the CPU scheduler's decision
  1337. making when dealing with multi-core CPU chips at a cost of slightly
  1338. increased overhead in some places. If unsure say N here.
  1339. config SCHED_SMT
  1340. bool "SMT scheduler support"
  1341. depends on ARM_CPU_TOPOLOGY
  1342. help
  1343. Improves the CPU scheduler's decision making when dealing with
  1344. MultiThreading at a cost of slightly increased overhead in some
  1345. places. If unsure say N here.
  1346. config HAVE_ARM_SCU
  1347. bool
  1348. help
  1349. This option enables support for the ARM system coherency unit
  1350. config HAVE_ARM_ARCH_TIMER
  1351. bool "Architected timer support"
  1352. depends on CPU_V7
  1353. select ARM_ARCH_TIMER
  1354. help
  1355. This option enables support for the ARM architected timer
  1356. config HAVE_ARM_TWD
  1357. bool
  1358. depends on SMP
  1359. select CLKSRC_OF if OF
  1360. help
  1361. This options enables support for the ARM timer and watchdog unit
  1362. choice
  1363. prompt "Memory split"
  1364. default VMSPLIT_3G
  1365. help
  1366. Select the desired split between kernel and user memory.
  1367. If you are not absolutely sure what you are doing, leave this
  1368. option alone!
  1369. config VMSPLIT_3G
  1370. bool "3G/1G user/kernel split"
  1371. config VMSPLIT_2G
  1372. bool "2G/2G user/kernel split"
  1373. config VMSPLIT_1G
  1374. bool "1G/3G user/kernel split"
  1375. endchoice
  1376. config PAGE_OFFSET
  1377. hex
  1378. default 0x40000000 if VMSPLIT_1G
  1379. default 0x80000000 if VMSPLIT_2G
  1380. default 0xC0000000
  1381. config NR_CPUS
  1382. int "Maximum number of CPUs (2-32)"
  1383. range 2 32
  1384. depends on SMP
  1385. default "4"
  1386. config HOTPLUG_CPU
  1387. bool "Support for hot-pluggable CPUs"
  1388. depends on SMP && HOTPLUG
  1389. help
  1390. Say Y here to experiment with turning CPUs off and on. CPUs
  1391. can be controlled through /sys/devices/system/cpu.
  1392. config ARM_PSCI
  1393. bool "Support for the ARM Power State Coordination Interface (PSCI)"
  1394. depends on CPU_V7
  1395. help
  1396. Say Y here if you want Linux to communicate with system firmware
  1397. implementing the PSCI specification for CPU-centric power
  1398. management operations described in ARM document number ARM DEN
  1399. 0022A ("Power State Coordination Interface System Software on
  1400. ARM processors").
  1401. config LOCAL_TIMERS
  1402. bool "Use local timer interrupts"
  1403. depends on SMP
  1404. default y
  1405. select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
  1406. help
  1407. Enable support for local timers on SMP platforms, rather then the
  1408. legacy IPI broadcast method. Local timers allows the system
  1409. accounting to be spread across the timer interval, preventing a
  1410. "thundering herd" at every timer tick.
  1411. # The GPIO number here must be sorted by descending number. In case of
  1412. # a multiplatform kernel, we just want the highest value required by the
  1413. # selected platforms.
  1414. config ARCH_NR_GPIO
  1415. int
  1416. default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
  1417. default 512 if SOC_OMAP5
  1418. default 355 if ARCH_U8500
  1419. default 288 if ARCH_VT8500 || ARCH_SUNXI
  1420. default 264 if MACH_H4700
  1421. default 0
  1422. help
  1423. Maximum number of GPIOs in the system.
  1424. If unsure, leave the default value.
  1425. source kernel/Kconfig.preempt
  1426. config HZ
  1427. int
  1428. default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
  1429. ARCH_S5PV210 || ARCH_EXYNOS4
  1430. default AT91_TIMER_HZ if ARCH_AT91
  1431. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1432. default 100
  1433. config SCHED_HRTICK
  1434. def_bool HIGH_RES_TIMERS
  1435. config THUMB2_KERNEL
  1436. bool "Compile the kernel in Thumb-2 mode"
  1437. depends on CPU_V7 && !CPU_V6 && !CPU_V6K
  1438. select AEABI
  1439. select ARM_ASM_UNIFIED
  1440. select ARM_UNWIND
  1441. help
  1442. By enabling this option, the kernel will be compiled in
  1443. Thumb-2 mode. A compiler/assembler that understand the unified
  1444. ARM-Thumb syntax is needed.
  1445. If unsure, say N.
  1446. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1447. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1448. depends on THUMB2_KERNEL && MODULES
  1449. default y
  1450. help
  1451. Various binutils versions can resolve Thumb-2 branches to
  1452. locally-defined, preemptible global symbols as short-range "b.n"
  1453. branch instructions.
  1454. This is a problem, because there's no guarantee the final
  1455. destination of the symbol, or any candidate locations for a
  1456. trampoline, are within range of the branch. For this reason, the
  1457. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1458. relocation in modules at all, and it makes little sense to add
  1459. support.
  1460. The symptom is that the kernel fails with an "unsupported
  1461. relocation" error when loading some modules.
  1462. Until fixed tools are available, passing
  1463. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1464. code which hits this problem, at the cost of a bit of extra runtime
  1465. stack usage in some cases.
  1466. The problem is described in more detail at:
  1467. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1468. Only Thumb-2 kernels are affected.
  1469. Unless you are sure your tools don't have this problem, say Y.
  1470. config ARM_ASM_UNIFIED
  1471. bool
  1472. config AEABI
  1473. bool "Use the ARM EABI to compile the kernel"
  1474. help
  1475. This option allows for the kernel to be compiled using the latest
  1476. ARM ABI (aka EABI). This is only useful if you are using a user
  1477. space environment that is also compiled with EABI.
  1478. Since there are major incompatibilities between the legacy ABI and
  1479. EABI, especially with regard to structure member alignment, this
  1480. option also changes the kernel syscall calling convention to
  1481. disambiguate both ABIs and allow for backward compatibility support
  1482. (selected with CONFIG_OABI_COMPAT).
  1483. To use this you need GCC version 4.0.0 or later.
  1484. config OABI_COMPAT
  1485. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1486. depends on AEABI && !THUMB2_KERNEL
  1487. default y
  1488. help
  1489. This option preserves the old syscall interface along with the
  1490. new (ARM EABI) one. It also provides a compatibility layer to
  1491. intercept syscalls that have structure arguments which layout
  1492. in memory differs between the legacy ABI and the new ARM EABI
  1493. (only for non "thumb" binaries). This option adds a tiny
  1494. overhead to all syscalls and produces a slightly larger kernel.
  1495. If you know you'll be using only pure EABI user space then you
  1496. can say N here. If this option is not selected and you attempt
  1497. to execute a legacy ABI binary then the result will be
  1498. UNPREDICTABLE (in fact it can be predicted that it won't work
  1499. at all). If in doubt say Y.
  1500. config ARCH_HAS_HOLES_MEMORYMODEL
  1501. bool
  1502. config ARCH_SPARSEMEM_ENABLE
  1503. bool
  1504. config ARCH_SPARSEMEM_DEFAULT
  1505. def_bool ARCH_SPARSEMEM_ENABLE
  1506. config ARCH_SELECT_MEMORY_MODEL
  1507. def_bool ARCH_SPARSEMEM_ENABLE
  1508. config HAVE_ARCH_PFN_VALID
  1509. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1510. config HIGHMEM
  1511. bool "High Memory Support"
  1512. depends on MMU
  1513. help
  1514. The address space of ARM processors is only 4 Gigabytes large
  1515. and it has to accommodate user address space, kernel address
  1516. space as well as some memory mapped IO. That means that, if you
  1517. have a large amount of physical memory and/or IO, not all of the
  1518. memory can be "permanently mapped" by the kernel. The physical
  1519. memory that is not permanently mapped is called "high memory".
  1520. Depending on the selected kernel/user memory split, minimum
  1521. vmalloc space and actual amount of RAM, you may not need this
  1522. option which should result in a slightly faster kernel.
  1523. If unsure, say n.
  1524. config HIGHPTE
  1525. bool "Allocate 2nd-level pagetables from highmem"
  1526. depends on HIGHMEM
  1527. config HW_PERF_EVENTS
  1528. bool "Enable hardware performance counter support for perf events"
  1529. depends on PERF_EVENTS
  1530. default y
  1531. help
  1532. Enable hardware performance counter support for perf events. If
  1533. disabled, perf events will use software events only.
  1534. source "mm/Kconfig"
  1535. config FORCE_MAX_ZONEORDER
  1536. int "Maximum zone order" if ARCH_SHMOBILE
  1537. range 11 64 if ARCH_SHMOBILE
  1538. default "12" if SOC_AM33XX
  1539. default "9" if SA1111
  1540. default "11"
  1541. help
  1542. The kernel memory allocator divides physically contiguous memory
  1543. blocks into "zones", where each zone is a power of two number of
  1544. pages. This option selects the largest power of two that the kernel
  1545. keeps in the memory allocator. If you need to allocate very large
  1546. blocks of physically contiguous memory, then you may need to
  1547. increase this value.
  1548. This config option is actually maximum order plus one. For example,
  1549. a value of 11 means that the largest free memory block is 2^10 pages.
  1550. config ALIGNMENT_TRAP
  1551. bool
  1552. depends on CPU_CP15_MMU
  1553. default y if !ARCH_EBSA110
  1554. select HAVE_PROC_CPU if PROC_FS
  1555. help
  1556. ARM processors cannot fetch/store information which is not
  1557. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1558. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1559. fetch/store instructions will be emulated in software if you say
  1560. here, which has a severe performance impact. This is necessary for
  1561. correct operation of some network protocols. With an IP-only
  1562. configuration it is safe to say N, otherwise say Y.
  1563. config UACCESS_WITH_MEMCPY
  1564. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
  1565. depends on MMU
  1566. default y if CPU_FEROCEON
  1567. help
  1568. Implement faster copy_to_user and clear_user methods for CPU
  1569. cores where a 8-word STM instruction give significantly higher
  1570. memory write throughput than a sequence of individual 32bit stores.
  1571. A possible side effect is a slight increase in scheduling latency
  1572. between threads sharing the same address space if they invoke
  1573. such copy operations with large buffers.
  1574. However, if the CPU data cache is using a write-allocate mode,
  1575. this option is unlikely to provide any performance gain.
  1576. config SECCOMP
  1577. bool
  1578. prompt "Enable seccomp to safely compute untrusted bytecode"
  1579. ---help---
  1580. This kernel feature is useful for number crunching applications
  1581. that may need to compute untrusted bytecode during their
  1582. execution. By using pipes or other transports made available to
  1583. the process as file descriptors supporting the read/write
  1584. syscalls, it's possible to isolate those applications in
  1585. their own address space using seccomp. Once seccomp is
  1586. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1587. and the task is only allowed to execute a few safe syscalls
  1588. defined by each seccomp mode.
  1589. config CC_STACKPROTECTOR
  1590. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1591. help
  1592. This option turns on the -fstack-protector GCC feature. This
  1593. feature puts, at the beginning of functions, a canary value on
  1594. the stack just before the return address, and validates
  1595. the value just before actually returning. Stack based buffer
  1596. overflows (that need to overwrite this return address) now also
  1597. overwrite the canary, which gets detected and the attack is then
  1598. neutralized via a kernel panic.
  1599. This feature requires gcc version 4.2 or above.
  1600. config XEN_DOM0
  1601. def_bool y
  1602. depends on XEN
  1603. config XEN
  1604. bool "Xen guest support on ARM (EXPERIMENTAL)"
  1605. depends on ARM && AEABI && OF
  1606. depends on CPU_V7 && !CPU_V6
  1607. depends on !GENERIC_ATOMIC64
  1608. help
  1609. Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
  1610. endmenu
  1611. menu "Boot options"
  1612. config USE_OF
  1613. bool "Flattened Device Tree support"
  1614. select IRQ_DOMAIN
  1615. select OF
  1616. select OF_EARLY_FLATTREE
  1617. help
  1618. Include support for flattened device tree machine descriptions.
  1619. config ATAGS
  1620. bool "Support for the traditional ATAGS boot data passing" if USE_OF
  1621. default y
  1622. help
  1623. This is the traditional way of passing data to the kernel at boot
  1624. time. If you are solely relying on the flattened device tree (or
  1625. the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
  1626. to remove ATAGS support from your kernel binary. If unsure,
  1627. leave this to y.
  1628. config DEPRECATED_PARAM_STRUCT
  1629. bool "Provide old way to pass kernel parameters"
  1630. depends on ATAGS
  1631. help
  1632. This was deprecated in 2001 and announced to live on for 5 years.
  1633. Some old boot loaders still use this way.
  1634. # Compressed boot loader in ROM. Yes, we really want to ask about
  1635. # TEXT and BSS so we preserve their values in the config files.
  1636. config ZBOOT_ROM_TEXT
  1637. hex "Compressed ROM boot loader base address"
  1638. default "0"
  1639. help
  1640. The physical address at which the ROM-able zImage is to be
  1641. placed in the target. Platforms which normally make use of
  1642. ROM-able zImage formats normally set this to a suitable
  1643. value in their defconfig file.
  1644. If ZBOOT_ROM is not enabled, this has no effect.
  1645. config ZBOOT_ROM_BSS
  1646. hex "Compressed ROM boot loader BSS address"
  1647. default "0"
  1648. help
  1649. The base address of an area of read/write memory in the target
  1650. for the ROM-able zImage which must be available while the
  1651. decompressor is running. It must be large enough to hold the
  1652. entire decompressed kernel plus an additional 128 KiB.
  1653. Platforms which normally make use of ROM-able zImage formats
  1654. normally set this to a suitable value in their defconfig file.
  1655. If ZBOOT_ROM is not enabled, this has no effect.
  1656. config ZBOOT_ROM
  1657. bool "Compressed boot loader in ROM/flash"
  1658. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1659. help
  1660. Say Y here if you intend to execute your compressed kernel image
  1661. (zImage) directly from ROM or flash. If unsure, say N.
  1662. choice
  1663. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1664. depends on ZBOOT_ROM && ARCH_SH7372
  1665. default ZBOOT_ROM_NONE
  1666. help
  1667. Include experimental SD/MMC loading code in the ROM-able zImage.
  1668. With this enabled it is possible to write the ROM-able zImage
  1669. kernel image to an MMC or SD card and boot the kernel straight
  1670. from the reset vector. At reset the processor Mask ROM will load
  1671. the first part of the ROM-able zImage which in turn loads the
  1672. rest the kernel image to RAM.
  1673. config ZBOOT_ROM_NONE
  1674. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1675. help
  1676. Do not load image from SD or MMC
  1677. config ZBOOT_ROM_MMCIF
  1678. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1679. help
  1680. Load image from MMCIF hardware block.
  1681. config ZBOOT_ROM_SH_MOBILE_SDHI
  1682. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1683. help
  1684. Load image from SDHI hardware block
  1685. endchoice
  1686. config ARM_APPENDED_DTB
  1687. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1688. depends on OF && !ZBOOT_ROM
  1689. help
  1690. With this option, the boot code will look for a device tree binary
  1691. (DTB) appended to zImage
  1692. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1693. This is meant as a backward compatibility convenience for those
  1694. systems with a bootloader that can't be upgraded to accommodate
  1695. the documented boot protocol using a device tree.
  1696. Beware that there is very little in terms of protection against
  1697. this option being confused by leftover garbage in memory that might
  1698. look like a DTB header after a reboot if no actual DTB is appended
  1699. to zImage. Do not leave this option active in a production kernel
  1700. if you don't intend to always append a DTB. Proper passing of the
  1701. location into r2 of a bootloader provided DTB is always preferable
  1702. to this option.
  1703. config ARM_ATAG_DTB_COMPAT
  1704. bool "Supplement the appended DTB with traditional ATAG information"
  1705. depends on ARM_APPENDED_DTB
  1706. help
  1707. Some old bootloaders can't be updated to a DTB capable one, yet
  1708. they provide ATAGs with memory configuration, the ramdisk address,
  1709. the kernel cmdline string, etc. Such information is dynamically
  1710. provided by the bootloader and can't always be stored in a static
  1711. DTB. To allow a device tree enabled kernel to be used with such
  1712. bootloaders, this option allows zImage to extract the information
  1713. from the ATAG list and store it at run time into the appended DTB.
  1714. choice
  1715. prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
  1716. default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1717. config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
  1718. bool "Use bootloader kernel arguments if available"
  1719. help
  1720. Uses the command-line options passed by the boot loader instead of
  1721. the device tree bootargs property. If the boot loader doesn't provide
  1722. any, the device tree bootargs property will be used.
  1723. config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
  1724. bool "Extend with bootloader kernel arguments"
  1725. help
  1726. The command-line arguments provided by the boot loader will be
  1727. appended to the the device tree bootargs property.
  1728. endchoice
  1729. config CMDLINE
  1730. string "Default kernel command string"
  1731. default ""
  1732. help
  1733. On some architectures (EBSA110 and CATS), there is currently no way
  1734. for the boot loader to pass arguments to the kernel. For these
  1735. architectures, you should supply some command-line options at build
  1736. time by entering them here. As a minimum, you should specify the
  1737. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1738. choice
  1739. prompt "Kernel command line type" if CMDLINE != ""
  1740. default CMDLINE_FROM_BOOTLOADER
  1741. depends on ATAGS
  1742. config CMDLINE_FROM_BOOTLOADER
  1743. bool "Use bootloader kernel arguments if available"
  1744. help
  1745. Uses the command-line options passed by the boot loader. If
  1746. the boot loader doesn't provide any, the default kernel command
  1747. string provided in CMDLINE will be used.
  1748. config CMDLINE_EXTEND
  1749. bool "Extend bootloader kernel arguments"
  1750. help
  1751. The command-line arguments provided by the boot loader will be
  1752. appended to the default kernel command string.
  1753. config CMDLINE_FORCE
  1754. bool "Always use the default kernel command string"
  1755. help
  1756. Always use the default kernel command string, even if the boot
  1757. loader passes other arguments to the kernel.
  1758. This is useful if you cannot or don't want to change the
  1759. command-line options your boot loader passes to the kernel.
  1760. endchoice
  1761. config XIP_KERNEL
  1762. bool "Kernel Execute-In-Place from ROM"
  1763. depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
  1764. help
  1765. Execute-In-Place allows the kernel to run from non-volatile storage
  1766. directly addressable by the CPU, such as NOR flash. This saves RAM
  1767. space since the text section of the kernel is not loaded from flash
  1768. to RAM. Read-write sections, such as the data section and stack,
  1769. are still copied to RAM. The XIP kernel is not compressed since
  1770. it has to run directly from flash, so it will take more space to
  1771. store it. The flash address used to link the kernel object files,
  1772. and for storing it, is configuration dependent. Therefore, if you
  1773. say Y here, you must know the proper physical address where to
  1774. store the kernel image depending on your own flash memory usage.
  1775. Also note that the make target becomes "make xipImage" rather than
  1776. "make zImage" or "make Image". The final kernel binary to put in
  1777. ROM memory will be arch/arm/boot/xipImage.
  1778. If unsure, say N.
  1779. config XIP_PHYS_ADDR
  1780. hex "XIP Kernel Physical Location"
  1781. depends on XIP_KERNEL
  1782. default "0x00080000"
  1783. help
  1784. This is the physical address in your flash memory the kernel will
  1785. be linked for and stored to. This address is dependent on your
  1786. own flash usage.
  1787. config KEXEC
  1788. bool "Kexec system call (EXPERIMENTAL)"
  1789. depends on (!SMP || HOTPLUG_CPU)
  1790. help
  1791. kexec is a system call that implements the ability to shutdown your
  1792. current kernel, and to start another kernel. It is like a reboot
  1793. but it is independent of the system firmware. And like a reboot
  1794. you can start any kernel with it, not just Linux.
  1795. It is an ongoing process to be certain the hardware in a machine
  1796. is properly shutdown, so do not be surprised if this code does not
  1797. initially work for you. It may help to enable device hotplugging
  1798. support.
  1799. config ATAGS_PROC
  1800. bool "Export atags in procfs"
  1801. depends on ATAGS && KEXEC
  1802. default y
  1803. help
  1804. Should the atags used to boot the kernel be exported in an "atags"
  1805. file in procfs. Useful with kexec.
  1806. config CRASH_DUMP
  1807. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1808. help
  1809. Generate crash dump after being started by kexec. This should
  1810. be normally only set in special crash dump kernels which are
  1811. loaded in the main kernel with kexec-tools into a specially
  1812. reserved region and then later executed after a crash by
  1813. kdump/kexec. The crash dump kernel must be compiled to a
  1814. memory address not used by the main kernel
  1815. For more details see Documentation/kdump/kdump.txt
  1816. config AUTO_ZRELADDR
  1817. bool "Auto calculation of the decompressed kernel image address"
  1818. depends on !ZBOOT_ROM && !ARCH_U300
  1819. help
  1820. ZRELADDR is the physical address where the decompressed kernel
  1821. image will be placed. If AUTO_ZRELADDR is selected, the address
  1822. will be determined at run-time by masking the current IP with
  1823. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1824. from start of memory.
  1825. endmenu
  1826. menu "CPU Power Management"
  1827. if ARCH_HAS_CPUFREQ
  1828. source "drivers/cpufreq/Kconfig"
  1829. config CPU_FREQ_SA1100
  1830. bool
  1831. config CPU_FREQ_SA1110
  1832. bool
  1833. config CPU_FREQ_INTEGRATOR
  1834. tristate "CPUfreq driver for ARM Integrator CPUs"
  1835. depends on ARCH_INTEGRATOR && CPU_FREQ
  1836. default y
  1837. help
  1838. This enables the CPUfreq driver for ARM Integrator CPUs.
  1839. For details, take a look at <file:Documentation/cpu-freq>.
  1840. If in doubt, say Y.
  1841. config CPU_FREQ_PXA
  1842. bool
  1843. depends on CPU_FREQ && ARCH_PXA && PXA25x
  1844. default y
  1845. select CPU_FREQ_DEFAULT_GOV_USERSPACE
  1846. select CPU_FREQ_TABLE
  1847. config CPU_FREQ_S3C
  1848. bool
  1849. help
  1850. Internal configuration node for common cpufreq on Samsung SoC
  1851. config CPU_FREQ_S3C24XX
  1852. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1853. depends on ARCH_S3C24XX && CPU_FREQ
  1854. select CPU_FREQ_S3C
  1855. help
  1856. This enables the CPUfreq driver for the Samsung S3C24XX family
  1857. of CPUs.
  1858. For details, take a look at <file:Documentation/cpu-freq>.
  1859. If in doubt, say N.
  1860. config CPU_FREQ_S3C24XX_PLL
  1861. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1862. depends on CPU_FREQ_S3C24XX
  1863. help
  1864. Compile in support for changing the PLL frequency from the
  1865. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1866. after a frequency change, so by default it is not enabled.
  1867. This also means that the PLL tables for the selected CPU(s) will
  1868. be built which may increase the size of the kernel image.
  1869. config CPU_FREQ_S3C24XX_DEBUG
  1870. bool "Debug CPUfreq Samsung driver core"
  1871. depends on CPU_FREQ_S3C24XX
  1872. help
  1873. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1874. config CPU_FREQ_S3C24XX_IODEBUG
  1875. bool "Debug CPUfreq Samsung driver IO timing"
  1876. depends on CPU_FREQ_S3C24XX
  1877. help
  1878. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1879. config CPU_FREQ_S3C24XX_DEBUGFS
  1880. bool "Export debugfs for CPUFreq"
  1881. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1882. help
  1883. Export status information via debugfs.
  1884. endif
  1885. source "drivers/cpuidle/Kconfig"
  1886. endmenu
  1887. menu "Floating point emulation"
  1888. comment "At least one emulation must be selected"
  1889. config FPE_NWFPE
  1890. bool "NWFPE math emulation"
  1891. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1892. ---help---
  1893. Say Y to include the NWFPE floating point emulator in the kernel.
  1894. This is necessary to run most binaries. Linux does not currently
  1895. support floating point hardware so you need to say Y here even if
  1896. your machine has an FPA or floating point co-processor podule.
  1897. You may say N here if you are going to load the Acorn FPEmulator
  1898. early in the bootup.
  1899. config FPE_NWFPE_XP
  1900. bool "Support extended precision"
  1901. depends on FPE_NWFPE
  1902. help
  1903. Say Y to include 80-bit support in the kernel floating-point
  1904. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1905. Note that gcc does not generate 80-bit operations by default,
  1906. so in most cases this option only enlarges the size of the
  1907. floating point emulator without any good reason.
  1908. You almost surely want to say N here.
  1909. config FPE_FASTFPE
  1910. bool "FastFPE math emulation (EXPERIMENTAL)"
  1911. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
  1912. ---help---
  1913. Say Y here to include the FAST floating point emulator in the kernel.
  1914. This is an experimental much faster emulator which now also has full
  1915. precision for the mantissa. It does not support any exceptions.
  1916. It is very simple, and approximately 3-6 times faster than NWFPE.
  1917. It should be sufficient for most programs. It may be not suitable
  1918. for scientific calculations, but you have to check this for yourself.
  1919. If you do not feel you need a faster FP emulation you should better
  1920. choose NWFPE.
  1921. config VFP
  1922. bool "VFP-format floating point maths"
  1923. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1924. help
  1925. Say Y to include VFP support code in the kernel. This is needed
  1926. if your hardware includes a VFP unit.
  1927. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1928. release notes and additional status information.
  1929. Say N if your target does not have VFP hardware.
  1930. config VFPv3
  1931. bool
  1932. depends on VFP
  1933. default y if CPU_V7
  1934. config NEON
  1935. bool "Advanced SIMD (NEON) Extension support"
  1936. depends on VFPv3 && CPU_V7
  1937. help
  1938. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1939. Extension.
  1940. endmenu
  1941. menu "Userspace binary formats"
  1942. source "fs/Kconfig.binfmt"
  1943. config ARTHUR
  1944. tristate "RISC OS personality"
  1945. depends on !AEABI
  1946. help
  1947. Say Y here to include the kernel code necessary if you want to run
  1948. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1949. experimental; if this sounds frightening, say N and sleep in peace.
  1950. You can also say M here to compile this support as a module (which
  1951. will be called arthur).
  1952. endmenu
  1953. menu "Power management options"
  1954. source "kernel/power/Kconfig"
  1955. config ARCH_SUSPEND_POSSIBLE
  1956. depends on !ARCH_S5PC100
  1957. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1958. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
  1959. def_bool y
  1960. config ARM_CPU_SUSPEND
  1961. def_bool PM_SLEEP
  1962. endmenu
  1963. source "net/Kconfig"
  1964. source "drivers/Kconfig"
  1965. source "fs/Kconfig"
  1966. source "arch/arm/Kconfig.debug"
  1967. source "security/Kconfig"
  1968. source "crypto/Kconfig"
  1969. source "lib/Kconfig"
  1970. source "arch/arm/kvm/Kconfig"