8250_pci.c 112 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435
  1. /*
  2. * Probe module for 8250/16550-type PCI serial ports.
  3. *
  4. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  5. *
  6. * Copyright (C) 2001 Russell King, All Rights Reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/pci.h>
  15. #include <linux/string.h>
  16. #include <linux/kernel.h>
  17. #include <linux/slab.h>
  18. #include <linux/delay.h>
  19. #include <linux/tty.h>
  20. #include <linux/serial_reg.h>
  21. #include <linux/serial_core.h>
  22. #include <linux/8250_pci.h>
  23. #include <linux/bitops.h>
  24. #include <asm/byteorder.h>
  25. #include <asm/io.h>
  26. #include "8250.h"
  27. #undef SERIAL_DEBUG_PCI
  28. /*
  29. * init function returns:
  30. * > 0 - number of ports
  31. * = 0 - use board->num_ports
  32. * < 0 - error
  33. */
  34. struct pci_serial_quirk {
  35. u32 vendor;
  36. u32 device;
  37. u32 subvendor;
  38. u32 subdevice;
  39. int (*probe)(struct pci_dev *dev);
  40. int (*init)(struct pci_dev *dev);
  41. int (*setup)(struct serial_private *,
  42. const struct pciserial_board *,
  43. struct uart_8250_port *, int);
  44. void (*exit)(struct pci_dev *dev);
  45. };
  46. #define PCI_NUM_BAR_RESOURCES 6
  47. struct serial_private {
  48. struct pci_dev *dev;
  49. unsigned int nr;
  50. void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
  51. struct pci_serial_quirk *quirk;
  52. int line[0];
  53. };
  54. static int pci_default_setup(struct serial_private*,
  55. const struct pciserial_board*, struct uart_8250_port *, int);
  56. static void moan_device(const char *str, struct pci_dev *dev)
  57. {
  58. printk(KERN_WARNING
  59. "%s: %s\n"
  60. "Please send the output of lspci -vv, this\n"
  61. "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
  62. "manufacturer and name of serial board or\n"
  63. "modem board to rmk+serial@arm.linux.org.uk.\n",
  64. pci_name(dev), str, dev->vendor, dev->device,
  65. dev->subsystem_vendor, dev->subsystem_device);
  66. }
  67. static int
  68. setup_port(struct serial_private *priv, struct uart_8250_port *port,
  69. int bar, int offset, int regshift)
  70. {
  71. struct pci_dev *dev = priv->dev;
  72. unsigned long base, len;
  73. if (bar >= PCI_NUM_BAR_RESOURCES)
  74. return -EINVAL;
  75. base = pci_resource_start(dev, bar);
  76. if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
  77. len = pci_resource_len(dev, bar);
  78. if (!priv->remapped_bar[bar])
  79. priv->remapped_bar[bar] = ioremap_nocache(base, len);
  80. if (!priv->remapped_bar[bar])
  81. return -ENOMEM;
  82. port->port.iotype = UPIO_MEM;
  83. port->port.iobase = 0;
  84. port->port.mapbase = base + offset;
  85. port->port.membase = priv->remapped_bar[bar] + offset;
  86. port->port.regshift = regshift;
  87. } else {
  88. port->port.iotype = UPIO_PORT;
  89. port->port.iobase = base + offset;
  90. port->port.mapbase = 0;
  91. port->port.membase = NULL;
  92. port->port.regshift = 0;
  93. }
  94. return 0;
  95. }
  96. /*
  97. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  98. */
  99. static int addidata_apci7800_setup(struct serial_private *priv,
  100. const struct pciserial_board *board,
  101. struct uart_8250_port *port, int idx)
  102. {
  103. unsigned int bar = 0, offset = board->first_offset;
  104. bar = FL_GET_BASE(board->flags);
  105. if (idx < 2) {
  106. offset += idx * board->uart_offset;
  107. } else if ((idx >= 2) && (idx < 4)) {
  108. bar += 1;
  109. offset += ((idx - 2) * board->uart_offset);
  110. } else if ((idx >= 4) && (idx < 6)) {
  111. bar += 2;
  112. offset += ((idx - 4) * board->uart_offset);
  113. } else if (idx >= 6) {
  114. bar += 3;
  115. offset += ((idx - 6) * board->uart_offset);
  116. }
  117. return setup_port(priv, port, bar, offset, board->reg_shift);
  118. }
  119. /*
  120. * AFAVLAB uses a different mixture of BARs and offsets
  121. * Not that ugly ;) -- HW
  122. */
  123. static int
  124. afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
  125. struct uart_8250_port *port, int idx)
  126. {
  127. unsigned int bar, offset = board->first_offset;
  128. bar = FL_GET_BASE(board->flags);
  129. if (idx < 4)
  130. bar += idx;
  131. else {
  132. bar = 4;
  133. offset += (idx - 4) * board->uart_offset;
  134. }
  135. return setup_port(priv, port, bar, offset, board->reg_shift);
  136. }
  137. /*
  138. * HP's Remote Management Console. The Diva chip came in several
  139. * different versions. N-class, L2000 and A500 have two Diva chips, each
  140. * with 3 UARTs (the third UART on the second chip is unused). Superdome
  141. * and Keystone have one Diva chip with 3 UARTs. Some later machines have
  142. * one Diva chip, but it has been expanded to 5 UARTs.
  143. */
  144. static int pci_hp_diva_init(struct pci_dev *dev)
  145. {
  146. int rc = 0;
  147. switch (dev->subsystem_device) {
  148. case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
  149. case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
  150. case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
  151. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  152. rc = 3;
  153. break;
  154. case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
  155. rc = 2;
  156. break;
  157. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  158. rc = 4;
  159. break;
  160. case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
  161. case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
  162. rc = 1;
  163. break;
  164. }
  165. return rc;
  166. }
  167. /*
  168. * HP's Diva chip puts the 4th/5th serial port further out, and
  169. * some serial ports are supposed to be hidden on certain models.
  170. */
  171. static int
  172. pci_hp_diva_setup(struct serial_private *priv,
  173. const struct pciserial_board *board,
  174. struct uart_8250_port *port, int idx)
  175. {
  176. unsigned int offset = board->first_offset;
  177. unsigned int bar = FL_GET_BASE(board->flags);
  178. switch (priv->dev->subsystem_device) {
  179. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  180. if (idx == 3)
  181. idx++;
  182. break;
  183. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  184. if (idx > 0)
  185. idx++;
  186. if (idx > 2)
  187. idx++;
  188. break;
  189. }
  190. if (idx > 2)
  191. offset = 0x18;
  192. offset += idx * board->uart_offset;
  193. return setup_port(priv, port, bar, offset, board->reg_shift);
  194. }
  195. /*
  196. * Added for EKF Intel i960 serial boards
  197. */
  198. static int pci_inteli960ni_init(struct pci_dev *dev)
  199. {
  200. unsigned long oldval;
  201. if (!(dev->subsystem_device & 0x1000))
  202. return -ENODEV;
  203. /* is firmware started? */
  204. pci_read_config_dword(dev, 0x44, (void *)&oldval);
  205. if (oldval == 0x00001000L) { /* RESET value */
  206. printk(KERN_DEBUG "Local i960 firmware missing");
  207. return -ENODEV;
  208. }
  209. return 0;
  210. }
  211. /*
  212. * Some PCI serial cards using the PLX 9050 PCI interface chip require
  213. * that the card interrupt be explicitly enabled or disabled. This
  214. * seems to be mainly needed on card using the PLX which also use I/O
  215. * mapped memory.
  216. */
  217. static int pci_plx9050_init(struct pci_dev *dev)
  218. {
  219. u8 irq_config;
  220. void __iomem *p;
  221. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
  222. moan_device("no memory in bar 0", dev);
  223. return 0;
  224. }
  225. irq_config = 0x41;
  226. if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
  227. dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
  228. irq_config = 0x43;
  229. if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
  230. (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
  231. /*
  232. * As the megawolf cards have the int pins active
  233. * high, and have 2 UART chips, both ints must be
  234. * enabled on the 9050. Also, the UARTS are set in
  235. * 16450 mode by default, so we have to enable the
  236. * 16C950 'enhanced' mode so that we can use the
  237. * deep FIFOs
  238. */
  239. irq_config = 0x5b;
  240. /*
  241. * enable/disable interrupts
  242. */
  243. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  244. if (p == NULL)
  245. return -ENOMEM;
  246. writel(irq_config, p + 0x4c);
  247. /*
  248. * Read the register back to ensure that it took effect.
  249. */
  250. readl(p + 0x4c);
  251. iounmap(p);
  252. return 0;
  253. }
  254. static void pci_plx9050_exit(struct pci_dev *dev)
  255. {
  256. u8 __iomem *p;
  257. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
  258. return;
  259. /*
  260. * disable interrupts
  261. */
  262. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  263. if (p != NULL) {
  264. writel(0, p + 0x4c);
  265. /*
  266. * Read the register back to ensure that it took effect.
  267. */
  268. readl(p + 0x4c);
  269. iounmap(p);
  270. }
  271. }
  272. #define NI8420_INT_ENABLE_REG 0x38
  273. #define NI8420_INT_ENABLE_BIT 0x2000
  274. static void pci_ni8420_exit(struct pci_dev *dev)
  275. {
  276. void __iomem *p;
  277. unsigned long base, len;
  278. unsigned int bar = 0;
  279. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  280. moan_device("no memory in bar", dev);
  281. return;
  282. }
  283. base = pci_resource_start(dev, bar);
  284. len = pci_resource_len(dev, bar);
  285. p = ioremap_nocache(base, len);
  286. if (p == NULL)
  287. return;
  288. /* Disable the CPU Interrupt */
  289. writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
  290. p + NI8420_INT_ENABLE_REG);
  291. iounmap(p);
  292. }
  293. /* MITE registers */
  294. #define MITE_IOWBSR1 0xc4
  295. #define MITE_IOWCR1 0xf4
  296. #define MITE_LCIMR1 0x08
  297. #define MITE_LCIMR2 0x10
  298. #define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
  299. static void pci_ni8430_exit(struct pci_dev *dev)
  300. {
  301. void __iomem *p;
  302. unsigned long base, len;
  303. unsigned int bar = 0;
  304. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  305. moan_device("no memory in bar", dev);
  306. return;
  307. }
  308. base = pci_resource_start(dev, bar);
  309. len = pci_resource_len(dev, bar);
  310. p = ioremap_nocache(base, len);
  311. if (p == NULL)
  312. return;
  313. /* Disable the CPU Interrupt */
  314. writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
  315. iounmap(p);
  316. }
  317. /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
  318. static int
  319. sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
  320. struct uart_8250_port *port, int idx)
  321. {
  322. unsigned int bar, offset = board->first_offset;
  323. bar = 0;
  324. if (idx < 4) {
  325. /* first four channels map to 0, 0x100, 0x200, 0x300 */
  326. offset += idx * board->uart_offset;
  327. } else if (idx < 8) {
  328. /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
  329. offset += idx * board->uart_offset + 0xC00;
  330. } else /* we have only 8 ports on PMC-OCTALPRO */
  331. return 1;
  332. return setup_port(priv, port, bar, offset, board->reg_shift);
  333. }
  334. /*
  335. * This does initialization for PMC OCTALPRO cards:
  336. * maps the device memory, resets the UARTs (needed, bc
  337. * if the module is removed and inserted again, the card
  338. * is in the sleep mode) and enables global interrupt.
  339. */
  340. /* global control register offset for SBS PMC-OctalPro */
  341. #define OCT_REG_CR_OFF 0x500
  342. static int sbs_init(struct pci_dev *dev)
  343. {
  344. u8 __iomem *p;
  345. p = pci_ioremap_bar(dev, 0);
  346. if (p == NULL)
  347. return -ENOMEM;
  348. /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
  349. writeb(0x10, p + OCT_REG_CR_OFF);
  350. udelay(50);
  351. writeb(0x0, p + OCT_REG_CR_OFF);
  352. /* Set bit-2 (INTENABLE) of Control Register */
  353. writeb(0x4, p + OCT_REG_CR_OFF);
  354. iounmap(p);
  355. return 0;
  356. }
  357. /*
  358. * Disables the global interrupt of PMC-OctalPro
  359. */
  360. static void sbs_exit(struct pci_dev *dev)
  361. {
  362. u8 __iomem *p;
  363. p = pci_ioremap_bar(dev, 0);
  364. /* FIXME: What if resource_len < OCT_REG_CR_OFF */
  365. if (p != NULL)
  366. writeb(0, p + OCT_REG_CR_OFF);
  367. iounmap(p);
  368. }
  369. /*
  370. * SIIG serial cards have an PCI interface chip which also controls
  371. * the UART clocking frequency. Each UART can be clocked independently
  372. * (except cards equipped with 4 UARTs) and initial clocking settings
  373. * are stored in the EEPROM chip. It can cause problems because this
  374. * version of serial driver doesn't support differently clocked UART's
  375. * on single PCI card. To prevent this, initialization functions set
  376. * high frequency clocking for all UART's on given card. It is safe (I
  377. * hope) because it doesn't touch EEPROM settings to prevent conflicts
  378. * with other OSes (like M$ DOS).
  379. *
  380. * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
  381. *
  382. * There is two family of SIIG serial cards with different PCI
  383. * interface chip and different configuration methods:
  384. * - 10x cards have control registers in IO and/or memory space;
  385. * - 20x cards have control registers in standard PCI configuration space.
  386. *
  387. * Note: all 10x cards have PCI device ids 0x10..
  388. * all 20x cards have PCI device ids 0x20..
  389. *
  390. * There are also Quartet Serial cards which use Oxford Semiconductor
  391. * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
  392. *
  393. * Note: some SIIG cards are probed by the parport_serial object.
  394. */
  395. #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
  396. #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
  397. static int pci_siig10x_init(struct pci_dev *dev)
  398. {
  399. u16 data;
  400. void __iomem *p;
  401. switch (dev->device & 0xfff8) {
  402. case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
  403. data = 0xffdf;
  404. break;
  405. case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
  406. data = 0xf7ff;
  407. break;
  408. default: /* 1S1P, 4S */
  409. data = 0xfffb;
  410. break;
  411. }
  412. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  413. if (p == NULL)
  414. return -ENOMEM;
  415. writew(readw(p + 0x28) & data, p + 0x28);
  416. readw(p + 0x28);
  417. iounmap(p);
  418. return 0;
  419. }
  420. #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
  421. #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
  422. static int pci_siig20x_init(struct pci_dev *dev)
  423. {
  424. u8 data;
  425. /* Change clock frequency for the first UART. */
  426. pci_read_config_byte(dev, 0x6f, &data);
  427. pci_write_config_byte(dev, 0x6f, data & 0xef);
  428. /* If this card has 2 UART, we have to do the same with second UART. */
  429. if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
  430. ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
  431. pci_read_config_byte(dev, 0x73, &data);
  432. pci_write_config_byte(dev, 0x73, data & 0xef);
  433. }
  434. return 0;
  435. }
  436. static int pci_siig_init(struct pci_dev *dev)
  437. {
  438. unsigned int type = dev->device & 0xff00;
  439. if (type == 0x1000)
  440. return pci_siig10x_init(dev);
  441. else if (type == 0x2000)
  442. return pci_siig20x_init(dev);
  443. moan_device("Unknown SIIG card", dev);
  444. return -ENODEV;
  445. }
  446. static int pci_siig_setup(struct serial_private *priv,
  447. const struct pciserial_board *board,
  448. struct uart_8250_port *port, int idx)
  449. {
  450. unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
  451. if (idx > 3) {
  452. bar = 4;
  453. offset = (idx - 4) * 8;
  454. }
  455. return setup_port(priv, port, bar, offset, 0);
  456. }
  457. /*
  458. * Timedia has an explosion of boards, and to avoid the PCI table from
  459. * growing *huge*, we use this function to collapse some 70 entries
  460. * in the PCI table into one, for sanity's and compactness's sake.
  461. */
  462. static const unsigned short timedia_single_port[] = {
  463. 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
  464. };
  465. static const unsigned short timedia_dual_port[] = {
  466. 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
  467. 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
  468. 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
  469. 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
  470. 0xD079, 0
  471. };
  472. static const unsigned short timedia_quad_port[] = {
  473. 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
  474. 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
  475. 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
  476. 0xB157, 0
  477. };
  478. static const unsigned short timedia_eight_port[] = {
  479. 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
  480. 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
  481. };
  482. static const struct timedia_struct {
  483. int num;
  484. const unsigned short *ids;
  485. } timedia_data[] = {
  486. { 1, timedia_single_port },
  487. { 2, timedia_dual_port },
  488. { 4, timedia_quad_port },
  489. { 8, timedia_eight_port }
  490. };
  491. /*
  492. * There are nearly 70 different Timedia/SUNIX PCI serial devices. Instead of
  493. * listing them individually, this driver merely grabs them all with
  494. * PCI_ANY_ID. Some of these devices, however, also feature a parallel port,
  495. * and should be left free to be claimed by parport_serial instead.
  496. */
  497. static int pci_timedia_probe(struct pci_dev *dev)
  498. {
  499. /*
  500. * Check the third digit of the subdevice ID
  501. * (0,2,3,5,6: serial only -- 7,8,9: serial + parallel)
  502. */
  503. if ((dev->subsystem_device & 0x00f0) >= 0x70) {
  504. dev_info(&dev->dev,
  505. "ignoring Timedia subdevice %04x for parport_serial\n",
  506. dev->subsystem_device);
  507. return -ENODEV;
  508. }
  509. return 0;
  510. }
  511. static int pci_timedia_init(struct pci_dev *dev)
  512. {
  513. const unsigned short *ids;
  514. int i, j;
  515. for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
  516. ids = timedia_data[i].ids;
  517. for (j = 0; ids[j]; j++)
  518. if (dev->subsystem_device == ids[j])
  519. return timedia_data[i].num;
  520. }
  521. return 0;
  522. }
  523. /*
  524. * Timedia/SUNIX uses a mixture of BARs and offsets
  525. * Ugh, this is ugly as all hell --- TYT
  526. */
  527. static int
  528. pci_timedia_setup(struct serial_private *priv,
  529. const struct pciserial_board *board,
  530. struct uart_8250_port *port, int idx)
  531. {
  532. unsigned int bar = 0, offset = board->first_offset;
  533. switch (idx) {
  534. case 0:
  535. bar = 0;
  536. break;
  537. case 1:
  538. offset = board->uart_offset;
  539. bar = 0;
  540. break;
  541. case 2:
  542. bar = 1;
  543. break;
  544. case 3:
  545. offset = board->uart_offset;
  546. /* FALLTHROUGH */
  547. case 4: /* BAR 2 */
  548. case 5: /* BAR 3 */
  549. case 6: /* BAR 4 */
  550. case 7: /* BAR 5 */
  551. bar = idx - 2;
  552. }
  553. return setup_port(priv, port, bar, offset, board->reg_shift);
  554. }
  555. /*
  556. * Some Titan cards are also a little weird
  557. */
  558. static int
  559. titan_400l_800l_setup(struct serial_private *priv,
  560. const struct pciserial_board *board,
  561. struct uart_8250_port *port, int idx)
  562. {
  563. unsigned int bar, offset = board->first_offset;
  564. switch (idx) {
  565. case 0:
  566. bar = 1;
  567. break;
  568. case 1:
  569. bar = 2;
  570. break;
  571. default:
  572. bar = 4;
  573. offset = (idx - 2) * board->uart_offset;
  574. }
  575. return setup_port(priv, port, bar, offset, board->reg_shift);
  576. }
  577. static int pci_xircom_init(struct pci_dev *dev)
  578. {
  579. msleep(100);
  580. return 0;
  581. }
  582. static int pci_ni8420_init(struct pci_dev *dev)
  583. {
  584. void __iomem *p;
  585. unsigned long base, len;
  586. unsigned int bar = 0;
  587. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  588. moan_device("no memory in bar", dev);
  589. return 0;
  590. }
  591. base = pci_resource_start(dev, bar);
  592. len = pci_resource_len(dev, bar);
  593. p = ioremap_nocache(base, len);
  594. if (p == NULL)
  595. return -ENOMEM;
  596. /* Enable CPU Interrupt */
  597. writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
  598. p + NI8420_INT_ENABLE_REG);
  599. iounmap(p);
  600. return 0;
  601. }
  602. #define MITE_IOWBSR1_WSIZE 0xa
  603. #define MITE_IOWBSR1_WIN_OFFSET 0x800
  604. #define MITE_IOWBSR1_WENAB (1 << 7)
  605. #define MITE_LCIMR1_IO_IE_0 (1 << 24)
  606. #define MITE_LCIMR2_SET_CPU_IE (1 << 31)
  607. #define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
  608. static int pci_ni8430_init(struct pci_dev *dev)
  609. {
  610. void __iomem *p;
  611. unsigned long base, len;
  612. u32 device_window;
  613. unsigned int bar = 0;
  614. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  615. moan_device("no memory in bar", dev);
  616. return 0;
  617. }
  618. base = pci_resource_start(dev, bar);
  619. len = pci_resource_len(dev, bar);
  620. p = ioremap_nocache(base, len);
  621. if (p == NULL)
  622. return -ENOMEM;
  623. /* Set device window address and size in BAR0 */
  624. device_window = ((base + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
  625. | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
  626. writel(device_window, p + MITE_IOWBSR1);
  627. /* Set window access to go to RAMSEL IO address space */
  628. writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
  629. p + MITE_IOWCR1);
  630. /* Enable IO Bus Interrupt 0 */
  631. writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
  632. /* Enable CPU Interrupt */
  633. writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
  634. iounmap(p);
  635. return 0;
  636. }
  637. /* UART Port Control Register */
  638. #define NI8430_PORTCON 0x0f
  639. #define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
  640. static int
  641. pci_ni8430_setup(struct serial_private *priv,
  642. const struct pciserial_board *board,
  643. struct uart_8250_port *port, int idx)
  644. {
  645. void __iomem *p;
  646. unsigned long base, len;
  647. unsigned int bar, offset = board->first_offset;
  648. if (idx >= board->num_ports)
  649. return 1;
  650. bar = FL_GET_BASE(board->flags);
  651. offset += idx * board->uart_offset;
  652. base = pci_resource_start(priv->dev, bar);
  653. len = pci_resource_len(priv->dev, bar);
  654. p = ioremap_nocache(base, len);
  655. /* enable the transceiver */
  656. writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
  657. p + offset + NI8430_PORTCON);
  658. iounmap(p);
  659. return setup_port(priv, port, bar, offset, board->reg_shift);
  660. }
  661. static int pci_netmos_9900_setup(struct serial_private *priv,
  662. const struct pciserial_board *board,
  663. struct uart_8250_port *port, int idx)
  664. {
  665. unsigned int bar;
  666. if ((priv->dev->subsystem_device & 0xff00) == 0x3000) {
  667. /* netmos apparently orders BARs by datasheet layout, so serial
  668. * ports get BARs 0 and 3 (or 1 and 4 for memmapped)
  669. */
  670. bar = 3 * idx;
  671. return setup_port(priv, port, bar, 0, board->reg_shift);
  672. } else {
  673. return pci_default_setup(priv, board, port, idx);
  674. }
  675. }
  676. /* the 99xx series comes with a range of device IDs and a variety
  677. * of capabilities:
  678. *
  679. * 9900 has varying capabilities and can cascade to sub-controllers
  680. * (cascading should be purely internal)
  681. * 9904 is hardwired with 4 serial ports
  682. * 9912 and 9922 are hardwired with 2 serial ports
  683. */
  684. static int pci_netmos_9900_numports(struct pci_dev *dev)
  685. {
  686. unsigned int c = dev->class;
  687. unsigned int pi;
  688. unsigned short sub_serports;
  689. pi = (c & 0xff);
  690. if (pi == 2) {
  691. return 1;
  692. } else if ((pi == 0) &&
  693. (dev->device == PCI_DEVICE_ID_NETMOS_9900)) {
  694. /* two possibilities: 0x30ps encodes number of parallel and
  695. * serial ports, or 0x1000 indicates *something*. This is not
  696. * immediately obvious, since the 2s1p+4s configuration seems
  697. * to offer all functionality on functions 0..2, while still
  698. * advertising the same function 3 as the 4s+2s1p config.
  699. */
  700. sub_serports = dev->subsystem_device & 0xf;
  701. if (sub_serports > 0) {
  702. return sub_serports;
  703. } else {
  704. printk(KERN_NOTICE "NetMos/Mostech serial driver ignoring port on ambiguous config.\n");
  705. return 0;
  706. }
  707. }
  708. moan_device("unknown NetMos/Mostech program interface", dev);
  709. return 0;
  710. }
  711. static int pci_netmos_init(struct pci_dev *dev)
  712. {
  713. /* subdevice 0x00PS means <P> parallel, <S> serial */
  714. unsigned int num_serial = dev->subsystem_device & 0xf;
  715. if ((dev->device == PCI_DEVICE_ID_NETMOS_9901) ||
  716. (dev->device == PCI_DEVICE_ID_NETMOS_9865))
  717. return 0;
  718. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  719. dev->subsystem_device == 0x0299)
  720. return 0;
  721. switch (dev->device) { /* FALLTHROUGH on all */
  722. case PCI_DEVICE_ID_NETMOS_9904:
  723. case PCI_DEVICE_ID_NETMOS_9912:
  724. case PCI_DEVICE_ID_NETMOS_9922:
  725. case PCI_DEVICE_ID_NETMOS_9900:
  726. num_serial = pci_netmos_9900_numports(dev);
  727. break;
  728. default:
  729. if (num_serial == 0 ) {
  730. moan_device("unknown NetMos/Mostech device", dev);
  731. }
  732. }
  733. if (num_serial == 0)
  734. return -ENODEV;
  735. return num_serial;
  736. }
  737. /*
  738. * These chips are available with optionally one parallel port and up to
  739. * two serial ports. Unfortunately they all have the same product id.
  740. *
  741. * Basic configuration is done over a region of 32 I/O ports. The base
  742. * ioport is called INTA or INTC, depending on docs/other drivers.
  743. *
  744. * The region of the 32 I/O ports is configured in POSIO0R...
  745. */
  746. /* registers */
  747. #define ITE_887x_MISCR 0x9c
  748. #define ITE_887x_INTCBAR 0x78
  749. #define ITE_887x_UARTBAR 0x7c
  750. #define ITE_887x_PS0BAR 0x10
  751. #define ITE_887x_POSIO0 0x60
  752. /* I/O space size */
  753. #define ITE_887x_IOSIZE 32
  754. /* I/O space size (bits 26-24; 8 bytes = 011b) */
  755. #define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
  756. /* I/O space size (bits 26-24; 32 bytes = 101b) */
  757. #define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
  758. /* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
  759. #define ITE_887x_POSIO_SPEED (3 << 29)
  760. /* enable IO_Space bit */
  761. #define ITE_887x_POSIO_ENABLE (1 << 31)
  762. static int pci_ite887x_init(struct pci_dev *dev)
  763. {
  764. /* inta_addr are the configuration addresses of the ITE */
  765. static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
  766. 0x200, 0x280, 0 };
  767. int ret, i, type;
  768. struct resource *iobase = NULL;
  769. u32 miscr, uartbar, ioport;
  770. /* search for the base-ioport */
  771. i = 0;
  772. while (inta_addr[i] && iobase == NULL) {
  773. iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
  774. "ite887x");
  775. if (iobase != NULL) {
  776. /* write POSIO0R - speed | size | ioport */
  777. pci_write_config_dword(dev, ITE_887x_POSIO0,
  778. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  779. ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
  780. /* write INTCBAR - ioport */
  781. pci_write_config_dword(dev, ITE_887x_INTCBAR,
  782. inta_addr[i]);
  783. ret = inb(inta_addr[i]);
  784. if (ret != 0xff) {
  785. /* ioport connected */
  786. break;
  787. }
  788. release_region(iobase->start, ITE_887x_IOSIZE);
  789. iobase = NULL;
  790. }
  791. i++;
  792. }
  793. if (!inta_addr[i]) {
  794. printk(KERN_ERR "ite887x: could not find iobase\n");
  795. return -ENODEV;
  796. }
  797. /* start of undocumented type checking (see parport_pc.c) */
  798. type = inb(iobase->start + 0x18) & 0x0f;
  799. switch (type) {
  800. case 0x2: /* ITE8871 (1P) */
  801. case 0xa: /* ITE8875 (1P) */
  802. ret = 0;
  803. break;
  804. case 0xe: /* ITE8872 (2S1P) */
  805. ret = 2;
  806. break;
  807. case 0x6: /* ITE8873 (1S) */
  808. ret = 1;
  809. break;
  810. case 0x8: /* ITE8874 (2S) */
  811. ret = 2;
  812. break;
  813. default:
  814. moan_device("Unknown ITE887x", dev);
  815. ret = -ENODEV;
  816. }
  817. /* configure all serial ports */
  818. for (i = 0; i < ret; i++) {
  819. /* read the I/O port from the device */
  820. pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
  821. &ioport);
  822. ioport &= 0x0000FF00; /* the actual base address */
  823. pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
  824. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  825. ITE_887x_POSIO_IOSIZE_8 | ioport);
  826. /* write the ioport to the UARTBAR */
  827. pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
  828. uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
  829. uartbar |= (ioport << (16 * i)); /* set the ioport */
  830. pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
  831. /* get current config */
  832. pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
  833. /* disable interrupts (UARTx_Routing[3:0]) */
  834. miscr &= ~(0xf << (12 - 4 * i));
  835. /* activate the UART (UARTx_En) */
  836. miscr |= 1 << (23 - i);
  837. /* write new config with activated UART */
  838. pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
  839. }
  840. if (ret <= 0) {
  841. /* the device has no UARTs if we get here */
  842. release_region(iobase->start, ITE_887x_IOSIZE);
  843. }
  844. return ret;
  845. }
  846. static void pci_ite887x_exit(struct pci_dev *dev)
  847. {
  848. u32 ioport;
  849. /* the ioport is bit 0-15 in POSIO0R */
  850. pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
  851. ioport &= 0xffff;
  852. release_region(ioport, ITE_887x_IOSIZE);
  853. }
  854. /*
  855. * Oxford Semiconductor Inc.
  856. * Check that device is part of the Tornado range of devices, then determine
  857. * the number of ports available on the device.
  858. */
  859. static int pci_oxsemi_tornado_init(struct pci_dev *dev)
  860. {
  861. u8 __iomem *p;
  862. unsigned long deviceID;
  863. unsigned int number_uarts = 0;
  864. /* OxSemi Tornado devices are all 0xCxxx */
  865. if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
  866. (dev->device & 0xF000) != 0xC000)
  867. return 0;
  868. p = pci_iomap(dev, 0, 5);
  869. if (p == NULL)
  870. return -ENOMEM;
  871. deviceID = ioread32(p);
  872. /* Tornado device */
  873. if (deviceID == 0x07000200) {
  874. number_uarts = ioread8(p + 4);
  875. printk(KERN_DEBUG
  876. "%d ports detected on Oxford PCI Express device\n",
  877. number_uarts);
  878. }
  879. pci_iounmap(dev, p);
  880. return number_uarts;
  881. }
  882. static int pci_asix_setup(struct serial_private *priv,
  883. const struct pciserial_board *board,
  884. struct uart_8250_port *port, int idx)
  885. {
  886. port->bugs |= UART_BUG_PARITY;
  887. return pci_default_setup(priv, board, port, idx);
  888. }
  889. static int pci_default_setup(struct serial_private *priv,
  890. const struct pciserial_board *board,
  891. struct uart_8250_port *port, int idx)
  892. {
  893. unsigned int bar, offset = board->first_offset, maxnr;
  894. bar = FL_GET_BASE(board->flags);
  895. if (board->flags & FL_BASE_BARS)
  896. bar += idx;
  897. else
  898. offset += idx * board->uart_offset;
  899. maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
  900. (board->reg_shift + 3);
  901. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  902. return 1;
  903. return setup_port(priv, port, bar, offset, board->reg_shift);
  904. }
  905. static int
  906. ce4100_serial_setup(struct serial_private *priv,
  907. const struct pciserial_board *board,
  908. struct uart_8250_port *port, int idx)
  909. {
  910. int ret;
  911. ret = setup_port(priv, port, idx, 0, board->reg_shift);
  912. port->port.iotype = UPIO_MEM32;
  913. port->port.type = PORT_XSCALE;
  914. port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
  915. port->port.regshift = 2;
  916. return ret;
  917. }
  918. static int
  919. pci_omegapci_setup(struct serial_private *priv,
  920. const struct pciserial_board *board,
  921. struct uart_8250_port *port, int idx)
  922. {
  923. return setup_port(priv, port, 2, idx * 8, 0);
  924. }
  925. static int skip_tx_en_setup(struct serial_private *priv,
  926. const struct pciserial_board *board,
  927. struct uart_8250_port *port, int idx)
  928. {
  929. port->port.flags |= UPF_NO_TXEN_TEST;
  930. printk(KERN_DEBUG "serial8250: skipping TxEn test for device "
  931. "[%04x:%04x] subsystem [%04x:%04x]\n",
  932. priv->dev->vendor,
  933. priv->dev->device,
  934. priv->dev->subsystem_vendor,
  935. priv->dev->subsystem_device);
  936. return pci_default_setup(priv, board, port, idx);
  937. }
  938. static void kt_handle_break(struct uart_port *p)
  939. {
  940. struct uart_8250_port *up =
  941. container_of(p, struct uart_8250_port, port);
  942. /*
  943. * On receipt of a BI, serial device in Intel ME (Intel
  944. * management engine) needs to have its fifos cleared for sane
  945. * SOL (Serial Over Lan) output.
  946. */
  947. serial8250_clear_and_reinit_fifos(up);
  948. }
  949. static unsigned int kt_serial_in(struct uart_port *p, int offset)
  950. {
  951. struct uart_8250_port *up =
  952. container_of(p, struct uart_8250_port, port);
  953. unsigned int val;
  954. /*
  955. * When the Intel ME (management engine) gets reset its serial
  956. * port registers could return 0 momentarily. Functions like
  957. * serial8250_console_write, read and save the IER, perform
  958. * some operation and then restore it. In order to avoid
  959. * setting IER register inadvertently to 0, if the value read
  960. * is 0, double check with ier value in uart_8250_port and use
  961. * that instead. up->ier should be the same value as what is
  962. * currently configured.
  963. */
  964. val = inb(p->iobase + offset);
  965. if (offset == UART_IER) {
  966. if (val == 0)
  967. val = up->ier;
  968. }
  969. return val;
  970. }
  971. static int kt_serial_setup(struct serial_private *priv,
  972. const struct pciserial_board *board,
  973. struct uart_8250_port *port, int idx)
  974. {
  975. port->port.flags |= UPF_BUG_THRE;
  976. port->port.serial_in = kt_serial_in;
  977. port->port.handle_break = kt_handle_break;
  978. return skip_tx_en_setup(priv, board, port, idx);
  979. }
  980. static int pci_eg20t_init(struct pci_dev *dev)
  981. {
  982. #if defined(CONFIG_SERIAL_PCH_UART) || defined(CONFIG_SERIAL_PCH_UART_MODULE)
  983. return -ENODEV;
  984. #else
  985. return 0;
  986. #endif
  987. }
  988. static int
  989. pci_xr17c154_setup(struct serial_private *priv,
  990. const struct pciserial_board *board,
  991. struct uart_8250_port *port, int idx)
  992. {
  993. port->port.flags |= UPF_EXAR_EFR;
  994. return pci_default_setup(priv, board, port, idx);
  995. }
  996. static int
  997. pci_xr17v35x_setup(struct serial_private *priv,
  998. const struct pciserial_board *board,
  999. struct uart_8250_port *port, int idx)
  1000. {
  1001. u8 __iomem *p;
  1002. p = pci_ioremap_bar(priv->dev, 0);
  1003. port->port.flags |= UPF_EXAR_EFR;
  1004. /*
  1005. * Setup Multipurpose Input/Output pins.
  1006. */
  1007. if (idx == 0) {
  1008. writeb(0x00, p + 0x8f); /*MPIOINT[7:0]*/
  1009. writeb(0x00, p + 0x90); /*MPIOLVL[7:0]*/
  1010. writeb(0x00, p + 0x91); /*MPIO3T[7:0]*/
  1011. writeb(0x00, p + 0x92); /*MPIOINV[7:0]*/
  1012. writeb(0x00, p + 0x93); /*MPIOSEL[7:0]*/
  1013. writeb(0x00, p + 0x94); /*MPIOOD[7:0]*/
  1014. writeb(0x00, p + 0x95); /*MPIOINT[15:8]*/
  1015. writeb(0x00, p + 0x96); /*MPIOLVL[15:8]*/
  1016. writeb(0x00, p + 0x97); /*MPIO3T[15:8]*/
  1017. writeb(0x00, p + 0x98); /*MPIOINV[15:8]*/
  1018. writeb(0x00, p + 0x99); /*MPIOSEL[15:8]*/
  1019. writeb(0x00, p + 0x9a); /*MPIOOD[15:8]*/
  1020. }
  1021. iounmap(p);
  1022. return pci_default_setup(priv, board, port, idx);
  1023. }
  1024. static int
  1025. pci_wch_ch353_setup(struct serial_private *priv,
  1026. const struct pciserial_board *board,
  1027. struct uart_8250_port *port, int idx)
  1028. {
  1029. port->port.flags |= UPF_FIXED_TYPE;
  1030. port->port.type = PORT_16550A;
  1031. return pci_default_setup(priv, board, port, idx);
  1032. }
  1033. #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
  1034. #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
  1035. #define PCI_DEVICE_ID_OCTPRO 0x0001
  1036. #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
  1037. #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
  1038. #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
  1039. #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
  1040. #define PCI_SUBDEVICE_ID_SIIG_DUAL_00 0x2500
  1041. #define PCI_SUBDEVICE_ID_SIIG_DUAL_30 0x2530
  1042. #define PCI_VENDOR_ID_ADVANTECH 0x13fe
  1043. #define PCI_DEVICE_ID_INTEL_CE4100_UART 0x2e66
  1044. #define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
  1045. #define PCI_DEVICE_ID_TITAN_200I 0x8028
  1046. #define PCI_DEVICE_ID_TITAN_400I 0x8048
  1047. #define PCI_DEVICE_ID_TITAN_800I 0x8088
  1048. #define PCI_DEVICE_ID_TITAN_800EH 0xA007
  1049. #define PCI_DEVICE_ID_TITAN_800EHB 0xA008
  1050. #define PCI_DEVICE_ID_TITAN_400EH 0xA009
  1051. #define PCI_DEVICE_ID_TITAN_100E 0xA010
  1052. #define PCI_DEVICE_ID_TITAN_200E 0xA012
  1053. #define PCI_DEVICE_ID_TITAN_400E 0xA013
  1054. #define PCI_DEVICE_ID_TITAN_800E 0xA014
  1055. #define PCI_DEVICE_ID_TITAN_200EI 0xA016
  1056. #define PCI_DEVICE_ID_TITAN_200EISI 0xA017
  1057. #define PCI_DEVICE_ID_TITAN_400V3 0xA310
  1058. #define PCI_DEVICE_ID_TITAN_410V3 0xA312
  1059. #define PCI_DEVICE_ID_TITAN_800V3 0xA314
  1060. #define PCI_DEVICE_ID_TITAN_800V3B 0xA315
  1061. #define PCI_DEVICE_ID_OXSEMI_16PCI958 0x9538
  1062. #define PCIE_DEVICE_ID_NEO_2_OX_IBM 0x00F6
  1063. #define PCI_DEVICE_ID_PLX_CRONYX_OMEGA 0xc001
  1064. #define PCI_DEVICE_ID_INTEL_PATSBURG_KT 0x1d3d
  1065. #define PCI_VENDOR_ID_WCH 0x4348
  1066. #define PCI_DEVICE_ID_WCH_CH353_4S 0x3453
  1067. #define PCI_DEVICE_ID_WCH_CH353_2S1PF 0x5046
  1068. #define PCI_DEVICE_ID_WCH_CH353_2S1P 0x7053
  1069. #define PCI_VENDOR_ID_AGESTAR 0x5372
  1070. #define PCI_DEVICE_ID_AGESTAR_9375 0x6872
  1071. #define PCI_VENDOR_ID_ASIX 0x9710
  1072. /* Unknown vendors/cards - this should not be in linux/pci_ids.h */
  1073. #define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
  1074. /*
  1075. * Master list of serial port init/setup/exit quirks.
  1076. * This does not describe the general nature of the port.
  1077. * (ie, baud base, number and location of ports, etc)
  1078. *
  1079. * This list is ordered alphabetically by vendor then device.
  1080. * Specific entries must come before more generic entries.
  1081. */
  1082. static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
  1083. /*
  1084. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  1085. */
  1086. {
  1087. .vendor = PCI_VENDOR_ID_ADDIDATA_OLD,
  1088. .device = PCI_DEVICE_ID_ADDIDATA_APCI7800,
  1089. .subvendor = PCI_ANY_ID,
  1090. .subdevice = PCI_ANY_ID,
  1091. .setup = addidata_apci7800_setup,
  1092. },
  1093. /*
  1094. * AFAVLAB cards - these may be called via parport_serial
  1095. * It is not clear whether this applies to all products.
  1096. */
  1097. {
  1098. .vendor = PCI_VENDOR_ID_AFAVLAB,
  1099. .device = PCI_ANY_ID,
  1100. .subvendor = PCI_ANY_ID,
  1101. .subdevice = PCI_ANY_ID,
  1102. .setup = afavlab_setup,
  1103. },
  1104. /*
  1105. * HP Diva
  1106. */
  1107. {
  1108. .vendor = PCI_VENDOR_ID_HP,
  1109. .device = PCI_DEVICE_ID_HP_DIVA,
  1110. .subvendor = PCI_ANY_ID,
  1111. .subdevice = PCI_ANY_ID,
  1112. .init = pci_hp_diva_init,
  1113. .setup = pci_hp_diva_setup,
  1114. },
  1115. /*
  1116. * Intel
  1117. */
  1118. {
  1119. .vendor = PCI_VENDOR_ID_INTEL,
  1120. .device = PCI_DEVICE_ID_INTEL_80960_RP,
  1121. .subvendor = 0xe4bf,
  1122. .subdevice = PCI_ANY_ID,
  1123. .init = pci_inteli960ni_init,
  1124. .setup = pci_default_setup,
  1125. },
  1126. {
  1127. .vendor = PCI_VENDOR_ID_INTEL,
  1128. .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
  1129. .subvendor = PCI_ANY_ID,
  1130. .subdevice = PCI_ANY_ID,
  1131. .setup = skip_tx_en_setup,
  1132. },
  1133. {
  1134. .vendor = PCI_VENDOR_ID_INTEL,
  1135. .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
  1136. .subvendor = PCI_ANY_ID,
  1137. .subdevice = PCI_ANY_ID,
  1138. .setup = skip_tx_en_setup,
  1139. },
  1140. {
  1141. .vendor = PCI_VENDOR_ID_INTEL,
  1142. .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
  1143. .subvendor = PCI_ANY_ID,
  1144. .subdevice = PCI_ANY_ID,
  1145. .setup = skip_tx_en_setup,
  1146. },
  1147. {
  1148. .vendor = PCI_VENDOR_ID_INTEL,
  1149. .device = PCI_DEVICE_ID_INTEL_CE4100_UART,
  1150. .subvendor = PCI_ANY_ID,
  1151. .subdevice = PCI_ANY_ID,
  1152. .setup = ce4100_serial_setup,
  1153. },
  1154. {
  1155. .vendor = PCI_VENDOR_ID_INTEL,
  1156. .device = PCI_DEVICE_ID_INTEL_PATSBURG_KT,
  1157. .subvendor = PCI_ANY_ID,
  1158. .subdevice = PCI_ANY_ID,
  1159. .setup = kt_serial_setup,
  1160. },
  1161. /*
  1162. * ITE
  1163. */
  1164. {
  1165. .vendor = PCI_VENDOR_ID_ITE,
  1166. .device = PCI_DEVICE_ID_ITE_8872,
  1167. .subvendor = PCI_ANY_ID,
  1168. .subdevice = PCI_ANY_ID,
  1169. .init = pci_ite887x_init,
  1170. .setup = pci_default_setup,
  1171. .exit = pci_ite887x_exit,
  1172. },
  1173. /*
  1174. * National Instruments
  1175. */
  1176. {
  1177. .vendor = PCI_VENDOR_ID_NI,
  1178. .device = PCI_DEVICE_ID_NI_PCI23216,
  1179. .subvendor = PCI_ANY_ID,
  1180. .subdevice = PCI_ANY_ID,
  1181. .init = pci_ni8420_init,
  1182. .setup = pci_default_setup,
  1183. .exit = pci_ni8420_exit,
  1184. },
  1185. {
  1186. .vendor = PCI_VENDOR_ID_NI,
  1187. .device = PCI_DEVICE_ID_NI_PCI2328,
  1188. .subvendor = PCI_ANY_ID,
  1189. .subdevice = PCI_ANY_ID,
  1190. .init = pci_ni8420_init,
  1191. .setup = pci_default_setup,
  1192. .exit = pci_ni8420_exit,
  1193. },
  1194. {
  1195. .vendor = PCI_VENDOR_ID_NI,
  1196. .device = PCI_DEVICE_ID_NI_PCI2324,
  1197. .subvendor = PCI_ANY_ID,
  1198. .subdevice = PCI_ANY_ID,
  1199. .init = pci_ni8420_init,
  1200. .setup = pci_default_setup,
  1201. .exit = pci_ni8420_exit,
  1202. },
  1203. {
  1204. .vendor = PCI_VENDOR_ID_NI,
  1205. .device = PCI_DEVICE_ID_NI_PCI2322,
  1206. .subvendor = PCI_ANY_ID,
  1207. .subdevice = PCI_ANY_ID,
  1208. .init = pci_ni8420_init,
  1209. .setup = pci_default_setup,
  1210. .exit = pci_ni8420_exit,
  1211. },
  1212. {
  1213. .vendor = PCI_VENDOR_ID_NI,
  1214. .device = PCI_DEVICE_ID_NI_PCI2324I,
  1215. .subvendor = PCI_ANY_ID,
  1216. .subdevice = PCI_ANY_ID,
  1217. .init = pci_ni8420_init,
  1218. .setup = pci_default_setup,
  1219. .exit = pci_ni8420_exit,
  1220. },
  1221. {
  1222. .vendor = PCI_VENDOR_ID_NI,
  1223. .device = PCI_DEVICE_ID_NI_PCI2322I,
  1224. .subvendor = PCI_ANY_ID,
  1225. .subdevice = PCI_ANY_ID,
  1226. .init = pci_ni8420_init,
  1227. .setup = pci_default_setup,
  1228. .exit = pci_ni8420_exit,
  1229. },
  1230. {
  1231. .vendor = PCI_VENDOR_ID_NI,
  1232. .device = PCI_DEVICE_ID_NI_PXI8420_23216,
  1233. .subvendor = PCI_ANY_ID,
  1234. .subdevice = PCI_ANY_ID,
  1235. .init = pci_ni8420_init,
  1236. .setup = pci_default_setup,
  1237. .exit = pci_ni8420_exit,
  1238. },
  1239. {
  1240. .vendor = PCI_VENDOR_ID_NI,
  1241. .device = PCI_DEVICE_ID_NI_PXI8420_2328,
  1242. .subvendor = PCI_ANY_ID,
  1243. .subdevice = PCI_ANY_ID,
  1244. .init = pci_ni8420_init,
  1245. .setup = pci_default_setup,
  1246. .exit = pci_ni8420_exit,
  1247. },
  1248. {
  1249. .vendor = PCI_VENDOR_ID_NI,
  1250. .device = PCI_DEVICE_ID_NI_PXI8420_2324,
  1251. .subvendor = PCI_ANY_ID,
  1252. .subdevice = PCI_ANY_ID,
  1253. .init = pci_ni8420_init,
  1254. .setup = pci_default_setup,
  1255. .exit = pci_ni8420_exit,
  1256. },
  1257. {
  1258. .vendor = PCI_VENDOR_ID_NI,
  1259. .device = PCI_DEVICE_ID_NI_PXI8420_2322,
  1260. .subvendor = PCI_ANY_ID,
  1261. .subdevice = PCI_ANY_ID,
  1262. .init = pci_ni8420_init,
  1263. .setup = pci_default_setup,
  1264. .exit = pci_ni8420_exit,
  1265. },
  1266. {
  1267. .vendor = PCI_VENDOR_ID_NI,
  1268. .device = PCI_DEVICE_ID_NI_PXI8422_2324,
  1269. .subvendor = PCI_ANY_ID,
  1270. .subdevice = PCI_ANY_ID,
  1271. .init = pci_ni8420_init,
  1272. .setup = pci_default_setup,
  1273. .exit = pci_ni8420_exit,
  1274. },
  1275. {
  1276. .vendor = PCI_VENDOR_ID_NI,
  1277. .device = PCI_DEVICE_ID_NI_PXI8422_2322,
  1278. .subvendor = PCI_ANY_ID,
  1279. .subdevice = PCI_ANY_ID,
  1280. .init = pci_ni8420_init,
  1281. .setup = pci_default_setup,
  1282. .exit = pci_ni8420_exit,
  1283. },
  1284. {
  1285. .vendor = PCI_VENDOR_ID_NI,
  1286. .device = PCI_ANY_ID,
  1287. .subvendor = PCI_ANY_ID,
  1288. .subdevice = PCI_ANY_ID,
  1289. .init = pci_ni8430_init,
  1290. .setup = pci_ni8430_setup,
  1291. .exit = pci_ni8430_exit,
  1292. },
  1293. /*
  1294. * Panacom
  1295. */
  1296. {
  1297. .vendor = PCI_VENDOR_ID_PANACOM,
  1298. .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
  1299. .subvendor = PCI_ANY_ID,
  1300. .subdevice = PCI_ANY_ID,
  1301. .init = pci_plx9050_init,
  1302. .setup = pci_default_setup,
  1303. .exit = pci_plx9050_exit,
  1304. },
  1305. {
  1306. .vendor = PCI_VENDOR_ID_PANACOM,
  1307. .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
  1308. .subvendor = PCI_ANY_ID,
  1309. .subdevice = PCI_ANY_ID,
  1310. .init = pci_plx9050_init,
  1311. .setup = pci_default_setup,
  1312. .exit = pci_plx9050_exit,
  1313. },
  1314. /*
  1315. * PLX
  1316. */
  1317. {
  1318. .vendor = PCI_VENDOR_ID_PLX,
  1319. .device = PCI_DEVICE_ID_PLX_9030,
  1320. .subvendor = PCI_SUBVENDOR_ID_PERLE,
  1321. .subdevice = PCI_ANY_ID,
  1322. .setup = pci_default_setup,
  1323. },
  1324. {
  1325. .vendor = PCI_VENDOR_ID_PLX,
  1326. .device = PCI_DEVICE_ID_PLX_9050,
  1327. .subvendor = PCI_SUBVENDOR_ID_EXSYS,
  1328. .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
  1329. .init = pci_plx9050_init,
  1330. .setup = pci_default_setup,
  1331. .exit = pci_plx9050_exit,
  1332. },
  1333. {
  1334. .vendor = PCI_VENDOR_ID_PLX,
  1335. .device = PCI_DEVICE_ID_PLX_9050,
  1336. .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
  1337. .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
  1338. .init = pci_plx9050_init,
  1339. .setup = pci_default_setup,
  1340. .exit = pci_plx9050_exit,
  1341. },
  1342. {
  1343. .vendor = PCI_VENDOR_ID_PLX,
  1344. .device = PCI_DEVICE_ID_PLX_9050,
  1345. .subvendor = PCI_VENDOR_ID_PLX,
  1346. .subdevice = PCI_SUBDEVICE_ID_UNKNOWN_0x1584,
  1347. .init = pci_plx9050_init,
  1348. .setup = pci_default_setup,
  1349. .exit = pci_plx9050_exit,
  1350. },
  1351. {
  1352. .vendor = PCI_VENDOR_ID_PLX,
  1353. .device = PCI_DEVICE_ID_PLX_ROMULUS,
  1354. .subvendor = PCI_VENDOR_ID_PLX,
  1355. .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
  1356. .init = pci_plx9050_init,
  1357. .setup = pci_default_setup,
  1358. .exit = pci_plx9050_exit,
  1359. },
  1360. /*
  1361. * SBS Technologies, Inc., PMC-OCTALPRO 232
  1362. */
  1363. {
  1364. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1365. .device = PCI_DEVICE_ID_OCTPRO,
  1366. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1367. .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
  1368. .init = sbs_init,
  1369. .setup = sbs_setup,
  1370. .exit = sbs_exit,
  1371. },
  1372. /*
  1373. * SBS Technologies, Inc., PMC-OCTALPRO 422
  1374. */
  1375. {
  1376. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1377. .device = PCI_DEVICE_ID_OCTPRO,
  1378. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1379. .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
  1380. .init = sbs_init,
  1381. .setup = sbs_setup,
  1382. .exit = sbs_exit,
  1383. },
  1384. /*
  1385. * SBS Technologies, Inc., P-Octal 232
  1386. */
  1387. {
  1388. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1389. .device = PCI_DEVICE_ID_OCTPRO,
  1390. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1391. .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
  1392. .init = sbs_init,
  1393. .setup = sbs_setup,
  1394. .exit = sbs_exit,
  1395. },
  1396. /*
  1397. * SBS Technologies, Inc., P-Octal 422
  1398. */
  1399. {
  1400. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1401. .device = PCI_DEVICE_ID_OCTPRO,
  1402. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1403. .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
  1404. .init = sbs_init,
  1405. .setup = sbs_setup,
  1406. .exit = sbs_exit,
  1407. },
  1408. /*
  1409. * SIIG cards - these may be called via parport_serial
  1410. */
  1411. {
  1412. .vendor = PCI_VENDOR_ID_SIIG,
  1413. .device = PCI_ANY_ID,
  1414. .subvendor = PCI_ANY_ID,
  1415. .subdevice = PCI_ANY_ID,
  1416. .init = pci_siig_init,
  1417. .setup = pci_siig_setup,
  1418. },
  1419. /*
  1420. * Titan cards
  1421. */
  1422. {
  1423. .vendor = PCI_VENDOR_ID_TITAN,
  1424. .device = PCI_DEVICE_ID_TITAN_400L,
  1425. .subvendor = PCI_ANY_ID,
  1426. .subdevice = PCI_ANY_ID,
  1427. .setup = titan_400l_800l_setup,
  1428. },
  1429. {
  1430. .vendor = PCI_VENDOR_ID_TITAN,
  1431. .device = PCI_DEVICE_ID_TITAN_800L,
  1432. .subvendor = PCI_ANY_ID,
  1433. .subdevice = PCI_ANY_ID,
  1434. .setup = titan_400l_800l_setup,
  1435. },
  1436. /*
  1437. * Timedia cards
  1438. */
  1439. {
  1440. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1441. .device = PCI_DEVICE_ID_TIMEDIA_1889,
  1442. .subvendor = PCI_VENDOR_ID_TIMEDIA,
  1443. .subdevice = PCI_ANY_ID,
  1444. .probe = pci_timedia_probe,
  1445. .init = pci_timedia_init,
  1446. .setup = pci_timedia_setup,
  1447. },
  1448. {
  1449. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1450. .device = PCI_ANY_ID,
  1451. .subvendor = PCI_ANY_ID,
  1452. .subdevice = PCI_ANY_ID,
  1453. .setup = pci_timedia_setup,
  1454. },
  1455. /*
  1456. * Exar cards
  1457. */
  1458. {
  1459. .vendor = PCI_VENDOR_ID_EXAR,
  1460. .device = PCI_DEVICE_ID_EXAR_XR17C152,
  1461. .subvendor = PCI_ANY_ID,
  1462. .subdevice = PCI_ANY_ID,
  1463. .setup = pci_xr17c154_setup,
  1464. },
  1465. {
  1466. .vendor = PCI_VENDOR_ID_EXAR,
  1467. .device = PCI_DEVICE_ID_EXAR_XR17C154,
  1468. .subvendor = PCI_ANY_ID,
  1469. .subdevice = PCI_ANY_ID,
  1470. .setup = pci_xr17c154_setup,
  1471. },
  1472. {
  1473. .vendor = PCI_VENDOR_ID_EXAR,
  1474. .device = PCI_DEVICE_ID_EXAR_XR17C158,
  1475. .subvendor = PCI_ANY_ID,
  1476. .subdevice = PCI_ANY_ID,
  1477. .setup = pci_xr17c154_setup,
  1478. },
  1479. {
  1480. .vendor = PCI_VENDOR_ID_EXAR,
  1481. .device = PCI_DEVICE_ID_EXAR_XR17V352,
  1482. .subvendor = PCI_ANY_ID,
  1483. .subdevice = PCI_ANY_ID,
  1484. .setup = pci_xr17v35x_setup,
  1485. },
  1486. {
  1487. .vendor = PCI_VENDOR_ID_EXAR,
  1488. .device = PCI_DEVICE_ID_EXAR_XR17V354,
  1489. .subvendor = PCI_ANY_ID,
  1490. .subdevice = PCI_ANY_ID,
  1491. .setup = pci_xr17v35x_setup,
  1492. },
  1493. {
  1494. .vendor = PCI_VENDOR_ID_EXAR,
  1495. .device = PCI_DEVICE_ID_EXAR_XR17V358,
  1496. .subvendor = PCI_ANY_ID,
  1497. .subdevice = PCI_ANY_ID,
  1498. .setup = pci_xr17v35x_setup,
  1499. },
  1500. /*
  1501. * Xircom cards
  1502. */
  1503. {
  1504. .vendor = PCI_VENDOR_ID_XIRCOM,
  1505. .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  1506. .subvendor = PCI_ANY_ID,
  1507. .subdevice = PCI_ANY_ID,
  1508. .init = pci_xircom_init,
  1509. .setup = pci_default_setup,
  1510. },
  1511. /*
  1512. * Netmos cards - these may be called via parport_serial
  1513. */
  1514. {
  1515. .vendor = PCI_VENDOR_ID_NETMOS,
  1516. .device = PCI_ANY_ID,
  1517. .subvendor = PCI_ANY_ID,
  1518. .subdevice = PCI_ANY_ID,
  1519. .init = pci_netmos_init,
  1520. .setup = pci_netmos_9900_setup,
  1521. },
  1522. /*
  1523. * For Oxford Semiconductor Tornado based devices
  1524. */
  1525. {
  1526. .vendor = PCI_VENDOR_ID_OXSEMI,
  1527. .device = PCI_ANY_ID,
  1528. .subvendor = PCI_ANY_ID,
  1529. .subdevice = PCI_ANY_ID,
  1530. .init = pci_oxsemi_tornado_init,
  1531. .setup = pci_default_setup,
  1532. },
  1533. {
  1534. .vendor = PCI_VENDOR_ID_MAINPINE,
  1535. .device = PCI_ANY_ID,
  1536. .subvendor = PCI_ANY_ID,
  1537. .subdevice = PCI_ANY_ID,
  1538. .init = pci_oxsemi_tornado_init,
  1539. .setup = pci_default_setup,
  1540. },
  1541. {
  1542. .vendor = PCI_VENDOR_ID_DIGI,
  1543. .device = PCIE_DEVICE_ID_NEO_2_OX_IBM,
  1544. .subvendor = PCI_SUBVENDOR_ID_IBM,
  1545. .subdevice = PCI_ANY_ID,
  1546. .init = pci_oxsemi_tornado_init,
  1547. .setup = pci_default_setup,
  1548. },
  1549. {
  1550. .vendor = PCI_VENDOR_ID_INTEL,
  1551. .device = 0x8811,
  1552. .subvendor = PCI_ANY_ID,
  1553. .subdevice = PCI_ANY_ID,
  1554. .init = pci_eg20t_init,
  1555. .setup = pci_default_setup,
  1556. },
  1557. {
  1558. .vendor = PCI_VENDOR_ID_INTEL,
  1559. .device = 0x8812,
  1560. .subvendor = PCI_ANY_ID,
  1561. .subdevice = PCI_ANY_ID,
  1562. .init = pci_eg20t_init,
  1563. .setup = pci_default_setup,
  1564. },
  1565. {
  1566. .vendor = PCI_VENDOR_ID_INTEL,
  1567. .device = 0x8813,
  1568. .subvendor = PCI_ANY_ID,
  1569. .subdevice = PCI_ANY_ID,
  1570. .init = pci_eg20t_init,
  1571. .setup = pci_default_setup,
  1572. },
  1573. {
  1574. .vendor = PCI_VENDOR_ID_INTEL,
  1575. .device = 0x8814,
  1576. .subvendor = PCI_ANY_ID,
  1577. .subdevice = PCI_ANY_ID,
  1578. .init = pci_eg20t_init,
  1579. .setup = pci_default_setup,
  1580. },
  1581. {
  1582. .vendor = 0x10DB,
  1583. .device = 0x8027,
  1584. .subvendor = PCI_ANY_ID,
  1585. .subdevice = PCI_ANY_ID,
  1586. .init = pci_eg20t_init,
  1587. .setup = pci_default_setup,
  1588. },
  1589. {
  1590. .vendor = 0x10DB,
  1591. .device = 0x8028,
  1592. .subvendor = PCI_ANY_ID,
  1593. .subdevice = PCI_ANY_ID,
  1594. .init = pci_eg20t_init,
  1595. .setup = pci_default_setup,
  1596. },
  1597. {
  1598. .vendor = 0x10DB,
  1599. .device = 0x8029,
  1600. .subvendor = PCI_ANY_ID,
  1601. .subdevice = PCI_ANY_ID,
  1602. .init = pci_eg20t_init,
  1603. .setup = pci_default_setup,
  1604. },
  1605. {
  1606. .vendor = 0x10DB,
  1607. .device = 0x800C,
  1608. .subvendor = PCI_ANY_ID,
  1609. .subdevice = PCI_ANY_ID,
  1610. .init = pci_eg20t_init,
  1611. .setup = pci_default_setup,
  1612. },
  1613. {
  1614. .vendor = 0x10DB,
  1615. .device = 0x800D,
  1616. .subvendor = PCI_ANY_ID,
  1617. .subdevice = PCI_ANY_ID,
  1618. .init = pci_eg20t_init,
  1619. .setup = pci_default_setup,
  1620. },
  1621. /*
  1622. * Cronyx Omega PCI (PLX-chip based)
  1623. */
  1624. {
  1625. .vendor = PCI_VENDOR_ID_PLX,
  1626. .device = PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
  1627. .subvendor = PCI_ANY_ID,
  1628. .subdevice = PCI_ANY_ID,
  1629. .setup = pci_omegapci_setup,
  1630. },
  1631. /* WCH CH353 2S1P card (16550 clone) */
  1632. {
  1633. .vendor = PCI_VENDOR_ID_WCH,
  1634. .device = PCI_DEVICE_ID_WCH_CH353_2S1P,
  1635. .subvendor = PCI_ANY_ID,
  1636. .subdevice = PCI_ANY_ID,
  1637. .setup = pci_wch_ch353_setup,
  1638. },
  1639. /* WCH CH353 4S card (16550 clone) */
  1640. {
  1641. .vendor = PCI_VENDOR_ID_WCH,
  1642. .device = PCI_DEVICE_ID_WCH_CH353_4S,
  1643. .subvendor = PCI_ANY_ID,
  1644. .subdevice = PCI_ANY_ID,
  1645. .setup = pci_wch_ch353_setup,
  1646. },
  1647. /* WCH CH353 2S1PF card (16550 clone) */
  1648. {
  1649. .vendor = PCI_VENDOR_ID_WCH,
  1650. .device = PCI_DEVICE_ID_WCH_CH353_2S1PF,
  1651. .subvendor = PCI_ANY_ID,
  1652. .subdevice = PCI_ANY_ID,
  1653. .setup = pci_wch_ch353_setup,
  1654. },
  1655. /*
  1656. * ASIX devices with FIFO bug
  1657. */
  1658. {
  1659. .vendor = PCI_VENDOR_ID_ASIX,
  1660. .device = PCI_ANY_ID,
  1661. .subvendor = PCI_ANY_ID,
  1662. .subdevice = PCI_ANY_ID,
  1663. .setup = pci_asix_setup,
  1664. },
  1665. /*
  1666. * Default "match everything" terminator entry
  1667. */
  1668. {
  1669. .vendor = PCI_ANY_ID,
  1670. .device = PCI_ANY_ID,
  1671. .subvendor = PCI_ANY_ID,
  1672. .subdevice = PCI_ANY_ID,
  1673. .setup = pci_default_setup,
  1674. }
  1675. };
  1676. static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
  1677. {
  1678. return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
  1679. }
  1680. static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
  1681. {
  1682. struct pci_serial_quirk *quirk;
  1683. for (quirk = pci_serial_quirks; ; quirk++)
  1684. if (quirk_id_matches(quirk->vendor, dev->vendor) &&
  1685. quirk_id_matches(quirk->device, dev->device) &&
  1686. quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
  1687. quirk_id_matches(quirk->subdevice, dev->subsystem_device))
  1688. break;
  1689. return quirk;
  1690. }
  1691. static inline int get_pci_irq(struct pci_dev *dev,
  1692. const struct pciserial_board *board)
  1693. {
  1694. if (board->flags & FL_NOIRQ)
  1695. return 0;
  1696. else
  1697. return dev->irq;
  1698. }
  1699. /*
  1700. * This is the configuration table for all of the PCI serial boards
  1701. * which we support. It is directly indexed by the pci_board_num_t enum
  1702. * value, which is encoded in the pci_device_id PCI probe table's
  1703. * driver_data member.
  1704. *
  1705. * The makeup of these names are:
  1706. * pbn_bn{_bt}_n_baud{_offsetinhex}
  1707. *
  1708. * bn = PCI BAR number
  1709. * bt = Index using PCI BARs
  1710. * n = number of serial ports
  1711. * baud = baud rate
  1712. * offsetinhex = offset for each sequential port (in hex)
  1713. *
  1714. * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
  1715. *
  1716. * Please note: in theory if n = 1, _bt infix should make no difference.
  1717. * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
  1718. */
  1719. enum pci_board_num_t {
  1720. pbn_default = 0,
  1721. pbn_b0_1_115200,
  1722. pbn_b0_2_115200,
  1723. pbn_b0_4_115200,
  1724. pbn_b0_5_115200,
  1725. pbn_b0_8_115200,
  1726. pbn_b0_1_921600,
  1727. pbn_b0_2_921600,
  1728. pbn_b0_4_921600,
  1729. pbn_b0_2_1130000,
  1730. pbn_b0_4_1152000,
  1731. pbn_b0_2_1843200,
  1732. pbn_b0_4_1843200,
  1733. pbn_b0_2_1843200_200,
  1734. pbn_b0_4_1843200_200,
  1735. pbn_b0_8_1843200_200,
  1736. pbn_b0_1_4000000,
  1737. pbn_b0_bt_1_115200,
  1738. pbn_b0_bt_2_115200,
  1739. pbn_b0_bt_4_115200,
  1740. pbn_b0_bt_8_115200,
  1741. pbn_b0_bt_1_460800,
  1742. pbn_b0_bt_2_460800,
  1743. pbn_b0_bt_4_460800,
  1744. pbn_b0_bt_1_921600,
  1745. pbn_b0_bt_2_921600,
  1746. pbn_b0_bt_4_921600,
  1747. pbn_b0_bt_8_921600,
  1748. pbn_b1_1_115200,
  1749. pbn_b1_2_115200,
  1750. pbn_b1_4_115200,
  1751. pbn_b1_8_115200,
  1752. pbn_b1_16_115200,
  1753. pbn_b1_1_921600,
  1754. pbn_b1_2_921600,
  1755. pbn_b1_4_921600,
  1756. pbn_b1_8_921600,
  1757. pbn_b1_2_1250000,
  1758. pbn_b1_bt_1_115200,
  1759. pbn_b1_bt_2_115200,
  1760. pbn_b1_bt_4_115200,
  1761. pbn_b1_bt_2_921600,
  1762. pbn_b1_1_1382400,
  1763. pbn_b1_2_1382400,
  1764. pbn_b1_4_1382400,
  1765. pbn_b1_8_1382400,
  1766. pbn_b2_1_115200,
  1767. pbn_b2_2_115200,
  1768. pbn_b2_4_115200,
  1769. pbn_b2_8_115200,
  1770. pbn_b2_1_460800,
  1771. pbn_b2_4_460800,
  1772. pbn_b2_8_460800,
  1773. pbn_b2_16_460800,
  1774. pbn_b2_1_921600,
  1775. pbn_b2_4_921600,
  1776. pbn_b2_8_921600,
  1777. pbn_b2_8_1152000,
  1778. pbn_b2_bt_1_115200,
  1779. pbn_b2_bt_2_115200,
  1780. pbn_b2_bt_4_115200,
  1781. pbn_b2_bt_2_921600,
  1782. pbn_b2_bt_4_921600,
  1783. pbn_b3_2_115200,
  1784. pbn_b3_4_115200,
  1785. pbn_b3_8_115200,
  1786. pbn_b4_bt_2_921600,
  1787. pbn_b4_bt_4_921600,
  1788. pbn_b4_bt_8_921600,
  1789. /*
  1790. * Board-specific versions.
  1791. */
  1792. pbn_panacom,
  1793. pbn_panacom2,
  1794. pbn_panacom4,
  1795. pbn_plx_romulus,
  1796. pbn_oxsemi,
  1797. pbn_oxsemi_1_4000000,
  1798. pbn_oxsemi_2_4000000,
  1799. pbn_oxsemi_4_4000000,
  1800. pbn_oxsemi_8_4000000,
  1801. pbn_intel_i960,
  1802. pbn_sgi_ioc3,
  1803. pbn_computone_4,
  1804. pbn_computone_6,
  1805. pbn_computone_8,
  1806. pbn_sbsxrsio,
  1807. pbn_exar_XR17C152,
  1808. pbn_exar_XR17C154,
  1809. pbn_exar_XR17C158,
  1810. pbn_exar_XR17V352,
  1811. pbn_exar_XR17V354,
  1812. pbn_exar_XR17V358,
  1813. pbn_exar_ibm_saturn,
  1814. pbn_pasemi_1682M,
  1815. pbn_ni8430_2,
  1816. pbn_ni8430_4,
  1817. pbn_ni8430_8,
  1818. pbn_ni8430_16,
  1819. pbn_ADDIDATA_PCIe_1_3906250,
  1820. pbn_ADDIDATA_PCIe_2_3906250,
  1821. pbn_ADDIDATA_PCIe_4_3906250,
  1822. pbn_ADDIDATA_PCIe_8_3906250,
  1823. pbn_ce4100_1_115200,
  1824. pbn_omegapci,
  1825. pbn_NETMOS9900_2s_115200,
  1826. };
  1827. /*
  1828. * uart_offset - the space between channels
  1829. * reg_shift - describes how the UART registers are mapped
  1830. * to PCI memory by the card.
  1831. * For example IER register on SBS, Inc. PMC-OctPro is located at
  1832. * offset 0x10 from the UART base, while UART_IER is defined as 1
  1833. * in include/linux/serial_reg.h,
  1834. * see first lines of serial_in() and serial_out() in 8250.c
  1835. */
  1836. static struct pciserial_board pci_boards[] = {
  1837. [pbn_default] = {
  1838. .flags = FL_BASE0,
  1839. .num_ports = 1,
  1840. .base_baud = 115200,
  1841. .uart_offset = 8,
  1842. },
  1843. [pbn_b0_1_115200] = {
  1844. .flags = FL_BASE0,
  1845. .num_ports = 1,
  1846. .base_baud = 115200,
  1847. .uart_offset = 8,
  1848. },
  1849. [pbn_b0_2_115200] = {
  1850. .flags = FL_BASE0,
  1851. .num_ports = 2,
  1852. .base_baud = 115200,
  1853. .uart_offset = 8,
  1854. },
  1855. [pbn_b0_4_115200] = {
  1856. .flags = FL_BASE0,
  1857. .num_ports = 4,
  1858. .base_baud = 115200,
  1859. .uart_offset = 8,
  1860. },
  1861. [pbn_b0_5_115200] = {
  1862. .flags = FL_BASE0,
  1863. .num_ports = 5,
  1864. .base_baud = 115200,
  1865. .uart_offset = 8,
  1866. },
  1867. [pbn_b0_8_115200] = {
  1868. .flags = FL_BASE0,
  1869. .num_ports = 8,
  1870. .base_baud = 115200,
  1871. .uart_offset = 8,
  1872. },
  1873. [pbn_b0_1_921600] = {
  1874. .flags = FL_BASE0,
  1875. .num_ports = 1,
  1876. .base_baud = 921600,
  1877. .uart_offset = 8,
  1878. },
  1879. [pbn_b0_2_921600] = {
  1880. .flags = FL_BASE0,
  1881. .num_ports = 2,
  1882. .base_baud = 921600,
  1883. .uart_offset = 8,
  1884. },
  1885. [pbn_b0_4_921600] = {
  1886. .flags = FL_BASE0,
  1887. .num_ports = 4,
  1888. .base_baud = 921600,
  1889. .uart_offset = 8,
  1890. },
  1891. [pbn_b0_2_1130000] = {
  1892. .flags = FL_BASE0,
  1893. .num_ports = 2,
  1894. .base_baud = 1130000,
  1895. .uart_offset = 8,
  1896. },
  1897. [pbn_b0_4_1152000] = {
  1898. .flags = FL_BASE0,
  1899. .num_ports = 4,
  1900. .base_baud = 1152000,
  1901. .uart_offset = 8,
  1902. },
  1903. [pbn_b0_2_1843200] = {
  1904. .flags = FL_BASE0,
  1905. .num_ports = 2,
  1906. .base_baud = 1843200,
  1907. .uart_offset = 8,
  1908. },
  1909. [pbn_b0_4_1843200] = {
  1910. .flags = FL_BASE0,
  1911. .num_ports = 4,
  1912. .base_baud = 1843200,
  1913. .uart_offset = 8,
  1914. },
  1915. [pbn_b0_2_1843200_200] = {
  1916. .flags = FL_BASE0,
  1917. .num_ports = 2,
  1918. .base_baud = 1843200,
  1919. .uart_offset = 0x200,
  1920. },
  1921. [pbn_b0_4_1843200_200] = {
  1922. .flags = FL_BASE0,
  1923. .num_ports = 4,
  1924. .base_baud = 1843200,
  1925. .uart_offset = 0x200,
  1926. },
  1927. [pbn_b0_8_1843200_200] = {
  1928. .flags = FL_BASE0,
  1929. .num_ports = 8,
  1930. .base_baud = 1843200,
  1931. .uart_offset = 0x200,
  1932. },
  1933. [pbn_b0_1_4000000] = {
  1934. .flags = FL_BASE0,
  1935. .num_ports = 1,
  1936. .base_baud = 4000000,
  1937. .uart_offset = 8,
  1938. },
  1939. [pbn_b0_bt_1_115200] = {
  1940. .flags = FL_BASE0|FL_BASE_BARS,
  1941. .num_ports = 1,
  1942. .base_baud = 115200,
  1943. .uart_offset = 8,
  1944. },
  1945. [pbn_b0_bt_2_115200] = {
  1946. .flags = FL_BASE0|FL_BASE_BARS,
  1947. .num_ports = 2,
  1948. .base_baud = 115200,
  1949. .uart_offset = 8,
  1950. },
  1951. [pbn_b0_bt_4_115200] = {
  1952. .flags = FL_BASE0|FL_BASE_BARS,
  1953. .num_ports = 4,
  1954. .base_baud = 115200,
  1955. .uart_offset = 8,
  1956. },
  1957. [pbn_b0_bt_8_115200] = {
  1958. .flags = FL_BASE0|FL_BASE_BARS,
  1959. .num_ports = 8,
  1960. .base_baud = 115200,
  1961. .uart_offset = 8,
  1962. },
  1963. [pbn_b0_bt_1_460800] = {
  1964. .flags = FL_BASE0|FL_BASE_BARS,
  1965. .num_ports = 1,
  1966. .base_baud = 460800,
  1967. .uart_offset = 8,
  1968. },
  1969. [pbn_b0_bt_2_460800] = {
  1970. .flags = FL_BASE0|FL_BASE_BARS,
  1971. .num_ports = 2,
  1972. .base_baud = 460800,
  1973. .uart_offset = 8,
  1974. },
  1975. [pbn_b0_bt_4_460800] = {
  1976. .flags = FL_BASE0|FL_BASE_BARS,
  1977. .num_ports = 4,
  1978. .base_baud = 460800,
  1979. .uart_offset = 8,
  1980. },
  1981. [pbn_b0_bt_1_921600] = {
  1982. .flags = FL_BASE0|FL_BASE_BARS,
  1983. .num_ports = 1,
  1984. .base_baud = 921600,
  1985. .uart_offset = 8,
  1986. },
  1987. [pbn_b0_bt_2_921600] = {
  1988. .flags = FL_BASE0|FL_BASE_BARS,
  1989. .num_ports = 2,
  1990. .base_baud = 921600,
  1991. .uart_offset = 8,
  1992. },
  1993. [pbn_b0_bt_4_921600] = {
  1994. .flags = FL_BASE0|FL_BASE_BARS,
  1995. .num_ports = 4,
  1996. .base_baud = 921600,
  1997. .uart_offset = 8,
  1998. },
  1999. [pbn_b0_bt_8_921600] = {
  2000. .flags = FL_BASE0|FL_BASE_BARS,
  2001. .num_ports = 8,
  2002. .base_baud = 921600,
  2003. .uart_offset = 8,
  2004. },
  2005. [pbn_b1_1_115200] = {
  2006. .flags = FL_BASE1,
  2007. .num_ports = 1,
  2008. .base_baud = 115200,
  2009. .uart_offset = 8,
  2010. },
  2011. [pbn_b1_2_115200] = {
  2012. .flags = FL_BASE1,
  2013. .num_ports = 2,
  2014. .base_baud = 115200,
  2015. .uart_offset = 8,
  2016. },
  2017. [pbn_b1_4_115200] = {
  2018. .flags = FL_BASE1,
  2019. .num_ports = 4,
  2020. .base_baud = 115200,
  2021. .uart_offset = 8,
  2022. },
  2023. [pbn_b1_8_115200] = {
  2024. .flags = FL_BASE1,
  2025. .num_ports = 8,
  2026. .base_baud = 115200,
  2027. .uart_offset = 8,
  2028. },
  2029. [pbn_b1_16_115200] = {
  2030. .flags = FL_BASE1,
  2031. .num_ports = 16,
  2032. .base_baud = 115200,
  2033. .uart_offset = 8,
  2034. },
  2035. [pbn_b1_1_921600] = {
  2036. .flags = FL_BASE1,
  2037. .num_ports = 1,
  2038. .base_baud = 921600,
  2039. .uart_offset = 8,
  2040. },
  2041. [pbn_b1_2_921600] = {
  2042. .flags = FL_BASE1,
  2043. .num_ports = 2,
  2044. .base_baud = 921600,
  2045. .uart_offset = 8,
  2046. },
  2047. [pbn_b1_4_921600] = {
  2048. .flags = FL_BASE1,
  2049. .num_ports = 4,
  2050. .base_baud = 921600,
  2051. .uart_offset = 8,
  2052. },
  2053. [pbn_b1_8_921600] = {
  2054. .flags = FL_BASE1,
  2055. .num_ports = 8,
  2056. .base_baud = 921600,
  2057. .uart_offset = 8,
  2058. },
  2059. [pbn_b1_2_1250000] = {
  2060. .flags = FL_BASE1,
  2061. .num_ports = 2,
  2062. .base_baud = 1250000,
  2063. .uart_offset = 8,
  2064. },
  2065. [pbn_b1_bt_1_115200] = {
  2066. .flags = FL_BASE1|FL_BASE_BARS,
  2067. .num_ports = 1,
  2068. .base_baud = 115200,
  2069. .uart_offset = 8,
  2070. },
  2071. [pbn_b1_bt_2_115200] = {
  2072. .flags = FL_BASE1|FL_BASE_BARS,
  2073. .num_ports = 2,
  2074. .base_baud = 115200,
  2075. .uart_offset = 8,
  2076. },
  2077. [pbn_b1_bt_4_115200] = {
  2078. .flags = FL_BASE1|FL_BASE_BARS,
  2079. .num_ports = 4,
  2080. .base_baud = 115200,
  2081. .uart_offset = 8,
  2082. },
  2083. [pbn_b1_bt_2_921600] = {
  2084. .flags = FL_BASE1|FL_BASE_BARS,
  2085. .num_ports = 2,
  2086. .base_baud = 921600,
  2087. .uart_offset = 8,
  2088. },
  2089. [pbn_b1_1_1382400] = {
  2090. .flags = FL_BASE1,
  2091. .num_ports = 1,
  2092. .base_baud = 1382400,
  2093. .uart_offset = 8,
  2094. },
  2095. [pbn_b1_2_1382400] = {
  2096. .flags = FL_BASE1,
  2097. .num_ports = 2,
  2098. .base_baud = 1382400,
  2099. .uart_offset = 8,
  2100. },
  2101. [pbn_b1_4_1382400] = {
  2102. .flags = FL_BASE1,
  2103. .num_ports = 4,
  2104. .base_baud = 1382400,
  2105. .uart_offset = 8,
  2106. },
  2107. [pbn_b1_8_1382400] = {
  2108. .flags = FL_BASE1,
  2109. .num_ports = 8,
  2110. .base_baud = 1382400,
  2111. .uart_offset = 8,
  2112. },
  2113. [pbn_b2_1_115200] = {
  2114. .flags = FL_BASE2,
  2115. .num_ports = 1,
  2116. .base_baud = 115200,
  2117. .uart_offset = 8,
  2118. },
  2119. [pbn_b2_2_115200] = {
  2120. .flags = FL_BASE2,
  2121. .num_ports = 2,
  2122. .base_baud = 115200,
  2123. .uart_offset = 8,
  2124. },
  2125. [pbn_b2_4_115200] = {
  2126. .flags = FL_BASE2,
  2127. .num_ports = 4,
  2128. .base_baud = 115200,
  2129. .uart_offset = 8,
  2130. },
  2131. [pbn_b2_8_115200] = {
  2132. .flags = FL_BASE2,
  2133. .num_ports = 8,
  2134. .base_baud = 115200,
  2135. .uart_offset = 8,
  2136. },
  2137. [pbn_b2_1_460800] = {
  2138. .flags = FL_BASE2,
  2139. .num_ports = 1,
  2140. .base_baud = 460800,
  2141. .uart_offset = 8,
  2142. },
  2143. [pbn_b2_4_460800] = {
  2144. .flags = FL_BASE2,
  2145. .num_ports = 4,
  2146. .base_baud = 460800,
  2147. .uart_offset = 8,
  2148. },
  2149. [pbn_b2_8_460800] = {
  2150. .flags = FL_BASE2,
  2151. .num_ports = 8,
  2152. .base_baud = 460800,
  2153. .uart_offset = 8,
  2154. },
  2155. [pbn_b2_16_460800] = {
  2156. .flags = FL_BASE2,
  2157. .num_ports = 16,
  2158. .base_baud = 460800,
  2159. .uart_offset = 8,
  2160. },
  2161. [pbn_b2_1_921600] = {
  2162. .flags = FL_BASE2,
  2163. .num_ports = 1,
  2164. .base_baud = 921600,
  2165. .uart_offset = 8,
  2166. },
  2167. [pbn_b2_4_921600] = {
  2168. .flags = FL_BASE2,
  2169. .num_ports = 4,
  2170. .base_baud = 921600,
  2171. .uart_offset = 8,
  2172. },
  2173. [pbn_b2_8_921600] = {
  2174. .flags = FL_BASE2,
  2175. .num_ports = 8,
  2176. .base_baud = 921600,
  2177. .uart_offset = 8,
  2178. },
  2179. [pbn_b2_8_1152000] = {
  2180. .flags = FL_BASE2,
  2181. .num_ports = 8,
  2182. .base_baud = 1152000,
  2183. .uart_offset = 8,
  2184. },
  2185. [pbn_b2_bt_1_115200] = {
  2186. .flags = FL_BASE2|FL_BASE_BARS,
  2187. .num_ports = 1,
  2188. .base_baud = 115200,
  2189. .uart_offset = 8,
  2190. },
  2191. [pbn_b2_bt_2_115200] = {
  2192. .flags = FL_BASE2|FL_BASE_BARS,
  2193. .num_ports = 2,
  2194. .base_baud = 115200,
  2195. .uart_offset = 8,
  2196. },
  2197. [pbn_b2_bt_4_115200] = {
  2198. .flags = FL_BASE2|FL_BASE_BARS,
  2199. .num_ports = 4,
  2200. .base_baud = 115200,
  2201. .uart_offset = 8,
  2202. },
  2203. [pbn_b2_bt_2_921600] = {
  2204. .flags = FL_BASE2|FL_BASE_BARS,
  2205. .num_ports = 2,
  2206. .base_baud = 921600,
  2207. .uart_offset = 8,
  2208. },
  2209. [pbn_b2_bt_4_921600] = {
  2210. .flags = FL_BASE2|FL_BASE_BARS,
  2211. .num_ports = 4,
  2212. .base_baud = 921600,
  2213. .uart_offset = 8,
  2214. },
  2215. [pbn_b3_2_115200] = {
  2216. .flags = FL_BASE3,
  2217. .num_ports = 2,
  2218. .base_baud = 115200,
  2219. .uart_offset = 8,
  2220. },
  2221. [pbn_b3_4_115200] = {
  2222. .flags = FL_BASE3,
  2223. .num_ports = 4,
  2224. .base_baud = 115200,
  2225. .uart_offset = 8,
  2226. },
  2227. [pbn_b3_8_115200] = {
  2228. .flags = FL_BASE3,
  2229. .num_ports = 8,
  2230. .base_baud = 115200,
  2231. .uart_offset = 8,
  2232. },
  2233. [pbn_b4_bt_2_921600] = {
  2234. .flags = FL_BASE4,
  2235. .num_ports = 2,
  2236. .base_baud = 921600,
  2237. .uart_offset = 8,
  2238. },
  2239. [pbn_b4_bt_4_921600] = {
  2240. .flags = FL_BASE4,
  2241. .num_ports = 4,
  2242. .base_baud = 921600,
  2243. .uart_offset = 8,
  2244. },
  2245. [pbn_b4_bt_8_921600] = {
  2246. .flags = FL_BASE4,
  2247. .num_ports = 8,
  2248. .base_baud = 921600,
  2249. .uart_offset = 8,
  2250. },
  2251. /*
  2252. * Entries following this are board-specific.
  2253. */
  2254. /*
  2255. * Panacom - IOMEM
  2256. */
  2257. [pbn_panacom] = {
  2258. .flags = FL_BASE2,
  2259. .num_ports = 2,
  2260. .base_baud = 921600,
  2261. .uart_offset = 0x400,
  2262. .reg_shift = 7,
  2263. },
  2264. [pbn_panacom2] = {
  2265. .flags = FL_BASE2|FL_BASE_BARS,
  2266. .num_ports = 2,
  2267. .base_baud = 921600,
  2268. .uart_offset = 0x400,
  2269. .reg_shift = 7,
  2270. },
  2271. [pbn_panacom4] = {
  2272. .flags = FL_BASE2|FL_BASE_BARS,
  2273. .num_ports = 4,
  2274. .base_baud = 921600,
  2275. .uart_offset = 0x400,
  2276. .reg_shift = 7,
  2277. },
  2278. /* I think this entry is broken - the first_offset looks wrong --rmk */
  2279. [pbn_plx_romulus] = {
  2280. .flags = FL_BASE2,
  2281. .num_ports = 4,
  2282. .base_baud = 921600,
  2283. .uart_offset = 8 << 2,
  2284. .reg_shift = 2,
  2285. .first_offset = 0x03,
  2286. },
  2287. /*
  2288. * This board uses the size of PCI Base region 0 to
  2289. * signal now many ports are available
  2290. */
  2291. [pbn_oxsemi] = {
  2292. .flags = FL_BASE0|FL_REGION_SZ_CAP,
  2293. .num_ports = 32,
  2294. .base_baud = 115200,
  2295. .uart_offset = 8,
  2296. },
  2297. [pbn_oxsemi_1_4000000] = {
  2298. .flags = FL_BASE0,
  2299. .num_ports = 1,
  2300. .base_baud = 4000000,
  2301. .uart_offset = 0x200,
  2302. .first_offset = 0x1000,
  2303. },
  2304. [pbn_oxsemi_2_4000000] = {
  2305. .flags = FL_BASE0,
  2306. .num_ports = 2,
  2307. .base_baud = 4000000,
  2308. .uart_offset = 0x200,
  2309. .first_offset = 0x1000,
  2310. },
  2311. [pbn_oxsemi_4_4000000] = {
  2312. .flags = FL_BASE0,
  2313. .num_ports = 4,
  2314. .base_baud = 4000000,
  2315. .uart_offset = 0x200,
  2316. .first_offset = 0x1000,
  2317. },
  2318. [pbn_oxsemi_8_4000000] = {
  2319. .flags = FL_BASE0,
  2320. .num_ports = 8,
  2321. .base_baud = 4000000,
  2322. .uart_offset = 0x200,
  2323. .first_offset = 0x1000,
  2324. },
  2325. /*
  2326. * EKF addition for i960 Boards form EKF with serial port.
  2327. * Max 256 ports.
  2328. */
  2329. [pbn_intel_i960] = {
  2330. .flags = FL_BASE0,
  2331. .num_ports = 32,
  2332. .base_baud = 921600,
  2333. .uart_offset = 8 << 2,
  2334. .reg_shift = 2,
  2335. .first_offset = 0x10000,
  2336. },
  2337. [pbn_sgi_ioc3] = {
  2338. .flags = FL_BASE0|FL_NOIRQ,
  2339. .num_ports = 1,
  2340. .base_baud = 458333,
  2341. .uart_offset = 8,
  2342. .reg_shift = 0,
  2343. .first_offset = 0x20178,
  2344. },
  2345. /*
  2346. * Computone - uses IOMEM.
  2347. */
  2348. [pbn_computone_4] = {
  2349. .flags = FL_BASE0,
  2350. .num_ports = 4,
  2351. .base_baud = 921600,
  2352. .uart_offset = 0x40,
  2353. .reg_shift = 2,
  2354. .first_offset = 0x200,
  2355. },
  2356. [pbn_computone_6] = {
  2357. .flags = FL_BASE0,
  2358. .num_ports = 6,
  2359. .base_baud = 921600,
  2360. .uart_offset = 0x40,
  2361. .reg_shift = 2,
  2362. .first_offset = 0x200,
  2363. },
  2364. [pbn_computone_8] = {
  2365. .flags = FL_BASE0,
  2366. .num_ports = 8,
  2367. .base_baud = 921600,
  2368. .uart_offset = 0x40,
  2369. .reg_shift = 2,
  2370. .first_offset = 0x200,
  2371. },
  2372. [pbn_sbsxrsio] = {
  2373. .flags = FL_BASE0,
  2374. .num_ports = 8,
  2375. .base_baud = 460800,
  2376. .uart_offset = 256,
  2377. .reg_shift = 4,
  2378. },
  2379. /*
  2380. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  2381. * Only basic 16550A support.
  2382. * XR17C15[24] are not tested, but they should work.
  2383. */
  2384. [pbn_exar_XR17C152] = {
  2385. .flags = FL_BASE0,
  2386. .num_ports = 2,
  2387. .base_baud = 921600,
  2388. .uart_offset = 0x200,
  2389. },
  2390. [pbn_exar_XR17C154] = {
  2391. .flags = FL_BASE0,
  2392. .num_ports = 4,
  2393. .base_baud = 921600,
  2394. .uart_offset = 0x200,
  2395. },
  2396. [pbn_exar_XR17C158] = {
  2397. .flags = FL_BASE0,
  2398. .num_ports = 8,
  2399. .base_baud = 921600,
  2400. .uart_offset = 0x200,
  2401. },
  2402. [pbn_exar_XR17V352] = {
  2403. .flags = FL_BASE0,
  2404. .num_ports = 2,
  2405. .base_baud = 7812500,
  2406. .uart_offset = 0x400,
  2407. .reg_shift = 0,
  2408. .first_offset = 0,
  2409. },
  2410. [pbn_exar_XR17V354] = {
  2411. .flags = FL_BASE0,
  2412. .num_ports = 4,
  2413. .base_baud = 7812500,
  2414. .uart_offset = 0x400,
  2415. .reg_shift = 0,
  2416. .first_offset = 0,
  2417. },
  2418. [pbn_exar_XR17V358] = {
  2419. .flags = FL_BASE0,
  2420. .num_ports = 8,
  2421. .base_baud = 7812500,
  2422. .uart_offset = 0x400,
  2423. .reg_shift = 0,
  2424. .first_offset = 0,
  2425. },
  2426. [pbn_exar_ibm_saturn] = {
  2427. .flags = FL_BASE0,
  2428. .num_ports = 1,
  2429. .base_baud = 921600,
  2430. .uart_offset = 0x200,
  2431. },
  2432. /*
  2433. * PA Semi PWRficient PA6T-1682M on-chip UART
  2434. */
  2435. [pbn_pasemi_1682M] = {
  2436. .flags = FL_BASE0,
  2437. .num_ports = 1,
  2438. .base_baud = 8333333,
  2439. },
  2440. /*
  2441. * National Instruments 843x
  2442. */
  2443. [pbn_ni8430_16] = {
  2444. .flags = FL_BASE0,
  2445. .num_ports = 16,
  2446. .base_baud = 3686400,
  2447. .uart_offset = 0x10,
  2448. .first_offset = 0x800,
  2449. },
  2450. [pbn_ni8430_8] = {
  2451. .flags = FL_BASE0,
  2452. .num_ports = 8,
  2453. .base_baud = 3686400,
  2454. .uart_offset = 0x10,
  2455. .first_offset = 0x800,
  2456. },
  2457. [pbn_ni8430_4] = {
  2458. .flags = FL_BASE0,
  2459. .num_ports = 4,
  2460. .base_baud = 3686400,
  2461. .uart_offset = 0x10,
  2462. .first_offset = 0x800,
  2463. },
  2464. [pbn_ni8430_2] = {
  2465. .flags = FL_BASE0,
  2466. .num_ports = 2,
  2467. .base_baud = 3686400,
  2468. .uart_offset = 0x10,
  2469. .first_offset = 0x800,
  2470. },
  2471. /*
  2472. * ADDI-DATA GmbH PCI-Express communication cards <info@addi-data.com>
  2473. */
  2474. [pbn_ADDIDATA_PCIe_1_3906250] = {
  2475. .flags = FL_BASE0,
  2476. .num_ports = 1,
  2477. .base_baud = 3906250,
  2478. .uart_offset = 0x200,
  2479. .first_offset = 0x1000,
  2480. },
  2481. [pbn_ADDIDATA_PCIe_2_3906250] = {
  2482. .flags = FL_BASE0,
  2483. .num_ports = 2,
  2484. .base_baud = 3906250,
  2485. .uart_offset = 0x200,
  2486. .first_offset = 0x1000,
  2487. },
  2488. [pbn_ADDIDATA_PCIe_4_3906250] = {
  2489. .flags = FL_BASE0,
  2490. .num_ports = 4,
  2491. .base_baud = 3906250,
  2492. .uart_offset = 0x200,
  2493. .first_offset = 0x1000,
  2494. },
  2495. [pbn_ADDIDATA_PCIe_8_3906250] = {
  2496. .flags = FL_BASE0,
  2497. .num_ports = 8,
  2498. .base_baud = 3906250,
  2499. .uart_offset = 0x200,
  2500. .first_offset = 0x1000,
  2501. },
  2502. [pbn_ce4100_1_115200] = {
  2503. .flags = FL_BASE_BARS,
  2504. .num_ports = 2,
  2505. .base_baud = 921600,
  2506. .reg_shift = 2,
  2507. },
  2508. [pbn_omegapci] = {
  2509. .flags = FL_BASE0,
  2510. .num_ports = 8,
  2511. .base_baud = 115200,
  2512. .uart_offset = 0x200,
  2513. },
  2514. [pbn_NETMOS9900_2s_115200] = {
  2515. .flags = FL_BASE0,
  2516. .num_ports = 2,
  2517. .base_baud = 115200,
  2518. },
  2519. };
  2520. static const struct pci_device_id blacklist[] = {
  2521. /* softmodems */
  2522. { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
  2523. { PCI_VDEVICE(MOTOROLA, 0x3052), }, /* Motorola Si3052-based modem */
  2524. { PCI_DEVICE(0x1543, 0x3052), }, /* Si3052-based modem, default IDs */
  2525. /* multi-io cards handled by parport_serial */
  2526. { PCI_DEVICE(0x4348, 0x7053), }, /* WCH CH353 2S1P */
  2527. };
  2528. /*
  2529. * Given a complete unknown PCI device, try to use some heuristics to
  2530. * guess what the configuration might be, based on the pitiful PCI
  2531. * serial specs. Returns 0 on success, 1 on failure.
  2532. */
  2533. static int
  2534. serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
  2535. {
  2536. const struct pci_device_id *bldev;
  2537. int num_iomem, num_port, first_port = -1, i;
  2538. /*
  2539. * If it is not a communications device or the programming
  2540. * interface is greater than 6, give up.
  2541. *
  2542. * (Should we try to make guesses for multiport serial devices
  2543. * later?)
  2544. */
  2545. if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
  2546. ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
  2547. (dev->class & 0xff) > 6)
  2548. return -ENODEV;
  2549. /*
  2550. * Do not access blacklisted devices that are known not to
  2551. * feature serial ports or are handled by other modules.
  2552. */
  2553. for (bldev = blacklist;
  2554. bldev < blacklist + ARRAY_SIZE(blacklist);
  2555. bldev++) {
  2556. if (dev->vendor == bldev->vendor &&
  2557. dev->device == bldev->device)
  2558. return -ENODEV;
  2559. }
  2560. num_iomem = num_port = 0;
  2561. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2562. if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
  2563. num_port++;
  2564. if (first_port == -1)
  2565. first_port = i;
  2566. }
  2567. if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
  2568. num_iomem++;
  2569. }
  2570. /*
  2571. * If there is 1 or 0 iomem regions, and exactly one port,
  2572. * use it. We guess the number of ports based on the IO
  2573. * region size.
  2574. */
  2575. if (num_iomem <= 1 && num_port == 1) {
  2576. board->flags = first_port;
  2577. board->num_ports = pci_resource_len(dev, first_port) / 8;
  2578. return 0;
  2579. }
  2580. /*
  2581. * Now guess if we've got a board which indexes by BARs.
  2582. * Each IO BAR should be 8 bytes, and they should follow
  2583. * consecutively.
  2584. */
  2585. first_port = -1;
  2586. num_port = 0;
  2587. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2588. if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
  2589. pci_resource_len(dev, i) == 8 &&
  2590. (first_port == -1 || (first_port + num_port) == i)) {
  2591. num_port++;
  2592. if (first_port == -1)
  2593. first_port = i;
  2594. }
  2595. }
  2596. if (num_port > 1) {
  2597. board->flags = first_port | FL_BASE_BARS;
  2598. board->num_ports = num_port;
  2599. return 0;
  2600. }
  2601. return -ENODEV;
  2602. }
  2603. static inline int
  2604. serial_pci_matches(const struct pciserial_board *board,
  2605. const struct pciserial_board *guessed)
  2606. {
  2607. return
  2608. board->num_ports == guessed->num_ports &&
  2609. board->base_baud == guessed->base_baud &&
  2610. board->uart_offset == guessed->uart_offset &&
  2611. board->reg_shift == guessed->reg_shift &&
  2612. board->first_offset == guessed->first_offset;
  2613. }
  2614. struct serial_private *
  2615. pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
  2616. {
  2617. struct uart_8250_port uart;
  2618. struct serial_private *priv;
  2619. struct pci_serial_quirk *quirk;
  2620. int rc, nr_ports, i;
  2621. nr_ports = board->num_ports;
  2622. /*
  2623. * Find an init and setup quirks.
  2624. */
  2625. quirk = find_quirk(dev);
  2626. /*
  2627. * Run the new-style initialization function.
  2628. * The initialization function returns:
  2629. * <0 - error
  2630. * 0 - use board->num_ports
  2631. * >0 - number of ports
  2632. */
  2633. if (quirk->init) {
  2634. rc = quirk->init(dev);
  2635. if (rc < 0) {
  2636. priv = ERR_PTR(rc);
  2637. goto err_out;
  2638. }
  2639. if (rc)
  2640. nr_ports = rc;
  2641. }
  2642. priv = kzalloc(sizeof(struct serial_private) +
  2643. sizeof(unsigned int) * nr_ports,
  2644. GFP_KERNEL);
  2645. if (!priv) {
  2646. priv = ERR_PTR(-ENOMEM);
  2647. goto err_deinit;
  2648. }
  2649. priv->dev = dev;
  2650. priv->quirk = quirk;
  2651. memset(&uart, 0, sizeof(uart));
  2652. uart.port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
  2653. uart.port.uartclk = board->base_baud * 16;
  2654. uart.port.irq = get_pci_irq(dev, board);
  2655. uart.port.dev = &dev->dev;
  2656. for (i = 0; i < nr_ports; i++) {
  2657. if (quirk->setup(priv, board, &uart, i))
  2658. break;
  2659. #ifdef SERIAL_DEBUG_PCI
  2660. printk(KERN_DEBUG "Setup PCI port: port %lx, irq %d, type %d\n",
  2661. uart.port.iobase, uart.port.irq, uart.port.iotype);
  2662. #endif
  2663. priv->line[i] = serial8250_register_8250_port(&uart);
  2664. if (priv->line[i] < 0) {
  2665. printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), priv->line[i]);
  2666. break;
  2667. }
  2668. }
  2669. priv->nr = i;
  2670. return priv;
  2671. err_deinit:
  2672. if (quirk->exit)
  2673. quirk->exit(dev);
  2674. err_out:
  2675. return priv;
  2676. }
  2677. EXPORT_SYMBOL_GPL(pciserial_init_ports);
  2678. void pciserial_remove_ports(struct serial_private *priv)
  2679. {
  2680. struct pci_serial_quirk *quirk;
  2681. int i;
  2682. for (i = 0; i < priv->nr; i++)
  2683. serial8250_unregister_port(priv->line[i]);
  2684. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2685. if (priv->remapped_bar[i])
  2686. iounmap(priv->remapped_bar[i]);
  2687. priv->remapped_bar[i] = NULL;
  2688. }
  2689. /*
  2690. * Find the exit quirks.
  2691. */
  2692. quirk = find_quirk(priv->dev);
  2693. if (quirk->exit)
  2694. quirk->exit(priv->dev);
  2695. kfree(priv);
  2696. }
  2697. EXPORT_SYMBOL_GPL(pciserial_remove_ports);
  2698. void pciserial_suspend_ports(struct serial_private *priv)
  2699. {
  2700. int i;
  2701. for (i = 0; i < priv->nr; i++)
  2702. if (priv->line[i] >= 0)
  2703. serial8250_suspend_port(priv->line[i]);
  2704. /*
  2705. * Ensure that every init quirk is properly torn down
  2706. */
  2707. if (priv->quirk->exit)
  2708. priv->quirk->exit(priv->dev);
  2709. }
  2710. EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
  2711. void pciserial_resume_ports(struct serial_private *priv)
  2712. {
  2713. int i;
  2714. /*
  2715. * Ensure that the board is correctly configured.
  2716. */
  2717. if (priv->quirk->init)
  2718. priv->quirk->init(priv->dev);
  2719. for (i = 0; i < priv->nr; i++)
  2720. if (priv->line[i] >= 0)
  2721. serial8250_resume_port(priv->line[i]);
  2722. }
  2723. EXPORT_SYMBOL_GPL(pciserial_resume_ports);
  2724. /*
  2725. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  2726. * to the arrangement of serial ports on a PCI card.
  2727. */
  2728. static int
  2729. pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  2730. {
  2731. struct pci_serial_quirk *quirk;
  2732. struct serial_private *priv;
  2733. const struct pciserial_board *board;
  2734. struct pciserial_board tmp;
  2735. int rc;
  2736. quirk = find_quirk(dev);
  2737. if (quirk->probe) {
  2738. rc = quirk->probe(dev);
  2739. if (rc)
  2740. return rc;
  2741. }
  2742. if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
  2743. printk(KERN_ERR "pci_init_one: invalid driver_data: %ld\n",
  2744. ent->driver_data);
  2745. return -EINVAL;
  2746. }
  2747. board = &pci_boards[ent->driver_data];
  2748. rc = pci_enable_device(dev);
  2749. pci_save_state(dev);
  2750. if (rc)
  2751. return rc;
  2752. if (ent->driver_data == pbn_default) {
  2753. /*
  2754. * Use a copy of the pci_board entry for this;
  2755. * avoid changing entries in the table.
  2756. */
  2757. memcpy(&tmp, board, sizeof(struct pciserial_board));
  2758. board = &tmp;
  2759. /*
  2760. * We matched one of our class entries. Try to
  2761. * determine the parameters of this board.
  2762. */
  2763. rc = serial_pci_guess_board(dev, &tmp);
  2764. if (rc)
  2765. goto disable;
  2766. } else {
  2767. /*
  2768. * We matched an explicit entry. If we are able to
  2769. * detect this boards settings with our heuristic,
  2770. * then we no longer need this entry.
  2771. */
  2772. memcpy(&tmp, &pci_boards[pbn_default],
  2773. sizeof(struct pciserial_board));
  2774. rc = serial_pci_guess_board(dev, &tmp);
  2775. if (rc == 0 && serial_pci_matches(board, &tmp))
  2776. moan_device("Redundant entry in serial pci_table.",
  2777. dev);
  2778. }
  2779. priv = pciserial_init_ports(dev, board);
  2780. if (!IS_ERR(priv)) {
  2781. pci_set_drvdata(dev, priv);
  2782. return 0;
  2783. }
  2784. rc = PTR_ERR(priv);
  2785. disable:
  2786. pci_disable_device(dev);
  2787. return rc;
  2788. }
  2789. static void pciserial_remove_one(struct pci_dev *dev)
  2790. {
  2791. struct serial_private *priv = pci_get_drvdata(dev);
  2792. pci_set_drvdata(dev, NULL);
  2793. pciserial_remove_ports(priv);
  2794. pci_disable_device(dev);
  2795. }
  2796. #ifdef CONFIG_PM
  2797. static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
  2798. {
  2799. struct serial_private *priv = pci_get_drvdata(dev);
  2800. if (priv)
  2801. pciserial_suspend_ports(priv);
  2802. pci_save_state(dev);
  2803. pci_set_power_state(dev, pci_choose_state(dev, state));
  2804. return 0;
  2805. }
  2806. static int pciserial_resume_one(struct pci_dev *dev)
  2807. {
  2808. int err;
  2809. struct serial_private *priv = pci_get_drvdata(dev);
  2810. pci_set_power_state(dev, PCI_D0);
  2811. pci_restore_state(dev);
  2812. if (priv) {
  2813. /*
  2814. * The device may have been disabled. Re-enable it.
  2815. */
  2816. err = pci_enable_device(dev);
  2817. /* FIXME: We cannot simply error out here */
  2818. if (err)
  2819. printk(KERN_ERR "pciserial: Unable to re-enable ports, trying to continue.\n");
  2820. pciserial_resume_ports(priv);
  2821. }
  2822. return 0;
  2823. }
  2824. #endif
  2825. static struct pci_device_id serial_pci_tbl[] = {
  2826. /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
  2827. { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
  2828. PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
  2829. pbn_b2_8_921600 },
  2830. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2831. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2832. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  2833. pbn_b1_8_1382400 },
  2834. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2835. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2836. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  2837. pbn_b1_4_1382400 },
  2838. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2839. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2840. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  2841. pbn_b1_2_1382400 },
  2842. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2843. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2844. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  2845. pbn_b1_8_1382400 },
  2846. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2847. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2848. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  2849. pbn_b1_4_1382400 },
  2850. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2851. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2852. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  2853. pbn_b1_2_1382400 },
  2854. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2855. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2856. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
  2857. pbn_b1_8_921600 },
  2858. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2859. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2860. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
  2861. pbn_b1_8_921600 },
  2862. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2863. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2864. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
  2865. pbn_b1_4_921600 },
  2866. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2867. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2868. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
  2869. pbn_b1_4_921600 },
  2870. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2871. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2872. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
  2873. pbn_b1_2_921600 },
  2874. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2875. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2876. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
  2877. pbn_b1_8_921600 },
  2878. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2879. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2880. PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
  2881. pbn_b1_8_921600 },
  2882. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2883. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2884. PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
  2885. pbn_b1_4_921600 },
  2886. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2887. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2888. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
  2889. pbn_b1_2_1250000 },
  2890. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2891. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2892. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
  2893. pbn_b0_2_1843200 },
  2894. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2895. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2896. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
  2897. pbn_b0_4_1843200 },
  2898. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2899. PCI_VENDOR_ID_AFAVLAB,
  2900. PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
  2901. pbn_b0_4_1152000 },
  2902. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2903. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2904. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
  2905. pbn_b0_2_1843200_200 },
  2906. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2907. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2908. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
  2909. pbn_b0_4_1843200_200 },
  2910. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2911. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2912. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
  2913. pbn_b0_8_1843200_200 },
  2914. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2915. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2916. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
  2917. pbn_b0_2_1843200_200 },
  2918. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2919. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2920. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
  2921. pbn_b0_4_1843200_200 },
  2922. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2923. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2924. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
  2925. pbn_b0_8_1843200_200 },
  2926. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2927. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2928. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
  2929. pbn_b0_2_1843200_200 },
  2930. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2931. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2932. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
  2933. pbn_b0_4_1843200_200 },
  2934. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2935. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2936. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
  2937. pbn_b0_8_1843200_200 },
  2938. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2939. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2940. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
  2941. pbn_b0_2_1843200_200 },
  2942. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2943. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2944. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
  2945. pbn_b0_4_1843200_200 },
  2946. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2947. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2948. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
  2949. pbn_b0_8_1843200_200 },
  2950. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2951. PCI_VENDOR_ID_IBM, PCI_SUBDEVICE_ID_IBM_SATURN_SERIAL_ONE_PORT,
  2952. 0, 0, pbn_exar_ibm_saturn },
  2953. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
  2954. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2955. pbn_b2_bt_1_115200 },
  2956. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
  2957. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2958. pbn_b2_bt_2_115200 },
  2959. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
  2960. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2961. pbn_b2_bt_4_115200 },
  2962. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
  2963. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2964. pbn_b2_bt_2_115200 },
  2965. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
  2966. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2967. pbn_b2_bt_4_115200 },
  2968. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
  2969. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2970. pbn_b2_8_115200 },
  2971. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
  2972. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2973. pbn_b2_8_460800 },
  2974. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
  2975. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2976. pbn_b2_8_115200 },
  2977. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
  2978. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2979. pbn_b2_bt_2_115200 },
  2980. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
  2981. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2982. pbn_b2_bt_2_921600 },
  2983. /*
  2984. * VScom SPCOM800, from sl@s.pl
  2985. */
  2986. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
  2987. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2988. pbn_b2_8_921600 },
  2989. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
  2990. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2991. pbn_b2_4_921600 },
  2992. /* Unknown card - subdevice 0x1584 */
  2993. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2994. PCI_VENDOR_ID_PLX,
  2995. PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
  2996. pbn_b0_4_115200 },
  2997. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2998. PCI_SUBVENDOR_ID_KEYSPAN,
  2999. PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
  3000. pbn_panacom },
  3001. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
  3002. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3003. pbn_panacom4 },
  3004. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
  3005. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3006. pbn_panacom2 },
  3007. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  3008. PCI_VENDOR_ID_ESDGMBH,
  3009. PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
  3010. pbn_b2_4_115200 },
  3011. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3012. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3013. PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
  3014. pbn_b2_4_460800 },
  3015. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3016. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3017. PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
  3018. pbn_b2_8_460800 },
  3019. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3020. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3021. PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
  3022. pbn_b2_16_460800 },
  3023. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3024. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3025. PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
  3026. pbn_b2_16_460800 },
  3027. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3028. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  3029. PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
  3030. pbn_b2_4_460800 },
  3031. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3032. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  3033. PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
  3034. pbn_b2_8_460800 },
  3035. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3036. PCI_SUBVENDOR_ID_EXSYS,
  3037. PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
  3038. pbn_b2_4_115200 },
  3039. /*
  3040. * Megawolf Romulus PCI Serial Card, from Mike Hudson
  3041. * (Exoray@isys.ca)
  3042. */
  3043. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
  3044. 0x10b5, 0x106a, 0, 0,
  3045. pbn_plx_romulus },
  3046. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
  3047. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3048. pbn_b1_4_115200 },
  3049. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
  3050. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3051. pbn_b1_2_115200 },
  3052. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
  3053. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3054. pbn_b1_8_115200 },
  3055. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
  3056. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3057. pbn_b1_8_115200 },
  3058. { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3059. PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
  3060. 0, 0,
  3061. pbn_b0_4_921600 },
  3062. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3063. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
  3064. 0, 0,
  3065. pbn_b0_4_1152000 },
  3066. { PCI_VENDOR_ID_OXSEMI, 0x9505,
  3067. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3068. pbn_b0_bt_2_921600 },
  3069. /*
  3070. * The below card is a little controversial since it is the
  3071. * subject of a PCI vendor/device ID clash. (See
  3072. * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
  3073. * For now just used the hex ID 0x950a.
  3074. */
  3075. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  3076. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_00,
  3077. 0, 0, pbn_b0_2_115200 },
  3078. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  3079. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_30,
  3080. 0, 0, pbn_b0_2_115200 },
  3081. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  3082. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3083. pbn_b0_2_1130000 },
  3084. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950,
  3085. PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0,
  3086. pbn_b0_1_921600 },
  3087. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3088. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3089. pbn_b0_4_115200 },
  3090. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
  3091. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3092. pbn_b0_bt_2_921600 },
  3093. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI958,
  3094. PCI_ANY_ID , PCI_ANY_ID, 0, 0,
  3095. pbn_b2_8_1152000 },
  3096. /*
  3097. * Oxford Semiconductor Inc. Tornado PCI express device range.
  3098. */
  3099. { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
  3100. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3101. pbn_b0_1_4000000 },
  3102. { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
  3103. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3104. pbn_b0_1_4000000 },
  3105. { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
  3106. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3107. pbn_oxsemi_1_4000000 },
  3108. { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
  3109. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3110. pbn_oxsemi_1_4000000 },
  3111. { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
  3112. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3113. pbn_b0_1_4000000 },
  3114. { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
  3115. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3116. pbn_b0_1_4000000 },
  3117. { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
  3118. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3119. pbn_oxsemi_1_4000000 },
  3120. { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
  3121. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3122. pbn_oxsemi_1_4000000 },
  3123. { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
  3124. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3125. pbn_b0_1_4000000 },
  3126. { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
  3127. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3128. pbn_b0_1_4000000 },
  3129. { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
  3130. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3131. pbn_b0_1_4000000 },
  3132. { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
  3133. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3134. pbn_b0_1_4000000 },
  3135. { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
  3136. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3137. pbn_oxsemi_2_4000000 },
  3138. { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
  3139. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3140. pbn_oxsemi_2_4000000 },
  3141. { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
  3142. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3143. pbn_oxsemi_4_4000000 },
  3144. { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
  3145. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3146. pbn_oxsemi_4_4000000 },
  3147. { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
  3148. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3149. pbn_oxsemi_8_4000000 },
  3150. { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
  3151. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3152. pbn_oxsemi_8_4000000 },
  3153. { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
  3154. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3155. pbn_oxsemi_1_4000000 },
  3156. { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
  3157. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3158. pbn_oxsemi_1_4000000 },
  3159. { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
  3160. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3161. pbn_oxsemi_1_4000000 },
  3162. { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
  3163. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3164. pbn_oxsemi_1_4000000 },
  3165. { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
  3166. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3167. pbn_oxsemi_1_4000000 },
  3168. { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
  3169. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3170. pbn_oxsemi_1_4000000 },
  3171. { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
  3172. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3173. pbn_oxsemi_1_4000000 },
  3174. { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
  3175. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3176. pbn_oxsemi_1_4000000 },
  3177. { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
  3178. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3179. pbn_oxsemi_1_4000000 },
  3180. { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
  3181. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3182. pbn_oxsemi_1_4000000 },
  3183. { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
  3184. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3185. pbn_oxsemi_1_4000000 },
  3186. { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
  3187. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3188. pbn_oxsemi_1_4000000 },
  3189. { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
  3190. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3191. pbn_oxsemi_1_4000000 },
  3192. { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
  3193. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3194. pbn_oxsemi_1_4000000 },
  3195. { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
  3196. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3197. pbn_oxsemi_1_4000000 },
  3198. { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
  3199. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3200. pbn_oxsemi_1_4000000 },
  3201. { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
  3202. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3203. pbn_oxsemi_1_4000000 },
  3204. { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
  3205. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3206. pbn_oxsemi_1_4000000 },
  3207. { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
  3208. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3209. pbn_oxsemi_1_4000000 },
  3210. { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
  3211. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3212. pbn_oxsemi_1_4000000 },
  3213. { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
  3214. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3215. pbn_oxsemi_1_4000000 },
  3216. { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
  3217. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3218. pbn_oxsemi_1_4000000 },
  3219. { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
  3220. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3221. pbn_oxsemi_1_4000000 },
  3222. { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
  3223. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3224. pbn_oxsemi_1_4000000 },
  3225. { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
  3226. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3227. pbn_oxsemi_1_4000000 },
  3228. { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
  3229. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3230. pbn_oxsemi_1_4000000 },
  3231. /*
  3232. * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
  3233. */
  3234. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
  3235. PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
  3236. pbn_oxsemi_1_4000000 },
  3237. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
  3238. PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
  3239. pbn_oxsemi_2_4000000 },
  3240. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
  3241. PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
  3242. pbn_oxsemi_4_4000000 },
  3243. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
  3244. PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
  3245. pbn_oxsemi_8_4000000 },
  3246. /*
  3247. * Digi/IBM PCIe 2-port Async EIA-232 Adapter utilizing OxSemi Tornado
  3248. */
  3249. { PCI_VENDOR_ID_DIGI, PCIE_DEVICE_ID_NEO_2_OX_IBM,
  3250. PCI_SUBVENDOR_ID_IBM, PCI_ANY_ID, 0, 0,
  3251. pbn_oxsemi_2_4000000 },
  3252. /*
  3253. * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
  3254. * from skokodyn@yahoo.com
  3255. */
  3256. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3257. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
  3258. pbn_sbsxrsio },
  3259. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3260. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
  3261. pbn_sbsxrsio },
  3262. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3263. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
  3264. pbn_sbsxrsio },
  3265. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3266. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
  3267. pbn_sbsxrsio },
  3268. /*
  3269. * Digitan DS560-558, from jimd@esoft.com
  3270. */
  3271. { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
  3272. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3273. pbn_b1_1_115200 },
  3274. /*
  3275. * Titan Electronic cards
  3276. * The 400L and 800L have a custom setup quirk.
  3277. */
  3278. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
  3279. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3280. pbn_b0_1_921600 },
  3281. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
  3282. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3283. pbn_b0_2_921600 },
  3284. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
  3285. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3286. pbn_b0_4_921600 },
  3287. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
  3288. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3289. pbn_b0_4_921600 },
  3290. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
  3291. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3292. pbn_b1_1_921600 },
  3293. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
  3294. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3295. pbn_b1_bt_2_921600 },
  3296. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
  3297. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3298. pbn_b0_bt_4_921600 },
  3299. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
  3300. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3301. pbn_b0_bt_8_921600 },
  3302. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200I,
  3303. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3304. pbn_b4_bt_2_921600 },
  3305. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400I,
  3306. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3307. pbn_b4_bt_4_921600 },
  3308. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800I,
  3309. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3310. pbn_b4_bt_8_921600 },
  3311. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400EH,
  3312. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3313. pbn_b0_4_921600 },
  3314. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EH,
  3315. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3316. pbn_b0_4_921600 },
  3317. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EHB,
  3318. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3319. pbn_b0_4_921600 },
  3320. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100E,
  3321. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3322. pbn_oxsemi_1_4000000 },
  3323. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200E,
  3324. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3325. pbn_oxsemi_2_4000000 },
  3326. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400E,
  3327. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3328. pbn_oxsemi_4_4000000 },
  3329. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800E,
  3330. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3331. pbn_oxsemi_8_4000000 },
  3332. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EI,
  3333. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3334. pbn_oxsemi_2_4000000 },
  3335. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EISI,
  3336. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3337. pbn_oxsemi_2_4000000 },
  3338. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400V3,
  3339. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3340. pbn_b0_4_921600 },
  3341. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_410V3,
  3342. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3343. pbn_b0_4_921600 },
  3344. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3,
  3345. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3346. pbn_b0_4_921600 },
  3347. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3B,
  3348. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3349. pbn_b0_4_921600 },
  3350. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
  3351. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3352. pbn_b2_1_460800 },
  3353. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
  3354. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3355. pbn_b2_1_460800 },
  3356. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
  3357. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3358. pbn_b2_1_460800 },
  3359. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
  3360. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3361. pbn_b2_bt_2_921600 },
  3362. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
  3363. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3364. pbn_b2_bt_2_921600 },
  3365. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
  3366. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3367. pbn_b2_bt_2_921600 },
  3368. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
  3369. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3370. pbn_b2_bt_4_921600 },
  3371. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
  3372. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3373. pbn_b2_bt_4_921600 },
  3374. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
  3375. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3376. pbn_b2_bt_4_921600 },
  3377. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
  3378. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3379. pbn_b0_1_921600 },
  3380. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
  3381. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3382. pbn_b0_1_921600 },
  3383. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
  3384. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3385. pbn_b0_1_921600 },
  3386. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
  3387. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3388. pbn_b0_bt_2_921600 },
  3389. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
  3390. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3391. pbn_b0_bt_2_921600 },
  3392. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
  3393. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3394. pbn_b0_bt_2_921600 },
  3395. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
  3396. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3397. pbn_b0_bt_4_921600 },
  3398. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
  3399. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3400. pbn_b0_bt_4_921600 },
  3401. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
  3402. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3403. pbn_b0_bt_4_921600 },
  3404. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
  3405. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3406. pbn_b0_bt_8_921600 },
  3407. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
  3408. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3409. pbn_b0_bt_8_921600 },
  3410. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
  3411. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3412. pbn_b0_bt_8_921600 },
  3413. /*
  3414. * Computone devices submitted by Doug McNash dmcnash@computone.com
  3415. */
  3416. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3417. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
  3418. 0, 0, pbn_computone_4 },
  3419. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3420. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
  3421. 0, 0, pbn_computone_8 },
  3422. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3423. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
  3424. 0, 0, pbn_computone_6 },
  3425. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
  3426. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3427. pbn_oxsemi },
  3428. { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
  3429. PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
  3430. pbn_b0_bt_1_921600 },
  3431. /*
  3432. * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
  3433. */
  3434. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
  3435. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3436. pbn_b0_bt_8_115200 },
  3437. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
  3438. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3439. pbn_b0_bt_8_115200 },
  3440. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
  3441. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3442. pbn_b0_bt_2_115200 },
  3443. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
  3444. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3445. pbn_b0_bt_2_115200 },
  3446. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
  3447. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3448. pbn_b0_bt_2_115200 },
  3449. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_A,
  3450. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3451. pbn_b0_bt_2_115200 },
  3452. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_B,
  3453. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3454. pbn_b0_bt_2_115200 },
  3455. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
  3456. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3457. pbn_b0_bt_4_460800 },
  3458. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
  3459. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3460. pbn_b0_bt_4_460800 },
  3461. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
  3462. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3463. pbn_b0_bt_2_460800 },
  3464. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
  3465. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3466. pbn_b0_bt_2_460800 },
  3467. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
  3468. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3469. pbn_b0_bt_2_460800 },
  3470. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
  3471. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3472. pbn_b0_bt_1_115200 },
  3473. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
  3474. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3475. pbn_b0_bt_1_460800 },
  3476. /*
  3477. * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
  3478. * Cards are identified by their subsystem vendor IDs, which
  3479. * (in hex) match the model number.
  3480. *
  3481. * Note that JC140x are RS422/485 cards which require ox950
  3482. * ACR = 0x10, and as such are not currently fully supported.
  3483. */
  3484. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3485. 0x1204, 0x0004, 0, 0,
  3486. pbn_b0_4_921600 },
  3487. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3488. 0x1208, 0x0004, 0, 0,
  3489. pbn_b0_4_921600 },
  3490. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3491. 0x1402, 0x0002, 0, 0,
  3492. pbn_b0_2_921600 }, */
  3493. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3494. 0x1404, 0x0004, 0, 0,
  3495. pbn_b0_4_921600 }, */
  3496. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
  3497. 0x1208, 0x0004, 0, 0,
  3498. pbn_b0_4_921600 },
  3499. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  3500. 0x1204, 0x0004, 0, 0,
  3501. pbn_b0_4_921600 },
  3502. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  3503. 0x1208, 0x0004, 0, 0,
  3504. pbn_b0_4_921600 },
  3505. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF3,
  3506. 0x1208, 0x0004, 0, 0,
  3507. pbn_b0_4_921600 },
  3508. /*
  3509. * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
  3510. */
  3511. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
  3512. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3513. pbn_b1_1_1382400 },
  3514. /*
  3515. * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
  3516. */
  3517. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
  3518. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3519. pbn_b1_1_1382400 },
  3520. /*
  3521. * RAStel 2 port modem, gerg@moreton.com.au
  3522. */
  3523. { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
  3524. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3525. pbn_b2_bt_2_115200 },
  3526. /*
  3527. * EKF addition for i960 Boards form EKF with serial port
  3528. */
  3529. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
  3530. 0xE4BF, PCI_ANY_ID, 0, 0,
  3531. pbn_intel_i960 },
  3532. /*
  3533. * Xircom Cardbus/Ethernet combos
  3534. */
  3535. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  3536. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3537. pbn_b0_1_115200 },
  3538. /*
  3539. * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
  3540. */
  3541. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
  3542. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3543. pbn_b0_1_115200 },
  3544. /*
  3545. * Untested PCI modems, sent in from various folks...
  3546. */
  3547. /*
  3548. * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
  3549. */
  3550. { PCI_VENDOR_ID_ROCKWELL, 0x1004,
  3551. 0x1048, 0x1500, 0, 0,
  3552. pbn_b1_1_115200 },
  3553. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
  3554. 0xFF00, 0, 0, 0,
  3555. pbn_sgi_ioc3 },
  3556. /*
  3557. * HP Diva card
  3558. */
  3559. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  3560. PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
  3561. pbn_b1_1_115200 },
  3562. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  3563. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3564. pbn_b0_5_115200 },
  3565. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
  3566. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3567. pbn_b2_1_115200 },
  3568. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
  3569. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3570. pbn_b3_2_115200 },
  3571. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
  3572. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3573. pbn_b3_4_115200 },
  3574. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
  3575. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3576. pbn_b3_8_115200 },
  3577. /*
  3578. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  3579. */
  3580. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3581. PCI_ANY_ID, PCI_ANY_ID,
  3582. 0,
  3583. 0, pbn_exar_XR17C152 },
  3584. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3585. PCI_ANY_ID, PCI_ANY_ID,
  3586. 0,
  3587. 0, pbn_exar_XR17C154 },
  3588. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3589. PCI_ANY_ID, PCI_ANY_ID,
  3590. 0,
  3591. 0, pbn_exar_XR17C158 },
  3592. /*
  3593. * Exar Corp. XR17V35[248] Dual/Quad/Octal PCIe UARTs
  3594. */
  3595. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V352,
  3596. PCI_ANY_ID, PCI_ANY_ID,
  3597. 0,
  3598. 0, pbn_exar_XR17V352 },
  3599. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V354,
  3600. PCI_ANY_ID, PCI_ANY_ID,
  3601. 0,
  3602. 0, pbn_exar_XR17V354 },
  3603. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V358,
  3604. PCI_ANY_ID, PCI_ANY_ID,
  3605. 0,
  3606. 0, pbn_exar_XR17V358 },
  3607. /*
  3608. * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
  3609. */
  3610. { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
  3611. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3612. pbn_b0_1_115200 },
  3613. /*
  3614. * ITE
  3615. */
  3616. { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
  3617. PCI_ANY_ID, PCI_ANY_ID,
  3618. 0, 0,
  3619. pbn_b1_bt_1_115200 },
  3620. /*
  3621. * IntaShield IS-200
  3622. */
  3623. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
  3624. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
  3625. pbn_b2_2_115200 },
  3626. /*
  3627. * IntaShield IS-400
  3628. */
  3629. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
  3630. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
  3631. pbn_b2_4_115200 },
  3632. /*
  3633. * Perle PCI-RAS cards
  3634. */
  3635. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  3636. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
  3637. 0, 0, pbn_b2_4_921600 },
  3638. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  3639. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
  3640. 0, 0, pbn_b2_8_921600 },
  3641. /*
  3642. * Mainpine series cards: Fairly standard layout but fools
  3643. * parts of the autodetect in some cases and uses otherwise
  3644. * unmatched communications subclasses in the PCI Express case
  3645. */
  3646. { /* RockForceDUO */
  3647. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3648. PCI_VENDOR_ID_MAINPINE, 0x0200,
  3649. 0, 0, pbn_b0_2_115200 },
  3650. { /* RockForceQUATRO */
  3651. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3652. PCI_VENDOR_ID_MAINPINE, 0x0300,
  3653. 0, 0, pbn_b0_4_115200 },
  3654. { /* RockForceDUO+ */
  3655. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3656. PCI_VENDOR_ID_MAINPINE, 0x0400,
  3657. 0, 0, pbn_b0_2_115200 },
  3658. { /* RockForceQUATRO+ */
  3659. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3660. PCI_VENDOR_ID_MAINPINE, 0x0500,
  3661. 0, 0, pbn_b0_4_115200 },
  3662. { /* RockForce+ */
  3663. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3664. PCI_VENDOR_ID_MAINPINE, 0x0600,
  3665. 0, 0, pbn_b0_2_115200 },
  3666. { /* RockForce+ */
  3667. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3668. PCI_VENDOR_ID_MAINPINE, 0x0700,
  3669. 0, 0, pbn_b0_4_115200 },
  3670. { /* RockForceOCTO+ */
  3671. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3672. PCI_VENDOR_ID_MAINPINE, 0x0800,
  3673. 0, 0, pbn_b0_8_115200 },
  3674. { /* RockForceDUO+ */
  3675. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3676. PCI_VENDOR_ID_MAINPINE, 0x0C00,
  3677. 0, 0, pbn_b0_2_115200 },
  3678. { /* RockForceQUARTRO+ */
  3679. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3680. PCI_VENDOR_ID_MAINPINE, 0x0D00,
  3681. 0, 0, pbn_b0_4_115200 },
  3682. { /* RockForceOCTO+ */
  3683. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3684. PCI_VENDOR_ID_MAINPINE, 0x1D00,
  3685. 0, 0, pbn_b0_8_115200 },
  3686. { /* RockForceD1 */
  3687. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3688. PCI_VENDOR_ID_MAINPINE, 0x2000,
  3689. 0, 0, pbn_b0_1_115200 },
  3690. { /* RockForceF1 */
  3691. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3692. PCI_VENDOR_ID_MAINPINE, 0x2100,
  3693. 0, 0, pbn_b0_1_115200 },
  3694. { /* RockForceD2 */
  3695. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3696. PCI_VENDOR_ID_MAINPINE, 0x2200,
  3697. 0, 0, pbn_b0_2_115200 },
  3698. { /* RockForceF2 */
  3699. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3700. PCI_VENDOR_ID_MAINPINE, 0x2300,
  3701. 0, 0, pbn_b0_2_115200 },
  3702. { /* RockForceD4 */
  3703. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3704. PCI_VENDOR_ID_MAINPINE, 0x2400,
  3705. 0, 0, pbn_b0_4_115200 },
  3706. { /* RockForceF4 */
  3707. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3708. PCI_VENDOR_ID_MAINPINE, 0x2500,
  3709. 0, 0, pbn_b0_4_115200 },
  3710. { /* RockForceD8 */
  3711. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3712. PCI_VENDOR_ID_MAINPINE, 0x2600,
  3713. 0, 0, pbn_b0_8_115200 },
  3714. { /* RockForceF8 */
  3715. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3716. PCI_VENDOR_ID_MAINPINE, 0x2700,
  3717. 0, 0, pbn_b0_8_115200 },
  3718. { /* IQ Express D1 */
  3719. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3720. PCI_VENDOR_ID_MAINPINE, 0x3000,
  3721. 0, 0, pbn_b0_1_115200 },
  3722. { /* IQ Express F1 */
  3723. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3724. PCI_VENDOR_ID_MAINPINE, 0x3100,
  3725. 0, 0, pbn_b0_1_115200 },
  3726. { /* IQ Express D2 */
  3727. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3728. PCI_VENDOR_ID_MAINPINE, 0x3200,
  3729. 0, 0, pbn_b0_2_115200 },
  3730. { /* IQ Express F2 */
  3731. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3732. PCI_VENDOR_ID_MAINPINE, 0x3300,
  3733. 0, 0, pbn_b0_2_115200 },
  3734. { /* IQ Express D4 */
  3735. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3736. PCI_VENDOR_ID_MAINPINE, 0x3400,
  3737. 0, 0, pbn_b0_4_115200 },
  3738. { /* IQ Express F4 */
  3739. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3740. PCI_VENDOR_ID_MAINPINE, 0x3500,
  3741. 0, 0, pbn_b0_4_115200 },
  3742. { /* IQ Express D8 */
  3743. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3744. PCI_VENDOR_ID_MAINPINE, 0x3C00,
  3745. 0, 0, pbn_b0_8_115200 },
  3746. { /* IQ Express F8 */
  3747. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3748. PCI_VENDOR_ID_MAINPINE, 0x3D00,
  3749. 0, 0, pbn_b0_8_115200 },
  3750. /*
  3751. * PA Semi PA6T-1682M on-chip UART
  3752. */
  3753. { PCI_VENDOR_ID_PASEMI, 0xa004,
  3754. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3755. pbn_pasemi_1682M },
  3756. /*
  3757. * National Instruments
  3758. */
  3759. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
  3760. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3761. pbn_b1_16_115200 },
  3762. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
  3763. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3764. pbn_b1_8_115200 },
  3765. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
  3766. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3767. pbn_b1_bt_4_115200 },
  3768. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
  3769. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3770. pbn_b1_bt_2_115200 },
  3771. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
  3772. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3773. pbn_b1_bt_4_115200 },
  3774. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
  3775. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3776. pbn_b1_bt_2_115200 },
  3777. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
  3778. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3779. pbn_b1_16_115200 },
  3780. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
  3781. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3782. pbn_b1_8_115200 },
  3783. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
  3784. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3785. pbn_b1_bt_4_115200 },
  3786. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
  3787. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3788. pbn_b1_bt_2_115200 },
  3789. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
  3790. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3791. pbn_b1_bt_4_115200 },
  3792. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
  3793. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3794. pbn_b1_bt_2_115200 },
  3795. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
  3796. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3797. pbn_ni8430_2 },
  3798. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
  3799. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3800. pbn_ni8430_2 },
  3801. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
  3802. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3803. pbn_ni8430_4 },
  3804. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
  3805. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3806. pbn_ni8430_4 },
  3807. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
  3808. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3809. pbn_ni8430_8 },
  3810. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
  3811. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3812. pbn_ni8430_8 },
  3813. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
  3814. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3815. pbn_ni8430_16 },
  3816. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
  3817. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3818. pbn_ni8430_16 },
  3819. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
  3820. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3821. pbn_ni8430_2 },
  3822. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
  3823. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3824. pbn_ni8430_2 },
  3825. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
  3826. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3827. pbn_ni8430_4 },
  3828. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
  3829. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3830. pbn_ni8430_4 },
  3831. /*
  3832. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  3833. */
  3834. { PCI_VENDOR_ID_ADDIDATA,
  3835. PCI_DEVICE_ID_ADDIDATA_APCI7500,
  3836. PCI_ANY_ID,
  3837. PCI_ANY_ID,
  3838. 0,
  3839. 0,
  3840. pbn_b0_4_115200 },
  3841. { PCI_VENDOR_ID_ADDIDATA,
  3842. PCI_DEVICE_ID_ADDIDATA_APCI7420,
  3843. PCI_ANY_ID,
  3844. PCI_ANY_ID,
  3845. 0,
  3846. 0,
  3847. pbn_b0_2_115200 },
  3848. { PCI_VENDOR_ID_ADDIDATA,
  3849. PCI_DEVICE_ID_ADDIDATA_APCI7300,
  3850. PCI_ANY_ID,
  3851. PCI_ANY_ID,
  3852. 0,
  3853. 0,
  3854. pbn_b0_1_115200 },
  3855. { PCI_VENDOR_ID_ADDIDATA_OLD,
  3856. PCI_DEVICE_ID_ADDIDATA_APCI7800,
  3857. PCI_ANY_ID,
  3858. PCI_ANY_ID,
  3859. 0,
  3860. 0,
  3861. pbn_b1_8_115200 },
  3862. { PCI_VENDOR_ID_ADDIDATA,
  3863. PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
  3864. PCI_ANY_ID,
  3865. PCI_ANY_ID,
  3866. 0,
  3867. 0,
  3868. pbn_b0_4_115200 },
  3869. { PCI_VENDOR_ID_ADDIDATA,
  3870. PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
  3871. PCI_ANY_ID,
  3872. PCI_ANY_ID,
  3873. 0,
  3874. 0,
  3875. pbn_b0_2_115200 },
  3876. { PCI_VENDOR_ID_ADDIDATA,
  3877. PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
  3878. PCI_ANY_ID,
  3879. PCI_ANY_ID,
  3880. 0,
  3881. 0,
  3882. pbn_b0_1_115200 },
  3883. { PCI_VENDOR_ID_ADDIDATA,
  3884. PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
  3885. PCI_ANY_ID,
  3886. PCI_ANY_ID,
  3887. 0,
  3888. 0,
  3889. pbn_b0_4_115200 },
  3890. { PCI_VENDOR_ID_ADDIDATA,
  3891. PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
  3892. PCI_ANY_ID,
  3893. PCI_ANY_ID,
  3894. 0,
  3895. 0,
  3896. pbn_b0_2_115200 },
  3897. { PCI_VENDOR_ID_ADDIDATA,
  3898. PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
  3899. PCI_ANY_ID,
  3900. PCI_ANY_ID,
  3901. 0,
  3902. 0,
  3903. pbn_b0_1_115200 },
  3904. { PCI_VENDOR_ID_ADDIDATA,
  3905. PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
  3906. PCI_ANY_ID,
  3907. PCI_ANY_ID,
  3908. 0,
  3909. 0,
  3910. pbn_b0_8_115200 },
  3911. { PCI_VENDOR_ID_ADDIDATA,
  3912. PCI_DEVICE_ID_ADDIDATA_APCIe7500,
  3913. PCI_ANY_ID,
  3914. PCI_ANY_ID,
  3915. 0,
  3916. 0,
  3917. pbn_ADDIDATA_PCIe_4_3906250 },
  3918. { PCI_VENDOR_ID_ADDIDATA,
  3919. PCI_DEVICE_ID_ADDIDATA_APCIe7420,
  3920. PCI_ANY_ID,
  3921. PCI_ANY_ID,
  3922. 0,
  3923. 0,
  3924. pbn_ADDIDATA_PCIe_2_3906250 },
  3925. { PCI_VENDOR_ID_ADDIDATA,
  3926. PCI_DEVICE_ID_ADDIDATA_APCIe7300,
  3927. PCI_ANY_ID,
  3928. PCI_ANY_ID,
  3929. 0,
  3930. 0,
  3931. pbn_ADDIDATA_PCIe_1_3906250 },
  3932. { PCI_VENDOR_ID_ADDIDATA,
  3933. PCI_DEVICE_ID_ADDIDATA_APCIe7800,
  3934. PCI_ANY_ID,
  3935. PCI_ANY_ID,
  3936. 0,
  3937. 0,
  3938. pbn_ADDIDATA_PCIe_8_3906250 },
  3939. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
  3940. PCI_VENDOR_ID_IBM, 0x0299,
  3941. 0, 0, pbn_b0_bt_2_115200 },
  3942. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9901,
  3943. 0xA000, 0x1000,
  3944. 0, 0, pbn_b0_1_115200 },
  3945. /* the 9901 is a rebranded 9912 */
  3946. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9912,
  3947. 0xA000, 0x1000,
  3948. 0, 0, pbn_b0_1_115200 },
  3949. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9922,
  3950. 0xA000, 0x1000,
  3951. 0, 0, pbn_b0_1_115200 },
  3952. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9904,
  3953. 0xA000, 0x1000,
  3954. 0, 0, pbn_b0_1_115200 },
  3955. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
  3956. 0xA000, 0x1000,
  3957. 0, 0, pbn_b0_1_115200 },
  3958. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
  3959. 0xA000, 0x3002,
  3960. 0, 0, pbn_NETMOS9900_2s_115200 },
  3961. /*
  3962. * Best Connectivity and Rosewill PCI Multi I/O cards
  3963. */
  3964. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  3965. 0xA000, 0x1000,
  3966. 0, 0, pbn_b0_1_115200 },
  3967. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  3968. 0xA000, 0x3002,
  3969. 0, 0, pbn_b0_bt_2_115200 },
  3970. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  3971. 0xA000, 0x3004,
  3972. 0, 0, pbn_b0_bt_4_115200 },
  3973. /* Intel CE4100 */
  3974. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CE4100_UART,
  3975. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3976. pbn_ce4100_1_115200 },
  3977. /*
  3978. * Cronyx Omega PCI
  3979. */
  3980. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
  3981. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3982. pbn_omegapci },
  3983. /*
  3984. * AgeStar as-prs2-009
  3985. */
  3986. { PCI_VENDOR_ID_AGESTAR, PCI_DEVICE_ID_AGESTAR_9375,
  3987. PCI_ANY_ID, PCI_ANY_ID,
  3988. 0, 0, pbn_b0_bt_2_115200 },
  3989. /*
  3990. * WCH CH353 series devices: The 2S1P is handled by parport_serial
  3991. * so not listed here.
  3992. */
  3993. { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_4S,
  3994. PCI_ANY_ID, PCI_ANY_ID,
  3995. 0, 0, pbn_b0_bt_4_115200 },
  3996. { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_2S1PF,
  3997. PCI_ANY_ID, PCI_ANY_ID,
  3998. 0, 0, pbn_b0_bt_2_115200 },
  3999. /*
  4000. * These entries match devices with class COMMUNICATION_SERIAL,
  4001. * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
  4002. */
  4003. { PCI_ANY_ID, PCI_ANY_ID,
  4004. PCI_ANY_ID, PCI_ANY_ID,
  4005. PCI_CLASS_COMMUNICATION_SERIAL << 8,
  4006. 0xffff00, pbn_default },
  4007. { PCI_ANY_ID, PCI_ANY_ID,
  4008. PCI_ANY_ID, PCI_ANY_ID,
  4009. PCI_CLASS_COMMUNICATION_MODEM << 8,
  4010. 0xffff00, pbn_default },
  4011. { PCI_ANY_ID, PCI_ANY_ID,
  4012. PCI_ANY_ID, PCI_ANY_ID,
  4013. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
  4014. 0xffff00, pbn_default },
  4015. { 0, }
  4016. };
  4017. static pci_ers_result_t serial8250_io_error_detected(struct pci_dev *dev,
  4018. pci_channel_state_t state)
  4019. {
  4020. struct serial_private *priv = pci_get_drvdata(dev);
  4021. if (state == pci_channel_io_perm_failure)
  4022. return PCI_ERS_RESULT_DISCONNECT;
  4023. if (priv)
  4024. pciserial_suspend_ports(priv);
  4025. pci_disable_device(dev);
  4026. return PCI_ERS_RESULT_NEED_RESET;
  4027. }
  4028. static pci_ers_result_t serial8250_io_slot_reset(struct pci_dev *dev)
  4029. {
  4030. int rc;
  4031. rc = pci_enable_device(dev);
  4032. if (rc)
  4033. return PCI_ERS_RESULT_DISCONNECT;
  4034. pci_restore_state(dev);
  4035. pci_save_state(dev);
  4036. return PCI_ERS_RESULT_RECOVERED;
  4037. }
  4038. static void serial8250_io_resume(struct pci_dev *dev)
  4039. {
  4040. struct serial_private *priv = pci_get_drvdata(dev);
  4041. if (priv)
  4042. pciserial_resume_ports(priv);
  4043. }
  4044. static const struct pci_error_handlers serial8250_err_handler = {
  4045. .error_detected = serial8250_io_error_detected,
  4046. .slot_reset = serial8250_io_slot_reset,
  4047. .resume = serial8250_io_resume,
  4048. };
  4049. static struct pci_driver serial_pci_driver = {
  4050. .name = "serial",
  4051. .probe = pciserial_init_one,
  4052. .remove = pciserial_remove_one,
  4053. #ifdef CONFIG_PM
  4054. .suspend = pciserial_suspend_one,
  4055. .resume = pciserial_resume_one,
  4056. #endif
  4057. .id_table = serial_pci_tbl,
  4058. .err_handler = &serial8250_err_handler,
  4059. };
  4060. module_pci_driver(serial_pci_driver);
  4061. MODULE_LICENSE("GPL");
  4062. MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
  4063. MODULE_DEVICE_TABLE(pci, serial_pci_tbl);