wm_adsp.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203
  1. /*
  2. * wm_adsp.c -- Wolfson ADSP support
  3. *
  4. * Copyright 2012 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/delay.h>
  16. #include <linux/firmware.h>
  17. #include <linux/list.h>
  18. #include <linux/pm.h>
  19. #include <linux/pm_runtime.h>
  20. #include <linux/regmap.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/pcm.h>
  25. #include <sound/pcm_params.h>
  26. #include <sound/soc.h>
  27. #include <sound/jack.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include <linux/mfd/arizona/registers.h>
  31. #include "arizona.h"
  32. #include "wm_adsp.h"
  33. #define adsp_crit(_dsp, fmt, ...) \
  34. dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  35. #define adsp_err(_dsp, fmt, ...) \
  36. dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  37. #define adsp_warn(_dsp, fmt, ...) \
  38. dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  39. #define adsp_info(_dsp, fmt, ...) \
  40. dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  41. #define adsp_dbg(_dsp, fmt, ...) \
  42. dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
  43. #define ADSP1_CONTROL_1 0x00
  44. #define ADSP1_CONTROL_2 0x02
  45. #define ADSP1_CONTROL_3 0x03
  46. #define ADSP1_CONTROL_4 0x04
  47. #define ADSP1_CONTROL_5 0x06
  48. #define ADSP1_CONTROL_6 0x07
  49. #define ADSP1_CONTROL_7 0x08
  50. #define ADSP1_CONTROL_8 0x09
  51. #define ADSP1_CONTROL_9 0x0A
  52. #define ADSP1_CONTROL_10 0x0B
  53. #define ADSP1_CONTROL_11 0x0C
  54. #define ADSP1_CONTROL_12 0x0D
  55. #define ADSP1_CONTROL_13 0x0F
  56. #define ADSP1_CONTROL_14 0x10
  57. #define ADSP1_CONTROL_15 0x11
  58. #define ADSP1_CONTROL_16 0x12
  59. #define ADSP1_CONTROL_17 0x13
  60. #define ADSP1_CONTROL_18 0x14
  61. #define ADSP1_CONTROL_19 0x16
  62. #define ADSP1_CONTROL_20 0x17
  63. #define ADSP1_CONTROL_21 0x18
  64. #define ADSP1_CONTROL_22 0x1A
  65. #define ADSP1_CONTROL_23 0x1B
  66. #define ADSP1_CONTROL_24 0x1C
  67. #define ADSP1_CONTROL_25 0x1E
  68. #define ADSP1_CONTROL_26 0x20
  69. #define ADSP1_CONTROL_27 0x21
  70. #define ADSP1_CONTROL_28 0x22
  71. #define ADSP1_CONTROL_29 0x23
  72. #define ADSP1_CONTROL_30 0x24
  73. #define ADSP1_CONTROL_31 0x26
  74. /*
  75. * ADSP1 Control 19
  76. */
  77. #define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  78. #define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  79. #define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
  80. /*
  81. * ADSP1 Control 30
  82. */
  83. #define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */
  84. #define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */
  85. #define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */
  86. #define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */
  87. #define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  88. #define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  89. #define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  90. #define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  91. #define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  92. #define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  93. #define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  94. #define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  95. #define ADSP1_START 0x0001 /* DSP1_START */
  96. #define ADSP1_START_MASK 0x0001 /* DSP1_START */
  97. #define ADSP1_START_SHIFT 0 /* DSP1_START */
  98. #define ADSP1_START_WIDTH 1 /* DSP1_START */
  99. /*
  100. * ADSP1 Control 31
  101. */
  102. #define ADSP1_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
  103. #define ADSP1_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
  104. #define ADSP1_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
  105. #define ADSP2_CONTROL 0x0
  106. #define ADSP2_CLOCKING 0x1
  107. #define ADSP2_STATUS1 0x4
  108. #define ADSP2_WDMA_CONFIG_1 0x30
  109. #define ADSP2_WDMA_CONFIG_2 0x31
  110. #define ADSP2_RDMA_CONFIG_1 0x34
  111. /*
  112. * ADSP2 Control
  113. */
  114. #define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */
  115. #define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */
  116. #define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */
  117. #define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */
  118. #define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
  119. #define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
  120. #define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
  121. #define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
  122. #define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
  123. #define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
  124. #define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
  125. #define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
  126. #define ADSP2_START 0x0001 /* DSP1_START */
  127. #define ADSP2_START_MASK 0x0001 /* DSP1_START */
  128. #define ADSP2_START_SHIFT 0 /* DSP1_START */
  129. #define ADSP2_START_WIDTH 1 /* DSP1_START */
  130. /*
  131. * ADSP2 clocking
  132. */
  133. #define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
  134. #define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
  135. #define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
  136. /*
  137. * ADSP2 Status 1
  138. */
  139. #define ADSP2_RAM_RDY 0x0001
  140. #define ADSP2_RAM_RDY_MASK 0x0001
  141. #define ADSP2_RAM_RDY_SHIFT 0
  142. #define ADSP2_RAM_RDY_WIDTH 1
  143. struct wm_adsp_buf {
  144. struct list_head list;
  145. void *buf;
  146. };
  147. static struct wm_adsp_buf *wm_adsp_buf_alloc(const void *src, size_t len,
  148. struct list_head *list)
  149. {
  150. struct wm_adsp_buf *buf = kzalloc(sizeof(*buf), GFP_KERNEL);
  151. if (buf == NULL)
  152. return NULL;
  153. buf->buf = kmemdup(src, len, GFP_KERNEL | GFP_DMA);
  154. if (!buf->buf) {
  155. kfree(buf);
  156. return NULL;
  157. }
  158. if (list)
  159. list_add_tail(&buf->list, list);
  160. return buf;
  161. }
  162. static void wm_adsp_buf_free(struct list_head *list)
  163. {
  164. while (!list_empty(list)) {
  165. struct wm_adsp_buf *buf = list_first_entry(list,
  166. struct wm_adsp_buf,
  167. list);
  168. list_del(&buf->list);
  169. kfree(buf->buf);
  170. kfree(buf);
  171. }
  172. }
  173. #define WM_ADSP_NUM_FW 4
  174. static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = {
  175. "MBC/VSS", "Tx", "Tx Speaker", "Rx ANC"
  176. };
  177. static struct {
  178. const char *file;
  179. } wm_adsp_fw[WM_ADSP_NUM_FW] = {
  180. { .file = "mbc-vss" },
  181. { .file = "tx" },
  182. { .file = "tx-spk" },
  183. { .file = "rx-anc" },
  184. };
  185. static int wm_adsp_fw_get(struct snd_kcontrol *kcontrol,
  186. struct snd_ctl_elem_value *ucontrol)
  187. {
  188. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  189. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  190. struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
  191. ucontrol->value.integer.value[0] = adsp[e->shift_l].fw;
  192. return 0;
  193. }
  194. static int wm_adsp_fw_put(struct snd_kcontrol *kcontrol,
  195. struct snd_ctl_elem_value *ucontrol)
  196. {
  197. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  198. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  199. struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
  200. if (ucontrol->value.integer.value[0] == adsp[e->shift_l].fw)
  201. return 0;
  202. if (ucontrol->value.integer.value[0] >= WM_ADSP_NUM_FW)
  203. return -EINVAL;
  204. if (adsp[e->shift_l].running)
  205. return -EBUSY;
  206. adsp[e->shift_l].fw = ucontrol->value.integer.value[0];
  207. return 0;
  208. }
  209. static const struct soc_enum wm_adsp_fw_enum[] = {
  210. SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  211. SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  212. SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  213. SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
  214. };
  215. static const struct soc_enum wm_adsp_rate_enum[] = {
  216. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP1_CONTROL_1,
  217. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  218. ARIZONA_RATE_ENUM_SIZE,
  219. arizona_rate_text, arizona_rate_val),
  220. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP2_CONTROL_1,
  221. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  222. ARIZONA_RATE_ENUM_SIZE,
  223. arizona_rate_text, arizona_rate_val),
  224. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP3_CONTROL_1,
  225. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  226. ARIZONA_RATE_ENUM_SIZE,
  227. arizona_rate_text, arizona_rate_val),
  228. SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP3_CONTROL_1,
  229. ARIZONA_DSP1_RATE_SHIFT, 0xf,
  230. ARIZONA_RATE_ENUM_SIZE,
  231. arizona_rate_text, arizona_rate_val),
  232. };
  233. const struct snd_kcontrol_new wm_adsp_fw_controls[] = {
  234. SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
  235. wm_adsp_fw_get, wm_adsp_fw_put),
  236. SOC_ENUM("DSP1 Rate", wm_adsp_rate_enum[0]),
  237. SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
  238. wm_adsp_fw_get, wm_adsp_fw_put),
  239. SOC_ENUM("DSP2 Rate", wm_adsp_rate_enum[1]),
  240. SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
  241. wm_adsp_fw_get, wm_adsp_fw_put),
  242. SOC_ENUM("DSP3 Rate", wm_adsp_rate_enum[2]),
  243. SOC_ENUM_EXT("DSP4 Firmware", wm_adsp_fw_enum[3],
  244. wm_adsp_fw_get, wm_adsp_fw_put),
  245. SOC_ENUM("DSP4 Rate", wm_adsp_rate_enum[3]),
  246. };
  247. EXPORT_SYMBOL_GPL(wm_adsp_fw_controls);
  248. static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
  249. int type)
  250. {
  251. int i;
  252. for (i = 0; i < dsp->num_mems; i++)
  253. if (dsp->mem[i].type == type)
  254. return &dsp->mem[i];
  255. return NULL;
  256. }
  257. static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *region,
  258. unsigned int offset)
  259. {
  260. switch (region->type) {
  261. case WMFW_ADSP1_PM:
  262. return region->base + (offset * 3);
  263. case WMFW_ADSP1_DM:
  264. return region->base + (offset * 2);
  265. case WMFW_ADSP2_XM:
  266. return region->base + (offset * 2);
  267. case WMFW_ADSP2_YM:
  268. return region->base + (offset * 2);
  269. case WMFW_ADSP1_ZM:
  270. return region->base + (offset * 2);
  271. default:
  272. WARN_ON(NULL != "Unknown memory region type");
  273. return offset;
  274. }
  275. }
  276. static int wm_adsp_load(struct wm_adsp *dsp)
  277. {
  278. LIST_HEAD(buf_list);
  279. const struct firmware *firmware;
  280. struct regmap *regmap = dsp->regmap;
  281. unsigned int pos = 0;
  282. const struct wmfw_header *header;
  283. const struct wmfw_adsp1_sizes *adsp1_sizes;
  284. const struct wmfw_adsp2_sizes *adsp2_sizes;
  285. const struct wmfw_footer *footer;
  286. const struct wmfw_region *region;
  287. const struct wm_adsp_region *mem;
  288. const char *region_name;
  289. char *file, *text;
  290. struct wm_adsp_buf *buf;
  291. unsigned int reg;
  292. int regions = 0;
  293. int ret, offset, type, sizes;
  294. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  295. if (file == NULL)
  296. return -ENOMEM;
  297. snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.wmfw", dsp->part, dsp->num,
  298. wm_adsp_fw[dsp->fw].file);
  299. file[PAGE_SIZE - 1] = '\0';
  300. ret = request_firmware(&firmware, file, dsp->dev);
  301. if (ret != 0) {
  302. adsp_err(dsp, "Failed to request '%s'\n", file);
  303. goto out;
  304. }
  305. ret = -EINVAL;
  306. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  307. if (pos >= firmware->size) {
  308. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  309. file, firmware->size);
  310. goto out_fw;
  311. }
  312. header = (void*)&firmware->data[0];
  313. if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
  314. adsp_err(dsp, "%s: invalid magic\n", file);
  315. goto out_fw;
  316. }
  317. if (header->ver != 0) {
  318. adsp_err(dsp, "%s: unknown file format %d\n",
  319. file, header->ver);
  320. goto out_fw;
  321. }
  322. if (header->core != dsp->type) {
  323. adsp_err(dsp, "%s: invalid core %d != %d\n",
  324. file, header->core, dsp->type);
  325. goto out_fw;
  326. }
  327. switch (dsp->type) {
  328. case WMFW_ADSP1:
  329. pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
  330. adsp1_sizes = (void *)&(header[1]);
  331. footer = (void *)&(adsp1_sizes[1]);
  332. sizes = sizeof(*adsp1_sizes);
  333. adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
  334. file, le32_to_cpu(adsp1_sizes->dm),
  335. le32_to_cpu(adsp1_sizes->pm),
  336. le32_to_cpu(adsp1_sizes->zm));
  337. break;
  338. case WMFW_ADSP2:
  339. pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
  340. adsp2_sizes = (void *)&(header[1]);
  341. footer = (void *)&(adsp2_sizes[1]);
  342. sizes = sizeof(*adsp2_sizes);
  343. adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
  344. file, le32_to_cpu(adsp2_sizes->xm),
  345. le32_to_cpu(adsp2_sizes->ym),
  346. le32_to_cpu(adsp2_sizes->pm),
  347. le32_to_cpu(adsp2_sizes->zm));
  348. break;
  349. default:
  350. BUG_ON(NULL == "Unknown DSP type");
  351. goto out_fw;
  352. }
  353. if (le32_to_cpu(header->len) != sizeof(*header) +
  354. sizes + sizeof(*footer)) {
  355. adsp_err(dsp, "%s: unexpected header length %d\n",
  356. file, le32_to_cpu(header->len));
  357. goto out_fw;
  358. }
  359. adsp_dbg(dsp, "%s: timestamp %llu\n", file,
  360. le64_to_cpu(footer->timestamp));
  361. while (pos < firmware->size &&
  362. pos - firmware->size > sizeof(*region)) {
  363. region = (void *)&(firmware->data[pos]);
  364. region_name = "Unknown";
  365. reg = 0;
  366. text = NULL;
  367. offset = le32_to_cpu(region->offset) & 0xffffff;
  368. type = be32_to_cpu(region->type) & 0xff;
  369. mem = wm_adsp_find_region(dsp, type);
  370. switch (type) {
  371. case WMFW_NAME_TEXT:
  372. region_name = "Firmware name";
  373. text = kzalloc(le32_to_cpu(region->len) + 1,
  374. GFP_KERNEL);
  375. break;
  376. case WMFW_INFO_TEXT:
  377. region_name = "Information";
  378. text = kzalloc(le32_to_cpu(region->len) + 1,
  379. GFP_KERNEL);
  380. break;
  381. case WMFW_ABSOLUTE:
  382. region_name = "Absolute";
  383. reg = offset;
  384. break;
  385. case WMFW_ADSP1_PM:
  386. BUG_ON(!mem);
  387. region_name = "PM";
  388. reg = wm_adsp_region_to_reg(mem, offset);
  389. break;
  390. case WMFW_ADSP1_DM:
  391. BUG_ON(!mem);
  392. region_name = "DM";
  393. reg = wm_adsp_region_to_reg(mem, offset);
  394. break;
  395. case WMFW_ADSP2_XM:
  396. BUG_ON(!mem);
  397. region_name = "XM";
  398. reg = wm_adsp_region_to_reg(mem, offset);
  399. break;
  400. case WMFW_ADSP2_YM:
  401. BUG_ON(!mem);
  402. region_name = "YM";
  403. reg = wm_adsp_region_to_reg(mem, offset);
  404. break;
  405. case WMFW_ADSP1_ZM:
  406. BUG_ON(!mem);
  407. region_name = "ZM";
  408. reg = wm_adsp_region_to_reg(mem, offset);
  409. break;
  410. default:
  411. adsp_warn(dsp,
  412. "%s.%d: Unknown region type %x at %d(%x)\n",
  413. file, regions, type, pos, pos);
  414. break;
  415. }
  416. adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
  417. regions, le32_to_cpu(region->len), offset,
  418. region_name);
  419. if (text) {
  420. memcpy(text, region->data, le32_to_cpu(region->len));
  421. adsp_info(dsp, "%s: %s\n", file, text);
  422. kfree(text);
  423. }
  424. if (reg) {
  425. buf = wm_adsp_buf_alloc(region->data,
  426. le32_to_cpu(region->len),
  427. &buf_list);
  428. if (!buf) {
  429. adsp_err(dsp, "Out of memory\n");
  430. return -ENOMEM;
  431. }
  432. ret = regmap_raw_write_async(regmap, reg, buf->buf,
  433. le32_to_cpu(region->len));
  434. if (ret != 0) {
  435. adsp_err(dsp,
  436. "%s.%d: Failed to write %d bytes at %d in %s: %d\n",
  437. file, regions,
  438. le32_to_cpu(region->len), offset,
  439. region_name, ret);
  440. goto out_fw;
  441. }
  442. }
  443. pos += le32_to_cpu(region->len) + sizeof(*region);
  444. regions++;
  445. }
  446. ret = regmap_async_complete(regmap);
  447. if (ret != 0) {
  448. adsp_err(dsp, "Failed to complete async write: %d\n", ret);
  449. goto out_fw;
  450. }
  451. if (pos > firmware->size)
  452. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  453. file, regions, pos - firmware->size);
  454. out_fw:
  455. regmap_async_complete(regmap);
  456. wm_adsp_buf_free(&buf_list);
  457. release_firmware(firmware);
  458. out:
  459. kfree(file);
  460. return ret;
  461. }
  462. static int wm_adsp_setup_algs(struct wm_adsp *dsp)
  463. {
  464. struct regmap *regmap = dsp->regmap;
  465. struct wmfw_adsp1_id_hdr adsp1_id;
  466. struct wmfw_adsp2_id_hdr adsp2_id;
  467. struct wmfw_adsp1_alg_hdr *adsp1_alg;
  468. struct wmfw_adsp2_alg_hdr *adsp2_alg;
  469. void *alg, *buf;
  470. struct wm_adsp_alg_region *region;
  471. const struct wm_adsp_region *mem;
  472. unsigned int pos, term;
  473. size_t algs, buf_size;
  474. __be32 val;
  475. int i, ret;
  476. switch (dsp->type) {
  477. case WMFW_ADSP1:
  478. mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM);
  479. break;
  480. case WMFW_ADSP2:
  481. mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
  482. break;
  483. default:
  484. mem = NULL;
  485. break;
  486. }
  487. if (mem == NULL) {
  488. BUG_ON(mem != NULL);
  489. return -EINVAL;
  490. }
  491. switch (dsp->type) {
  492. case WMFW_ADSP1:
  493. ret = regmap_raw_read(regmap, mem->base, &adsp1_id,
  494. sizeof(adsp1_id));
  495. if (ret != 0) {
  496. adsp_err(dsp, "Failed to read algorithm info: %d\n",
  497. ret);
  498. return ret;
  499. }
  500. buf = &adsp1_id;
  501. buf_size = sizeof(adsp1_id);
  502. algs = be32_to_cpu(adsp1_id.algs);
  503. adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
  504. be32_to_cpu(adsp1_id.fw.id),
  505. (be32_to_cpu(adsp1_id.fw.ver) & 0xff0000) >> 16,
  506. (be32_to_cpu(adsp1_id.fw.ver) & 0xff00) >> 8,
  507. be32_to_cpu(adsp1_id.fw.ver) & 0xff,
  508. algs);
  509. pos = sizeof(adsp1_id) / 2;
  510. term = pos + ((sizeof(*adsp1_alg) * algs) / 2);
  511. break;
  512. case WMFW_ADSP2:
  513. ret = regmap_raw_read(regmap, mem->base, &adsp2_id,
  514. sizeof(adsp2_id));
  515. if (ret != 0) {
  516. adsp_err(dsp, "Failed to read algorithm info: %d\n",
  517. ret);
  518. return ret;
  519. }
  520. buf = &adsp2_id;
  521. buf_size = sizeof(adsp2_id);
  522. algs = be32_to_cpu(adsp2_id.algs);
  523. adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
  524. be32_to_cpu(adsp2_id.fw.id),
  525. (be32_to_cpu(adsp2_id.fw.ver) & 0xff0000) >> 16,
  526. (be32_to_cpu(adsp2_id.fw.ver) & 0xff00) >> 8,
  527. be32_to_cpu(adsp2_id.fw.ver) & 0xff,
  528. algs);
  529. pos = sizeof(adsp2_id) / 2;
  530. term = pos + ((sizeof(*adsp2_alg) * algs) / 2);
  531. break;
  532. default:
  533. BUG_ON(NULL == "Unknown DSP type");
  534. return -EINVAL;
  535. }
  536. if (algs == 0) {
  537. adsp_err(dsp, "No algorithms\n");
  538. return -EINVAL;
  539. }
  540. if (algs > 1024) {
  541. adsp_err(dsp, "Algorithm count %zx excessive\n", algs);
  542. print_hex_dump_bytes(dev_name(dsp->dev), DUMP_PREFIX_OFFSET,
  543. buf, buf_size);
  544. return -EINVAL;
  545. }
  546. /* Read the terminator first to validate the length */
  547. ret = regmap_raw_read(regmap, mem->base + term, &val, sizeof(val));
  548. if (ret != 0) {
  549. adsp_err(dsp, "Failed to read algorithm list end: %d\n",
  550. ret);
  551. return ret;
  552. }
  553. if (be32_to_cpu(val) != 0xbedead)
  554. adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbeadead\n",
  555. term, be32_to_cpu(val));
  556. alg = kzalloc((term - pos) * 2, GFP_KERNEL | GFP_DMA);
  557. if (!alg)
  558. return -ENOMEM;
  559. ret = regmap_raw_read(regmap, mem->base + pos, alg, (term - pos) * 2);
  560. if (ret != 0) {
  561. adsp_err(dsp, "Failed to read algorithm list: %d\n",
  562. ret);
  563. goto out;
  564. }
  565. adsp1_alg = alg;
  566. adsp2_alg = alg;
  567. for (i = 0; i < algs; i++) {
  568. switch (dsp->type) {
  569. case WMFW_ADSP1:
  570. adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n",
  571. i, be32_to_cpu(adsp1_alg[i].alg.id),
  572. (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16,
  573. (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8,
  574. be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff,
  575. be32_to_cpu(adsp1_alg[i].dm),
  576. be32_to_cpu(adsp1_alg[i].zm));
  577. region = kzalloc(sizeof(*region), GFP_KERNEL);
  578. if (!region)
  579. return -ENOMEM;
  580. region->type = WMFW_ADSP1_DM;
  581. region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
  582. region->base = be32_to_cpu(adsp1_alg[i].dm);
  583. list_add_tail(&region->list, &dsp->alg_regions);
  584. region = kzalloc(sizeof(*region), GFP_KERNEL);
  585. if (!region)
  586. return -ENOMEM;
  587. region->type = WMFW_ADSP1_ZM;
  588. region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
  589. region->base = be32_to_cpu(adsp1_alg[i].zm);
  590. list_add_tail(&region->list, &dsp->alg_regions);
  591. break;
  592. case WMFW_ADSP2:
  593. adsp_info(dsp,
  594. "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n",
  595. i, be32_to_cpu(adsp2_alg[i].alg.id),
  596. (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16,
  597. (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8,
  598. be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff,
  599. be32_to_cpu(adsp2_alg[i].xm),
  600. be32_to_cpu(adsp2_alg[i].ym),
  601. be32_to_cpu(adsp2_alg[i].zm));
  602. region = kzalloc(sizeof(*region), GFP_KERNEL);
  603. if (!region)
  604. return -ENOMEM;
  605. region->type = WMFW_ADSP2_XM;
  606. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  607. region->base = be32_to_cpu(adsp2_alg[i].xm);
  608. list_add_tail(&region->list, &dsp->alg_regions);
  609. region = kzalloc(sizeof(*region), GFP_KERNEL);
  610. if (!region)
  611. return -ENOMEM;
  612. region->type = WMFW_ADSP2_YM;
  613. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  614. region->base = be32_to_cpu(adsp2_alg[i].ym);
  615. list_add_tail(&region->list, &dsp->alg_regions);
  616. region = kzalloc(sizeof(*region), GFP_KERNEL);
  617. if (!region)
  618. return -ENOMEM;
  619. region->type = WMFW_ADSP2_ZM;
  620. region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
  621. region->base = be32_to_cpu(adsp2_alg[i].zm);
  622. list_add_tail(&region->list, &dsp->alg_regions);
  623. break;
  624. }
  625. }
  626. out:
  627. kfree(alg);
  628. return ret;
  629. }
  630. static int wm_adsp_load_coeff(struct wm_adsp *dsp)
  631. {
  632. LIST_HEAD(buf_list);
  633. struct regmap *regmap = dsp->regmap;
  634. struct wmfw_coeff_hdr *hdr;
  635. struct wmfw_coeff_item *blk;
  636. const struct firmware *firmware;
  637. const struct wm_adsp_region *mem;
  638. struct wm_adsp_alg_region *alg_region;
  639. const char *region_name;
  640. int ret, pos, blocks, type, offset, reg;
  641. char *file;
  642. struct wm_adsp_buf *buf;
  643. int tmp;
  644. file = kzalloc(PAGE_SIZE, GFP_KERNEL);
  645. if (file == NULL)
  646. return -ENOMEM;
  647. snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.bin", dsp->part, dsp->num,
  648. wm_adsp_fw[dsp->fw].file);
  649. file[PAGE_SIZE - 1] = '\0';
  650. ret = request_firmware(&firmware, file, dsp->dev);
  651. if (ret != 0) {
  652. adsp_warn(dsp, "Failed to request '%s'\n", file);
  653. ret = 0;
  654. goto out;
  655. }
  656. ret = -EINVAL;
  657. if (sizeof(*hdr) >= firmware->size) {
  658. adsp_err(dsp, "%s: file too short, %zu bytes\n",
  659. file, firmware->size);
  660. goto out_fw;
  661. }
  662. hdr = (void*)&firmware->data[0];
  663. if (memcmp(hdr->magic, "WMDR", 4) != 0) {
  664. adsp_err(dsp, "%s: invalid magic\n", file);
  665. goto out_fw;
  666. }
  667. switch (be32_to_cpu(hdr->rev) & 0xff) {
  668. case 1:
  669. break;
  670. default:
  671. adsp_err(dsp, "%s: Unsupported coefficient file format %d\n",
  672. file, be32_to_cpu(hdr->rev) & 0xff);
  673. ret = -EINVAL;
  674. goto out_fw;
  675. }
  676. adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
  677. (le32_to_cpu(hdr->ver) >> 16) & 0xff,
  678. (le32_to_cpu(hdr->ver) >> 8) & 0xff,
  679. le32_to_cpu(hdr->ver) & 0xff);
  680. pos = le32_to_cpu(hdr->len);
  681. blocks = 0;
  682. while (pos < firmware->size &&
  683. pos - firmware->size > sizeof(*blk)) {
  684. blk = (void*)(&firmware->data[pos]);
  685. type = le16_to_cpu(blk->type);
  686. offset = le16_to_cpu(blk->offset);
  687. adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
  688. file, blocks, le32_to_cpu(blk->id),
  689. (le32_to_cpu(blk->ver) >> 16) & 0xff,
  690. (le32_to_cpu(blk->ver) >> 8) & 0xff,
  691. le32_to_cpu(blk->ver) & 0xff);
  692. adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
  693. file, blocks, le32_to_cpu(blk->len), offset, type);
  694. reg = 0;
  695. region_name = "Unknown";
  696. switch (type) {
  697. case (WMFW_NAME_TEXT << 8):
  698. case (WMFW_INFO_TEXT << 8):
  699. break;
  700. case (WMFW_ABSOLUTE << 8):
  701. region_name = "register";
  702. reg = offset;
  703. break;
  704. case WMFW_ADSP1_DM:
  705. case WMFW_ADSP1_ZM:
  706. case WMFW_ADSP2_XM:
  707. case WMFW_ADSP2_YM:
  708. adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n",
  709. file, blocks, le32_to_cpu(blk->len),
  710. type, le32_to_cpu(blk->id));
  711. mem = wm_adsp_find_region(dsp, type);
  712. if (!mem) {
  713. adsp_err(dsp, "No base for region %x\n", type);
  714. break;
  715. }
  716. reg = 0;
  717. list_for_each_entry(alg_region,
  718. &dsp->alg_regions, list) {
  719. if (le32_to_cpu(blk->id) == alg_region->alg &&
  720. type == alg_region->type) {
  721. reg = alg_region->base;
  722. reg = wm_adsp_region_to_reg(mem,
  723. reg);
  724. reg += offset;
  725. }
  726. }
  727. if (reg == 0)
  728. adsp_err(dsp, "No %x for algorithm %x\n",
  729. type, le32_to_cpu(blk->id));
  730. break;
  731. default:
  732. adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n",
  733. file, blocks, type, pos);
  734. break;
  735. }
  736. if (reg) {
  737. buf = wm_adsp_buf_alloc(blk->data,
  738. le32_to_cpu(blk->len),
  739. &buf_list);
  740. if (!buf) {
  741. adsp_err(dsp, "Out of memory\n");
  742. return -ENOMEM;
  743. }
  744. adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n",
  745. file, blocks, le32_to_cpu(blk->len),
  746. reg);
  747. ret = regmap_raw_write_async(regmap, reg, buf->buf,
  748. le32_to_cpu(blk->len));
  749. if (ret != 0) {
  750. adsp_err(dsp,
  751. "%s.%d: Failed to write to %x in %s\n",
  752. file, blocks, reg, region_name);
  753. }
  754. }
  755. tmp = le32_to_cpu(blk->len) % 4;
  756. if (tmp)
  757. pos += le32_to_cpu(blk->len) + (4 - tmp) + sizeof(*blk);
  758. else
  759. pos += le32_to_cpu(blk->len) + sizeof(*blk);
  760. blocks++;
  761. }
  762. ret = regmap_async_complete(regmap);
  763. if (ret != 0)
  764. adsp_err(dsp, "Failed to complete async write: %d\n", ret);
  765. if (pos > firmware->size)
  766. adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
  767. file, blocks, pos - firmware->size);
  768. out_fw:
  769. release_firmware(firmware);
  770. wm_adsp_buf_free(&buf_list);
  771. out:
  772. kfree(file);
  773. return 0;
  774. }
  775. int wm_adsp1_init(struct wm_adsp *adsp)
  776. {
  777. INIT_LIST_HEAD(&adsp->alg_regions);
  778. return 0;
  779. }
  780. EXPORT_SYMBOL_GPL(wm_adsp1_init);
  781. int wm_adsp1_event(struct snd_soc_dapm_widget *w,
  782. struct snd_kcontrol *kcontrol,
  783. int event)
  784. {
  785. struct snd_soc_codec *codec = w->codec;
  786. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  787. struct wm_adsp *dsp = &dsps[w->shift];
  788. int ret;
  789. int val;
  790. switch (event) {
  791. case SND_SOC_DAPM_POST_PMU:
  792. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  793. ADSP1_SYS_ENA, ADSP1_SYS_ENA);
  794. /*
  795. * For simplicity set the DSP clock rate to be the
  796. * SYSCLK rate rather than making it configurable.
  797. */
  798. if(dsp->sysclk_reg) {
  799. ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val);
  800. if (ret != 0) {
  801. adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
  802. ret);
  803. return ret;
  804. }
  805. val = (val & dsp->sysclk_mask)
  806. >> dsp->sysclk_shift;
  807. ret = regmap_update_bits(dsp->regmap,
  808. dsp->base + ADSP1_CONTROL_31,
  809. ADSP1_CLK_SEL_MASK, val);
  810. if (ret != 0) {
  811. adsp_err(dsp, "Failed to set clock rate: %d\n",
  812. ret);
  813. return ret;
  814. }
  815. }
  816. ret = wm_adsp_load(dsp);
  817. if (ret != 0)
  818. goto err;
  819. ret = wm_adsp_setup_algs(dsp);
  820. if (ret != 0)
  821. goto err;
  822. ret = wm_adsp_load_coeff(dsp);
  823. if (ret != 0)
  824. goto err;
  825. /* Start the core running */
  826. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  827. ADSP1_CORE_ENA | ADSP1_START,
  828. ADSP1_CORE_ENA | ADSP1_START);
  829. break;
  830. case SND_SOC_DAPM_PRE_PMD:
  831. /* Halt the core */
  832. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  833. ADSP1_CORE_ENA | ADSP1_START, 0);
  834. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
  835. ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
  836. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  837. ADSP1_SYS_ENA, 0);
  838. break;
  839. default:
  840. break;
  841. }
  842. return 0;
  843. err:
  844. regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
  845. ADSP1_SYS_ENA, 0);
  846. return ret;
  847. }
  848. EXPORT_SYMBOL_GPL(wm_adsp1_event);
  849. static int wm_adsp2_ena(struct wm_adsp *dsp)
  850. {
  851. unsigned int val;
  852. int ret, count;
  853. ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  854. ADSP2_SYS_ENA, ADSP2_SYS_ENA);
  855. if (ret != 0)
  856. return ret;
  857. /* Wait for the RAM to start, should be near instantaneous */
  858. count = 0;
  859. do {
  860. ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1,
  861. &val);
  862. if (ret != 0)
  863. return ret;
  864. } while (!(val & ADSP2_RAM_RDY) && ++count < 10);
  865. if (!(val & ADSP2_RAM_RDY)) {
  866. adsp_err(dsp, "Failed to start DSP RAM\n");
  867. return -EBUSY;
  868. }
  869. adsp_dbg(dsp, "RAM ready after %d polls\n", count);
  870. adsp_info(dsp, "RAM ready after %d polls\n", count);
  871. return 0;
  872. }
  873. int wm_adsp2_event(struct snd_soc_dapm_widget *w,
  874. struct snd_kcontrol *kcontrol, int event)
  875. {
  876. struct snd_soc_codec *codec = w->codec;
  877. struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
  878. struct wm_adsp *dsp = &dsps[w->shift];
  879. struct wm_adsp_alg_region *alg_region;
  880. unsigned int val;
  881. int ret;
  882. switch (event) {
  883. case SND_SOC_DAPM_POST_PMU:
  884. /*
  885. * For simplicity set the DSP clock rate to be the
  886. * SYSCLK rate rather than making it configurable.
  887. */
  888. ret = regmap_read(dsp->regmap, ARIZONA_SYSTEM_CLOCK_1, &val);
  889. if (ret != 0) {
  890. adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
  891. ret);
  892. return ret;
  893. }
  894. val = (val & ARIZONA_SYSCLK_FREQ_MASK)
  895. >> ARIZONA_SYSCLK_FREQ_SHIFT;
  896. ret = regmap_update_bits(dsp->regmap,
  897. dsp->base + ADSP2_CLOCKING,
  898. ADSP2_CLK_SEL_MASK, val);
  899. if (ret != 0) {
  900. adsp_err(dsp, "Failed to set clock rate: %d\n",
  901. ret);
  902. return ret;
  903. }
  904. if (dsp->dvfs) {
  905. ret = regmap_read(dsp->regmap,
  906. dsp->base + ADSP2_CLOCKING, &val);
  907. if (ret != 0) {
  908. dev_err(dsp->dev,
  909. "Failed to read clocking: %d\n", ret);
  910. return ret;
  911. }
  912. if ((val & ADSP2_CLK_SEL_MASK) >= 3) {
  913. ret = regulator_enable(dsp->dvfs);
  914. if (ret != 0) {
  915. dev_err(dsp->dev,
  916. "Failed to enable supply: %d\n",
  917. ret);
  918. return ret;
  919. }
  920. ret = regulator_set_voltage(dsp->dvfs,
  921. 1800000,
  922. 1800000);
  923. if (ret != 0) {
  924. dev_err(dsp->dev,
  925. "Failed to raise supply: %d\n",
  926. ret);
  927. return ret;
  928. }
  929. }
  930. }
  931. ret = wm_adsp2_ena(dsp);
  932. if (ret != 0)
  933. return ret;
  934. ret = wm_adsp_load(dsp);
  935. if (ret != 0)
  936. goto err;
  937. ret = wm_adsp_setup_algs(dsp);
  938. if (ret != 0)
  939. goto err;
  940. ret = wm_adsp_load_coeff(dsp);
  941. if (ret != 0)
  942. goto err;
  943. ret = regmap_update_bits(dsp->regmap,
  944. dsp->base + ADSP2_CONTROL,
  945. ADSP2_CORE_ENA | ADSP2_START,
  946. ADSP2_CORE_ENA | ADSP2_START);
  947. if (ret != 0)
  948. goto err;
  949. dsp->running = true;
  950. break;
  951. case SND_SOC_DAPM_PRE_PMD:
  952. dsp->running = false;
  953. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  954. ADSP2_SYS_ENA | ADSP2_CORE_ENA |
  955. ADSP2_START, 0);
  956. /* Make sure DMAs are quiesced */
  957. regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0);
  958. regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_2, 0);
  959. regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0);
  960. if (dsp->dvfs) {
  961. ret = regulator_set_voltage(dsp->dvfs, 1200000,
  962. 1800000);
  963. if (ret != 0)
  964. dev_warn(dsp->dev,
  965. "Failed to lower supply: %d\n",
  966. ret);
  967. ret = regulator_disable(dsp->dvfs);
  968. if (ret != 0)
  969. dev_err(dsp->dev,
  970. "Failed to enable supply: %d\n",
  971. ret);
  972. }
  973. while (!list_empty(&dsp->alg_regions)) {
  974. alg_region = list_first_entry(&dsp->alg_regions,
  975. struct wm_adsp_alg_region,
  976. list);
  977. list_del(&alg_region->list);
  978. kfree(alg_region);
  979. }
  980. break;
  981. default:
  982. break;
  983. }
  984. return 0;
  985. err:
  986. regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
  987. ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
  988. return ret;
  989. }
  990. EXPORT_SYMBOL_GPL(wm_adsp2_event);
  991. int wm_adsp2_init(struct wm_adsp *adsp, bool dvfs)
  992. {
  993. int ret;
  994. /*
  995. * Disable the DSP memory by default when in reset for a small
  996. * power saving.
  997. */
  998. ret = regmap_update_bits(adsp->regmap, adsp->base + ADSP2_CONTROL,
  999. ADSP2_MEM_ENA, 0);
  1000. if (ret != 0) {
  1001. adsp_err(adsp, "Failed to clear memory retention: %d\n", ret);
  1002. return ret;
  1003. }
  1004. INIT_LIST_HEAD(&adsp->alg_regions);
  1005. if (dvfs) {
  1006. adsp->dvfs = devm_regulator_get(adsp->dev, "DCVDD");
  1007. if (IS_ERR(adsp->dvfs)) {
  1008. ret = PTR_ERR(adsp->dvfs);
  1009. dev_err(adsp->dev, "Failed to get DCVDD: %d\n", ret);
  1010. return ret;
  1011. }
  1012. ret = regulator_enable(adsp->dvfs);
  1013. if (ret != 0) {
  1014. dev_err(adsp->dev, "Failed to enable DCVDD: %d\n",
  1015. ret);
  1016. return ret;
  1017. }
  1018. ret = regulator_set_voltage(adsp->dvfs, 1200000, 1800000);
  1019. if (ret != 0) {
  1020. dev_err(adsp->dev, "Failed to initialise DVFS: %d\n",
  1021. ret);
  1022. return ret;
  1023. }
  1024. ret = regulator_disable(adsp->dvfs);
  1025. if (ret != 0) {
  1026. dev_err(adsp->dev, "Failed to disable DCVDD: %d\n",
  1027. ret);
  1028. return ret;
  1029. }
  1030. }
  1031. return 0;
  1032. }
  1033. EXPORT_SYMBOL_GPL(wm_adsp2_init);