forcedeth.c 70 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432
  1. /*
  2. * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
  3. *
  4. * Note: This driver is a cleanroom reimplementation based on reverse
  5. * engineered documentation written by Carl-Daniel Hailfinger
  6. * and Andrew de Quincey. It's neither supported nor endorsed
  7. * by NVIDIA Corp. Use at your own risk.
  8. *
  9. * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
  10. * trademarks of NVIDIA Corporation in the United States and other
  11. * countries.
  12. *
  13. * Copyright (C) 2003,4 Manfred Spraul
  14. * Copyright (C) 2004 Andrew de Quincey (wol support)
  15. * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
  16. * IRQ rate fixes, bigendian fixes, cleanups, verification)
  17. * Copyright (c) 2004 NVIDIA Corporation
  18. *
  19. * This program is free software; you can redistribute it and/or modify
  20. * it under the terms of the GNU General Public License as published by
  21. * the Free Software Foundation; either version 2 of the License, or
  22. * (at your option) any later version.
  23. *
  24. * This program is distributed in the hope that it will be useful,
  25. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  26. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  27. * GNU General Public License for more details.
  28. *
  29. * You should have received a copy of the GNU General Public License
  30. * along with this program; if not, write to the Free Software
  31. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  32. *
  33. * Changelog:
  34. * 0.01: 05 Oct 2003: First release that compiles without warnings.
  35. * 0.02: 05 Oct 2003: Fix bug for nv_drain_tx: do not try to free NULL skbs.
  36. * Check all PCI BARs for the register window.
  37. * udelay added to mii_rw.
  38. * 0.03: 06 Oct 2003: Initialize dev->irq.
  39. * 0.04: 07 Oct 2003: Initialize np->lock, reduce handled irqs, add printks.
  40. * 0.05: 09 Oct 2003: printk removed again, irq status print tx_timeout.
  41. * 0.06: 10 Oct 2003: MAC Address read updated, pff flag generation updated,
  42. * irq mask updated
  43. * 0.07: 14 Oct 2003: Further irq mask updates.
  44. * 0.08: 20 Oct 2003: rx_desc.Length initialization added, nv_alloc_rx refill
  45. * added into irq handler, NULL check for drain_ring.
  46. * 0.09: 20 Oct 2003: Basic link speed irq implementation. Only handle the
  47. * requested interrupt sources.
  48. * 0.10: 20 Oct 2003: First cleanup for release.
  49. * 0.11: 21 Oct 2003: hexdump for tx added, rx buffer sizes increased.
  50. * MAC Address init fix, set_multicast cleanup.
  51. * 0.12: 23 Oct 2003: Cleanups for release.
  52. * 0.13: 25 Oct 2003: Limit for concurrent tx packets increased to 10.
  53. * Set link speed correctly. start rx before starting
  54. * tx (nv_start_rx sets the link speed).
  55. * 0.14: 25 Oct 2003: Nic dependant irq mask.
  56. * 0.15: 08 Nov 2003: fix smp deadlock with set_multicast_list during
  57. * open.
  58. * 0.16: 15 Nov 2003: include file cleanup for ppc64, rx buffer size
  59. * increased to 1628 bytes.
  60. * 0.17: 16 Nov 2003: undo rx buffer size increase. Substract 1 from
  61. * the tx length.
  62. * 0.18: 17 Nov 2003: fix oops due to late initialization of dev_stats
  63. * 0.19: 29 Nov 2003: Handle RxNoBuf, detect & handle invalid mac
  64. * addresses, really stop rx if already running
  65. * in nv_start_rx, clean up a bit.
  66. * 0.20: 07 Dec 2003: alloc fixes
  67. * 0.21: 12 Jan 2004: additional alloc fix, nic polling fix.
  68. * 0.22: 19 Jan 2004: reprogram timer to a sane rate, avoid lockup
  69. * on close.
  70. * 0.23: 26 Jan 2004: various small cleanups
  71. * 0.24: 27 Feb 2004: make driver even less anonymous in backtraces
  72. * 0.25: 09 Mar 2004: wol support
  73. * 0.26: 03 Jun 2004: netdriver specific annotation, sparse-related fixes
  74. * 0.27: 19 Jun 2004: Gigabit support, new descriptor rings,
  75. * added CK804/MCP04 device IDs, code fixes
  76. * for registers, link status and other minor fixes.
  77. * 0.28: 21 Jun 2004: Big cleanup, making driver mostly endian safe
  78. * 0.29: 31 Aug 2004: Add backup timer for link change notification.
  79. * 0.30: 25 Sep 2004: rx checksum support for nf 250 Gb. Add rx reset
  80. * into nv_close, otherwise reenabling for wol can
  81. * cause DMA to kfree'd memory.
  82. * 0.31: 14 Nov 2004: ethtool support for getting/setting link
  83. * capabilities.
  84. * 0.32: 16 Apr 2005: RX_ERROR4 handling added.
  85. * 0.33: 16 May 2005: Support for MCP51 added.
  86. * 0.34: 18 Jun 2005: Add DEV_NEED_LINKTIMER to all nForce nics.
  87. * 0.35: 26 Jun 2005: Support for MCP55 added.
  88. * 0.36: 28 Jun 2005: Add jumbo frame support.
  89. * 0.37: 10 Jul 2005: Additional ethtool support, cleanup of pci id list
  90. *
  91. * Known bugs:
  92. * We suspect that on some hardware no TX done interrupts are generated.
  93. * This means recovery from netif_stop_queue only happens if the hw timer
  94. * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
  95. * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
  96. * If your hardware reliably generates tx done interrupts, then you can remove
  97. * DEV_NEED_TIMERIRQ from the driver_data flags.
  98. * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
  99. * superfluous timer interrupts from the nic.
  100. */
  101. #define FORCEDETH_VERSION "0.37"
  102. #define DRV_NAME "forcedeth"
  103. #include <linux/module.h>
  104. #include <linux/types.h>
  105. #include <linux/pci.h>
  106. #include <linux/interrupt.h>
  107. #include <linux/netdevice.h>
  108. #include <linux/etherdevice.h>
  109. #include <linux/delay.h>
  110. #include <linux/spinlock.h>
  111. #include <linux/ethtool.h>
  112. #include <linux/timer.h>
  113. #include <linux/skbuff.h>
  114. #include <linux/mii.h>
  115. #include <linux/random.h>
  116. #include <linux/init.h>
  117. #include <linux/if_vlan.h>
  118. #include <asm/irq.h>
  119. #include <asm/io.h>
  120. #include <asm/uaccess.h>
  121. #include <asm/system.h>
  122. #if 0
  123. #define dprintk printk
  124. #else
  125. #define dprintk(x...) do { } while (0)
  126. #endif
  127. /*
  128. * Hardware access:
  129. */
  130. #define DEV_NEED_LASTPACKET1 0x0001 /* set LASTPACKET1 in tx flags */
  131. #define DEV_IRQMASK_1 0x0002 /* use NVREG_IRQMASK_WANTED_1 for irq mask */
  132. #define DEV_IRQMASK_2 0x0004 /* use NVREG_IRQMASK_WANTED_2 for irq mask */
  133. #define DEV_NEED_TIMERIRQ 0x0008 /* set the timer irq flag in the irq mask */
  134. #define DEV_NEED_LINKTIMER 0x0010 /* poll link settings. Relies on the timer irq */
  135. #define DEV_HAS_LARGEDESC 0x0020 /* device supports jumbo frames and needs packet format 2 */
  136. enum {
  137. NvRegIrqStatus = 0x000,
  138. #define NVREG_IRQSTAT_MIIEVENT 0x040
  139. #define NVREG_IRQSTAT_MASK 0x1ff
  140. NvRegIrqMask = 0x004,
  141. #define NVREG_IRQ_RX_ERROR 0x0001
  142. #define NVREG_IRQ_RX 0x0002
  143. #define NVREG_IRQ_RX_NOBUF 0x0004
  144. #define NVREG_IRQ_TX_ERR 0x0008
  145. #define NVREG_IRQ_TX2 0x0010
  146. #define NVREG_IRQ_TIMER 0x0020
  147. #define NVREG_IRQ_LINK 0x0040
  148. #define NVREG_IRQ_TX1 0x0100
  149. #define NVREG_IRQMASK_WANTED_1 0x005f
  150. #define NVREG_IRQMASK_WANTED_2 0x0147
  151. #define NVREG_IRQ_UNKNOWN (~(NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_TX_ERR|NVREG_IRQ_TX2|NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_TX1))
  152. NvRegUnknownSetupReg6 = 0x008,
  153. #define NVREG_UNKSETUP6_VAL 3
  154. /*
  155. * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
  156. * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
  157. */
  158. NvRegPollingInterval = 0x00c,
  159. #define NVREG_POLL_DEFAULT 970
  160. NvRegMisc1 = 0x080,
  161. #define NVREG_MISC1_HD 0x02
  162. #define NVREG_MISC1_FORCE 0x3b0f3c
  163. NvRegTransmitterControl = 0x084,
  164. #define NVREG_XMITCTL_START 0x01
  165. NvRegTransmitterStatus = 0x088,
  166. #define NVREG_XMITSTAT_BUSY 0x01
  167. NvRegPacketFilterFlags = 0x8c,
  168. #define NVREG_PFF_ALWAYS 0x7F0008
  169. #define NVREG_PFF_PROMISC 0x80
  170. #define NVREG_PFF_MYADDR 0x20
  171. NvRegOffloadConfig = 0x90,
  172. #define NVREG_OFFLOAD_HOMEPHY 0x601
  173. #define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
  174. NvRegReceiverControl = 0x094,
  175. #define NVREG_RCVCTL_START 0x01
  176. NvRegReceiverStatus = 0x98,
  177. #define NVREG_RCVSTAT_BUSY 0x01
  178. NvRegRandomSeed = 0x9c,
  179. #define NVREG_RNDSEED_MASK 0x00ff
  180. #define NVREG_RNDSEED_FORCE 0x7f00
  181. #define NVREG_RNDSEED_FORCE2 0x2d00
  182. #define NVREG_RNDSEED_FORCE3 0x7400
  183. NvRegUnknownSetupReg1 = 0xA0,
  184. #define NVREG_UNKSETUP1_VAL 0x16070f
  185. NvRegUnknownSetupReg2 = 0xA4,
  186. #define NVREG_UNKSETUP2_VAL 0x16
  187. NvRegMacAddrA = 0xA8,
  188. NvRegMacAddrB = 0xAC,
  189. NvRegMulticastAddrA = 0xB0,
  190. #define NVREG_MCASTADDRA_FORCE 0x01
  191. NvRegMulticastAddrB = 0xB4,
  192. NvRegMulticastMaskA = 0xB8,
  193. NvRegMulticastMaskB = 0xBC,
  194. NvRegPhyInterface = 0xC0,
  195. #define PHY_RGMII 0x10000000
  196. NvRegTxRingPhysAddr = 0x100,
  197. NvRegRxRingPhysAddr = 0x104,
  198. NvRegRingSizes = 0x108,
  199. #define NVREG_RINGSZ_TXSHIFT 0
  200. #define NVREG_RINGSZ_RXSHIFT 16
  201. NvRegUnknownTransmitterReg = 0x10c,
  202. NvRegLinkSpeed = 0x110,
  203. #define NVREG_LINKSPEED_FORCE 0x10000
  204. #define NVREG_LINKSPEED_10 1000
  205. #define NVREG_LINKSPEED_100 100
  206. #define NVREG_LINKSPEED_1000 50
  207. #define NVREG_LINKSPEED_MASK (0xFFF)
  208. NvRegUnknownSetupReg5 = 0x130,
  209. #define NVREG_UNKSETUP5_BIT31 (1<<31)
  210. NvRegUnknownSetupReg3 = 0x13c,
  211. #define NVREG_UNKSETUP3_VAL1 0x200010
  212. NvRegTxRxControl = 0x144,
  213. #define NVREG_TXRXCTL_KICK 0x0001
  214. #define NVREG_TXRXCTL_BIT1 0x0002
  215. #define NVREG_TXRXCTL_BIT2 0x0004
  216. #define NVREG_TXRXCTL_IDLE 0x0008
  217. #define NVREG_TXRXCTL_RESET 0x0010
  218. #define NVREG_TXRXCTL_RXCHECK 0x0400
  219. NvRegMIIStatus = 0x180,
  220. #define NVREG_MIISTAT_ERROR 0x0001
  221. #define NVREG_MIISTAT_LINKCHANGE 0x0008
  222. #define NVREG_MIISTAT_MASK 0x000f
  223. #define NVREG_MIISTAT_MASK2 0x000f
  224. NvRegUnknownSetupReg4 = 0x184,
  225. #define NVREG_UNKSETUP4_VAL 8
  226. NvRegAdapterControl = 0x188,
  227. #define NVREG_ADAPTCTL_START 0x02
  228. #define NVREG_ADAPTCTL_LINKUP 0x04
  229. #define NVREG_ADAPTCTL_PHYVALID 0x40000
  230. #define NVREG_ADAPTCTL_RUNNING 0x100000
  231. #define NVREG_ADAPTCTL_PHYSHIFT 24
  232. NvRegMIISpeed = 0x18c,
  233. #define NVREG_MIISPEED_BIT8 (1<<8)
  234. #define NVREG_MIIDELAY 5
  235. NvRegMIIControl = 0x190,
  236. #define NVREG_MIICTL_INUSE 0x08000
  237. #define NVREG_MIICTL_WRITE 0x00400
  238. #define NVREG_MIICTL_ADDRSHIFT 5
  239. NvRegMIIData = 0x194,
  240. NvRegWakeUpFlags = 0x200,
  241. #define NVREG_WAKEUPFLAGS_VAL 0x7770
  242. #define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
  243. #define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
  244. #define NVREG_WAKEUPFLAGS_D3SHIFT 12
  245. #define NVREG_WAKEUPFLAGS_D2SHIFT 8
  246. #define NVREG_WAKEUPFLAGS_D1SHIFT 4
  247. #define NVREG_WAKEUPFLAGS_D0SHIFT 0
  248. #define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
  249. #define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
  250. #define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
  251. #define NVREG_WAKEUPFLAGS_ENABLE 0x1111
  252. NvRegPatternCRC = 0x204,
  253. NvRegPatternMask = 0x208,
  254. NvRegPowerCap = 0x268,
  255. #define NVREG_POWERCAP_D3SUPP (1<<30)
  256. #define NVREG_POWERCAP_D2SUPP (1<<26)
  257. #define NVREG_POWERCAP_D1SUPP (1<<25)
  258. NvRegPowerState = 0x26c,
  259. #define NVREG_POWERSTATE_POWEREDUP 0x8000
  260. #define NVREG_POWERSTATE_VALID 0x0100
  261. #define NVREG_POWERSTATE_MASK 0x0003
  262. #define NVREG_POWERSTATE_D0 0x0000
  263. #define NVREG_POWERSTATE_D1 0x0001
  264. #define NVREG_POWERSTATE_D2 0x0002
  265. #define NVREG_POWERSTATE_D3 0x0003
  266. };
  267. /* Big endian: should work, but is untested */
  268. struct ring_desc {
  269. u32 PacketBuffer;
  270. u32 FlagLen;
  271. };
  272. #define FLAG_MASK_V1 0xffff0000
  273. #define FLAG_MASK_V2 0xffffc000
  274. #define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
  275. #define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
  276. #define NV_TX_LASTPACKET (1<<16)
  277. #define NV_TX_RETRYERROR (1<<19)
  278. #define NV_TX_LASTPACKET1 (1<<24)
  279. #define NV_TX_DEFERRED (1<<26)
  280. #define NV_TX_CARRIERLOST (1<<27)
  281. #define NV_TX_LATECOLLISION (1<<28)
  282. #define NV_TX_UNDERFLOW (1<<29)
  283. #define NV_TX_ERROR (1<<30)
  284. #define NV_TX_VALID (1<<31)
  285. #define NV_TX2_LASTPACKET (1<<29)
  286. #define NV_TX2_RETRYERROR (1<<18)
  287. #define NV_TX2_LASTPACKET1 (1<<23)
  288. #define NV_TX2_DEFERRED (1<<25)
  289. #define NV_TX2_CARRIERLOST (1<<26)
  290. #define NV_TX2_LATECOLLISION (1<<27)
  291. #define NV_TX2_UNDERFLOW (1<<28)
  292. /* error and valid are the same for both */
  293. #define NV_TX2_ERROR (1<<30)
  294. #define NV_TX2_VALID (1<<31)
  295. #define NV_RX_DESCRIPTORVALID (1<<16)
  296. #define NV_RX_MISSEDFRAME (1<<17)
  297. #define NV_RX_SUBSTRACT1 (1<<18)
  298. #define NV_RX_ERROR1 (1<<23)
  299. #define NV_RX_ERROR2 (1<<24)
  300. #define NV_RX_ERROR3 (1<<25)
  301. #define NV_RX_ERROR4 (1<<26)
  302. #define NV_RX_CRCERR (1<<27)
  303. #define NV_RX_OVERFLOW (1<<28)
  304. #define NV_RX_FRAMINGERR (1<<29)
  305. #define NV_RX_ERROR (1<<30)
  306. #define NV_RX_AVAIL (1<<31)
  307. #define NV_RX2_CHECKSUMMASK (0x1C000000)
  308. #define NV_RX2_CHECKSUMOK1 (0x10000000)
  309. #define NV_RX2_CHECKSUMOK2 (0x14000000)
  310. #define NV_RX2_CHECKSUMOK3 (0x18000000)
  311. #define NV_RX2_DESCRIPTORVALID (1<<29)
  312. #define NV_RX2_SUBSTRACT1 (1<<25)
  313. #define NV_RX2_ERROR1 (1<<18)
  314. #define NV_RX2_ERROR2 (1<<19)
  315. #define NV_RX2_ERROR3 (1<<20)
  316. #define NV_RX2_ERROR4 (1<<21)
  317. #define NV_RX2_CRCERR (1<<22)
  318. #define NV_RX2_OVERFLOW (1<<23)
  319. #define NV_RX2_FRAMINGERR (1<<24)
  320. /* error and avail are the same for both */
  321. #define NV_RX2_ERROR (1<<30)
  322. #define NV_RX2_AVAIL (1<<31)
  323. /* Miscelaneous hardware related defines: */
  324. #define NV_PCI_REGSZ 0x270
  325. /* various timeout delays: all in usec */
  326. #define NV_TXRX_RESET_DELAY 4
  327. #define NV_TXSTOP_DELAY1 10
  328. #define NV_TXSTOP_DELAY1MAX 500000
  329. #define NV_TXSTOP_DELAY2 100
  330. #define NV_RXSTOP_DELAY1 10
  331. #define NV_RXSTOP_DELAY1MAX 500000
  332. #define NV_RXSTOP_DELAY2 100
  333. #define NV_SETUP5_DELAY 5
  334. #define NV_SETUP5_DELAYMAX 50000
  335. #define NV_POWERUP_DELAY 5
  336. #define NV_POWERUP_DELAYMAX 5000
  337. #define NV_MIIBUSY_DELAY 50
  338. #define NV_MIIPHY_DELAY 10
  339. #define NV_MIIPHY_DELAYMAX 10000
  340. #define NV_WAKEUPPATTERNS 5
  341. #define NV_WAKEUPMASKENTRIES 4
  342. /* General driver defaults */
  343. #define NV_WATCHDOG_TIMEO (5*HZ)
  344. #define RX_RING 128
  345. #define TX_RING 64
  346. /*
  347. * If your nic mysteriously hangs then try to reduce the limits
  348. * to 1/0: It might be required to set NV_TX_LASTPACKET in the
  349. * last valid ring entry. But this would be impossible to
  350. * implement - probably a disassembly error.
  351. */
  352. #define TX_LIMIT_STOP 63
  353. #define TX_LIMIT_START 62
  354. /* rx/tx mac addr + type + vlan + align + slack*/
  355. #define NV_RX_HEADERS (64)
  356. /* even more slack. */
  357. #define NV_RX_ALLOC_PAD (64)
  358. /* maximum mtu size */
  359. #define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
  360. #define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
  361. #define OOM_REFILL (1+HZ/20)
  362. #define POLL_WAIT (1+HZ/100)
  363. #define LINK_TIMEOUT (3*HZ)
  364. /*
  365. * desc_ver values:
  366. * This field has two purposes:
  367. * - Newer nics uses a different ring layout. The layout is selected by
  368. * comparing np->desc_ver with DESC_VER_xy.
  369. * - It contains bits that are forced on when writing to NvRegTxRxControl.
  370. */
  371. #define DESC_VER_1 0x0
  372. #define DESC_VER_2 (0x02100|NVREG_TXRXCTL_RXCHECK)
  373. /* PHY defines */
  374. #define PHY_OUI_MARVELL 0x5043
  375. #define PHY_OUI_CICADA 0x03f1
  376. #define PHYID1_OUI_MASK 0x03ff
  377. #define PHYID1_OUI_SHFT 6
  378. #define PHYID2_OUI_MASK 0xfc00
  379. #define PHYID2_OUI_SHFT 10
  380. #define PHY_INIT1 0x0f000
  381. #define PHY_INIT2 0x0e00
  382. #define PHY_INIT3 0x01000
  383. #define PHY_INIT4 0x0200
  384. #define PHY_INIT5 0x0004
  385. #define PHY_INIT6 0x02000
  386. #define PHY_GIGABIT 0x0100
  387. #define PHY_TIMEOUT 0x1
  388. #define PHY_ERROR 0x2
  389. #define PHY_100 0x1
  390. #define PHY_1000 0x2
  391. #define PHY_HALF 0x100
  392. /* FIXME: MII defines that should be added to <linux/mii.h> */
  393. #define MII_1000BT_CR 0x09
  394. #define MII_1000BT_SR 0x0a
  395. #define ADVERTISE_1000FULL 0x0200
  396. #define ADVERTISE_1000HALF 0x0100
  397. #define LPA_1000FULL 0x0800
  398. #define LPA_1000HALF 0x0400
  399. /*
  400. * SMP locking:
  401. * All hardware access under dev->priv->lock, except the performance
  402. * critical parts:
  403. * - rx is (pseudo-) lockless: it relies on the single-threading provided
  404. * by the arch code for interrupts.
  405. * - tx setup is lockless: it relies on dev->xmit_lock. Actual submission
  406. * needs dev->priv->lock :-(
  407. * - set_multicast_list: preparation lockless, relies on dev->xmit_lock.
  408. */
  409. /* in dev: base, irq */
  410. struct fe_priv {
  411. spinlock_t lock;
  412. /* General data:
  413. * Locking: spin_lock(&np->lock); */
  414. struct net_device_stats stats;
  415. int in_shutdown;
  416. u32 linkspeed;
  417. int duplex;
  418. int autoneg;
  419. int fixed_mode;
  420. int phyaddr;
  421. int wolenabled;
  422. unsigned int phy_oui;
  423. u16 gigabit;
  424. /* General data: RO fields */
  425. dma_addr_t ring_addr;
  426. struct pci_dev *pci_dev;
  427. u32 orig_mac[2];
  428. u32 irqmask;
  429. u32 desc_ver;
  430. void __iomem *base;
  431. /* rx specific fields.
  432. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  433. */
  434. struct ring_desc *rx_ring;
  435. unsigned int cur_rx, refill_rx;
  436. struct sk_buff *rx_skbuff[RX_RING];
  437. dma_addr_t rx_dma[RX_RING];
  438. unsigned int rx_buf_sz;
  439. unsigned int pkt_limit;
  440. struct timer_list oom_kick;
  441. struct timer_list nic_poll;
  442. /* media detection workaround.
  443. * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
  444. */
  445. int need_linktimer;
  446. unsigned long link_timeout;
  447. /*
  448. * tx specific fields.
  449. */
  450. struct ring_desc *tx_ring;
  451. unsigned int next_tx, nic_tx;
  452. struct sk_buff *tx_skbuff[TX_RING];
  453. dma_addr_t tx_dma[TX_RING];
  454. u32 tx_flags;
  455. };
  456. /*
  457. * Maximum number of loops until we assume that a bit in the irq mask
  458. * is stuck. Overridable with module param.
  459. */
  460. static int max_interrupt_work = 5;
  461. static inline struct fe_priv *get_nvpriv(struct net_device *dev)
  462. {
  463. return netdev_priv(dev);
  464. }
  465. static inline u8 __iomem *get_hwbase(struct net_device *dev)
  466. {
  467. return get_nvpriv(dev)->base;
  468. }
  469. static inline void pci_push(u8 __iomem *base)
  470. {
  471. /* force out pending posted writes */
  472. readl(base);
  473. }
  474. static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
  475. {
  476. return le32_to_cpu(prd->FlagLen)
  477. & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
  478. }
  479. static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
  480. int delay, int delaymax, const char *msg)
  481. {
  482. u8 __iomem *base = get_hwbase(dev);
  483. pci_push(base);
  484. do {
  485. udelay(delay);
  486. delaymax -= delay;
  487. if (delaymax < 0) {
  488. if (msg)
  489. printk(msg);
  490. return 1;
  491. }
  492. } while ((readl(base + offset) & mask) != target);
  493. return 0;
  494. }
  495. #define MII_READ (-1)
  496. /* mii_rw: read/write a register on the PHY.
  497. *
  498. * Caller must guarantee serialization
  499. */
  500. static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
  501. {
  502. u8 __iomem *base = get_hwbase(dev);
  503. u32 reg;
  504. int retval;
  505. writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
  506. reg = readl(base + NvRegMIIControl);
  507. if (reg & NVREG_MIICTL_INUSE) {
  508. writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
  509. udelay(NV_MIIBUSY_DELAY);
  510. }
  511. reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
  512. if (value != MII_READ) {
  513. writel(value, base + NvRegMIIData);
  514. reg |= NVREG_MIICTL_WRITE;
  515. }
  516. writel(reg, base + NvRegMIIControl);
  517. if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
  518. NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX, NULL)) {
  519. dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d timed out.\n",
  520. dev->name, miireg, addr);
  521. retval = -1;
  522. } else if (value != MII_READ) {
  523. /* it was a write operation - fewer failures are detectable */
  524. dprintk(KERN_DEBUG "%s: mii_rw wrote 0x%x to reg %d at PHY %d\n",
  525. dev->name, value, miireg, addr);
  526. retval = 0;
  527. } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
  528. dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d failed.\n",
  529. dev->name, miireg, addr);
  530. retval = -1;
  531. } else {
  532. retval = readl(base + NvRegMIIData);
  533. dprintk(KERN_DEBUG "%s: mii_rw read from reg %d at PHY %d: 0x%x.\n",
  534. dev->name, miireg, addr, retval);
  535. }
  536. return retval;
  537. }
  538. static int phy_reset(struct net_device *dev)
  539. {
  540. struct fe_priv *np = get_nvpriv(dev);
  541. u32 miicontrol;
  542. unsigned int tries = 0;
  543. miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  544. miicontrol |= BMCR_RESET;
  545. if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol)) {
  546. return -1;
  547. }
  548. /* wait for 500ms */
  549. msleep(500);
  550. /* must wait till reset is deasserted */
  551. while (miicontrol & BMCR_RESET) {
  552. msleep(10);
  553. miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  554. /* FIXME: 100 tries seem excessive */
  555. if (tries++ > 100)
  556. return -1;
  557. }
  558. return 0;
  559. }
  560. static int phy_init(struct net_device *dev)
  561. {
  562. struct fe_priv *np = get_nvpriv(dev);
  563. u8 __iomem *base = get_hwbase(dev);
  564. u32 phyinterface, phy_reserved, mii_status, mii_control, mii_control_1000,reg;
  565. /* set advertise register */
  566. reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  567. reg |= (ADVERTISE_10HALF|ADVERTISE_10FULL|ADVERTISE_100HALF|ADVERTISE_100FULL|0x800|0x400);
  568. if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
  569. printk(KERN_INFO "%s: phy write to advertise failed.\n", pci_name(np->pci_dev));
  570. return PHY_ERROR;
  571. }
  572. /* get phy interface type */
  573. phyinterface = readl(base + NvRegPhyInterface);
  574. /* see if gigabit phy */
  575. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  576. if (mii_status & PHY_GIGABIT) {
  577. np->gigabit = PHY_GIGABIT;
  578. mii_control_1000 = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  579. mii_control_1000 &= ~ADVERTISE_1000HALF;
  580. if (phyinterface & PHY_RGMII)
  581. mii_control_1000 |= ADVERTISE_1000FULL;
  582. else
  583. mii_control_1000 &= ~ADVERTISE_1000FULL;
  584. if (mii_rw(dev, np->phyaddr, MII_1000BT_CR, mii_control_1000)) {
  585. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  586. return PHY_ERROR;
  587. }
  588. }
  589. else
  590. np->gigabit = 0;
  591. /* reset the phy */
  592. if (phy_reset(dev)) {
  593. printk(KERN_INFO "%s: phy reset failed\n", pci_name(np->pci_dev));
  594. return PHY_ERROR;
  595. }
  596. /* phy vendor specific configuration */
  597. if ((np->phy_oui == PHY_OUI_CICADA) && (phyinterface & PHY_RGMII) ) {
  598. phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
  599. phy_reserved &= ~(PHY_INIT1 | PHY_INIT2);
  600. phy_reserved |= (PHY_INIT3 | PHY_INIT4);
  601. if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved)) {
  602. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  603. return PHY_ERROR;
  604. }
  605. phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
  606. phy_reserved |= PHY_INIT5;
  607. if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved)) {
  608. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  609. return PHY_ERROR;
  610. }
  611. }
  612. if (np->phy_oui == PHY_OUI_CICADA) {
  613. phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
  614. phy_reserved |= PHY_INIT6;
  615. if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved)) {
  616. printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
  617. return PHY_ERROR;
  618. }
  619. }
  620. /* restart auto negotiation */
  621. mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  622. mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
  623. if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
  624. return PHY_ERROR;
  625. }
  626. return 0;
  627. }
  628. static void nv_start_rx(struct net_device *dev)
  629. {
  630. struct fe_priv *np = get_nvpriv(dev);
  631. u8 __iomem *base = get_hwbase(dev);
  632. dprintk(KERN_DEBUG "%s: nv_start_rx\n", dev->name);
  633. /* Already running? Stop it. */
  634. if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
  635. writel(0, base + NvRegReceiverControl);
  636. pci_push(base);
  637. }
  638. writel(np->linkspeed, base + NvRegLinkSpeed);
  639. pci_push(base);
  640. writel(NVREG_RCVCTL_START, base + NvRegReceiverControl);
  641. dprintk(KERN_DEBUG "%s: nv_start_rx to duplex %d, speed 0x%08x.\n",
  642. dev->name, np->duplex, np->linkspeed);
  643. pci_push(base);
  644. }
  645. static void nv_stop_rx(struct net_device *dev)
  646. {
  647. u8 __iomem *base = get_hwbase(dev);
  648. dprintk(KERN_DEBUG "%s: nv_stop_rx\n", dev->name);
  649. writel(0, base + NvRegReceiverControl);
  650. reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
  651. NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX,
  652. KERN_INFO "nv_stop_rx: ReceiverStatus remained busy");
  653. udelay(NV_RXSTOP_DELAY2);
  654. writel(0, base + NvRegLinkSpeed);
  655. }
  656. static void nv_start_tx(struct net_device *dev)
  657. {
  658. u8 __iomem *base = get_hwbase(dev);
  659. dprintk(KERN_DEBUG "%s: nv_start_tx\n", dev->name);
  660. writel(NVREG_XMITCTL_START, base + NvRegTransmitterControl);
  661. pci_push(base);
  662. }
  663. static void nv_stop_tx(struct net_device *dev)
  664. {
  665. u8 __iomem *base = get_hwbase(dev);
  666. dprintk(KERN_DEBUG "%s: nv_stop_tx\n", dev->name);
  667. writel(0, base + NvRegTransmitterControl);
  668. reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
  669. NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX,
  670. KERN_INFO "nv_stop_tx: TransmitterStatus remained busy");
  671. udelay(NV_TXSTOP_DELAY2);
  672. writel(0, base + NvRegUnknownTransmitterReg);
  673. }
  674. static void nv_txrx_reset(struct net_device *dev)
  675. {
  676. struct fe_priv *np = get_nvpriv(dev);
  677. u8 __iomem *base = get_hwbase(dev);
  678. dprintk(KERN_DEBUG "%s: nv_txrx_reset\n", dev->name);
  679. writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->desc_ver, base + NvRegTxRxControl);
  680. pci_push(base);
  681. udelay(NV_TXRX_RESET_DELAY);
  682. writel(NVREG_TXRXCTL_BIT2 | np->desc_ver, base + NvRegTxRxControl);
  683. pci_push(base);
  684. }
  685. /*
  686. * nv_get_stats: dev->get_stats function
  687. * Get latest stats value from the nic.
  688. * Called with read_lock(&dev_base_lock) held for read -
  689. * only synchronized against unregister_netdevice.
  690. */
  691. static struct net_device_stats *nv_get_stats(struct net_device *dev)
  692. {
  693. struct fe_priv *np = get_nvpriv(dev);
  694. /* It seems that the nic always generates interrupts and doesn't
  695. * accumulate errors internally. Thus the current values in np->stats
  696. * are already up to date.
  697. */
  698. return &np->stats;
  699. }
  700. /*
  701. * nv_alloc_rx: fill rx ring entries.
  702. * Return 1 if the allocations for the skbs failed and the
  703. * rx engine is without Available descriptors
  704. */
  705. static int nv_alloc_rx(struct net_device *dev)
  706. {
  707. struct fe_priv *np = get_nvpriv(dev);
  708. unsigned int refill_rx = np->refill_rx;
  709. int nr;
  710. while (np->cur_rx != refill_rx) {
  711. struct sk_buff *skb;
  712. nr = refill_rx % RX_RING;
  713. if (np->rx_skbuff[nr] == NULL) {
  714. skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
  715. if (!skb)
  716. break;
  717. skb->dev = dev;
  718. np->rx_skbuff[nr] = skb;
  719. } else {
  720. skb = np->rx_skbuff[nr];
  721. }
  722. np->rx_dma[nr] = pci_map_single(np->pci_dev, skb->data, skb->len,
  723. PCI_DMA_FROMDEVICE);
  724. np->rx_ring[nr].PacketBuffer = cpu_to_le32(np->rx_dma[nr]);
  725. wmb();
  726. np->rx_ring[nr].FlagLen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
  727. dprintk(KERN_DEBUG "%s: nv_alloc_rx: Packet %d marked as Available\n",
  728. dev->name, refill_rx);
  729. refill_rx++;
  730. }
  731. np->refill_rx = refill_rx;
  732. if (np->cur_rx - refill_rx == RX_RING)
  733. return 1;
  734. return 0;
  735. }
  736. static void nv_do_rx_refill(unsigned long data)
  737. {
  738. struct net_device *dev = (struct net_device *) data;
  739. struct fe_priv *np = get_nvpriv(dev);
  740. disable_irq(dev->irq);
  741. if (nv_alloc_rx(dev)) {
  742. spin_lock(&np->lock);
  743. if (!np->in_shutdown)
  744. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  745. spin_unlock(&np->lock);
  746. }
  747. enable_irq(dev->irq);
  748. }
  749. static void nv_init_rx(struct net_device *dev)
  750. {
  751. struct fe_priv *np = get_nvpriv(dev);
  752. int i;
  753. np->cur_rx = RX_RING;
  754. np->refill_rx = 0;
  755. for (i = 0; i < RX_RING; i++)
  756. np->rx_ring[i].FlagLen = 0;
  757. }
  758. static void nv_init_tx(struct net_device *dev)
  759. {
  760. struct fe_priv *np = get_nvpriv(dev);
  761. int i;
  762. np->next_tx = np->nic_tx = 0;
  763. for (i = 0; i < TX_RING; i++)
  764. np->tx_ring[i].FlagLen = 0;
  765. }
  766. static int nv_init_ring(struct net_device *dev)
  767. {
  768. nv_init_tx(dev);
  769. nv_init_rx(dev);
  770. return nv_alloc_rx(dev);
  771. }
  772. static void nv_drain_tx(struct net_device *dev)
  773. {
  774. struct fe_priv *np = get_nvpriv(dev);
  775. int i;
  776. for (i = 0; i < TX_RING; i++) {
  777. np->tx_ring[i].FlagLen = 0;
  778. if (np->tx_skbuff[i]) {
  779. pci_unmap_single(np->pci_dev, np->tx_dma[i],
  780. np->tx_skbuff[i]->len,
  781. PCI_DMA_TODEVICE);
  782. dev_kfree_skb(np->tx_skbuff[i]);
  783. np->tx_skbuff[i] = NULL;
  784. np->stats.tx_dropped++;
  785. }
  786. }
  787. }
  788. static void nv_drain_rx(struct net_device *dev)
  789. {
  790. struct fe_priv *np = get_nvpriv(dev);
  791. int i;
  792. for (i = 0; i < RX_RING; i++) {
  793. np->rx_ring[i].FlagLen = 0;
  794. wmb();
  795. if (np->rx_skbuff[i]) {
  796. pci_unmap_single(np->pci_dev, np->rx_dma[i],
  797. np->rx_skbuff[i]->len,
  798. PCI_DMA_FROMDEVICE);
  799. dev_kfree_skb(np->rx_skbuff[i]);
  800. np->rx_skbuff[i] = NULL;
  801. }
  802. }
  803. }
  804. static void drain_ring(struct net_device *dev)
  805. {
  806. nv_drain_tx(dev);
  807. nv_drain_rx(dev);
  808. }
  809. /*
  810. * nv_start_xmit: dev->hard_start_xmit function
  811. * Called with dev->xmit_lock held.
  812. */
  813. static int nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
  814. {
  815. struct fe_priv *np = get_nvpriv(dev);
  816. int nr = np->next_tx % TX_RING;
  817. np->tx_skbuff[nr] = skb;
  818. np->tx_dma[nr] = pci_map_single(np->pci_dev, skb->data,skb->len,
  819. PCI_DMA_TODEVICE);
  820. np->tx_ring[nr].PacketBuffer = cpu_to_le32(np->tx_dma[nr]);
  821. spin_lock_irq(&np->lock);
  822. wmb();
  823. np->tx_ring[nr].FlagLen = cpu_to_le32( (skb->len-1) | np->tx_flags );
  824. dprintk(KERN_DEBUG "%s: nv_start_xmit: packet packet %d queued for transmission.\n",
  825. dev->name, np->next_tx);
  826. {
  827. int j;
  828. for (j=0; j<64; j++) {
  829. if ((j%16) == 0)
  830. dprintk("\n%03x:", j);
  831. dprintk(" %02x", ((unsigned char*)skb->data)[j]);
  832. }
  833. dprintk("\n");
  834. }
  835. np->next_tx++;
  836. dev->trans_start = jiffies;
  837. if (np->next_tx - np->nic_tx >= TX_LIMIT_STOP)
  838. netif_stop_queue(dev);
  839. spin_unlock_irq(&np->lock);
  840. writel(NVREG_TXRXCTL_KICK|np->desc_ver, get_hwbase(dev) + NvRegTxRxControl);
  841. pci_push(get_hwbase(dev));
  842. return 0;
  843. }
  844. /*
  845. * nv_tx_done: check for completed packets, release the skbs.
  846. *
  847. * Caller must own np->lock.
  848. */
  849. static void nv_tx_done(struct net_device *dev)
  850. {
  851. struct fe_priv *np = get_nvpriv(dev);
  852. u32 Flags;
  853. int i;
  854. while (np->nic_tx != np->next_tx) {
  855. i = np->nic_tx % TX_RING;
  856. Flags = le32_to_cpu(np->tx_ring[i].FlagLen);
  857. dprintk(KERN_DEBUG "%s: nv_tx_done: looking at packet %d, Flags 0x%x.\n",
  858. dev->name, np->nic_tx, Flags);
  859. if (Flags & NV_TX_VALID)
  860. break;
  861. if (np->desc_ver == DESC_VER_1) {
  862. if (Flags & (NV_TX_RETRYERROR|NV_TX_CARRIERLOST|NV_TX_LATECOLLISION|
  863. NV_TX_UNDERFLOW|NV_TX_ERROR)) {
  864. if (Flags & NV_TX_UNDERFLOW)
  865. np->stats.tx_fifo_errors++;
  866. if (Flags & NV_TX_CARRIERLOST)
  867. np->stats.tx_carrier_errors++;
  868. np->stats.tx_errors++;
  869. } else {
  870. np->stats.tx_packets++;
  871. np->stats.tx_bytes += np->tx_skbuff[i]->len;
  872. }
  873. } else {
  874. if (Flags & (NV_TX2_RETRYERROR|NV_TX2_CARRIERLOST|NV_TX2_LATECOLLISION|
  875. NV_TX2_UNDERFLOW|NV_TX2_ERROR)) {
  876. if (Flags & NV_TX2_UNDERFLOW)
  877. np->stats.tx_fifo_errors++;
  878. if (Flags & NV_TX2_CARRIERLOST)
  879. np->stats.tx_carrier_errors++;
  880. np->stats.tx_errors++;
  881. } else {
  882. np->stats.tx_packets++;
  883. np->stats.tx_bytes += np->tx_skbuff[i]->len;
  884. }
  885. }
  886. pci_unmap_single(np->pci_dev, np->tx_dma[i],
  887. np->tx_skbuff[i]->len,
  888. PCI_DMA_TODEVICE);
  889. dev_kfree_skb_irq(np->tx_skbuff[i]);
  890. np->tx_skbuff[i] = NULL;
  891. np->nic_tx++;
  892. }
  893. if (np->next_tx - np->nic_tx < TX_LIMIT_START)
  894. netif_wake_queue(dev);
  895. }
  896. /*
  897. * nv_tx_timeout: dev->tx_timeout function
  898. * Called with dev->xmit_lock held.
  899. */
  900. static void nv_tx_timeout(struct net_device *dev)
  901. {
  902. struct fe_priv *np = get_nvpriv(dev);
  903. u8 __iomem *base = get_hwbase(dev);
  904. dprintk(KERN_DEBUG "%s: Got tx_timeout. irq: %08x\n", dev->name,
  905. readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK);
  906. spin_lock_irq(&np->lock);
  907. /* 1) stop tx engine */
  908. nv_stop_tx(dev);
  909. /* 2) check that the packets were not sent already: */
  910. nv_tx_done(dev);
  911. /* 3) if there are dead entries: clear everything */
  912. if (np->next_tx != np->nic_tx) {
  913. printk(KERN_DEBUG "%s: tx_timeout: dead entries!\n", dev->name);
  914. nv_drain_tx(dev);
  915. np->next_tx = np->nic_tx = 0;
  916. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
  917. netif_wake_queue(dev);
  918. }
  919. /* 4) restart tx engine */
  920. nv_start_tx(dev);
  921. spin_unlock_irq(&np->lock);
  922. }
  923. /*
  924. * Called when the nic notices a mismatch between the actual data len on the
  925. * wire and the len indicated in the 802 header
  926. */
  927. static int nv_getlen(struct net_device *dev, void *packet, int datalen)
  928. {
  929. int hdrlen; /* length of the 802 header */
  930. int protolen; /* length as stored in the proto field */
  931. /* 1) calculate len according to header */
  932. if ( ((struct vlan_ethhdr *)packet)->h_vlan_proto == __constant_htons(ETH_P_8021Q)) {
  933. protolen = ntohs( ((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto );
  934. hdrlen = VLAN_HLEN;
  935. } else {
  936. protolen = ntohs( ((struct ethhdr *)packet)->h_proto);
  937. hdrlen = ETH_HLEN;
  938. }
  939. dprintk(KERN_DEBUG "%s: nv_getlen: datalen %d, protolen %d, hdrlen %d\n",
  940. dev->name, datalen, protolen, hdrlen);
  941. if (protolen > ETH_DATA_LEN)
  942. return datalen; /* Value in proto field not a len, no checks possible */
  943. protolen += hdrlen;
  944. /* consistency checks: */
  945. if (datalen > ETH_ZLEN) {
  946. if (datalen >= protolen) {
  947. /* more data on wire than in 802 header, trim of
  948. * additional data.
  949. */
  950. dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
  951. dev->name, protolen);
  952. return protolen;
  953. } else {
  954. /* less data on wire than mentioned in header.
  955. * Discard the packet.
  956. */
  957. dprintk(KERN_DEBUG "%s: nv_getlen: discarding long packet.\n",
  958. dev->name);
  959. return -1;
  960. }
  961. } else {
  962. /* short packet. Accept only if 802 values are also short */
  963. if (protolen > ETH_ZLEN) {
  964. dprintk(KERN_DEBUG "%s: nv_getlen: discarding short packet.\n",
  965. dev->name);
  966. return -1;
  967. }
  968. dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
  969. dev->name, datalen);
  970. return datalen;
  971. }
  972. }
  973. static void nv_rx_process(struct net_device *dev)
  974. {
  975. struct fe_priv *np = get_nvpriv(dev);
  976. u32 Flags;
  977. for (;;) {
  978. struct sk_buff *skb;
  979. int len;
  980. int i;
  981. if (np->cur_rx - np->refill_rx >= RX_RING)
  982. break; /* we scanned the whole ring - do not continue */
  983. i = np->cur_rx % RX_RING;
  984. Flags = le32_to_cpu(np->rx_ring[i].FlagLen);
  985. len = nv_descr_getlength(&np->rx_ring[i], np->desc_ver);
  986. dprintk(KERN_DEBUG "%s: nv_rx_process: looking at packet %d, Flags 0x%x.\n",
  987. dev->name, np->cur_rx, Flags);
  988. if (Flags & NV_RX_AVAIL)
  989. break; /* still owned by hardware, */
  990. /*
  991. * the packet is for us - immediately tear down the pci mapping.
  992. * TODO: check if a prefetch of the first cacheline improves
  993. * the performance.
  994. */
  995. pci_unmap_single(np->pci_dev, np->rx_dma[i],
  996. np->rx_skbuff[i]->len,
  997. PCI_DMA_FROMDEVICE);
  998. {
  999. int j;
  1000. dprintk(KERN_DEBUG "Dumping packet (flags 0x%x).",Flags);
  1001. for (j=0; j<64; j++) {
  1002. if ((j%16) == 0)
  1003. dprintk("\n%03x:", j);
  1004. dprintk(" %02x", ((unsigned char*)np->rx_skbuff[i]->data)[j]);
  1005. }
  1006. dprintk("\n");
  1007. }
  1008. /* look at what we actually got: */
  1009. if (np->desc_ver == DESC_VER_1) {
  1010. if (!(Flags & NV_RX_DESCRIPTORVALID))
  1011. goto next_pkt;
  1012. if (Flags & NV_RX_MISSEDFRAME) {
  1013. np->stats.rx_missed_errors++;
  1014. np->stats.rx_errors++;
  1015. goto next_pkt;
  1016. }
  1017. if (Flags & (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3)) {
  1018. np->stats.rx_errors++;
  1019. goto next_pkt;
  1020. }
  1021. if (Flags & NV_RX_CRCERR) {
  1022. np->stats.rx_crc_errors++;
  1023. np->stats.rx_errors++;
  1024. goto next_pkt;
  1025. }
  1026. if (Flags & NV_RX_OVERFLOW) {
  1027. np->stats.rx_over_errors++;
  1028. np->stats.rx_errors++;
  1029. goto next_pkt;
  1030. }
  1031. if (Flags & NV_RX_ERROR4) {
  1032. len = nv_getlen(dev, np->rx_skbuff[i]->data, len);
  1033. if (len < 0) {
  1034. np->stats.rx_errors++;
  1035. goto next_pkt;
  1036. }
  1037. }
  1038. /* framing errors are soft errors. */
  1039. if (Flags & NV_RX_FRAMINGERR) {
  1040. if (Flags & NV_RX_SUBSTRACT1) {
  1041. len--;
  1042. }
  1043. }
  1044. } else {
  1045. if (!(Flags & NV_RX2_DESCRIPTORVALID))
  1046. goto next_pkt;
  1047. if (Flags & (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3)) {
  1048. np->stats.rx_errors++;
  1049. goto next_pkt;
  1050. }
  1051. if (Flags & NV_RX2_CRCERR) {
  1052. np->stats.rx_crc_errors++;
  1053. np->stats.rx_errors++;
  1054. goto next_pkt;
  1055. }
  1056. if (Flags & NV_RX2_OVERFLOW) {
  1057. np->stats.rx_over_errors++;
  1058. np->stats.rx_errors++;
  1059. goto next_pkt;
  1060. }
  1061. if (Flags & NV_RX2_ERROR4) {
  1062. len = nv_getlen(dev, np->rx_skbuff[i]->data, len);
  1063. if (len < 0) {
  1064. np->stats.rx_errors++;
  1065. goto next_pkt;
  1066. }
  1067. }
  1068. /* framing errors are soft errors */
  1069. if (Flags & NV_RX2_FRAMINGERR) {
  1070. if (Flags & NV_RX2_SUBSTRACT1) {
  1071. len--;
  1072. }
  1073. }
  1074. Flags &= NV_RX2_CHECKSUMMASK;
  1075. if (Flags == NV_RX2_CHECKSUMOK1 ||
  1076. Flags == NV_RX2_CHECKSUMOK2 ||
  1077. Flags == NV_RX2_CHECKSUMOK3) {
  1078. dprintk(KERN_DEBUG "%s: hw checksum hit!.\n", dev->name);
  1079. np->rx_skbuff[i]->ip_summed = CHECKSUM_UNNECESSARY;
  1080. } else {
  1081. dprintk(KERN_DEBUG "%s: hwchecksum miss!.\n", dev->name);
  1082. }
  1083. }
  1084. /* got a valid packet - forward it to the network core */
  1085. skb = np->rx_skbuff[i];
  1086. np->rx_skbuff[i] = NULL;
  1087. skb_put(skb, len);
  1088. skb->protocol = eth_type_trans(skb, dev);
  1089. dprintk(KERN_DEBUG "%s: nv_rx_process: packet %d with %d bytes, proto %d accepted.\n",
  1090. dev->name, np->cur_rx, len, skb->protocol);
  1091. netif_rx(skb);
  1092. dev->last_rx = jiffies;
  1093. np->stats.rx_packets++;
  1094. np->stats.rx_bytes += len;
  1095. next_pkt:
  1096. np->cur_rx++;
  1097. }
  1098. }
  1099. static void set_bufsize(struct net_device *dev)
  1100. {
  1101. struct fe_priv *np = netdev_priv(dev);
  1102. if (dev->mtu <= ETH_DATA_LEN)
  1103. np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
  1104. else
  1105. np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
  1106. }
  1107. /*
  1108. * nv_change_mtu: dev->change_mtu function
  1109. * Called with dev_base_lock held for read.
  1110. */
  1111. static int nv_change_mtu(struct net_device *dev, int new_mtu)
  1112. {
  1113. struct fe_priv *np = get_nvpriv(dev);
  1114. int old_mtu;
  1115. if (new_mtu < 64 || new_mtu > np->pkt_limit)
  1116. return -EINVAL;
  1117. old_mtu = dev->mtu;
  1118. dev->mtu = new_mtu;
  1119. /* return early if the buffer sizes will not change */
  1120. if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
  1121. return 0;
  1122. if (old_mtu == new_mtu)
  1123. return 0;
  1124. /* synchronized against open : rtnl_lock() held by caller */
  1125. if (netif_running(dev)) {
  1126. u8 *base = get_hwbase(dev);
  1127. /*
  1128. * It seems that the nic preloads valid ring entries into an
  1129. * internal buffer. The procedure for flushing everything is
  1130. * guessed, there is probably a simpler approach.
  1131. * Changing the MTU is a rare event, it shouldn't matter.
  1132. */
  1133. disable_irq(dev->irq);
  1134. spin_lock_bh(&dev->xmit_lock);
  1135. spin_lock(&np->lock);
  1136. /* stop engines */
  1137. nv_stop_rx(dev);
  1138. nv_stop_tx(dev);
  1139. nv_txrx_reset(dev);
  1140. /* drain rx queue */
  1141. nv_drain_rx(dev);
  1142. nv_drain_tx(dev);
  1143. /* reinit driver view of the rx queue */
  1144. nv_init_rx(dev);
  1145. nv_init_tx(dev);
  1146. /* alloc new rx buffers */
  1147. set_bufsize(dev);
  1148. if (nv_alloc_rx(dev)) {
  1149. if (!np->in_shutdown)
  1150. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  1151. }
  1152. /* reinit nic view of the rx queue */
  1153. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  1154. writel((u32) np->ring_addr, base + NvRegRxRingPhysAddr);
  1155. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
  1156. writel( ((RX_RING-1) << NVREG_RINGSZ_RXSHIFT) + ((TX_RING-1) << NVREG_RINGSZ_TXSHIFT),
  1157. base + NvRegRingSizes);
  1158. pci_push(base);
  1159. writel(NVREG_TXRXCTL_KICK|np->desc_ver, get_hwbase(dev) + NvRegTxRxControl);
  1160. pci_push(base);
  1161. /* restart rx engine */
  1162. nv_start_rx(dev);
  1163. nv_start_tx(dev);
  1164. spin_unlock(&np->lock);
  1165. spin_unlock_bh(&dev->xmit_lock);
  1166. enable_irq(dev->irq);
  1167. }
  1168. return 0;
  1169. }
  1170. /*
  1171. * nv_set_multicast: dev->set_multicast function
  1172. * Called with dev->xmit_lock held.
  1173. */
  1174. static void nv_set_multicast(struct net_device *dev)
  1175. {
  1176. struct fe_priv *np = get_nvpriv(dev);
  1177. u8 __iomem *base = get_hwbase(dev);
  1178. u32 addr[2];
  1179. u32 mask[2];
  1180. u32 pff;
  1181. memset(addr, 0, sizeof(addr));
  1182. memset(mask, 0, sizeof(mask));
  1183. if (dev->flags & IFF_PROMISC) {
  1184. printk(KERN_NOTICE "%s: Promiscuous mode enabled.\n", dev->name);
  1185. pff = NVREG_PFF_PROMISC;
  1186. } else {
  1187. pff = NVREG_PFF_MYADDR;
  1188. if (dev->flags & IFF_ALLMULTI || dev->mc_list) {
  1189. u32 alwaysOff[2];
  1190. u32 alwaysOn[2];
  1191. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
  1192. if (dev->flags & IFF_ALLMULTI) {
  1193. alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
  1194. } else {
  1195. struct dev_mc_list *walk;
  1196. walk = dev->mc_list;
  1197. while (walk != NULL) {
  1198. u32 a, b;
  1199. a = le32_to_cpu(*(u32 *) walk->dmi_addr);
  1200. b = le16_to_cpu(*(u16 *) (&walk->dmi_addr[4]));
  1201. alwaysOn[0] &= a;
  1202. alwaysOff[0] &= ~a;
  1203. alwaysOn[1] &= b;
  1204. alwaysOff[1] &= ~b;
  1205. walk = walk->next;
  1206. }
  1207. }
  1208. addr[0] = alwaysOn[0];
  1209. addr[1] = alwaysOn[1];
  1210. mask[0] = alwaysOn[0] | alwaysOff[0];
  1211. mask[1] = alwaysOn[1] | alwaysOff[1];
  1212. }
  1213. }
  1214. addr[0] |= NVREG_MCASTADDRA_FORCE;
  1215. pff |= NVREG_PFF_ALWAYS;
  1216. spin_lock_irq(&np->lock);
  1217. nv_stop_rx(dev);
  1218. writel(addr[0], base + NvRegMulticastAddrA);
  1219. writel(addr[1], base + NvRegMulticastAddrB);
  1220. writel(mask[0], base + NvRegMulticastMaskA);
  1221. writel(mask[1], base + NvRegMulticastMaskB);
  1222. writel(pff, base + NvRegPacketFilterFlags);
  1223. dprintk(KERN_INFO "%s: reconfiguration for multicast lists.\n",
  1224. dev->name);
  1225. nv_start_rx(dev);
  1226. spin_unlock_irq(&np->lock);
  1227. }
  1228. static int nv_update_linkspeed(struct net_device *dev)
  1229. {
  1230. struct fe_priv *np = get_nvpriv(dev);
  1231. u8 __iomem *base = get_hwbase(dev);
  1232. int adv, lpa;
  1233. int newls = np->linkspeed;
  1234. int newdup = np->duplex;
  1235. int mii_status;
  1236. int retval = 0;
  1237. u32 control_1000, status_1000, phyreg;
  1238. /* BMSR_LSTATUS is latched, read it twice:
  1239. * we want the current value.
  1240. */
  1241. mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  1242. mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
  1243. if (!(mii_status & BMSR_LSTATUS)) {
  1244. dprintk(KERN_DEBUG "%s: no link detected by phy - falling back to 10HD.\n",
  1245. dev->name);
  1246. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1247. newdup = 0;
  1248. retval = 0;
  1249. goto set_speed;
  1250. }
  1251. if (np->autoneg == 0) {
  1252. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: autoneg off, PHY set to 0x%04x.\n",
  1253. dev->name, np->fixed_mode);
  1254. if (np->fixed_mode & LPA_100FULL) {
  1255. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1256. newdup = 1;
  1257. } else if (np->fixed_mode & LPA_100HALF) {
  1258. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1259. newdup = 0;
  1260. } else if (np->fixed_mode & LPA_10FULL) {
  1261. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1262. newdup = 1;
  1263. } else {
  1264. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1265. newdup = 0;
  1266. }
  1267. retval = 1;
  1268. goto set_speed;
  1269. }
  1270. /* check auto negotiation is complete */
  1271. if (!(mii_status & BMSR_ANEGCOMPLETE)) {
  1272. /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
  1273. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1274. newdup = 0;
  1275. retval = 0;
  1276. dprintk(KERN_DEBUG "%s: autoneg not completed - falling back to 10HD.\n", dev->name);
  1277. goto set_speed;
  1278. }
  1279. retval = 1;
  1280. if (np->gigabit == PHY_GIGABIT) {
  1281. control_1000 = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  1282. status_1000 = mii_rw(dev, np->phyaddr, MII_1000BT_SR, MII_READ);
  1283. if ((control_1000 & ADVERTISE_1000FULL) &&
  1284. (status_1000 & LPA_1000FULL)) {
  1285. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: GBit ethernet detected.\n",
  1286. dev->name);
  1287. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
  1288. newdup = 1;
  1289. goto set_speed;
  1290. }
  1291. }
  1292. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1293. lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
  1294. dprintk(KERN_DEBUG "%s: nv_update_linkspeed: PHY advertises 0x%04x, lpa 0x%04x.\n",
  1295. dev->name, adv, lpa);
  1296. /* FIXME: handle parallel detection properly */
  1297. lpa = lpa & adv;
  1298. if (lpa & LPA_100FULL) {
  1299. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1300. newdup = 1;
  1301. } else if (lpa & LPA_100HALF) {
  1302. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
  1303. newdup = 0;
  1304. } else if (lpa & LPA_10FULL) {
  1305. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1306. newdup = 1;
  1307. } else if (lpa & LPA_10HALF) {
  1308. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1309. newdup = 0;
  1310. } else {
  1311. dprintk(KERN_DEBUG "%s: bad ability %04x - falling back to 10HD.\n", dev->name, lpa);
  1312. newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  1313. newdup = 0;
  1314. }
  1315. set_speed:
  1316. if (np->duplex == newdup && np->linkspeed == newls)
  1317. return retval;
  1318. dprintk(KERN_INFO "%s: changing link setting from %d/%d to %d/%d.\n",
  1319. dev->name, np->linkspeed, np->duplex, newls, newdup);
  1320. np->duplex = newdup;
  1321. np->linkspeed = newls;
  1322. if (np->gigabit == PHY_GIGABIT) {
  1323. phyreg = readl(base + NvRegRandomSeed);
  1324. phyreg &= ~(0x3FF00);
  1325. if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10)
  1326. phyreg |= NVREG_RNDSEED_FORCE3;
  1327. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100)
  1328. phyreg |= NVREG_RNDSEED_FORCE2;
  1329. else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
  1330. phyreg |= NVREG_RNDSEED_FORCE;
  1331. writel(phyreg, base + NvRegRandomSeed);
  1332. }
  1333. phyreg = readl(base + NvRegPhyInterface);
  1334. phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
  1335. if (np->duplex == 0)
  1336. phyreg |= PHY_HALF;
  1337. if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
  1338. phyreg |= PHY_100;
  1339. else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
  1340. phyreg |= PHY_1000;
  1341. writel(phyreg, base + NvRegPhyInterface);
  1342. writel(NVREG_MISC1_FORCE | ( np->duplex ? 0 : NVREG_MISC1_HD),
  1343. base + NvRegMisc1);
  1344. pci_push(base);
  1345. writel(np->linkspeed, base + NvRegLinkSpeed);
  1346. pci_push(base);
  1347. return retval;
  1348. }
  1349. static void nv_linkchange(struct net_device *dev)
  1350. {
  1351. if (nv_update_linkspeed(dev)) {
  1352. if (netif_carrier_ok(dev)) {
  1353. nv_stop_rx(dev);
  1354. } else {
  1355. netif_carrier_on(dev);
  1356. printk(KERN_INFO "%s: link up.\n", dev->name);
  1357. }
  1358. nv_start_rx(dev);
  1359. } else {
  1360. if (netif_carrier_ok(dev)) {
  1361. netif_carrier_off(dev);
  1362. printk(KERN_INFO "%s: link down.\n", dev->name);
  1363. nv_stop_rx(dev);
  1364. }
  1365. }
  1366. }
  1367. static void nv_link_irq(struct net_device *dev)
  1368. {
  1369. u8 __iomem *base = get_hwbase(dev);
  1370. u32 miistat;
  1371. miistat = readl(base + NvRegMIIStatus);
  1372. writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
  1373. dprintk(KERN_INFO "%s: link change irq, status 0x%x.\n", dev->name, miistat);
  1374. if (miistat & (NVREG_MIISTAT_LINKCHANGE))
  1375. nv_linkchange(dev);
  1376. dprintk(KERN_DEBUG "%s: link change notification done.\n", dev->name);
  1377. }
  1378. static irqreturn_t nv_nic_irq(int foo, void *data, struct pt_regs *regs)
  1379. {
  1380. struct net_device *dev = (struct net_device *) data;
  1381. struct fe_priv *np = get_nvpriv(dev);
  1382. u8 __iomem *base = get_hwbase(dev);
  1383. u32 events;
  1384. int i;
  1385. dprintk(KERN_DEBUG "%s: nv_nic_irq\n", dev->name);
  1386. for (i=0; ; i++) {
  1387. events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
  1388. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  1389. pci_push(base);
  1390. dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
  1391. if (!(events & np->irqmask))
  1392. break;
  1393. if (events & (NVREG_IRQ_TX1|NVREG_IRQ_TX2|NVREG_IRQ_TX_ERR)) {
  1394. spin_lock(&np->lock);
  1395. nv_tx_done(dev);
  1396. spin_unlock(&np->lock);
  1397. }
  1398. if (events & (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF)) {
  1399. nv_rx_process(dev);
  1400. if (nv_alloc_rx(dev)) {
  1401. spin_lock(&np->lock);
  1402. if (!np->in_shutdown)
  1403. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  1404. spin_unlock(&np->lock);
  1405. }
  1406. }
  1407. if (events & NVREG_IRQ_LINK) {
  1408. spin_lock(&np->lock);
  1409. nv_link_irq(dev);
  1410. spin_unlock(&np->lock);
  1411. }
  1412. if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
  1413. spin_lock(&np->lock);
  1414. nv_linkchange(dev);
  1415. spin_unlock(&np->lock);
  1416. np->link_timeout = jiffies + LINK_TIMEOUT;
  1417. }
  1418. if (events & (NVREG_IRQ_TX_ERR)) {
  1419. dprintk(KERN_DEBUG "%s: received irq with events 0x%x. Probably TX fail.\n",
  1420. dev->name, events);
  1421. }
  1422. if (events & (NVREG_IRQ_UNKNOWN)) {
  1423. printk(KERN_DEBUG "%s: received irq with unknown events 0x%x. Please report\n",
  1424. dev->name, events);
  1425. }
  1426. if (i > max_interrupt_work) {
  1427. spin_lock(&np->lock);
  1428. /* disable interrupts on the nic */
  1429. writel(0, base + NvRegIrqMask);
  1430. pci_push(base);
  1431. if (!np->in_shutdown)
  1432. mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
  1433. printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq.\n", dev->name, i);
  1434. spin_unlock(&np->lock);
  1435. break;
  1436. }
  1437. }
  1438. dprintk(KERN_DEBUG "%s: nv_nic_irq completed\n", dev->name);
  1439. return IRQ_RETVAL(i);
  1440. }
  1441. static void nv_do_nic_poll(unsigned long data)
  1442. {
  1443. struct net_device *dev = (struct net_device *) data;
  1444. struct fe_priv *np = get_nvpriv(dev);
  1445. u8 __iomem *base = get_hwbase(dev);
  1446. disable_irq(dev->irq);
  1447. /* FIXME: Do we need synchronize_irq(dev->irq) here? */
  1448. /*
  1449. * reenable interrupts on the nic, we have to do this before calling
  1450. * nv_nic_irq because that may decide to do otherwise
  1451. */
  1452. writel(np->irqmask, base + NvRegIrqMask);
  1453. pci_push(base);
  1454. nv_nic_irq((int) 0, (void *) data, (struct pt_regs *) NULL);
  1455. enable_irq(dev->irq);
  1456. }
  1457. #ifdef CONFIG_NET_POLL_CONTROLLER
  1458. static void nv_poll_controller(struct net_device *dev)
  1459. {
  1460. nv_do_nic_poll((unsigned long) dev);
  1461. }
  1462. #endif
  1463. static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  1464. {
  1465. struct fe_priv *np = get_nvpriv(dev);
  1466. strcpy(info->driver, "forcedeth");
  1467. strcpy(info->version, FORCEDETH_VERSION);
  1468. strcpy(info->bus_info, pci_name(np->pci_dev));
  1469. }
  1470. static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  1471. {
  1472. struct fe_priv *np = get_nvpriv(dev);
  1473. wolinfo->supported = WAKE_MAGIC;
  1474. spin_lock_irq(&np->lock);
  1475. if (np->wolenabled)
  1476. wolinfo->wolopts = WAKE_MAGIC;
  1477. spin_unlock_irq(&np->lock);
  1478. }
  1479. static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
  1480. {
  1481. struct fe_priv *np = get_nvpriv(dev);
  1482. u8 __iomem *base = get_hwbase(dev);
  1483. spin_lock_irq(&np->lock);
  1484. if (wolinfo->wolopts == 0) {
  1485. writel(0, base + NvRegWakeUpFlags);
  1486. np->wolenabled = 0;
  1487. }
  1488. if (wolinfo->wolopts & WAKE_MAGIC) {
  1489. writel(NVREG_WAKEUPFLAGS_ENABLE, base + NvRegWakeUpFlags);
  1490. np->wolenabled = 1;
  1491. }
  1492. spin_unlock_irq(&np->lock);
  1493. return 0;
  1494. }
  1495. static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1496. {
  1497. struct fe_priv *np = netdev_priv(dev);
  1498. int adv;
  1499. spin_lock_irq(&np->lock);
  1500. ecmd->port = PORT_MII;
  1501. if (!netif_running(dev)) {
  1502. /* We do not track link speed / duplex setting if the
  1503. * interface is disabled. Force a link check */
  1504. nv_update_linkspeed(dev);
  1505. }
  1506. switch(np->linkspeed & (NVREG_LINKSPEED_MASK)) {
  1507. case NVREG_LINKSPEED_10:
  1508. ecmd->speed = SPEED_10;
  1509. break;
  1510. case NVREG_LINKSPEED_100:
  1511. ecmd->speed = SPEED_100;
  1512. break;
  1513. case NVREG_LINKSPEED_1000:
  1514. ecmd->speed = SPEED_1000;
  1515. break;
  1516. }
  1517. ecmd->duplex = DUPLEX_HALF;
  1518. if (np->duplex)
  1519. ecmd->duplex = DUPLEX_FULL;
  1520. ecmd->autoneg = np->autoneg;
  1521. ecmd->advertising = ADVERTISED_MII;
  1522. if (np->autoneg) {
  1523. ecmd->advertising |= ADVERTISED_Autoneg;
  1524. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1525. } else {
  1526. adv = np->fixed_mode;
  1527. }
  1528. if (adv & ADVERTISE_10HALF)
  1529. ecmd->advertising |= ADVERTISED_10baseT_Half;
  1530. if (adv & ADVERTISE_10FULL)
  1531. ecmd->advertising |= ADVERTISED_10baseT_Full;
  1532. if (adv & ADVERTISE_100HALF)
  1533. ecmd->advertising |= ADVERTISED_100baseT_Half;
  1534. if (adv & ADVERTISE_100FULL)
  1535. ecmd->advertising |= ADVERTISED_100baseT_Full;
  1536. if (np->autoneg && np->gigabit == PHY_GIGABIT) {
  1537. adv = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  1538. if (adv & ADVERTISE_1000FULL)
  1539. ecmd->advertising |= ADVERTISED_1000baseT_Full;
  1540. }
  1541. ecmd->supported = (SUPPORTED_Autoneg |
  1542. SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
  1543. SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
  1544. SUPPORTED_MII);
  1545. if (np->gigabit == PHY_GIGABIT)
  1546. ecmd->supported |= SUPPORTED_1000baseT_Full;
  1547. ecmd->phy_address = np->phyaddr;
  1548. ecmd->transceiver = XCVR_EXTERNAL;
  1549. /* ignore maxtxpkt, maxrxpkt for now */
  1550. spin_unlock_irq(&np->lock);
  1551. return 0;
  1552. }
  1553. static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1554. {
  1555. struct fe_priv *np = netdev_priv(dev);
  1556. if (ecmd->port != PORT_MII)
  1557. return -EINVAL;
  1558. if (ecmd->transceiver != XCVR_EXTERNAL)
  1559. return -EINVAL;
  1560. if (ecmd->phy_address != np->phyaddr) {
  1561. /* TODO: support switching between multiple phys. Should be
  1562. * trivial, but not enabled due to lack of test hardware. */
  1563. return -EINVAL;
  1564. }
  1565. if (ecmd->autoneg == AUTONEG_ENABLE) {
  1566. u32 mask;
  1567. mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  1568. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
  1569. if (np->gigabit == PHY_GIGABIT)
  1570. mask |= ADVERTISED_1000baseT_Full;
  1571. if ((ecmd->advertising & mask) == 0)
  1572. return -EINVAL;
  1573. } else if (ecmd->autoneg == AUTONEG_DISABLE) {
  1574. /* Note: autonegotiation disable, speed 1000 intentionally
  1575. * forbidden - noone should need that. */
  1576. if (ecmd->speed != SPEED_10 && ecmd->speed != SPEED_100)
  1577. return -EINVAL;
  1578. if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
  1579. return -EINVAL;
  1580. } else {
  1581. return -EINVAL;
  1582. }
  1583. spin_lock_irq(&np->lock);
  1584. if (ecmd->autoneg == AUTONEG_ENABLE) {
  1585. int adv, bmcr;
  1586. np->autoneg = 1;
  1587. /* advertise only what has been requested */
  1588. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1589. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4);
  1590. if (ecmd->advertising & ADVERTISED_10baseT_Half)
  1591. adv |= ADVERTISE_10HALF;
  1592. if (ecmd->advertising & ADVERTISED_10baseT_Full)
  1593. adv |= ADVERTISE_10FULL;
  1594. if (ecmd->advertising & ADVERTISED_100baseT_Half)
  1595. adv |= ADVERTISE_100HALF;
  1596. if (ecmd->advertising & ADVERTISED_100baseT_Full)
  1597. adv |= ADVERTISE_100FULL;
  1598. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  1599. if (np->gigabit == PHY_GIGABIT) {
  1600. adv = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  1601. adv &= ~ADVERTISE_1000FULL;
  1602. if (ecmd->advertising & ADVERTISED_1000baseT_Full)
  1603. adv |= ADVERTISE_1000FULL;
  1604. mii_rw(dev, np->phyaddr, MII_1000BT_CR, adv);
  1605. }
  1606. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1607. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  1608. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  1609. } else {
  1610. int adv, bmcr;
  1611. np->autoneg = 0;
  1612. adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
  1613. adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4);
  1614. if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
  1615. adv |= ADVERTISE_10HALF;
  1616. if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
  1617. adv |= ADVERTISE_10FULL;
  1618. if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
  1619. adv |= ADVERTISE_100HALF;
  1620. if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
  1621. adv |= ADVERTISE_100FULL;
  1622. mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
  1623. np->fixed_mode = adv;
  1624. if (np->gigabit == PHY_GIGABIT) {
  1625. adv = mii_rw(dev, np->phyaddr, MII_1000BT_CR, MII_READ);
  1626. adv &= ~ADVERTISE_1000FULL;
  1627. mii_rw(dev, np->phyaddr, MII_1000BT_CR, adv);
  1628. }
  1629. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1630. bmcr |= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_FULLDPLX);
  1631. if (adv & (ADVERTISE_10FULL|ADVERTISE_100FULL))
  1632. bmcr |= BMCR_FULLDPLX;
  1633. if (adv & (ADVERTISE_100HALF|ADVERTISE_100FULL))
  1634. bmcr |= BMCR_SPEED100;
  1635. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  1636. if (netif_running(dev)) {
  1637. /* Wait a bit and then reconfigure the nic. */
  1638. udelay(10);
  1639. nv_linkchange(dev);
  1640. }
  1641. }
  1642. spin_unlock_irq(&np->lock);
  1643. return 0;
  1644. }
  1645. #define FORCEDETH_REGS_VER 1
  1646. #define FORCEDETH_REGS_SIZE 0x400 /* 256 32-bit registers */
  1647. static int nv_get_regs_len(struct net_device *dev)
  1648. {
  1649. return FORCEDETH_REGS_SIZE;
  1650. }
  1651. static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
  1652. {
  1653. struct fe_priv *np = get_nvpriv(dev);
  1654. u8 __iomem *base = get_hwbase(dev);
  1655. u32 *rbuf = buf;
  1656. int i;
  1657. regs->version = FORCEDETH_REGS_VER;
  1658. spin_lock_irq(&np->lock);
  1659. for (i=0;i<FORCEDETH_REGS_SIZE/sizeof(u32);i++)
  1660. rbuf[i] = readl(base + i*sizeof(u32));
  1661. spin_unlock_irq(&np->lock);
  1662. }
  1663. static int nv_nway_reset(struct net_device *dev)
  1664. {
  1665. struct fe_priv *np = get_nvpriv(dev);
  1666. int ret;
  1667. spin_lock_irq(&np->lock);
  1668. if (np->autoneg) {
  1669. int bmcr;
  1670. bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
  1671. bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
  1672. mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
  1673. ret = 0;
  1674. } else {
  1675. ret = -EINVAL;
  1676. }
  1677. spin_unlock_irq(&np->lock);
  1678. return ret;
  1679. }
  1680. static struct ethtool_ops ops = {
  1681. .get_drvinfo = nv_get_drvinfo,
  1682. .get_link = ethtool_op_get_link,
  1683. .get_wol = nv_get_wol,
  1684. .set_wol = nv_set_wol,
  1685. .get_settings = nv_get_settings,
  1686. .set_settings = nv_set_settings,
  1687. .get_regs_len = nv_get_regs_len,
  1688. .get_regs = nv_get_regs,
  1689. .nway_reset = nv_nway_reset,
  1690. };
  1691. static int nv_open(struct net_device *dev)
  1692. {
  1693. struct fe_priv *np = get_nvpriv(dev);
  1694. u8 __iomem *base = get_hwbase(dev);
  1695. int ret, oom, i;
  1696. dprintk(KERN_DEBUG "nv_open: begin\n");
  1697. /* 1) erase previous misconfiguration */
  1698. /* 4.1-1: stop adapter: ignored, 4.3 seems to be overkill */
  1699. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  1700. writel(0, base + NvRegMulticastAddrB);
  1701. writel(0, base + NvRegMulticastMaskA);
  1702. writel(0, base + NvRegMulticastMaskB);
  1703. writel(0, base + NvRegPacketFilterFlags);
  1704. writel(0, base + NvRegTransmitterControl);
  1705. writel(0, base + NvRegReceiverControl);
  1706. writel(0, base + NvRegAdapterControl);
  1707. /* 2) initialize descriptor rings */
  1708. set_bufsize(dev);
  1709. oom = nv_init_ring(dev);
  1710. writel(0, base + NvRegLinkSpeed);
  1711. writel(0, base + NvRegUnknownTransmitterReg);
  1712. nv_txrx_reset(dev);
  1713. writel(0, base + NvRegUnknownSetupReg6);
  1714. np->in_shutdown = 0;
  1715. /* 3) set mac address */
  1716. {
  1717. u32 mac[2];
  1718. mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
  1719. (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
  1720. mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
  1721. writel(mac[0], base + NvRegMacAddrA);
  1722. writel(mac[1], base + NvRegMacAddrB);
  1723. }
  1724. /* 4) give hw rings */
  1725. writel((u32) np->ring_addr, base + NvRegRxRingPhysAddr);
  1726. writel((u32) (np->ring_addr + RX_RING*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
  1727. writel( ((RX_RING-1) << NVREG_RINGSZ_RXSHIFT) + ((TX_RING-1) << NVREG_RINGSZ_TXSHIFT),
  1728. base + NvRegRingSizes);
  1729. /* 5) continue setup */
  1730. writel(np->linkspeed, base + NvRegLinkSpeed);
  1731. writel(NVREG_UNKSETUP3_VAL1, base + NvRegUnknownSetupReg3);
  1732. writel(np->desc_ver, base + NvRegTxRxControl);
  1733. pci_push(base);
  1734. writel(NVREG_TXRXCTL_BIT1|np->desc_ver, base + NvRegTxRxControl);
  1735. reg_delay(dev, NvRegUnknownSetupReg5, NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
  1736. NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX,
  1737. KERN_INFO "open: SetupReg5, Bit 31 remained off\n");
  1738. writel(0, base + NvRegUnknownSetupReg4);
  1739. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  1740. writel(NVREG_MIISTAT_MASK2, base + NvRegMIIStatus);
  1741. /* 6) continue setup */
  1742. writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
  1743. writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
  1744. writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
  1745. writel(np->rx_buf_sz, base + NvRegOffloadConfig);
  1746. writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
  1747. get_random_bytes(&i, sizeof(i));
  1748. writel(NVREG_RNDSEED_FORCE | (i&NVREG_RNDSEED_MASK), base + NvRegRandomSeed);
  1749. writel(NVREG_UNKSETUP1_VAL, base + NvRegUnknownSetupReg1);
  1750. writel(NVREG_UNKSETUP2_VAL, base + NvRegUnknownSetupReg2);
  1751. writel(NVREG_POLL_DEFAULT, base + NvRegPollingInterval);
  1752. writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
  1753. writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
  1754. base + NvRegAdapterControl);
  1755. writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
  1756. writel(NVREG_UNKSETUP4_VAL, base + NvRegUnknownSetupReg4);
  1757. writel(NVREG_WAKEUPFLAGS_VAL, base + NvRegWakeUpFlags);
  1758. i = readl(base + NvRegPowerState);
  1759. if ( (i & NVREG_POWERSTATE_POWEREDUP) == 0)
  1760. writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
  1761. pci_push(base);
  1762. udelay(10);
  1763. writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
  1764. writel(0, base + NvRegIrqMask);
  1765. pci_push(base);
  1766. writel(NVREG_MIISTAT_MASK2, base + NvRegMIIStatus);
  1767. writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
  1768. pci_push(base);
  1769. ret = request_irq(dev->irq, &nv_nic_irq, SA_SHIRQ, dev->name, dev);
  1770. if (ret)
  1771. goto out_drain;
  1772. /* ask for interrupts */
  1773. writel(np->irqmask, base + NvRegIrqMask);
  1774. spin_lock_irq(&np->lock);
  1775. writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
  1776. writel(0, base + NvRegMulticastAddrB);
  1777. writel(0, base + NvRegMulticastMaskA);
  1778. writel(0, base + NvRegMulticastMaskB);
  1779. writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
  1780. /* One manual link speed update: Interrupts are enabled, future link
  1781. * speed changes cause interrupts and are handled by nv_link_irq().
  1782. */
  1783. {
  1784. u32 miistat;
  1785. miistat = readl(base + NvRegMIIStatus);
  1786. writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
  1787. dprintk(KERN_INFO "startup: got 0x%08x.\n", miistat);
  1788. }
  1789. ret = nv_update_linkspeed(dev);
  1790. nv_start_rx(dev);
  1791. nv_start_tx(dev);
  1792. netif_start_queue(dev);
  1793. if (ret) {
  1794. netif_carrier_on(dev);
  1795. } else {
  1796. printk("%s: no link during initialization.\n", dev->name);
  1797. netif_carrier_off(dev);
  1798. }
  1799. if (oom)
  1800. mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
  1801. spin_unlock_irq(&np->lock);
  1802. return 0;
  1803. out_drain:
  1804. drain_ring(dev);
  1805. return ret;
  1806. }
  1807. static int nv_close(struct net_device *dev)
  1808. {
  1809. struct fe_priv *np = get_nvpriv(dev);
  1810. u8 __iomem *base;
  1811. spin_lock_irq(&np->lock);
  1812. np->in_shutdown = 1;
  1813. spin_unlock_irq(&np->lock);
  1814. synchronize_irq(dev->irq);
  1815. del_timer_sync(&np->oom_kick);
  1816. del_timer_sync(&np->nic_poll);
  1817. netif_stop_queue(dev);
  1818. spin_lock_irq(&np->lock);
  1819. nv_stop_tx(dev);
  1820. nv_stop_rx(dev);
  1821. nv_txrx_reset(dev);
  1822. /* disable interrupts on the nic or we will lock up */
  1823. base = get_hwbase(dev);
  1824. writel(0, base + NvRegIrqMask);
  1825. pci_push(base);
  1826. dprintk(KERN_INFO "%s: Irqmask is zero again\n", dev->name);
  1827. spin_unlock_irq(&np->lock);
  1828. free_irq(dev->irq, dev);
  1829. drain_ring(dev);
  1830. if (np->wolenabled)
  1831. nv_start_rx(dev);
  1832. /* FIXME: power down nic */
  1833. return 0;
  1834. }
  1835. static int __devinit nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
  1836. {
  1837. struct net_device *dev;
  1838. struct fe_priv *np;
  1839. unsigned long addr;
  1840. u8 __iomem *base;
  1841. int err, i;
  1842. dev = alloc_etherdev(sizeof(struct fe_priv));
  1843. err = -ENOMEM;
  1844. if (!dev)
  1845. goto out;
  1846. np = get_nvpriv(dev);
  1847. np->pci_dev = pci_dev;
  1848. spin_lock_init(&np->lock);
  1849. SET_MODULE_OWNER(dev);
  1850. SET_NETDEV_DEV(dev, &pci_dev->dev);
  1851. init_timer(&np->oom_kick);
  1852. np->oom_kick.data = (unsigned long) dev;
  1853. np->oom_kick.function = &nv_do_rx_refill; /* timer handler */
  1854. init_timer(&np->nic_poll);
  1855. np->nic_poll.data = (unsigned long) dev;
  1856. np->nic_poll.function = &nv_do_nic_poll; /* timer handler */
  1857. err = pci_enable_device(pci_dev);
  1858. if (err) {
  1859. printk(KERN_INFO "forcedeth: pci_enable_dev failed (%d) for device %s\n",
  1860. err, pci_name(pci_dev));
  1861. goto out_free;
  1862. }
  1863. pci_set_master(pci_dev);
  1864. err = pci_request_regions(pci_dev, DRV_NAME);
  1865. if (err < 0)
  1866. goto out_disable;
  1867. err = -EINVAL;
  1868. addr = 0;
  1869. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1870. dprintk(KERN_DEBUG "%s: resource %d start %p len %ld flags 0x%08lx.\n",
  1871. pci_name(pci_dev), i, (void*)pci_resource_start(pci_dev, i),
  1872. pci_resource_len(pci_dev, i),
  1873. pci_resource_flags(pci_dev, i));
  1874. if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
  1875. pci_resource_len(pci_dev, i) >= NV_PCI_REGSZ) {
  1876. addr = pci_resource_start(pci_dev, i);
  1877. break;
  1878. }
  1879. }
  1880. if (i == DEVICE_COUNT_RESOURCE) {
  1881. printk(KERN_INFO "forcedeth: Couldn't find register window for device %s.\n",
  1882. pci_name(pci_dev));
  1883. goto out_relreg;
  1884. }
  1885. /* handle different descriptor versions */
  1886. np->desc_ver = DESC_VER_1;
  1887. np->pkt_limit = NV_PKTLIMIT_1;
  1888. if (id->driver_data & DEV_HAS_LARGEDESC) {
  1889. np->desc_ver = DESC_VER_2;
  1890. np->pkt_limit = NV_PKTLIMIT_2;
  1891. }
  1892. err = -ENOMEM;
  1893. np->base = ioremap(addr, NV_PCI_REGSZ);
  1894. if (!np->base)
  1895. goto out_relreg;
  1896. dev->base_addr = (unsigned long)np->base;
  1897. dev->irq = pci_dev->irq;
  1898. np->rx_ring = pci_alloc_consistent(pci_dev, sizeof(struct ring_desc) * (RX_RING + TX_RING),
  1899. &np->ring_addr);
  1900. if (!np->rx_ring)
  1901. goto out_unmap;
  1902. np->tx_ring = &np->rx_ring[RX_RING];
  1903. dev->open = nv_open;
  1904. dev->stop = nv_close;
  1905. dev->hard_start_xmit = nv_start_xmit;
  1906. dev->get_stats = nv_get_stats;
  1907. dev->change_mtu = nv_change_mtu;
  1908. dev->set_multicast_list = nv_set_multicast;
  1909. #ifdef CONFIG_NET_POLL_CONTROLLER
  1910. dev->poll_controller = nv_poll_controller;
  1911. #endif
  1912. SET_ETHTOOL_OPS(dev, &ops);
  1913. dev->tx_timeout = nv_tx_timeout;
  1914. dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
  1915. pci_set_drvdata(pci_dev, dev);
  1916. /* read the mac address */
  1917. base = get_hwbase(dev);
  1918. np->orig_mac[0] = readl(base + NvRegMacAddrA);
  1919. np->orig_mac[1] = readl(base + NvRegMacAddrB);
  1920. dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
  1921. dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
  1922. dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
  1923. dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
  1924. dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
  1925. dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
  1926. if (!is_valid_ether_addr(dev->dev_addr)) {
  1927. /*
  1928. * Bad mac address. At least one bios sets the mac address
  1929. * to 01:23:45:67:89:ab
  1930. */
  1931. printk(KERN_ERR "%s: Invalid Mac address detected: %02x:%02x:%02x:%02x:%02x:%02x\n",
  1932. pci_name(pci_dev),
  1933. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  1934. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  1935. printk(KERN_ERR "Please complain to your hardware vendor. Switching to a random MAC.\n");
  1936. dev->dev_addr[0] = 0x00;
  1937. dev->dev_addr[1] = 0x00;
  1938. dev->dev_addr[2] = 0x6c;
  1939. get_random_bytes(&dev->dev_addr[3], 3);
  1940. }
  1941. dprintk(KERN_DEBUG "%s: MAC Address %02x:%02x:%02x:%02x:%02x:%02x\n", pci_name(pci_dev),
  1942. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  1943. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  1944. /* disable WOL */
  1945. writel(0, base + NvRegWakeUpFlags);
  1946. np->wolenabled = 0;
  1947. if (np->desc_ver == DESC_VER_1) {
  1948. np->tx_flags = NV_TX_LASTPACKET|NV_TX_VALID;
  1949. if (id->driver_data & DEV_NEED_LASTPACKET1)
  1950. np->tx_flags |= NV_TX_LASTPACKET1;
  1951. } else {
  1952. np->tx_flags = NV_TX2_LASTPACKET|NV_TX2_VALID;
  1953. if (id->driver_data & DEV_NEED_LASTPACKET1)
  1954. np->tx_flags |= NV_TX2_LASTPACKET1;
  1955. }
  1956. if (id->driver_data & DEV_IRQMASK_1)
  1957. np->irqmask = NVREG_IRQMASK_WANTED_1;
  1958. if (id->driver_data & DEV_IRQMASK_2)
  1959. np->irqmask = NVREG_IRQMASK_WANTED_2;
  1960. if (id->driver_data & DEV_NEED_TIMERIRQ)
  1961. np->irqmask |= NVREG_IRQ_TIMER;
  1962. if (id->driver_data & DEV_NEED_LINKTIMER) {
  1963. dprintk(KERN_INFO "%s: link timer on.\n", pci_name(pci_dev));
  1964. np->need_linktimer = 1;
  1965. np->link_timeout = jiffies + LINK_TIMEOUT;
  1966. } else {
  1967. dprintk(KERN_INFO "%s: link timer off.\n", pci_name(pci_dev));
  1968. np->need_linktimer = 0;
  1969. }
  1970. /* find a suitable phy */
  1971. for (i = 1; i < 32; i++) {
  1972. int id1, id2;
  1973. spin_lock_irq(&np->lock);
  1974. id1 = mii_rw(dev, i, MII_PHYSID1, MII_READ);
  1975. spin_unlock_irq(&np->lock);
  1976. if (id1 < 0 || id1 == 0xffff)
  1977. continue;
  1978. spin_lock_irq(&np->lock);
  1979. id2 = mii_rw(dev, i, MII_PHYSID2, MII_READ);
  1980. spin_unlock_irq(&np->lock);
  1981. if (id2 < 0 || id2 == 0xffff)
  1982. continue;
  1983. id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
  1984. id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
  1985. dprintk(KERN_DEBUG "%s: open: Found PHY %04x:%04x at address %d.\n",
  1986. pci_name(pci_dev), id1, id2, i);
  1987. np->phyaddr = i;
  1988. np->phy_oui = id1 | id2;
  1989. break;
  1990. }
  1991. if (i == 32) {
  1992. /* PHY in isolate mode? No phy attached and user wants to
  1993. * test loopback? Very odd, but can be correct.
  1994. */
  1995. printk(KERN_INFO "%s: open: Could not find a valid PHY.\n",
  1996. pci_name(pci_dev));
  1997. }
  1998. if (i != 32) {
  1999. /* reset it */
  2000. phy_init(dev);
  2001. }
  2002. /* set default link speed settings */
  2003. np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
  2004. np->duplex = 0;
  2005. np->autoneg = 1;
  2006. err = register_netdev(dev);
  2007. if (err) {
  2008. printk(KERN_INFO "forcedeth: unable to register netdev: %d\n", err);
  2009. goto out_freering;
  2010. }
  2011. printk(KERN_INFO "%s: forcedeth.c: subsystem: %05x:%04x bound to %s\n",
  2012. dev->name, pci_dev->subsystem_vendor, pci_dev->subsystem_device,
  2013. pci_name(pci_dev));
  2014. return 0;
  2015. out_freering:
  2016. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (RX_RING + TX_RING),
  2017. np->rx_ring, np->ring_addr);
  2018. pci_set_drvdata(pci_dev, NULL);
  2019. out_unmap:
  2020. iounmap(get_hwbase(dev));
  2021. out_relreg:
  2022. pci_release_regions(pci_dev);
  2023. out_disable:
  2024. pci_disable_device(pci_dev);
  2025. out_free:
  2026. free_netdev(dev);
  2027. out:
  2028. return err;
  2029. }
  2030. static void __devexit nv_remove(struct pci_dev *pci_dev)
  2031. {
  2032. struct net_device *dev = pci_get_drvdata(pci_dev);
  2033. struct fe_priv *np = get_nvpriv(dev);
  2034. u8 __iomem *base = get_hwbase(dev);
  2035. unregister_netdev(dev);
  2036. /* special op: write back the misordered MAC address - otherwise
  2037. * the next nv_probe would see a wrong address.
  2038. */
  2039. writel(np->orig_mac[0], base + NvRegMacAddrA);
  2040. writel(np->orig_mac[1], base + NvRegMacAddrB);
  2041. /* free all structures */
  2042. pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (RX_RING + TX_RING), np->rx_ring, np->ring_addr);
  2043. iounmap(get_hwbase(dev));
  2044. pci_release_regions(pci_dev);
  2045. pci_disable_device(pci_dev);
  2046. free_netdev(dev);
  2047. pci_set_drvdata(pci_dev, NULL);
  2048. }
  2049. static struct pci_device_id pci_tbl[] = {
  2050. { /* nForce Ethernet Controller */
  2051. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_1),
  2052. .driver_data = DEV_IRQMASK_1|DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  2053. },
  2054. { /* nForce2 Ethernet Controller */
  2055. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_2),
  2056. .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  2057. },
  2058. { /* nForce3 Ethernet Controller */
  2059. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_3),
  2060. .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  2061. },
  2062. { /* nForce3 Ethernet Controller */
  2063. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_4),
  2064. .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ|
  2065. DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC,
  2066. },
  2067. { /* nForce3 Ethernet Controller */
  2068. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_5),
  2069. .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ|
  2070. DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC,
  2071. },
  2072. { /* nForce3 Ethernet Controller */
  2073. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_6),
  2074. .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ|
  2075. DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC,
  2076. },
  2077. { /* nForce3 Ethernet Controller */
  2078. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_7),
  2079. .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ|
  2080. DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC,
  2081. },
  2082. { /* CK804 Ethernet Controller */
  2083. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_8),
  2084. .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ|
  2085. DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC,
  2086. },
  2087. { /* CK804 Ethernet Controller */
  2088. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_9),
  2089. .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ|
  2090. DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC,
  2091. },
  2092. { /* MCP04 Ethernet Controller */
  2093. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_10),
  2094. .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ|
  2095. DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC,
  2096. },
  2097. { /* MCP04 Ethernet Controller */
  2098. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_11),
  2099. .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ|
  2100. DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC,
  2101. },
  2102. { /* MCP51 Ethernet Controller */
  2103. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_12),
  2104. .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  2105. },
  2106. { /* MCP51 Ethernet Controller */
  2107. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_13),
  2108. .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
  2109. },
  2110. { /* MCP55 Ethernet Controller */
  2111. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_14),
  2112. .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ|
  2113. DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC,
  2114. },
  2115. { /* MCP55 Ethernet Controller */
  2116. PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_15),
  2117. .driver_data = DEV_NEED_LASTPACKET1|DEV_IRQMASK_2|DEV_NEED_TIMERIRQ|
  2118. DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC,
  2119. },
  2120. {0,},
  2121. };
  2122. static struct pci_driver driver = {
  2123. .name = "forcedeth",
  2124. .id_table = pci_tbl,
  2125. .probe = nv_probe,
  2126. .remove = __devexit_p(nv_remove),
  2127. };
  2128. static int __init init_nic(void)
  2129. {
  2130. printk(KERN_INFO "forcedeth.c: Reverse Engineered nForce ethernet driver. Version %s.\n", FORCEDETH_VERSION);
  2131. return pci_module_init(&driver);
  2132. }
  2133. static void __exit exit_nic(void)
  2134. {
  2135. pci_unregister_driver(&driver);
  2136. }
  2137. module_param(max_interrupt_work, int, 0);
  2138. MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
  2139. MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
  2140. MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
  2141. MODULE_LICENSE("GPL");
  2142. MODULE_DEVICE_TABLE(pci, pci_tbl);
  2143. module_init(init_nic);
  2144. module_exit(exit_nic);