at_hdmac_regs.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386
  1. /*
  2. * Header file for the Atmel AHB DMA Controller driver
  3. *
  4. * Copyright (C) 2008 Atmel Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #ifndef AT_HDMAC_REGS_H
  12. #define AT_HDMAC_REGS_H
  13. #include <mach/at_hdmac.h>
  14. #define AT_DMA_MAX_NR_CHANNELS 8
  15. #define AT_DMA_GCFG 0x00 /* Global Configuration Register */
  16. #define AT_DMA_IF_BIGEND(i) (0x1 << (i)) /* AHB-Lite Interface i in Big-endian mode */
  17. #define AT_DMA_ARB_CFG (0x1 << 4) /* Arbiter mode. */
  18. #define AT_DMA_ARB_CFG_FIXED (0x0 << 4)
  19. #define AT_DMA_ARB_CFG_ROUND_ROBIN (0x1 << 4)
  20. #define AT_DMA_EN 0x04 /* Controller Enable Register */
  21. #define AT_DMA_ENABLE (0x1 << 0)
  22. #define AT_DMA_SREQ 0x08 /* Software Single Request Register */
  23. #define AT_DMA_SSREQ(x) (0x1 << ((x) << 1)) /* Request a source single transfer on channel x */
  24. #define AT_DMA_DSREQ(x) (0x1 << (1 + ((x) << 1))) /* Request a destination single transfer on channel x */
  25. #define AT_DMA_CREQ 0x0C /* Software Chunk Transfer Request Register */
  26. #define AT_DMA_SCREQ(x) (0x1 << ((x) << 1)) /* Request a source chunk transfer on channel x */
  27. #define AT_DMA_DCREQ(x) (0x1 << (1 + ((x) << 1))) /* Request a destination chunk transfer on channel x */
  28. #define AT_DMA_LAST 0x10 /* Software Last Transfer Flag Register */
  29. #define AT_DMA_SLAST(x) (0x1 << ((x) << 1)) /* This src rq is last tx of buffer on channel x */
  30. #define AT_DMA_DLAST(x) (0x1 << (1 + ((x) << 1))) /* This dst rq is last tx of buffer on channel x */
  31. #define AT_DMA_SYNC 0x14 /* Request Synchronization Register */
  32. #define AT_DMA_SYR(h) (0x1 << (h)) /* Synchronize handshake line h */
  33. /* Error, Chained Buffer transfer completed and Buffer transfer completed Interrupt registers */
  34. #define AT_DMA_EBCIER 0x18 /* Enable register */
  35. #define AT_DMA_EBCIDR 0x1C /* Disable register */
  36. #define AT_DMA_EBCIMR 0x20 /* Mask Register */
  37. #define AT_DMA_EBCISR 0x24 /* Status Register */
  38. #define AT_DMA_CBTC_OFFSET 8
  39. #define AT_DMA_ERR_OFFSET 16
  40. #define AT_DMA_BTC(x) (0x1 << (x))
  41. #define AT_DMA_CBTC(x) (0x1 << (AT_DMA_CBTC_OFFSET + (x)))
  42. #define AT_DMA_ERR(x) (0x1 << (AT_DMA_ERR_OFFSET + (x)))
  43. #define AT_DMA_CHER 0x28 /* Channel Handler Enable Register */
  44. #define AT_DMA_ENA(x) (0x1 << (x))
  45. #define AT_DMA_SUSP(x) (0x1 << ( 8 + (x)))
  46. #define AT_DMA_KEEP(x) (0x1 << (24 + (x)))
  47. #define AT_DMA_CHDR 0x2C /* Channel Handler Disable Register */
  48. #define AT_DMA_DIS(x) (0x1 << (x))
  49. #define AT_DMA_RES(x) (0x1 << ( 8 + (x)))
  50. #define AT_DMA_CHSR 0x30 /* Channel Handler Status Register */
  51. #define AT_DMA_EMPT(x) (0x1 << (16 + (x)))
  52. #define AT_DMA_STAL(x) (0x1 << (24 + (x)))
  53. #define AT_DMA_CH_REGS_BASE 0x3C /* Channel registers base address */
  54. #define ch_regs(x) (AT_DMA_CH_REGS_BASE + (x) * 0x28) /* Channel x base addr */
  55. /* Hardware register offset for each channel */
  56. #define ATC_SADDR_OFFSET 0x00 /* Source Address Register */
  57. #define ATC_DADDR_OFFSET 0x04 /* Destination Address Register */
  58. #define ATC_DSCR_OFFSET 0x08 /* Descriptor Address Register */
  59. #define ATC_CTRLA_OFFSET 0x0C /* Control A Register */
  60. #define ATC_CTRLB_OFFSET 0x10 /* Control B Register */
  61. #define ATC_CFG_OFFSET 0x14 /* Configuration Register */
  62. #define ATC_SPIP_OFFSET 0x18 /* Src PIP Configuration Register */
  63. #define ATC_DPIP_OFFSET 0x1C /* Dst PIP Configuration Register */
  64. /* Bitfield definitions */
  65. /* Bitfields in DSCR */
  66. #define ATC_DSCR_IF(i) (0x3 & (i)) /* Dsc feched via AHB-Lite Interface i */
  67. /* Bitfields in CTRLA */
  68. #define ATC_BTSIZE_MAX 0xFFFFUL /* Maximum Buffer Transfer Size */
  69. #define ATC_BTSIZE(x) (ATC_BTSIZE_MAX & (x)) /* Buffer Transfer Size */
  70. #define ATC_SCSIZE_MASK (0x7 << 16) /* Source Chunk Transfer Size */
  71. #define ATC_SCSIZE_1 (0x0 << 16)
  72. #define ATC_SCSIZE_4 (0x1 << 16)
  73. #define ATC_SCSIZE_8 (0x2 << 16)
  74. #define ATC_SCSIZE_16 (0x3 << 16)
  75. #define ATC_SCSIZE_32 (0x4 << 16)
  76. #define ATC_SCSIZE_64 (0x5 << 16)
  77. #define ATC_SCSIZE_128 (0x6 << 16)
  78. #define ATC_SCSIZE_256 (0x7 << 16)
  79. #define ATC_DCSIZE_MASK (0x7 << 20) /* Destination Chunk Transfer Size */
  80. #define ATC_DCSIZE_1 (0x0 << 20)
  81. #define ATC_DCSIZE_4 (0x1 << 20)
  82. #define ATC_DCSIZE_8 (0x2 << 20)
  83. #define ATC_DCSIZE_16 (0x3 << 20)
  84. #define ATC_DCSIZE_32 (0x4 << 20)
  85. #define ATC_DCSIZE_64 (0x5 << 20)
  86. #define ATC_DCSIZE_128 (0x6 << 20)
  87. #define ATC_DCSIZE_256 (0x7 << 20)
  88. #define ATC_SRC_WIDTH_MASK (0x3 << 24) /* Source Single Transfer Size */
  89. #define ATC_SRC_WIDTH_BYTE (0x0 << 24)
  90. #define ATC_SRC_WIDTH_HALFWORD (0x1 << 24)
  91. #define ATC_SRC_WIDTH_WORD (0x2 << 24)
  92. #define ATC_DST_WIDTH_MASK (0x3 << 28) /* Destination Single Transfer Size */
  93. #define ATC_DST_WIDTH_BYTE (0x0 << 28)
  94. #define ATC_DST_WIDTH_HALFWORD (0x1 << 28)
  95. #define ATC_DST_WIDTH_WORD (0x2 << 28)
  96. #define ATC_DONE (0x1 << 31) /* Tx Done (only written back in descriptor) */
  97. /* Bitfields in CTRLB */
  98. #define ATC_SIF(i) (0x3 & (i)) /* Src tx done via AHB-Lite Interface i */
  99. #define ATC_DIF(i) ((0x3 & (i)) << 4) /* Dst tx done via AHB-Lite Interface i */
  100. #define ATC_SRC_PIP (0x1 << 8) /* Source Picture-in-Picture enabled */
  101. #define ATC_DST_PIP (0x1 << 12) /* Destination Picture-in-Picture enabled */
  102. #define ATC_SRC_DSCR_DIS (0x1 << 16) /* Src Descriptor fetch disable */
  103. #define ATC_DST_DSCR_DIS (0x1 << 20) /* Dst Descriptor fetch disable */
  104. #define ATC_FC_MASK (0x7 << 21) /* Choose Flow Controller */
  105. #define ATC_FC_MEM2MEM (0x0 << 21) /* Mem-to-Mem (DMA) */
  106. #define ATC_FC_MEM2PER (0x1 << 21) /* Mem-to-Periph (DMA) */
  107. #define ATC_FC_PER2MEM (0x2 << 21) /* Periph-to-Mem (DMA) */
  108. #define ATC_FC_PER2PER (0x3 << 21) /* Periph-to-Periph (DMA) */
  109. #define ATC_FC_PER2MEM_PER (0x4 << 21) /* Periph-to-Mem (Peripheral) */
  110. #define ATC_FC_MEM2PER_PER (0x5 << 21) /* Mem-to-Periph (Peripheral) */
  111. #define ATC_FC_PER2PER_PER (0x6 << 21) /* Periph-to-Periph (Src Peripheral) */
  112. #define ATC_SRC_ADDR_MODE_MASK (0x3 << 24)
  113. #define ATC_SRC_ADDR_MODE_INCR (0x0 << 24) /* Incrementing Mode */
  114. #define ATC_SRC_ADDR_MODE_DECR (0x1 << 24) /* Decrementing Mode */
  115. #define ATC_SRC_ADDR_MODE_FIXED (0x2 << 24) /* Fixed Mode */
  116. #define ATC_DST_ADDR_MODE_MASK (0x3 << 28)
  117. #define ATC_DST_ADDR_MODE_INCR (0x0 << 28) /* Incrementing Mode */
  118. #define ATC_DST_ADDR_MODE_DECR (0x1 << 28) /* Decrementing Mode */
  119. #define ATC_DST_ADDR_MODE_FIXED (0x2 << 28) /* Fixed Mode */
  120. #define ATC_IEN (0x1 << 30) /* BTC interrupt enable (active low) */
  121. #define ATC_AUTO (0x1 << 31) /* Auto multiple buffer tx enable */
  122. /* Bitfields in CFG */
  123. #define ATC_SRC_PER(h) (0xFU & (h)) /* Channel src rq associated with periph handshaking ifc h */
  124. #define ATC_DST_PER(h) ((0xFU & (h)) << 4) /* Channel dst rq associated with periph handshaking ifc h */
  125. #define ATC_SRC_REP (0x1 << 8) /* Source Replay Mod */
  126. #define ATC_SRC_H2SEL (0x1 << 9) /* Source Handshaking Mod */
  127. #define ATC_SRC_H2SEL_SW (0x0 << 9)
  128. #define ATC_SRC_H2SEL_HW (0x1 << 9)
  129. #define ATC_DST_REP (0x1 << 12) /* Destination Replay Mod */
  130. #define ATC_DST_H2SEL (0x1 << 13) /* Destination Handshaking Mod */
  131. #define ATC_DST_H2SEL_SW (0x0 << 13)
  132. #define ATC_DST_H2SEL_HW (0x1 << 13)
  133. #define ATC_SOD (0x1 << 16) /* Stop On Done */
  134. #define ATC_LOCK_IF (0x1 << 20) /* Interface Lock */
  135. #define ATC_LOCK_B (0x1 << 21) /* AHB Bus Lock */
  136. #define ATC_LOCK_IF_L (0x1 << 22) /* Master Interface Arbiter Lock */
  137. #define ATC_LOCK_IF_L_CHUNK (0x0 << 22)
  138. #define ATC_LOCK_IF_L_BUFFER (0x1 << 22)
  139. #define ATC_AHB_PROT_MASK (0x7 << 24) /* AHB Protection */
  140. #define ATC_FIFOCFG_MASK (0x3 << 28) /* FIFO Request Configuration */
  141. #define ATC_FIFOCFG_LARGESTBURST (0x0 << 28)
  142. #define ATC_FIFOCFG_HALFFIFO (0x1 << 28)
  143. #define ATC_FIFOCFG_ENOUGHSPACE (0x2 << 28)
  144. /* Bitfields in SPIP */
  145. #define ATC_SPIP_HOLE(x) (0xFFFFU & (x))
  146. #define ATC_SPIP_BOUNDARY(x) ((0x3FF & (x)) << 16)
  147. /* Bitfields in DPIP */
  148. #define ATC_DPIP_HOLE(x) (0xFFFFU & (x))
  149. #define ATC_DPIP_BOUNDARY(x) ((0x3FF & (x)) << 16)
  150. /*-- descriptors -----------------------------------------------------*/
  151. /* LLI == Linked List Item; aka DMA buffer descriptor */
  152. struct at_lli {
  153. /* values that are not changed by hardware */
  154. dma_addr_t saddr;
  155. dma_addr_t daddr;
  156. /* value that may get written back: */
  157. u32 ctrla;
  158. /* more values that are not changed by hardware */
  159. u32 ctrlb;
  160. dma_addr_t dscr; /* chain to next lli */
  161. };
  162. /**
  163. * struct at_desc - software descriptor
  164. * @at_lli: hardware lli structure
  165. * @txd: support for the async_tx api
  166. * @desc_node: node on the channed descriptors list
  167. * @len: total transaction bytecount
  168. */
  169. struct at_desc {
  170. /* FIRST values the hardware uses */
  171. struct at_lli lli;
  172. /* THEN values for driver housekeeping */
  173. struct dma_async_tx_descriptor txd;
  174. struct list_head desc_node;
  175. size_t len;
  176. };
  177. static inline struct at_desc *
  178. txd_to_at_desc(struct dma_async_tx_descriptor *txd)
  179. {
  180. return container_of(txd, struct at_desc, txd);
  181. }
  182. /*-- Channels --------------------------------------------------------*/
  183. /**
  184. * struct at_dma_chan - internal representation of an Atmel HDMAC channel
  185. * @chan_common: common dmaengine channel object members
  186. * @device: parent device
  187. * @ch_regs: memory mapped register base
  188. * @mask: channel index in a mask
  189. * @error_status: transmit error status information from irq handler
  190. * to tasklet (use atomic operations)
  191. * @tasklet: bottom half to finish transaction work
  192. * @lock: serializes enqueue/dequeue operations to descriptors lists
  193. * @completed_cookie: identifier for the most recently completed operation
  194. * @active_list: list of descriptors dmaengine is being running on
  195. * @queue: list of descriptors ready to be submitted to engine
  196. * @free_list: list of descriptors usable by the channel
  197. * @descs_allocated: records the actual size of the descriptor pool
  198. */
  199. struct at_dma_chan {
  200. struct dma_chan chan_common;
  201. struct at_dma *device;
  202. void __iomem *ch_regs;
  203. u8 mask;
  204. unsigned long error_status;
  205. struct tasklet_struct tasklet;
  206. spinlock_t lock;
  207. /* these other elements are all protected by lock */
  208. dma_cookie_t completed_cookie;
  209. struct list_head active_list;
  210. struct list_head queue;
  211. struct list_head free_list;
  212. unsigned int descs_allocated;
  213. };
  214. #define channel_readl(atchan, name) \
  215. __raw_readl((atchan)->ch_regs + ATC_##name##_OFFSET)
  216. #define channel_writel(atchan, name, val) \
  217. __raw_writel((val), (atchan)->ch_regs + ATC_##name##_OFFSET)
  218. static inline struct at_dma_chan *to_at_dma_chan(struct dma_chan *dchan)
  219. {
  220. return container_of(dchan, struct at_dma_chan, chan_common);
  221. }
  222. /*-- Controller ------------------------------------------------------*/
  223. /**
  224. * struct at_dma - internal representation of an Atmel HDMA Controller
  225. * @chan_common: common dmaengine dma_device object members
  226. * @ch_regs: memory mapped register base
  227. * @clk: dma controller clock
  228. * @all_chan_mask: all channels availlable in a mask
  229. * @dma_desc_pool: base of DMA descriptor region (DMA address)
  230. * @chan: channels table to store at_dma_chan structures
  231. */
  232. struct at_dma {
  233. struct dma_device dma_common;
  234. void __iomem *regs;
  235. struct clk *clk;
  236. u8 all_chan_mask;
  237. struct dma_pool *dma_desc_pool;
  238. /* AT THE END channels table */
  239. struct at_dma_chan chan[0];
  240. };
  241. #define dma_readl(atdma, name) \
  242. __raw_readl((atdma)->regs + AT_DMA_##name)
  243. #define dma_writel(atdma, name, val) \
  244. __raw_writel((val), (atdma)->regs + AT_DMA_##name)
  245. static inline struct at_dma *to_at_dma(struct dma_device *ddev)
  246. {
  247. return container_of(ddev, struct at_dma, dma_common);
  248. }
  249. /*-- Helper functions ------------------------------------------------*/
  250. static struct device *chan2dev(struct dma_chan *chan)
  251. {
  252. return &chan->dev->device;
  253. }
  254. static struct device *chan2parent(struct dma_chan *chan)
  255. {
  256. return chan->dev->device.parent;
  257. }
  258. #if defined(VERBOSE_DEBUG)
  259. static void vdbg_dump_regs(struct at_dma_chan *atchan)
  260. {
  261. struct at_dma *atdma = to_at_dma(atchan->chan_common.device);
  262. dev_err(chan2dev(&atchan->chan_common),
  263. " channel %d : imr = 0x%x, chsr = 0x%x\n",
  264. atchan->chan_common.chan_id,
  265. dma_readl(atdma, EBCIMR),
  266. dma_readl(atdma, CHSR));
  267. dev_err(chan2dev(&atchan->chan_common),
  268. " channel: s0x%x d0x%x ctrl0x%x:0x%x l0x%x\n",
  269. channel_readl(atchan, SADDR),
  270. channel_readl(atchan, DADDR),
  271. channel_readl(atchan, CTRLA),
  272. channel_readl(atchan, CTRLB),
  273. channel_readl(atchan, DSCR));
  274. }
  275. #else
  276. static void vdbg_dump_regs(struct at_dma_chan *atchan) {}
  277. #endif
  278. static void atc_dump_lli(struct at_dma_chan *atchan, struct at_lli *lli)
  279. {
  280. dev_printk(KERN_CRIT, chan2dev(&atchan->chan_common),
  281. " desc: s0x%x d0x%x ctrl0x%x:0x%x l0x%x\n",
  282. lli->saddr, lli->daddr,
  283. lli->ctrla, lli->ctrlb, lli->dscr);
  284. }
  285. static void atc_setup_irq(struct at_dma_chan *atchan, int on)
  286. {
  287. struct at_dma *atdma = to_at_dma(atchan->chan_common.device);
  288. u32 ebci;
  289. /* enable interrupts on buffer chain completion & error */
  290. ebci = AT_DMA_CBTC(atchan->chan_common.chan_id)
  291. | AT_DMA_ERR(atchan->chan_common.chan_id);
  292. if (on)
  293. dma_writel(atdma, EBCIER, ebci);
  294. else
  295. dma_writel(atdma, EBCIDR, ebci);
  296. }
  297. static inline void atc_enable_irq(struct at_dma_chan *atchan)
  298. {
  299. atc_setup_irq(atchan, 1);
  300. }
  301. static inline void atc_disable_irq(struct at_dma_chan *atchan)
  302. {
  303. atc_setup_irq(atchan, 0);
  304. }
  305. /**
  306. * atc_chan_is_enabled - test if given channel is enabled
  307. * @atchan: channel we want to test status
  308. */
  309. static inline int atc_chan_is_enabled(struct at_dma_chan *atchan)
  310. {
  311. struct at_dma *atdma = to_at_dma(atchan->chan_common.device);
  312. return !!(dma_readl(atdma, CHSR) & atchan->mask);
  313. }
  314. /**
  315. * set_desc_eol - set end-of-link to descriptor so it will end transfer
  316. * @desc: descriptor, signle or at the end of a chain, to end chain on
  317. */
  318. static void set_desc_eol(struct at_desc *desc)
  319. {
  320. desc->lli.ctrlb |= ATC_SRC_DSCR_DIS | ATC_DST_DSCR_DIS;
  321. desc->lli.dscr = 0;
  322. }
  323. #endif /* AT_HDMAC_REGS_H */