virtex440-ml507.dts 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238
  1. /*
  2. * This file supports the Xilinx ML507 board with the 440 processor.
  3. * A reference design for the FPGA is provided at http://git.xilinx.com.
  4. *
  5. * (C) Copyright 2008 Xilinx, Inc.
  6. *
  7. * This file is licensed under the terms of the GNU General Public License
  8. * version 2. This program is licensed "as is" without any warranty of any
  9. * kind, whether express or implied.
  10. */
  11. / {
  12. #address-cells = <1>;
  13. #size-cells = <1>;
  14. compatible = "xlnx,virtex440";
  15. dcr-parent = <&ppc440_virtex5_0>;
  16. model = "testing";
  17. chosen {
  18. bootargs = "console=ttyS0 ip=on root=/dev/ram";
  19. linux,stdout-path = "/plb@0/serial@d0000000";
  20. } ;
  21. cpus {
  22. #address-cells = <1>;
  23. #cpus = <1>;
  24. #size-cells = <0>;
  25. ppc440_virtex5_0: cpu@0 {
  26. clock-frequency = <17d78400>;
  27. compatible = "PowerPC,440", "ibm,ppc440";
  28. d-cache-line-size = <20>;
  29. d-cache-size = <8000>;
  30. dcr-access-method = "native";
  31. dcr-controller ;
  32. device_type = "cpu";
  33. i-cache-line-size = <20>;
  34. i-cache-size = <8000>;
  35. model = "PowerPC,440";
  36. reg = <0>;
  37. timebase-frequency = <17d78400>;
  38. xlnx,apu-control = <1>;
  39. xlnx,apu-udi-0 = <c07701>;
  40. xlnx,apu-udi-1 = <c47701>;
  41. xlnx,apu-udi-10 = <0>;
  42. xlnx,apu-udi-11 = <0>;
  43. xlnx,apu-udi-12 = <0>;
  44. xlnx,apu-udi-13 = <0>;
  45. xlnx,apu-udi-14 = <0>;
  46. xlnx,apu-udi-15 = <0>;
  47. xlnx,apu-udi-2 = <0>;
  48. xlnx,apu-udi-3 = <0>;
  49. xlnx,apu-udi-4 = <0>;
  50. xlnx,apu-udi-5 = <0>;
  51. xlnx,apu-udi-6 = <0>;
  52. xlnx,apu-udi-7 = <0>;
  53. xlnx,apu-udi-8 = <0>;
  54. xlnx,apu-udi-9 = <0>;
  55. xlnx,dcr-autolock-enable = <1>;
  56. xlnx,dcu-rd-ld-cache-plb-prio = <0>;
  57. xlnx,dcu-rd-noncache-plb-prio = <0>;
  58. xlnx,dcu-rd-touch-plb-prio = <0>;
  59. xlnx,dcu-rd-urgent-plb-prio = <0>;
  60. xlnx,dcu-wr-flush-plb-prio = <0>;
  61. xlnx,dcu-wr-store-plb-prio = <0>;
  62. xlnx,dcu-wr-urgent-plb-prio = <0>;
  63. xlnx,dma0-control = <0>;
  64. xlnx,dma0-plb-prio = <0>;
  65. xlnx,dma0-rxchannelctrl = <1010000>;
  66. xlnx,dma0-rxirqtimer = <3ff>;
  67. xlnx,dma0-txchannelctrl = <1010000>;
  68. xlnx,dma0-txirqtimer = <3ff>;
  69. xlnx,dma1-control = <0>;
  70. xlnx,dma1-plb-prio = <0>;
  71. xlnx,dma1-rxchannelctrl = <1010000>;
  72. xlnx,dma1-rxirqtimer = <3ff>;
  73. xlnx,dma1-txchannelctrl = <1010000>;
  74. xlnx,dma1-txirqtimer = <3ff>;
  75. xlnx,dma2-control = <0>;
  76. xlnx,dma2-plb-prio = <0>;
  77. xlnx,dma2-rxchannelctrl = <1010000>;
  78. xlnx,dma2-rxirqtimer = <3ff>;
  79. xlnx,dma2-txchannelctrl = <1010000>;
  80. xlnx,dma2-txirqtimer = <3ff>;
  81. xlnx,dma3-control = <0>;
  82. xlnx,dma3-plb-prio = <0>;
  83. xlnx,dma3-rxchannelctrl = <1010000>;
  84. xlnx,dma3-rxirqtimer = <3ff>;
  85. xlnx,dma3-txchannelctrl = <1010000>;
  86. xlnx,dma3-txirqtimer = <3ff>;
  87. xlnx,endian-reset = <0>;
  88. xlnx,generate-plb-timespecs = <1>;
  89. xlnx,icu-rd-fetch-plb-prio = <0>;
  90. xlnx,icu-rd-spec-plb-prio = <0>;
  91. xlnx,icu-rd-touch-plb-prio = <0>;
  92. xlnx,interconnect-imask = <ffffffff>;
  93. xlnx,mplb-allow-lock-xfer = <1>;
  94. xlnx,mplb-arb-mode = <0>;
  95. xlnx,mplb-awidth = <20>;
  96. xlnx,mplb-counter = <500>;
  97. xlnx,mplb-dwidth = <80>;
  98. xlnx,mplb-max-burst = <8>;
  99. xlnx,mplb-native-dwidth = <80>;
  100. xlnx,mplb-p2p = <0>;
  101. xlnx,mplb-prio-dcur = <2>;
  102. xlnx,mplb-prio-dcuw = <3>;
  103. xlnx,mplb-prio-icu = <4>;
  104. xlnx,mplb-prio-splb0 = <1>;
  105. xlnx,mplb-prio-splb1 = <0>;
  106. xlnx,mplb-read-pipe-enable = <1>;
  107. xlnx,mplb-sync-tattribute = <0>;
  108. xlnx,mplb-wdog-enable = <1>;
  109. xlnx,mplb-write-pipe-enable = <1>;
  110. xlnx,mplb-write-post-enable = <1>;
  111. xlnx,num-dma = <1>;
  112. xlnx,pir = <f>;
  113. xlnx,ppc440mc-addr-base = <0>;
  114. xlnx,ppc440mc-addr-high = <1fffffff>;
  115. xlnx,ppc440mc-arb-mode = <0>;
  116. xlnx,ppc440mc-bank-conflict-mask = <c00000>;
  117. xlnx,ppc440mc-control = <f810008f>;
  118. xlnx,ppc440mc-max-burst = <8>;
  119. xlnx,ppc440mc-prio-dcur = <2>;
  120. xlnx,ppc440mc-prio-dcuw = <3>;
  121. xlnx,ppc440mc-prio-icu = <4>;
  122. xlnx,ppc440mc-prio-splb0 = <1>;
  123. xlnx,ppc440mc-prio-splb1 = <0>;
  124. xlnx,ppc440mc-row-conflict-mask = <3ffe00>;
  125. xlnx,ppcdm-asyncmode = <0>;
  126. xlnx,ppcds-asyncmode = <0>;
  127. xlnx,user-reset = <0>;
  128. DMA0: sdma@80 {
  129. compatible = "xlnx,ll-dma-1.00.a";
  130. dcr-reg = < 80 11 >;
  131. interrupt-parent = <&opb_intc_0>;
  132. interrupts = < 5 2 6 2 >;
  133. } ;
  134. } ;
  135. } ;
  136. plb_v46_cfb_0: plb@0 {
  137. #address-cells = <1>;
  138. #size-cells = <1>;
  139. compatible = "xlnx,plb-v46-1.02.a";
  140. ranges ;
  141. iic_bus: i2c@d0020000 {
  142. compatible = "xlnx,xps-iic-2.00.a";
  143. interrupt-parent = <&opb_intc_0>;
  144. interrupts = < 7 2 >;
  145. reg = < d0020000 200 >;
  146. xlnx,clk-freq = <5f5e100>;
  147. xlnx,family = "virtex5";
  148. xlnx,gpo-width = <1>;
  149. xlnx,iic-freq = <186a0>;
  150. xlnx,scl-inertial-delay = <0>;
  151. xlnx,sda-inertial-delay = <0>;
  152. xlnx,ten-bit-adr = <0>;
  153. } ;
  154. leds_8bit: gpio@d0010200 {
  155. compatible = "xlnx,xps-gpio-1.00.a";
  156. interrupt-parent = <&opb_intc_0>;
  157. interrupts = < 1 2 >;
  158. reg = < d0010200 200 >;
  159. xlnx,all-inputs = <0>;
  160. xlnx,all-inputs-2 = <0>;
  161. xlnx,dout-default = <0>;
  162. xlnx,dout-default-2 = <0>;
  163. xlnx,family = "virtex5";
  164. xlnx,gpio-width = <8>;
  165. xlnx,interrupt-present = <1>;
  166. xlnx,is-bidir = <1>;
  167. xlnx,is-bidir-2 = <1>;
  168. xlnx,is-dual = <0>;
  169. xlnx,tri-default = <ffffffff>;
  170. xlnx,tri-default-2 = <ffffffff>;
  171. } ;
  172. ll_temac_0: xps-ll-temac@91200000 {
  173. #address-cells = <1>;
  174. #size-cells = <1>;
  175. compatible = "xlnx,compound";
  176. ethernet@91200000 {
  177. compatible = "xlnx,xps-ll-temac-1.01.a";
  178. device_type = "network";
  179. interrupt-parent = <&opb_intc_0>;
  180. interrupts = < 4 2 >;
  181. llink-connected = <&DMA0>;
  182. local-mac-address = [ 02 00 00 00 00 00 ];
  183. reg = < 91200000 40 >;
  184. xlnx,bus2core-clk-ratio = <1>;
  185. xlnx,phy-type = <1>;
  186. xlnx,phyaddr = <1>;
  187. xlnx,rxcsum = <0>;
  188. xlnx,rxfifo = <4000>;
  189. xlnx,temac-type = <0>;
  190. xlnx,txcsum = <0>;
  191. xlnx,txfifo = <4000>;
  192. } ;
  193. } ;
  194. opb_intc_0: interrupt-controller@d0020200 {
  195. #interrupt-cells = <2>;
  196. compatible = "xlnx,xps-intc-1.00.a";
  197. interrupt-controller ;
  198. reg = < d0020200 20 >;
  199. xlnx,num-intr-inputs = <8>;
  200. } ;
  201. plb_bram_if_cntlr_0: xps-bram-if-cntlr@ffff0000 {
  202. compatible = "xlnx,xps-bram-if-cntlr-1.00.a";
  203. reg = < ffff0000 10000 >;
  204. xlnx,family = "virtex5";
  205. } ;
  206. plb_bram_if_cntlr_1: xps-bram-if-cntlr@eee00000 {
  207. compatible = "xlnx,xps-bram-if-cntlr-1.00.a";
  208. reg = < eee00000 2000 >;
  209. xlnx,family = "virtex5";
  210. } ;
  211. rs232_uart_0: serial@d0000000 {
  212. clock-frequency = <1312d00>;
  213. compatible = "xlnx,xps-uart16550-2.00.a", "ns16550";
  214. current-speed = <2580>;
  215. device_type = "serial";
  216. interrupt-parent = <&opb_intc_0>;
  217. interrupts = < 0 2 >;
  218. reg = < d0000000 2000 >;
  219. reg-offset = <1003>;
  220. reg-shift = <2>;
  221. xlnx,family = "virtex5";
  222. xlnx,has-external-rclk = <0>;
  223. xlnx,has-external-xin = <1>;
  224. xlnx,is-a-16550 = <1>;
  225. } ;
  226. sysace_compactflash: sysace@d0030100 {
  227. compatible = "xlnx,xps-sysace-1.00.a";
  228. reg = < d0030100 80 >;
  229. xlnx,family = "virtex5";
  230. xlnx,mem-width = <10>;
  231. } ;
  232. } ;
  233. ppc440mc_ddr2_0: memory@0 {
  234. device_type = "memory";
  235. reg = < 0 20000000 >;
  236. } ;
  237. } ;