hw.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef HW_H
  17. #define HW_H
  18. #include <linux/if_ether.h>
  19. #include <linux/delay.h>
  20. #include <linux/io.h>
  21. #include "mac.h"
  22. #include "ani.h"
  23. #include "eeprom.h"
  24. #include "calib.h"
  25. #include "reg.h"
  26. #include "phy.h"
  27. #include "btcoex.h"
  28. #include "../regd.h"
  29. #include "../debug.h"
  30. #define ATHEROS_VENDOR_ID 0x168c
  31. #define AR5416_DEVID_PCI 0x0023
  32. #define AR5416_DEVID_PCIE 0x0024
  33. #define AR9160_DEVID_PCI 0x0027
  34. #define AR9280_DEVID_PCI 0x0029
  35. #define AR9280_DEVID_PCIE 0x002a
  36. #define AR9285_DEVID_PCIE 0x002b
  37. #define AR5416_AR9100_DEVID 0x000b
  38. #define AR9271_USB 0x9271
  39. #define AR_SUBVENDOR_ID_NOG 0x0e11
  40. #define AR_SUBVENDOR_ID_NEW_A 0x7065
  41. #define AR5416_MAGIC 0x19641014
  42. #define AR5416_DEVID_AR9287_PCI 0x002D
  43. #define AR5416_DEVID_AR9287_PCIE 0x002E
  44. #define AR9280_COEX2WIRE_SUBSYSID 0x309b
  45. #define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
  46. #define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
  47. #define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
  48. #define ATH_DEFAULT_NOISE_FLOOR -95
  49. #define ATH9K_RSSI_BAD 0x80
  50. /* Register read/write primitives */
  51. #define REG_WRITE(_ah, _reg, _val) \
  52. ath9k_hw_common(_ah)->ops->write((_ah), (_val), (_reg))
  53. #define REG_READ(_ah, _reg) \
  54. ath9k_hw_common(_ah)->ops->read((_ah), (_reg))
  55. #define SM(_v, _f) (((_v) << _f##_S) & _f)
  56. #define MS(_v, _f) (((_v) & _f) >> _f##_S)
  57. #define REG_RMW(_a, _r, _set, _clr) \
  58. REG_WRITE(_a, _r, (REG_READ(_a, _r) & ~(_clr)) | (_set))
  59. #define REG_RMW_FIELD(_a, _r, _f, _v) \
  60. REG_WRITE(_a, _r, \
  61. (REG_READ(_a, _r) & ~_f) | (((_v) << _f##_S) & _f))
  62. #define REG_SET_BIT(_a, _r, _f) \
  63. REG_WRITE(_a, _r, REG_READ(_a, _r) | _f)
  64. #define REG_CLR_BIT(_a, _r, _f) \
  65. REG_WRITE(_a, _r, REG_READ(_a, _r) & ~_f)
  66. #define DO_DELAY(x) do { \
  67. if ((++(x) % 64) == 0) \
  68. udelay(1); \
  69. } while (0)
  70. #define REG_WRITE_ARRAY(iniarray, column, regWr) do { \
  71. int r; \
  72. for (r = 0; r < ((iniarray)->ia_rows); r++) { \
  73. REG_WRITE(ah, INI_RA((iniarray), (r), 0), \
  74. INI_RA((iniarray), r, (column))); \
  75. DO_DELAY(regWr); \
  76. } \
  77. } while (0)
  78. #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
  79. #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
  80. #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
  81. #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
  82. #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
  83. #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
  84. #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
  85. #define AR_GPIOD_MASK 0x00001FFF
  86. #define AR_GPIO_BIT(_gpio) (1 << (_gpio))
  87. #define BASE_ACTIVATE_DELAY 100
  88. #define RTC_PLL_SETTLE_DELAY 100
  89. #define COEF_SCALE_S 24
  90. #define HT40_CHANNEL_CENTER_SHIFT 10
  91. #define ATH9K_ANTENNA0_CHAINMASK 0x1
  92. #define ATH9K_ANTENNA1_CHAINMASK 0x2
  93. #define ATH9K_NUM_DMA_DEBUG_REGS 8
  94. #define ATH9K_NUM_QUEUES 10
  95. #define MAX_RATE_POWER 63
  96. #define AH_WAIT_TIMEOUT 100000 /* (us) */
  97. #define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
  98. #define AH_TIME_QUANTUM 10
  99. #define AR_KEYTABLE_SIZE 128
  100. #define POWER_UP_TIME 10000
  101. #define SPUR_RSSI_THRESH 40
  102. #define CAB_TIMEOUT_VAL 10
  103. #define BEACON_TIMEOUT_VAL 10
  104. #define MIN_BEACON_TIMEOUT_VAL 1
  105. #define SLEEP_SLOP 3
  106. #define INIT_CONFIG_STATUS 0x00000000
  107. #define INIT_RSSI_THR 0x00000700
  108. #define INIT_BCON_CNTRL_REG 0x00000000
  109. #define TU_TO_USEC(_tu) ((_tu) << 10)
  110. enum wireless_mode {
  111. ATH9K_MODE_11A = 0,
  112. ATH9K_MODE_11G,
  113. ATH9K_MODE_11NA_HT20,
  114. ATH9K_MODE_11NG_HT20,
  115. ATH9K_MODE_11NA_HT40PLUS,
  116. ATH9K_MODE_11NA_HT40MINUS,
  117. ATH9K_MODE_11NG_HT40PLUS,
  118. ATH9K_MODE_11NG_HT40MINUS,
  119. ATH9K_MODE_MAX,
  120. };
  121. /**
  122. * ath9k_ant_setting - transmit antenna settings
  123. *
  124. * Configures the antenna setting to use for transmit.
  125. *
  126. * @ATH9K_ANT_VARIABLE: this means transmit on all active antennas
  127. * @ATH9K_ANT_FIXED_A: this means transmit on the first antenna only
  128. * @ATH9K_ANT_FIXED_B: this means transmit on the second antenna only
  129. */
  130. enum ath9k_ant_setting {
  131. ATH9K_ANT_VARIABLE = 0,
  132. ATH9K_ANT_FIXED_A,
  133. ATH9K_ANT_FIXED_B
  134. };
  135. enum ath9k_hw_caps {
  136. ATH9K_HW_CAP_MIC_AESCCM = BIT(0),
  137. ATH9K_HW_CAP_MIC_CKIP = BIT(1),
  138. ATH9K_HW_CAP_MIC_TKIP = BIT(2),
  139. ATH9K_HW_CAP_CIPHER_AESCCM = BIT(3),
  140. ATH9K_HW_CAP_CIPHER_CKIP = BIT(4),
  141. ATH9K_HW_CAP_CIPHER_TKIP = BIT(5),
  142. ATH9K_HW_CAP_VEOL = BIT(6),
  143. ATH9K_HW_CAP_BSSIDMASK = BIT(7),
  144. ATH9K_HW_CAP_MCAST_KEYSEARCH = BIT(8),
  145. ATH9K_HW_CAP_HT = BIT(9),
  146. ATH9K_HW_CAP_GTT = BIT(10),
  147. ATH9K_HW_CAP_FASTCC = BIT(11),
  148. ATH9K_HW_CAP_RFSILENT = BIT(12),
  149. ATH9K_HW_CAP_CST = BIT(13),
  150. ATH9K_HW_CAP_ENHANCEDPM = BIT(14),
  151. ATH9K_HW_CAP_AUTOSLEEP = BIT(15),
  152. ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(16),
  153. };
  154. enum ath9k_capability_type {
  155. ATH9K_CAP_CIPHER = 0,
  156. ATH9K_CAP_TKIP_MIC,
  157. ATH9K_CAP_TKIP_SPLIT,
  158. ATH9K_CAP_DIVERSITY,
  159. ATH9K_CAP_TXPOW,
  160. ATH9K_CAP_MCAST_KEYSRCH,
  161. ATH9K_CAP_DS
  162. };
  163. struct ath9k_hw_capabilities {
  164. u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
  165. DECLARE_BITMAP(wireless_modes, ATH9K_MODE_MAX); /* ATH9K_MODE_* */
  166. u16 total_queues;
  167. u16 keycache_size;
  168. u16 low_5ghz_chan, high_5ghz_chan;
  169. u16 low_2ghz_chan, high_2ghz_chan;
  170. u16 rts_aggr_limit;
  171. u8 tx_chainmask;
  172. u8 rx_chainmask;
  173. u16 tx_triglevel_max;
  174. u16 reg_cap;
  175. u8 num_gpio_pins;
  176. u8 num_antcfg_2ghz;
  177. u8 num_antcfg_5ghz;
  178. };
  179. struct ath9k_ops_config {
  180. int dma_beacon_response_time;
  181. int sw_beacon_response_time;
  182. int additional_swba_backoff;
  183. int ack_6mb;
  184. int cwm_ignore_extcca;
  185. u8 pcie_powersave_enable;
  186. u8 pcie_clock_req;
  187. u32 pcie_waen;
  188. u8 analog_shiftreg;
  189. u8 ht_enable;
  190. u32 ofdm_trig_low;
  191. u32 ofdm_trig_high;
  192. u32 cck_trig_high;
  193. u32 cck_trig_low;
  194. u32 enable_ani;
  195. enum ath9k_ant_setting diversity_control;
  196. u16 antenna_switch_swap;
  197. int serialize_regmode;
  198. bool intr_mitigation;
  199. #define SPUR_DISABLE 0
  200. #define SPUR_ENABLE_IOCTL 1
  201. #define SPUR_ENABLE_EEPROM 2
  202. #define AR_EEPROM_MODAL_SPURS 5
  203. #define AR_SPUR_5413_1 1640
  204. #define AR_SPUR_5413_2 1200
  205. #define AR_NO_SPUR 0x8000
  206. #define AR_BASE_FREQ_2GHZ 2300
  207. #define AR_BASE_FREQ_5GHZ 4900
  208. #define AR_SPUR_FEEQ_BOUND_HT40 19
  209. #define AR_SPUR_FEEQ_BOUND_HT20 10
  210. int spurmode;
  211. u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
  212. };
  213. enum ath9k_int {
  214. ATH9K_INT_RX = 0x00000001,
  215. ATH9K_INT_RXDESC = 0x00000002,
  216. ATH9K_INT_RXNOFRM = 0x00000008,
  217. ATH9K_INT_RXEOL = 0x00000010,
  218. ATH9K_INT_RXORN = 0x00000020,
  219. ATH9K_INT_TX = 0x00000040,
  220. ATH9K_INT_TXDESC = 0x00000080,
  221. ATH9K_INT_TIM_TIMER = 0x00000100,
  222. ATH9K_INT_TXURN = 0x00000800,
  223. ATH9K_INT_MIB = 0x00001000,
  224. ATH9K_INT_RXPHY = 0x00004000,
  225. ATH9K_INT_RXKCM = 0x00008000,
  226. ATH9K_INT_SWBA = 0x00010000,
  227. ATH9K_INT_BMISS = 0x00040000,
  228. ATH9K_INT_BNR = 0x00100000,
  229. ATH9K_INT_TIM = 0x00200000,
  230. ATH9K_INT_DTIM = 0x00400000,
  231. ATH9K_INT_DTIMSYNC = 0x00800000,
  232. ATH9K_INT_GPIO = 0x01000000,
  233. ATH9K_INT_CABEND = 0x02000000,
  234. ATH9K_INT_TSFOOR = 0x04000000,
  235. ATH9K_INT_GENTIMER = 0x08000000,
  236. ATH9K_INT_CST = 0x10000000,
  237. ATH9K_INT_GTT = 0x20000000,
  238. ATH9K_INT_FATAL = 0x40000000,
  239. ATH9K_INT_GLOBAL = 0x80000000,
  240. ATH9K_INT_BMISC = ATH9K_INT_TIM |
  241. ATH9K_INT_DTIM |
  242. ATH9K_INT_DTIMSYNC |
  243. ATH9K_INT_TSFOOR |
  244. ATH9K_INT_CABEND,
  245. ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
  246. ATH9K_INT_RXDESC |
  247. ATH9K_INT_RXEOL |
  248. ATH9K_INT_RXORN |
  249. ATH9K_INT_TXURN |
  250. ATH9K_INT_TXDESC |
  251. ATH9K_INT_MIB |
  252. ATH9K_INT_RXPHY |
  253. ATH9K_INT_RXKCM |
  254. ATH9K_INT_SWBA |
  255. ATH9K_INT_BMISS |
  256. ATH9K_INT_GPIO,
  257. ATH9K_INT_NOCARD = 0xffffffff
  258. };
  259. #define CHANNEL_CW_INT 0x00002
  260. #define CHANNEL_CCK 0x00020
  261. #define CHANNEL_OFDM 0x00040
  262. #define CHANNEL_2GHZ 0x00080
  263. #define CHANNEL_5GHZ 0x00100
  264. #define CHANNEL_PASSIVE 0x00200
  265. #define CHANNEL_DYN 0x00400
  266. #define CHANNEL_HALF 0x04000
  267. #define CHANNEL_QUARTER 0x08000
  268. #define CHANNEL_HT20 0x10000
  269. #define CHANNEL_HT40PLUS 0x20000
  270. #define CHANNEL_HT40MINUS 0x40000
  271. #define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
  272. #define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
  273. #define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
  274. #define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
  275. #define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
  276. #define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
  277. #define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
  278. #define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
  279. #define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
  280. #define CHANNEL_ALL \
  281. (CHANNEL_OFDM| \
  282. CHANNEL_CCK| \
  283. CHANNEL_2GHZ | \
  284. CHANNEL_5GHZ | \
  285. CHANNEL_HT20 | \
  286. CHANNEL_HT40PLUS | \
  287. CHANNEL_HT40MINUS)
  288. struct ath9k_channel {
  289. struct ieee80211_channel *chan;
  290. u16 channel;
  291. u32 channelFlags;
  292. u32 chanmode;
  293. int32_t CalValid;
  294. bool oneTimeCalsDone;
  295. int8_t iCoff;
  296. int8_t qCoff;
  297. int16_t rawNoiseFloor;
  298. };
  299. #define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
  300. (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
  301. (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
  302. (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
  303. #define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
  304. #define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
  305. #define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
  306. #define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
  307. #define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
  308. #define IS_CHAN_A_5MHZ_SPACED(_c) \
  309. ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
  310. (((_c)->channel % 20) != 0) && \
  311. (((_c)->channel % 10) != 0))
  312. /* These macros check chanmode and not channelFlags */
  313. #define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
  314. #define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
  315. ((_c)->chanmode == CHANNEL_G_HT20))
  316. #define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
  317. ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
  318. ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
  319. ((_c)->chanmode == CHANNEL_G_HT40MINUS))
  320. #define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
  321. enum ath9k_power_mode {
  322. ATH9K_PM_AWAKE = 0,
  323. ATH9K_PM_FULL_SLEEP,
  324. ATH9K_PM_NETWORK_SLEEP,
  325. ATH9K_PM_UNDEFINED
  326. };
  327. enum ath9k_tp_scale {
  328. ATH9K_TP_SCALE_MAX = 0,
  329. ATH9K_TP_SCALE_50,
  330. ATH9K_TP_SCALE_25,
  331. ATH9K_TP_SCALE_12,
  332. ATH9K_TP_SCALE_MIN
  333. };
  334. enum ser_reg_mode {
  335. SER_REG_MODE_OFF = 0,
  336. SER_REG_MODE_ON = 1,
  337. SER_REG_MODE_AUTO = 2,
  338. };
  339. struct ath9k_beacon_state {
  340. u32 bs_nexttbtt;
  341. u32 bs_nextdtim;
  342. u32 bs_intval;
  343. #define ATH9K_BEACON_PERIOD 0x0000ffff
  344. #define ATH9K_BEACON_ENA 0x00800000
  345. #define ATH9K_BEACON_RESET_TSF 0x01000000
  346. #define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
  347. u32 bs_dtimperiod;
  348. u16 bs_cfpperiod;
  349. u16 bs_cfpmaxduration;
  350. u32 bs_cfpnext;
  351. u16 bs_timoffset;
  352. u16 bs_bmissthreshold;
  353. u32 bs_sleepduration;
  354. u32 bs_tsfoor_threshold;
  355. };
  356. struct chan_centers {
  357. u16 synth_center;
  358. u16 ctl_center;
  359. u16 ext_center;
  360. };
  361. enum {
  362. ATH9K_RESET_POWER_ON,
  363. ATH9K_RESET_WARM,
  364. ATH9K_RESET_COLD,
  365. };
  366. struct ath9k_hw_version {
  367. u32 magic;
  368. u16 devid;
  369. u16 subvendorid;
  370. u32 macVersion;
  371. u16 macRev;
  372. u16 phyRev;
  373. u16 analog5GhzRev;
  374. u16 analog2GhzRev;
  375. u16 subsysid;
  376. };
  377. /* Generic TSF timer definitions */
  378. #define ATH_MAX_GEN_TIMER 16
  379. #define AR_GENTMR_BIT(_index) (1 << (_index))
  380. /*
  381. * Using de Bruijin sequence to to look up 1's index in a 32 bit number
  382. * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
  383. */
  384. #define debruijn32 0x077CB531UL
  385. struct ath_gen_timer_configuration {
  386. u32 next_addr;
  387. u32 period_addr;
  388. u32 mode_addr;
  389. u32 mode_mask;
  390. };
  391. struct ath_gen_timer {
  392. void (*trigger)(void *arg);
  393. void (*overflow)(void *arg);
  394. void *arg;
  395. u8 index;
  396. };
  397. struct ath_gen_timer_table {
  398. u32 gen_timer_index[32];
  399. struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
  400. union {
  401. unsigned long timer_bits;
  402. u16 val;
  403. } timer_mask;
  404. };
  405. struct ath_hw {
  406. struct ieee80211_hw *hw;
  407. struct ath_common common;
  408. struct ath9k_hw_version hw_version;
  409. struct ath9k_ops_config config;
  410. struct ath9k_hw_capabilities caps;
  411. struct ath9k_channel channels[38];
  412. struct ath9k_channel *curchan;
  413. union {
  414. struct ar5416_eeprom_def def;
  415. struct ar5416_eeprom_4k map4k;
  416. struct ar9287_eeprom map9287;
  417. } eeprom;
  418. const struct eeprom_ops *eep_ops;
  419. enum ath9k_eep_map eep_map;
  420. bool sw_mgmt_crypto;
  421. bool is_pciexpress;
  422. u16 tx_trig_level;
  423. u16 rfsilent;
  424. u32 rfkill_gpio;
  425. u32 rfkill_polarity;
  426. u32 ah_flags;
  427. bool htc_reset_init;
  428. enum nl80211_iftype opmode;
  429. enum ath9k_power_mode power_mode;
  430. struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
  431. struct ath9k_pacal_info pacal_info;
  432. struct ar5416Stats stats;
  433. struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
  434. int16_t curchan_rad_index;
  435. u32 mask_reg;
  436. u32 txok_interrupt_mask;
  437. u32 txerr_interrupt_mask;
  438. u32 txdesc_interrupt_mask;
  439. u32 txeol_interrupt_mask;
  440. u32 txurn_interrupt_mask;
  441. bool chip_fullsleep;
  442. u32 atim_window;
  443. /* Calibration */
  444. enum ath9k_cal_types supp_cals;
  445. struct ath9k_cal_list iq_caldata;
  446. struct ath9k_cal_list adcgain_caldata;
  447. struct ath9k_cal_list adcdc_calinitdata;
  448. struct ath9k_cal_list adcdc_caldata;
  449. struct ath9k_cal_list *cal_list;
  450. struct ath9k_cal_list *cal_list_last;
  451. struct ath9k_cal_list *cal_list_curr;
  452. #define totalPowerMeasI meas0.unsign
  453. #define totalPowerMeasQ meas1.unsign
  454. #define totalIqCorrMeas meas2.sign
  455. #define totalAdcIOddPhase meas0.unsign
  456. #define totalAdcIEvenPhase meas1.unsign
  457. #define totalAdcQOddPhase meas2.unsign
  458. #define totalAdcQEvenPhase meas3.unsign
  459. #define totalAdcDcOffsetIOddPhase meas0.sign
  460. #define totalAdcDcOffsetIEvenPhase meas1.sign
  461. #define totalAdcDcOffsetQOddPhase meas2.sign
  462. #define totalAdcDcOffsetQEvenPhase meas3.sign
  463. union {
  464. u32 unsign[AR5416_MAX_CHAINS];
  465. int32_t sign[AR5416_MAX_CHAINS];
  466. } meas0;
  467. union {
  468. u32 unsign[AR5416_MAX_CHAINS];
  469. int32_t sign[AR5416_MAX_CHAINS];
  470. } meas1;
  471. union {
  472. u32 unsign[AR5416_MAX_CHAINS];
  473. int32_t sign[AR5416_MAX_CHAINS];
  474. } meas2;
  475. union {
  476. u32 unsign[AR5416_MAX_CHAINS];
  477. int32_t sign[AR5416_MAX_CHAINS];
  478. } meas3;
  479. u16 cal_samples;
  480. u32 sta_id1_defaults;
  481. u32 misc_mode;
  482. enum {
  483. AUTO_32KHZ,
  484. USE_32KHZ,
  485. DONT_USE_32KHZ,
  486. } enable_32kHz_clock;
  487. /* RF */
  488. u32 *analogBank0Data;
  489. u32 *analogBank1Data;
  490. u32 *analogBank2Data;
  491. u32 *analogBank3Data;
  492. u32 *analogBank6Data;
  493. u32 *analogBank6TPCData;
  494. u32 *analogBank7Data;
  495. u32 *addac5416_21;
  496. u32 *bank6Temp;
  497. int16_t txpower_indexoffset;
  498. u32 beacon_interval;
  499. u32 slottime;
  500. u32 acktimeout;
  501. u32 ctstimeout;
  502. u32 globaltxtimeout;
  503. u8 gbeacon_rate;
  504. /* ANI */
  505. u32 proc_phyerr;
  506. u32 aniperiod;
  507. struct ar5416AniState *curani;
  508. struct ar5416AniState ani[255];
  509. int totalSizeDesired[5];
  510. int coarse_high[5];
  511. int coarse_low[5];
  512. int firpwr[5];
  513. enum ath9k_ani_cmd ani_function;
  514. /* Bluetooth coexistance */
  515. struct ath_btcoex_hw btcoex_hw;
  516. u32 intr_txqs;
  517. u8 txchainmask;
  518. u8 rxchainmask;
  519. u32 originalGain[22];
  520. int initPDADC;
  521. int PDADCdelta;
  522. u8 led_pin;
  523. struct ar5416IniArray iniModes;
  524. struct ar5416IniArray iniCommon;
  525. struct ar5416IniArray iniBank0;
  526. struct ar5416IniArray iniBB_RfGain;
  527. struct ar5416IniArray iniBank1;
  528. struct ar5416IniArray iniBank2;
  529. struct ar5416IniArray iniBank3;
  530. struct ar5416IniArray iniBank6;
  531. struct ar5416IniArray iniBank6TPC;
  532. struct ar5416IniArray iniBank7;
  533. struct ar5416IniArray iniAddac;
  534. struct ar5416IniArray iniPcieSerdes;
  535. struct ar5416IniArray iniModesAdditional;
  536. struct ar5416IniArray iniModesRxGain;
  537. struct ar5416IniArray iniModesTxGain;
  538. struct ar5416IniArray iniModes_9271_1_0_only;
  539. struct ar5416IniArray iniCckfirNormal;
  540. struct ar5416IniArray iniCckfirJapan2484;
  541. u32 intr_gen_timer_trigger;
  542. u32 intr_gen_timer_thresh;
  543. struct ath_gen_timer_table hw_gen_timers;
  544. };
  545. static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
  546. {
  547. return &ah->common;
  548. }
  549. static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
  550. {
  551. return &(ath9k_hw_common(ah)->regulatory);
  552. }
  553. /* Initialization, Detach, Reset */
  554. const char *ath9k_hw_probe(u16 vendorid, u16 devid);
  555. void ath9k_hw_detach(struct ath_hw *ah);
  556. int ath9k_hw_init(struct ath_hw *ah);
  557. int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
  558. bool bChannelChange);
  559. void ath9k_hw_fill_cap_info(struct ath_hw *ah);
  560. bool ath9k_hw_getcapability(struct ath_hw *ah, enum ath9k_capability_type type,
  561. u32 capability, u32 *result);
  562. bool ath9k_hw_setcapability(struct ath_hw *ah, enum ath9k_capability_type type,
  563. u32 capability, u32 setting, int *status);
  564. /* Key Cache Management */
  565. bool ath9k_hw_keyreset(struct ath_hw *ah, u16 entry);
  566. bool ath9k_hw_keysetmac(struct ath_hw *ah, u16 entry, const u8 *mac);
  567. bool ath9k_hw_set_keycache_entry(struct ath_hw *ah, u16 entry,
  568. const struct ath9k_keyval *k,
  569. const u8 *mac);
  570. bool ath9k_hw_keyisvalid(struct ath_hw *ah, u16 entry);
  571. /* GPIO / RFKILL / Antennae */
  572. void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
  573. u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
  574. void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
  575. u32 ah_signal_type);
  576. void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
  577. u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
  578. void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
  579. bool ath9k_hw_setantennaswitch(struct ath_hw *ah,
  580. enum ath9k_ant_setting settings,
  581. struct ath9k_channel *chan,
  582. u8 *tx_chainmask, u8 *rx_chainmask,
  583. u8 *antenna_cfgd);
  584. /* General Operation */
  585. bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
  586. u32 ath9k_hw_reverse_bits(u32 val, u32 n);
  587. bool ath9k_get_channel_edges(struct ath_hw *ah, u16 flags, u16 *low, u16 *high);
  588. u16 ath9k_hw_computetxtime(struct ath_hw *ah,
  589. const struct ath_rate_table *rates,
  590. u32 frameLen, u16 rateix, bool shortPreamble);
  591. void ath9k_hw_get_channel_centers(struct ath_hw *ah,
  592. struct ath9k_channel *chan,
  593. struct chan_centers *centers);
  594. u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
  595. void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
  596. bool ath9k_hw_phy_disable(struct ath_hw *ah);
  597. bool ath9k_hw_disable(struct ath_hw *ah);
  598. void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit);
  599. void ath9k_hw_setmac(struct ath_hw *ah, const u8 *mac);
  600. void ath9k_hw_setopmode(struct ath_hw *ah);
  601. void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
  602. void ath9k_hw_setbssidmask(struct ath_hw *ah);
  603. void ath9k_hw_write_associd(struct ath_hw *ah);
  604. u64 ath9k_hw_gettsf64(struct ath_hw *ah);
  605. void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
  606. void ath9k_hw_reset_tsf(struct ath_hw *ah);
  607. void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
  608. bool ath9k_hw_setslottime(struct ath_hw *ah, u32 us);
  609. void ath9k_hw_set11nmac2040(struct ath_hw *ah);
  610. void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
  611. void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
  612. const struct ath9k_beacon_state *bs);
  613. bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
  614. void ath9k_hw_configpcipowersave(struct ath_hw *ah, int restore, int power_off);
  615. /* Interrupt Handling */
  616. bool ath9k_hw_intrpend(struct ath_hw *ah);
  617. bool ath9k_hw_getisr(struct ath_hw *ah, enum ath9k_int *masked);
  618. enum ath9k_int ath9k_hw_set_interrupts(struct ath_hw *ah, enum ath9k_int ints);
  619. /* Generic hw timer primitives */
  620. struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
  621. void (*trigger)(void *),
  622. void (*overflow)(void *),
  623. void *arg,
  624. u8 timer_index);
  625. void ath9k_hw_gen_timer_start(struct ath_hw *ah,
  626. struct ath_gen_timer *timer,
  627. u32 timer_next,
  628. u32 timer_period);
  629. void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
  630. void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
  631. void ath_gen_timer_isr(struct ath_hw *hw);
  632. u32 ath9k_hw_gettsf32(struct ath_hw *ah);
  633. void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
  634. #define ATH_PCIE_CAP_LINK_CTRL 0x70
  635. #define ATH_PCIE_CAP_LINK_L0S 1
  636. #define ATH_PCIE_CAP_LINK_L1 2
  637. #endif