omap_hwmod_3xxx_data.c 73 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784
  1. /*
  2. * omap_hwmod_3xxx_data.c - hardware modules present on the OMAP3xxx chips
  3. *
  4. * Copyright (C) 2009-2010 Nokia Corporation
  5. * Paul Walmsley
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * The data in this file should be completely autogeneratable from
  12. * the TI hardware database or other technical documentation.
  13. *
  14. * XXX these should be marked initdata for multi-OMAP kernels
  15. */
  16. #include <plat/omap_hwmod.h>
  17. #include <mach/irqs.h>
  18. #include <plat/cpu.h>
  19. #include <plat/dma.h>
  20. #include <plat/serial.h>
  21. #include <plat/l3_3xxx.h>
  22. #include <plat/l4_3xxx.h>
  23. #include <plat/i2c.h>
  24. #include <plat/gpio.h>
  25. #include <plat/smartreflex.h>
  26. #include <plat/mcbsp.h>
  27. #include <plat/mcspi.h>
  28. #include "omap_hwmod_common_data.h"
  29. #include "prm-regbits-34xx.h"
  30. #include "cm-regbits-34xx.h"
  31. #include "wd_timer.h"
  32. #include <mach/am35xx.h>
  33. /*
  34. * OMAP3xxx hardware module integration data
  35. *
  36. * ALl of the data in this section should be autogeneratable from the
  37. * TI hardware database or other technical documentation. Data that
  38. * is driver-specific or driver-kernel integration-specific belongs
  39. * elsewhere.
  40. */
  41. static struct omap_hwmod omap3xxx_mpu_hwmod;
  42. static struct omap_hwmod omap3xxx_iva_hwmod;
  43. static struct omap_hwmod omap3xxx_l3_main_hwmod;
  44. static struct omap_hwmod omap3xxx_l4_core_hwmod;
  45. static struct omap_hwmod omap3xxx_l4_per_hwmod;
  46. static struct omap_hwmod omap3xxx_wd_timer2_hwmod;
  47. static struct omap_hwmod omap3430es1_dss_core_hwmod;
  48. static struct omap_hwmod omap3xxx_dss_core_hwmod;
  49. static struct omap_hwmod omap3xxx_dss_dispc_hwmod;
  50. static struct omap_hwmod omap3xxx_dss_dsi1_hwmod;
  51. static struct omap_hwmod omap3xxx_dss_rfbi_hwmod;
  52. static struct omap_hwmod omap3xxx_dss_venc_hwmod;
  53. static struct omap_hwmod omap3xxx_i2c1_hwmod;
  54. static struct omap_hwmod omap3xxx_i2c2_hwmod;
  55. static struct omap_hwmod omap3xxx_i2c3_hwmod;
  56. static struct omap_hwmod omap3xxx_gpio1_hwmod;
  57. static struct omap_hwmod omap3xxx_gpio2_hwmod;
  58. static struct omap_hwmod omap3xxx_gpio3_hwmod;
  59. static struct omap_hwmod omap3xxx_gpio4_hwmod;
  60. static struct omap_hwmod omap3xxx_gpio5_hwmod;
  61. static struct omap_hwmod omap3xxx_gpio6_hwmod;
  62. static struct omap_hwmod omap34xx_sr1_hwmod;
  63. static struct omap_hwmod omap34xx_sr2_hwmod;
  64. static struct omap_hwmod omap34xx_mcspi1;
  65. static struct omap_hwmod omap34xx_mcspi2;
  66. static struct omap_hwmod omap34xx_mcspi3;
  67. static struct omap_hwmod omap34xx_mcspi4;
  68. static struct omap_hwmod am35xx_usbhsotg_hwmod;
  69. static struct omap_hwmod omap3xxx_dma_system_hwmod;
  70. static struct omap_hwmod omap3xxx_mcbsp1_hwmod;
  71. static struct omap_hwmod omap3xxx_mcbsp2_hwmod;
  72. static struct omap_hwmod omap3xxx_mcbsp3_hwmod;
  73. static struct omap_hwmod omap3xxx_mcbsp4_hwmod;
  74. static struct omap_hwmod omap3xxx_mcbsp5_hwmod;
  75. static struct omap_hwmod omap3xxx_mcbsp2_sidetone_hwmod;
  76. static struct omap_hwmod omap3xxx_mcbsp3_sidetone_hwmod;
  77. /* L3 -> L4_CORE interface */
  78. static struct omap_hwmod_ocp_if omap3xxx_l3_main__l4_core = {
  79. .master = &omap3xxx_l3_main_hwmod,
  80. .slave = &omap3xxx_l4_core_hwmod,
  81. .user = OCP_USER_MPU | OCP_USER_SDMA,
  82. };
  83. /* L3 -> L4_PER interface */
  84. static struct omap_hwmod_ocp_if omap3xxx_l3_main__l4_per = {
  85. .master = &omap3xxx_l3_main_hwmod,
  86. .slave = &omap3xxx_l4_per_hwmod,
  87. .user = OCP_USER_MPU | OCP_USER_SDMA,
  88. };
  89. /* MPU -> L3 interface */
  90. static struct omap_hwmod_ocp_if omap3xxx_mpu__l3_main = {
  91. .master = &omap3xxx_mpu_hwmod,
  92. .slave = &omap3xxx_l3_main_hwmod,
  93. .user = OCP_USER_MPU,
  94. };
  95. /* Slave interfaces on the L3 interconnect */
  96. static struct omap_hwmod_ocp_if *omap3xxx_l3_main_slaves[] = {
  97. &omap3xxx_mpu__l3_main,
  98. };
  99. /* DSS -> l3 */
  100. static struct omap_hwmod_ocp_if omap3xxx_dss__l3 = {
  101. .master = &omap3xxx_dss_core_hwmod,
  102. .slave = &omap3xxx_l3_main_hwmod,
  103. .fw = {
  104. .omap2 = {
  105. .l3_perm_bit = OMAP3_L3_CORE_FW_INIT_ID_DSS,
  106. .flags = OMAP_FIREWALL_L3,
  107. }
  108. },
  109. .user = OCP_USER_MPU | OCP_USER_SDMA,
  110. };
  111. /* Master interfaces on the L3 interconnect */
  112. static struct omap_hwmod_ocp_if *omap3xxx_l3_main_masters[] = {
  113. &omap3xxx_l3_main__l4_core,
  114. &omap3xxx_l3_main__l4_per,
  115. };
  116. /* L3 */
  117. static struct omap_hwmod omap3xxx_l3_main_hwmod = {
  118. .name = "l3_main",
  119. .class = &l3_hwmod_class,
  120. .masters = omap3xxx_l3_main_masters,
  121. .masters_cnt = ARRAY_SIZE(omap3xxx_l3_main_masters),
  122. .slaves = omap3xxx_l3_main_slaves,
  123. .slaves_cnt = ARRAY_SIZE(omap3xxx_l3_main_slaves),
  124. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
  125. .flags = HWMOD_NO_IDLEST,
  126. };
  127. static struct omap_hwmod omap3xxx_l4_wkup_hwmod;
  128. static struct omap_hwmod omap3xxx_uart1_hwmod;
  129. static struct omap_hwmod omap3xxx_uart2_hwmod;
  130. static struct omap_hwmod omap3xxx_uart3_hwmod;
  131. static struct omap_hwmod omap3xxx_uart4_hwmod;
  132. static struct omap_hwmod omap3xxx_usbhsotg_hwmod;
  133. /* l3_core -> usbhsotg interface */
  134. static struct omap_hwmod_ocp_if omap3xxx_usbhsotg__l3 = {
  135. .master = &omap3xxx_usbhsotg_hwmod,
  136. .slave = &omap3xxx_l3_main_hwmod,
  137. .clk = "core_l3_ick",
  138. .user = OCP_USER_MPU,
  139. };
  140. /* l3_core -> am35xx_usbhsotg interface */
  141. static struct omap_hwmod_ocp_if am35xx_usbhsotg__l3 = {
  142. .master = &am35xx_usbhsotg_hwmod,
  143. .slave = &omap3xxx_l3_main_hwmod,
  144. .clk = "core_l3_ick",
  145. .user = OCP_USER_MPU,
  146. };
  147. /* L4_CORE -> L4_WKUP interface */
  148. static struct omap_hwmod_ocp_if omap3xxx_l4_core__l4_wkup = {
  149. .master = &omap3xxx_l4_core_hwmod,
  150. .slave = &omap3xxx_l4_wkup_hwmod,
  151. .user = OCP_USER_MPU | OCP_USER_SDMA,
  152. };
  153. /* L4 CORE -> UART1 interface */
  154. static struct omap_hwmod_addr_space omap3xxx_uart1_addr_space[] = {
  155. {
  156. .pa_start = OMAP3_UART1_BASE,
  157. .pa_end = OMAP3_UART1_BASE + SZ_8K - 1,
  158. .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
  159. },
  160. };
  161. static struct omap_hwmod_ocp_if omap3_l4_core__uart1 = {
  162. .master = &omap3xxx_l4_core_hwmod,
  163. .slave = &omap3xxx_uart1_hwmod,
  164. .clk = "uart1_ick",
  165. .addr = omap3xxx_uart1_addr_space,
  166. .addr_cnt = ARRAY_SIZE(omap3xxx_uart1_addr_space),
  167. .user = OCP_USER_MPU | OCP_USER_SDMA,
  168. };
  169. /* L4 CORE -> UART2 interface */
  170. static struct omap_hwmod_addr_space omap3xxx_uart2_addr_space[] = {
  171. {
  172. .pa_start = OMAP3_UART2_BASE,
  173. .pa_end = OMAP3_UART2_BASE + SZ_1K - 1,
  174. .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
  175. },
  176. };
  177. static struct omap_hwmod_ocp_if omap3_l4_core__uart2 = {
  178. .master = &omap3xxx_l4_core_hwmod,
  179. .slave = &omap3xxx_uart2_hwmod,
  180. .clk = "uart2_ick",
  181. .addr = omap3xxx_uart2_addr_space,
  182. .addr_cnt = ARRAY_SIZE(omap3xxx_uart2_addr_space),
  183. .user = OCP_USER_MPU | OCP_USER_SDMA,
  184. };
  185. /* L4 PER -> UART3 interface */
  186. static struct omap_hwmod_addr_space omap3xxx_uart3_addr_space[] = {
  187. {
  188. .pa_start = OMAP3_UART3_BASE,
  189. .pa_end = OMAP3_UART3_BASE + SZ_1K - 1,
  190. .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
  191. },
  192. };
  193. static struct omap_hwmod_ocp_if omap3_l4_per__uart3 = {
  194. .master = &omap3xxx_l4_per_hwmod,
  195. .slave = &omap3xxx_uart3_hwmod,
  196. .clk = "uart3_ick",
  197. .addr = omap3xxx_uart3_addr_space,
  198. .addr_cnt = ARRAY_SIZE(omap3xxx_uart3_addr_space),
  199. .user = OCP_USER_MPU | OCP_USER_SDMA,
  200. };
  201. /* L4 PER -> UART4 interface */
  202. static struct omap_hwmod_addr_space omap3xxx_uart4_addr_space[] = {
  203. {
  204. .pa_start = OMAP3_UART4_BASE,
  205. .pa_end = OMAP3_UART4_BASE + SZ_1K - 1,
  206. .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
  207. },
  208. };
  209. static struct omap_hwmod_ocp_if omap3_l4_per__uart4 = {
  210. .master = &omap3xxx_l4_per_hwmod,
  211. .slave = &omap3xxx_uart4_hwmod,
  212. .clk = "uart4_ick",
  213. .addr = omap3xxx_uart4_addr_space,
  214. .addr_cnt = ARRAY_SIZE(omap3xxx_uart4_addr_space),
  215. .user = OCP_USER_MPU | OCP_USER_SDMA,
  216. };
  217. /* I2C IP block address space length (in bytes) */
  218. #define OMAP2_I2C_AS_LEN 128
  219. /* L4 CORE -> I2C1 interface */
  220. static struct omap_hwmod_addr_space omap3xxx_i2c1_addr_space[] = {
  221. {
  222. .pa_start = 0x48070000,
  223. .pa_end = 0x48070000 + OMAP2_I2C_AS_LEN - 1,
  224. .flags = ADDR_TYPE_RT,
  225. },
  226. };
  227. static struct omap_hwmod_ocp_if omap3_l4_core__i2c1 = {
  228. .master = &omap3xxx_l4_core_hwmod,
  229. .slave = &omap3xxx_i2c1_hwmod,
  230. .clk = "i2c1_ick",
  231. .addr = omap3xxx_i2c1_addr_space,
  232. .addr_cnt = ARRAY_SIZE(omap3xxx_i2c1_addr_space),
  233. .fw = {
  234. .omap2 = {
  235. .l4_fw_region = OMAP3_L4_CORE_FW_I2C1_REGION,
  236. .l4_prot_group = 7,
  237. .flags = OMAP_FIREWALL_L4,
  238. }
  239. },
  240. .user = OCP_USER_MPU | OCP_USER_SDMA,
  241. };
  242. /* L4 CORE -> I2C2 interface */
  243. static struct omap_hwmod_addr_space omap3xxx_i2c2_addr_space[] = {
  244. {
  245. .pa_start = 0x48072000,
  246. .pa_end = 0x48072000 + OMAP2_I2C_AS_LEN - 1,
  247. .flags = ADDR_TYPE_RT,
  248. },
  249. };
  250. static struct omap_hwmod_ocp_if omap3_l4_core__i2c2 = {
  251. .master = &omap3xxx_l4_core_hwmod,
  252. .slave = &omap3xxx_i2c2_hwmod,
  253. .clk = "i2c2_ick",
  254. .addr = omap3xxx_i2c2_addr_space,
  255. .addr_cnt = ARRAY_SIZE(omap3xxx_i2c2_addr_space),
  256. .fw = {
  257. .omap2 = {
  258. .l4_fw_region = OMAP3_L4_CORE_FW_I2C2_REGION,
  259. .l4_prot_group = 7,
  260. .flags = OMAP_FIREWALL_L4,
  261. }
  262. },
  263. .user = OCP_USER_MPU | OCP_USER_SDMA,
  264. };
  265. /* L4 CORE -> I2C3 interface */
  266. static struct omap_hwmod_addr_space omap3xxx_i2c3_addr_space[] = {
  267. {
  268. .pa_start = 0x48060000,
  269. .pa_end = 0x48060000 + OMAP2_I2C_AS_LEN - 1,
  270. .flags = ADDR_TYPE_RT,
  271. },
  272. };
  273. static struct omap_hwmod_ocp_if omap3_l4_core__i2c3 = {
  274. .master = &omap3xxx_l4_core_hwmod,
  275. .slave = &omap3xxx_i2c3_hwmod,
  276. .clk = "i2c3_ick",
  277. .addr = omap3xxx_i2c3_addr_space,
  278. .addr_cnt = ARRAY_SIZE(omap3xxx_i2c3_addr_space),
  279. .fw = {
  280. .omap2 = {
  281. .l4_fw_region = OMAP3_L4_CORE_FW_I2C3_REGION,
  282. .l4_prot_group = 7,
  283. .flags = OMAP_FIREWALL_L4,
  284. }
  285. },
  286. .user = OCP_USER_MPU | OCP_USER_SDMA,
  287. };
  288. /* L4 CORE -> SR1 interface */
  289. static struct omap_hwmod_addr_space omap3_sr1_addr_space[] = {
  290. {
  291. .pa_start = OMAP34XX_SR1_BASE,
  292. .pa_end = OMAP34XX_SR1_BASE + SZ_1K - 1,
  293. .flags = ADDR_TYPE_RT,
  294. },
  295. };
  296. static struct omap_hwmod_ocp_if omap3_l4_core__sr1 = {
  297. .master = &omap3xxx_l4_core_hwmod,
  298. .slave = &omap34xx_sr1_hwmod,
  299. .clk = "sr_l4_ick",
  300. .addr = omap3_sr1_addr_space,
  301. .addr_cnt = ARRAY_SIZE(omap3_sr1_addr_space),
  302. .user = OCP_USER_MPU,
  303. };
  304. /* L4 CORE -> SR1 interface */
  305. static struct omap_hwmod_addr_space omap3_sr2_addr_space[] = {
  306. {
  307. .pa_start = OMAP34XX_SR2_BASE,
  308. .pa_end = OMAP34XX_SR2_BASE + SZ_1K - 1,
  309. .flags = ADDR_TYPE_RT,
  310. },
  311. };
  312. static struct omap_hwmod_ocp_if omap3_l4_core__sr2 = {
  313. .master = &omap3xxx_l4_core_hwmod,
  314. .slave = &omap34xx_sr2_hwmod,
  315. .clk = "sr_l4_ick",
  316. .addr = omap3_sr2_addr_space,
  317. .addr_cnt = ARRAY_SIZE(omap3_sr2_addr_space),
  318. .user = OCP_USER_MPU,
  319. };
  320. /*
  321. * usbhsotg interface data
  322. */
  323. static struct omap_hwmod_addr_space omap3xxx_usbhsotg_addrs[] = {
  324. {
  325. .pa_start = OMAP34XX_HSUSB_OTG_BASE,
  326. .pa_end = OMAP34XX_HSUSB_OTG_BASE + SZ_4K - 1,
  327. .flags = ADDR_TYPE_RT
  328. },
  329. };
  330. /* l4_core -> usbhsotg */
  331. static struct omap_hwmod_ocp_if omap3xxx_l4_core__usbhsotg = {
  332. .master = &omap3xxx_l4_core_hwmod,
  333. .slave = &omap3xxx_usbhsotg_hwmod,
  334. .clk = "l4_ick",
  335. .addr = omap3xxx_usbhsotg_addrs,
  336. .addr_cnt = ARRAY_SIZE(omap3xxx_usbhsotg_addrs),
  337. .user = OCP_USER_MPU,
  338. };
  339. static struct omap_hwmod_ocp_if *omap3xxx_usbhsotg_masters[] = {
  340. &omap3xxx_usbhsotg__l3,
  341. };
  342. static struct omap_hwmod_ocp_if *omap3xxx_usbhsotg_slaves[] = {
  343. &omap3xxx_l4_core__usbhsotg,
  344. };
  345. static struct omap_hwmod_addr_space am35xx_usbhsotg_addrs[] = {
  346. {
  347. .pa_start = AM35XX_IPSS_USBOTGSS_BASE,
  348. .pa_end = AM35XX_IPSS_USBOTGSS_BASE + SZ_4K - 1,
  349. .flags = ADDR_TYPE_RT
  350. },
  351. };
  352. /* l4_core -> usbhsotg */
  353. static struct omap_hwmod_ocp_if am35xx_l4_core__usbhsotg = {
  354. .master = &omap3xxx_l4_core_hwmod,
  355. .slave = &am35xx_usbhsotg_hwmod,
  356. .clk = "l4_ick",
  357. .addr = am35xx_usbhsotg_addrs,
  358. .addr_cnt = ARRAY_SIZE(am35xx_usbhsotg_addrs),
  359. .user = OCP_USER_MPU,
  360. };
  361. static struct omap_hwmod_ocp_if *am35xx_usbhsotg_masters[] = {
  362. &am35xx_usbhsotg__l3,
  363. };
  364. static struct omap_hwmod_ocp_if *am35xx_usbhsotg_slaves[] = {
  365. &am35xx_l4_core__usbhsotg,
  366. };
  367. /* Slave interfaces on the L4_CORE interconnect */
  368. static struct omap_hwmod_ocp_if *omap3xxx_l4_core_slaves[] = {
  369. &omap3xxx_l3_main__l4_core,
  370. &omap3_l4_core__sr1,
  371. &omap3_l4_core__sr2,
  372. };
  373. /* Master interfaces on the L4_CORE interconnect */
  374. static struct omap_hwmod_ocp_if *omap3xxx_l4_core_masters[] = {
  375. &omap3xxx_l4_core__l4_wkup,
  376. &omap3_l4_core__uart1,
  377. &omap3_l4_core__uart2,
  378. &omap3_l4_core__i2c1,
  379. &omap3_l4_core__i2c2,
  380. &omap3_l4_core__i2c3,
  381. };
  382. /* L4 CORE */
  383. static struct omap_hwmod omap3xxx_l4_core_hwmod = {
  384. .name = "l4_core",
  385. .class = &l4_hwmod_class,
  386. .masters = omap3xxx_l4_core_masters,
  387. .masters_cnt = ARRAY_SIZE(omap3xxx_l4_core_masters),
  388. .slaves = omap3xxx_l4_core_slaves,
  389. .slaves_cnt = ARRAY_SIZE(omap3xxx_l4_core_slaves),
  390. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
  391. .flags = HWMOD_NO_IDLEST,
  392. };
  393. /* Slave interfaces on the L4_PER interconnect */
  394. static struct omap_hwmod_ocp_if *omap3xxx_l4_per_slaves[] = {
  395. &omap3xxx_l3_main__l4_per,
  396. };
  397. /* Master interfaces on the L4_PER interconnect */
  398. static struct omap_hwmod_ocp_if *omap3xxx_l4_per_masters[] = {
  399. &omap3_l4_per__uart3,
  400. &omap3_l4_per__uart4,
  401. };
  402. /* L4 PER */
  403. static struct omap_hwmod omap3xxx_l4_per_hwmod = {
  404. .name = "l4_per",
  405. .class = &l4_hwmod_class,
  406. .masters = omap3xxx_l4_per_masters,
  407. .masters_cnt = ARRAY_SIZE(omap3xxx_l4_per_masters),
  408. .slaves = omap3xxx_l4_per_slaves,
  409. .slaves_cnt = ARRAY_SIZE(omap3xxx_l4_per_slaves),
  410. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
  411. .flags = HWMOD_NO_IDLEST,
  412. };
  413. /* Slave interfaces on the L4_WKUP interconnect */
  414. static struct omap_hwmod_ocp_if *omap3xxx_l4_wkup_slaves[] = {
  415. &omap3xxx_l4_core__l4_wkup,
  416. };
  417. /* Master interfaces on the L4_WKUP interconnect */
  418. static struct omap_hwmod_ocp_if *omap3xxx_l4_wkup_masters[] = {
  419. };
  420. /* L4 WKUP */
  421. static struct omap_hwmod omap3xxx_l4_wkup_hwmod = {
  422. .name = "l4_wkup",
  423. .class = &l4_hwmod_class,
  424. .masters = omap3xxx_l4_wkup_masters,
  425. .masters_cnt = ARRAY_SIZE(omap3xxx_l4_wkup_masters),
  426. .slaves = omap3xxx_l4_wkup_slaves,
  427. .slaves_cnt = ARRAY_SIZE(omap3xxx_l4_wkup_slaves),
  428. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
  429. .flags = HWMOD_NO_IDLEST,
  430. };
  431. /* Master interfaces on the MPU device */
  432. static struct omap_hwmod_ocp_if *omap3xxx_mpu_masters[] = {
  433. &omap3xxx_mpu__l3_main,
  434. };
  435. /* MPU */
  436. static struct omap_hwmod omap3xxx_mpu_hwmod = {
  437. .name = "mpu",
  438. .class = &mpu_hwmod_class,
  439. .main_clk = "arm_fck",
  440. .masters = omap3xxx_mpu_masters,
  441. .masters_cnt = ARRAY_SIZE(omap3xxx_mpu_masters),
  442. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
  443. };
  444. /*
  445. * IVA2_2 interface data
  446. */
  447. /* IVA2 <- L3 interface */
  448. static struct omap_hwmod_ocp_if omap3xxx_l3__iva = {
  449. .master = &omap3xxx_l3_main_hwmod,
  450. .slave = &omap3xxx_iva_hwmod,
  451. .clk = "iva2_ck",
  452. .user = OCP_USER_MPU | OCP_USER_SDMA,
  453. };
  454. static struct omap_hwmod_ocp_if *omap3xxx_iva_masters[] = {
  455. &omap3xxx_l3__iva,
  456. };
  457. /*
  458. * IVA2 (IVA2)
  459. */
  460. static struct omap_hwmod omap3xxx_iva_hwmod = {
  461. .name = "iva",
  462. .class = &iva_hwmod_class,
  463. .masters = omap3xxx_iva_masters,
  464. .masters_cnt = ARRAY_SIZE(omap3xxx_iva_masters),
  465. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
  466. };
  467. /* l4_wkup -> wd_timer2 */
  468. static struct omap_hwmod_addr_space omap3xxx_wd_timer2_addrs[] = {
  469. {
  470. .pa_start = 0x48314000,
  471. .pa_end = 0x4831407f,
  472. .flags = ADDR_TYPE_RT
  473. },
  474. };
  475. static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__wd_timer2 = {
  476. .master = &omap3xxx_l4_wkup_hwmod,
  477. .slave = &omap3xxx_wd_timer2_hwmod,
  478. .clk = "wdt2_ick",
  479. .addr = omap3xxx_wd_timer2_addrs,
  480. .addr_cnt = ARRAY_SIZE(omap3xxx_wd_timer2_addrs),
  481. .user = OCP_USER_MPU | OCP_USER_SDMA,
  482. };
  483. /*
  484. * 'wd_timer' class
  485. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  486. * overflow condition
  487. */
  488. static struct omap_hwmod_class_sysconfig omap3xxx_wd_timer_sysc = {
  489. .rev_offs = 0x0000,
  490. .sysc_offs = 0x0010,
  491. .syss_offs = 0x0014,
  492. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_EMUFREE |
  493. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  494. SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY),
  495. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  496. .sysc_fields = &omap_hwmod_sysc_type1,
  497. };
  498. /* I2C common */
  499. static struct omap_hwmod_class_sysconfig i2c_sysc = {
  500. .rev_offs = 0x00,
  501. .sysc_offs = 0x20,
  502. .syss_offs = 0x10,
  503. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  504. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  505. SYSC_HAS_AUTOIDLE),
  506. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  507. .sysc_fields = &omap_hwmod_sysc_type1,
  508. };
  509. static struct omap_hwmod_class omap3xxx_wd_timer_hwmod_class = {
  510. .name = "wd_timer",
  511. .sysc = &omap3xxx_wd_timer_sysc,
  512. .pre_shutdown = &omap2_wd_timer_disable
  513. };
  514. /* wd_timer2 */
  515. static struct omap_hwmod_ocp_if *omap3xxx_wd_timer2_slaves[] = {
  516. &omap3xxx_l4_wkup__wd_timer2,
  517. };
  518. static struct omap_hwmod omap3xxx_wd_timer2_hwmod = {
  519. .name = "wd_timer2",
  520. .class = &omap3xxx_wd_timer_hwmod_class,
  521. .main_clk = "wdt2_fck",
  522. .prcm = {
  523. .omap2 = {
  524. .prcm_reg_id = 1,
  525. .module_bit = OMAP3430_EN_WDT2_SHIFT,
  526. .module_offs = WKUP_MOD,
  527. .idlest_reg_id = 1,
  528. .idlest_idle_bit = OMAP3430_ST_WDT2_SHIFT,
  529. },
  530. },
  531. .slaves = omap3xxx_wd_timer2_slaves,
  532. .slaves_cnt = ARRAY_SIZE(omap3xxx_wd_timer2_slaves),
  533. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
  534. };
  535. /* UART common */
  536. static struct omap_hwmod_class_sysconfig uart_sysc = {
  537. .rev_offs = 0x50,
  538. .sysc_offs = 0x54,
  539. .syss_offs = 0x58,
  540. .sysc_flags = (SYSC_HAS_SIDLEMODE |
  541. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  542. SYSC_HAS_AUTOIDLE),
  543. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  544. .sysc_fields = &omap_hwmod_sysc_type1,
  545. };
  546. static struct omap_hwmod_class uart_class = {
  547. .name = "uart",
  548. .sysc = &uart_sysc,
  549. };
  550. /* UART1 */
  551. static struct omap_hwmod_irq_info uart1_mpu_irqs[] = {
  552. { .irq = INT_24XX_UART1_IRQ, },
  553. };
  554. static struct omap_hwmod_dma_info uart1_sdma_reqs[] = {
  555. { .name = "tx", .dma_req = OMAP24XX_DMA_UART1_TX, },
  556. { .name = "rx", .dma_req = OMAP24XX_DMA_UART1_RX, },
  557. };
  558. static struct omap_hwmod_ocp_if *omap3xxx_uart1_slaves[] = {
  559. &omap3_l4_core__uart1,
  560. };
  561. static struct omap_hwmod omap3xxx_uart1_hwmod = {
  562. .name = "uart1",
  563. .mpu_irqs = uart1_mpu_irqs,
  564. .mpu_irqs_cnt = ARRAY_SIZE(uart1_mpu_irqs),
  565. .sdma_reqs = uart1_sdma_reqs,
  566. .sdma_reqs_cnt = ARRAY_SIZE(uart1_sdma_reqs),
  567. .main_clk = "uart1_fck",
  568. .prcm = {
  569. .omap2 = {
  570. .module_offs = CORE_MOD,
  571. .prcm_reg_id = 1,
  572. .module_bit = OMAP3430_EN_UART1_SHIFT,
  573. .idlest_reg_id = 1,
  574. .idlest_idle_bit = OMAP3430_EN_UART1_SHIFT,
  575. },
  576. },
  577. .slaves = omap3xxx_uart1_slaves,
  578. .slaves_cnt = ARRAY_SIZE(omap3xxx_uart1_slaves),
  579. .class = &uart_class,
  580. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
  581. };
  582. /* UART2 */
  583. static struct omap_hwmod_irq_info uart2_mpu_irqs[] = {
  584. { .irq = INT_24XX_UART2_IRQ, },
  585. };
  586. static struct omap_hwmod_dma_info uart2_sdma_reqs[] = {
  587. { .name = "tx", .dma_req = OMAP24XX_DMA_UART2_TX, },
  588. { .name = "rx", .dma_req = OMAP24XX_DMA_UART2_RX, },
  589. };
  590. static struct omap_hwmod_ocp_if *omap3xxx_uart2_slaves[] = {
  591. &omap3_l4_core__uart2,
  592. };
  593. static struct omap_hwmod omap3xxx_uart2_hwmod = {
  594. .name = "uart2",
  595. .mpu_irqs = uart2_mpu_irqs,
  596. .mpu_irqs_cnt = ARRAY_SIZE(uart2_mpu_irqs),
  597. .sdma_reqs = uart2_sdma_reqs,
  598. .sdma_reqs_cnt = ARRAY_SIZE(uart2_sdma_reqs),
  599. .main_clk = "uart2_fck",
  600. .prcm = {
  601. .omap2 = {
  602. .module_offs = CORE_MOD,
  603. .prcm_reg_id = 1,
  604. .module_bit = OMAP3430_EN_UART2_SHIFT,
  605. .idlest_reg_id = 1,
  606. .idlest_idle_bit = OMAP3430_EN_UART2_SHIFT,
  607. },
  608. },
  609. .slaves = omap3xxx_uart2_slaves,
  610. .slaves_cnt = ARRAY_SIZE(omap3xxx_uart2_slaves),
  611. .class = &uart_class,
  612. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
  613. };
  614. /* UART3 */
  615. static struct omap_hwmod_irq_info uart3_mpu_irqs[] = {
  616. { .irq = INT_24XX_UART3_IRQ, },
  617. };
  618. static struct omap_hwmod_dma_info uart3_sdma_reqs[] = {
  619. { .name = "tx", .dma_req = OMAP24XX_DMA_UART3_TX, },
  620. { .name = "rx", .dma_req = OMAP24XX_DMA_UART3_RX, },
  621. };
  622. static struct omap_hwmod_ocp_if *omap3xxx_uart3_slaves[] = {
  623. &omap3_l4_per__uart3,
  624. };
  625. static struct omap_hwmod omap3xxx_uart3_hwmod = {
  626. .name = "uart3",
  627. .mpu_irqs = uart3_mpu_irqs,
  628. .mpu_irqs_cnt = ARRAY_SIZE(uart3_mpu_irqs),
  629. .sdma_reqs = uart3_sdma_reqs,
  630. .sdma_reqs_cnt = ARRAY_SIZE(uart3_sdma_reqs),
  631. .main_clk = "uart3_fck",
  632. .prcm = {
  633. .omap2 = {
  634. .module_offs = OMAP3430_PER_MOD,
  635. .prcm_reg_id = 1,
  636. .module_bit = OMAP3430_EN_UART3_SHIFT,
  637. .idlest_reg_id = 1,
  638. .idlest_idle_bit = OMAP3430_EN_UART3_SHIFT,
  639. },
  640. },
  641. .slaves = omap3xxx_uart3_slaves,
  642. .slaves_cnt = ARRAY_SIZE(omap3xxx_uart3_slaves),
  643. .class = &uart_class,
  644. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
  645. };
  646. /* UART4 */
  647. static struct omap_hwmod_irq_info uart4_mpu_irqs[] = {
  648. { .irq = INT_36XX_UART4_IRQ, },
  649. };
  650. static struct omap_hwmod_dma_info uart4_sdma_reqs[] = {
  651. { .name = "rx", .dma_req = OMAP36XX_DMA_UART4_RX, },
  652. { .name = "tx", .dma_req = OMAP36XX_DMA_UART4_TX, },
  653. };
  654. static struct omap_hwmod_ocp_if *omap3xxx_uart4_slaves[] = {
  655. &omap3_l4_per__uart4,
  656. };
  657. static struct omap_hwmod omap3xxx_uart4_hwmod = {
  658. .name = "uart4",
  659. .mpu_irqs = uart4_mpu_irqs,
  660. .mpu_irqs_cnt = ARRAY_SIZE(uart4_mpu_irqs),
  661. .sdma_reqs = uart4_sdma_reqs,
  662. .sdma_reqs_cnt = ARRAY_SIZE(uart4_sdma_reqs),
  663. .main_clk = "uart4_fck",
  664. .prcm = {
  665. .omap2 = {
  666. .module_offs = OMAP3430_PER_MOD,
  667. .prcm_reg_id = 1,
  668. .module_bit = OMAP3630_EN_UART4_SHIFT,
  669. .idlest_reg_id = 1,
  670. .idlest_idle_bit = OMAP3630_EN_UART4_SHIFT,
  671. },
  672. },
  673. .slaves = omap3xxx_uart4_slaves,
  674. .slaves_cnt = ARRAY_SIZE(omap3xxx_uart4_slaves),
  675. .class = &uart_class,
  676. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3630ES1),
  677. };
  678. static struct omap_hwmod_class i2c_class = {
  679. .name = "i2c",
  680. .sysc = &i2c_sysc,
  681. };
  682. /*
  683. * 'dss' class
  684. * display sub-system
  685. */
  686. static struct omap_hwmod_class_sysconfig omap3xxx_dss_sysc = {
  687. .rev_offs = 0x0000,
  688. .sysc_offs = 0x0010,
  689. .syss_offs = 0x0014,
  690. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
  691. .sysc_fields = &omap_hwmod_sysc_type1,
  692. };
  693. static struct omap_hwmod_class omap3xxx_dss_hwmod_class = {
  694. .name = "dss",
  695. .sysc = &omap3xxx_dss_sysc,
  696. };
  697. /* dss */
  698. static struct omap_hwmod_irq_info omap3xxx_dss_irqs[] = {
  699. { .irq = 25 },
  700. };
  701. static struct omap_hwmod_dma_info omap3xxx_dss_sdma_chs[] = {
  702. { .name = "dispc", .dma_req = 5 },
  703. { .name = "dsi1", .dma_req = 74 },
  704. };
  705. /* dss */
  706. /* dss master ports */
  707. static struct omap_hwmod_ocp_if *omap3xxx_dss_masters[] = {
  708. &omap3xxx_dss__l3,
  709. };
  710. static struct omap_hwmod_addr_space omap3xxx_dss_addrs[] = {
  711. {
  712. .pa_start = 0x48050000,
  713. .pa_end = 0x480503FF,
  714. .flags = ADDR_TYPE_RT
  715. },
  716. };
  717. /* l4_core -> dss */
  718. static struct omap_hwmod_ocp_if omap3430es1_l4_core__dss = {
  719. .master = &omap3xxx_l4_core_hwmod,
  720. .slave = &omap3430es1_dss_core_hwmod,
  721. .clk = "dss_ick",
  722. .addr = omap3xxx_dss_addrs,
  723. .addr_cnt = ARRAY_SIZE(omap3xxx_dss_addrs),
  724. .fw = {
  725. .omap2 = {
  726. .l4_fw_region = OMAP3ES1_L4_CORE_FW_DSS_CORE_REGION,
  727. .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
  728. .flags = OMAP_FIREWALL_L4,
  729. }
  730. },
  731. .user = OCP_USER_MPU | OCP_USER_SDMA,
  732. };
  733. static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss = {
  734. .master = &omap3xxx_l4_core_hwmod,
  735. .slave = &omap3xxx_dss_core_hwmod,
  736. .clk = "dss_ick",
  737. .addr = omap3xxx_dss_addrs,
  738. .addr_cnt = ARRAY_SIZE(omap3xxx_dss_addrs),
  739. .fw = {
  740. .omap2 = {
  741. .l4_fw_region = OMAP3_L4_CORE_FW_DSS_CORE_REGION,
  742. .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
  743. .flags = OMAP_FIREWALL_L4,
  744. }
  745. },
  746. .user = OCP_USER_MPU | OCP_USER_SDMA,
  747. };
  748. /* dss slave ports */
  749. static struct omap_hwmod_ocp_if *omap3430es1_dss_slaves[] = {
  750. &omap3430es1_l4_core__dss,
  751. };
  752. static struct omap_hwmod_ocp_if *omap3xxx_dss_slaves[] = {
  753. &omap3xxx_l4_core__dss,
  754. };
  755. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  756. { .role = "tv_clk", .clk = "dss_tv_fck" },
  757. { .role = "dssclk", .clk = "dss_96m_fck" },
  758. { .role = "sys_clk", .clk = "dss2_alwon_fck" },
  759. };
  760. static struct omap_hwmod omap3430es1_dss_core_hwmod = {
  761. .name = "dss_core",
  762. .class = &omap3xxx_dss_hwmod_class,
  763. .main_clk = "dss1_alwon_fck", /* instead of dss_fck */
  764. .mpu_irqs = omap3xxx_dss_irqs,
  765. .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_dss_irqs),
  766. .sdma_reqs = omap3xxx_dss_sdma_chs,
  767. .sdma_reqs_cnt = ARRAY_SIZE(omap3xxx_dss_sdma_chs),
  768. .prcm = {
  769. .omap2 = {
  770. .prcm_reg_id = 1,
  771. .module_bit = OMAP3430_EN_DSS1_SHIFT,
  772. .module_offs = OMAP3430_DSS_MOD,
  773. .idlest_reg_id = 1,
  774. .idlest_stdby_bit = OMAP3430ES1_ST_DSS_SHIFT,
  775. },
  776. },
  777. .opt_clks = dss_opt_clks,
  778. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  779. .slaves = omap3430es1_dss_slaves,
  780. .slaves_cnt = ARRAY_SIZE(omap3430es1_dss_slaves),
  781. .masters = omap3xxx_dss_masters,
  782. .masters_cnt = ARRAY_SIZE(omap3xxx_dss_masters),
  783. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES1),
  784. .flags = HWMOD_NO_IDLEST,
  785. };
  786. static struct omap_hwmod omap3xxx_dss_core_hwmod = {
  787. .name = "dss_core",
  788. .class = &omap3xxx_dss_hwmod_class,
  789. .main_clk = "dss1_alwon_fck", /* instead of dss_fck */
  790. .mpu_irqs = omap3xxx_dss_irqs,
  791. .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_dss_irqs),
  792. .sdma_reqs = omap3xxx_dss_sdma_chs,
  793. .sdma_reqs_cnt = ARRAY_SIZE(omap3xxx_dss_sdma_chs),
  794. .prcm = {
  795. .omap2 = {
  796. .prcm_reg_id = 1,
  797. .module_bit = OMAP3430_EN_DSS1_SHIFT,
  798. .module_offs = OMAP3430_DSS_MOD,
  799. .idlest_reg_id = 1,
  800. .idlest_idle_bit = OMAP3430ES2_ST_DSS_IDLE_SHIFT,
  801. .idlest_stdby_bit = OMAP3430ES2_ST_DSS_STDBY_SHIFT,
  802. },
  803. },
  804. .opt_clks = dss_opt_clks,
  805. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  806. .slaves = omap3xxx_dss_slaves,
  807. .slaves_cnt = ARRAY_SIZE(omap3xxx_dss_slaves),
  808. .masters = omap3xxx_dss_masters,
  809. .masters_cnt = ARRAY_SIZE(omap3xxx_dss_masters),
  810. .omap_chip = OMAP_CHIP_INIT(CHIP_GE_OMAP3430ES2 |
  811. CHIP_IS_OMAP3630ES1 | CHIP_GE_OMAP3630ES1_1),
  812. };
  813. /*
  814. * 'dispc' class
  815. * display controller
  816. */
  817. static struct omap_hwmod_class_sysconfig omap3xxx_dispc_sysc = {
  818. .rev_offs = 0x0000,
  819. .sysc_offs = 0x0010,
  820. .syss_offs = 0x0014,
  821. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
  822. SYSC_HAS_MIDLEMODE | SYSC_HAS_ENAWAKEUP |
  823. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
  824. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  825. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  826. .sysc_fields = &omap_hwmod_sysc_type1,
  827. };
  828. static struct omap_hwmod_class omap3xxx_dispc_hwmod_class = {
  829. .name = "dispc",
  830. .sysc = &omap3xxx_dispc_sysc,
  831. };
  832. static struct omap_hwmod_addr_space omap3xxx_dss_dispc_addrs[] = {
  833. {
  834. .pa_start = 0x48050400,
  835. .pa_end = 0x480507FF,
  836. .flags = ADDR_TYPE_RT
  837. },
  838. };
  839. /* l4_core -> dss_dispc */
  840. static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_dispc = {
  841. .master = &omap3xxx_l4_core_hwmod,
  842. .slave = &omap3xxx_dss_dispc_hwmod,
  843. .clk = "dss_ick",
  844. .addr = omap3xxx_dss_dispc_addrs,
  845. .addr_cnt = ARRAY_SIZE(omap3xxx_dss_dispc_addrs),
  846. .fw = {
  847. .omap2 = {
  848. .l4_fw_region = OMAP3_L4_CORE_FW_DSS_DISPC_REGION,
  849. .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
  850. .flags = OMAP_FIREWALL_L4,
  851. }
  852. },
  853. .user = OCP_USER_MPU | OCP_USER_SDMA,
  854. };
  855. /* dss_dispc slave ports */
  856. static struct omap_hwmod_ocp_if *omap3xxx_dss_dispc_slaves[] = {
  857. &omap3xxx_l4_core__dss_dispc,
  858. };
  859. static struct omap_hwmod omap3xxx_dss_dispc_hwmod = {
  860. .name = "dss_dispc",
  861. .class = &omap3xxx_dispc_hwmod_class,
  862. .main_clk = "dss1_alwon_fck",
  863. .prcm = {
  864. .omap2 = {
  865. .prcm_reg_id = 1,
  866. .module_bit = OMAP3430_EN_DSS1_SHIFT,
  867. .module_offs = OMAP3430_DSS_MOD,
  868. },
  869. },
  870. .slaves = omap3xxx_dss_dispc_slaves,
  871. .slaves_cnt = ARRAY_SIZE(omap3xxx_dss_dispc_slaves),
  872. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES1 |
  873. CHIP_GE_OMAP3430ES2 | CHIP_IS_OMAP3630ES1 |
  874. CHIP_GE_OMAP3630ES1_1),
  875. .flags = HWMOD_NO_IDLEST,
  876. };
  877. /*
  878. * 'dsi' class
  879. * display serial interface controller
  880. */
  881. static struct omap_hwmod_class omap3xxx_dsi_hwmod_class = {
  882. .name = "dsi",
  883. };
  884. /* dss_dsi1 */
  885. static struct omap_hwmod_addr_space omap3xxx_dss_dsi1_addrs[] = {
  886. {
  887. .pa_start = 0x4804FC00,
  888. .pa_end = 0x4804FFFF,
  889. .flags = ADDR_TYPE_RT
  890. },
  891. };
  892. /* l4_core -> dss_dsi1 */
  893. static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_dsi1 = {
  894. .master = &omap3xxx_l4_core_hwmod,
  895. .slave = &omap3xxx_dss_dsi1_hwmod,
  896. .addr = omap3xxx_dss_dsi1_addrs,
  897. .addr_cnt = ARRAY_SIZE(omap3xxx_dss_dsi1_addrs),
  898. .fw = {
  899. .omap2 = {
  900. .l4_fw_region = OMAP3_L4_CORE_FW_DSS_DSI_REGION,
  901. .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
  902. .flags = OMAP_FIREWALL_L4,
  903. }
  904. },
  905. .user = OCP_USER_MPU | OCP_USER_SDMA,
  906. };
  907. /* dss_dsi1 slave ports */
  908. static struct omap_hwmod_ocp_if *omap3xxx_dss_dsi1_slaves[] = {
  909. &omap3xxx_l4_core__dss_dsi1,
  910. };
  911. static struct omap_hwmod omap3xxx_dss_dsi1_hwmod = {
  912. .name = "dss_dsi1",
  913. .class = &omap3xxx_dsi_hwmod_class,
  914. .main_clk = "dss1_alwon_fck",
  915. .prcm = {
  916. .omap2 = {
  917. .prcm_reg_id = 1,
  918. .module_bit = OMAP3430_EN_DSS1_SHIFT,
  919. .module_offs = OMAP3430_DSS_MOD,
  920. },
  921. },
  922. .slaves = omap3xxx_dss_dsi1_slaves,
  923. .slaves_cnt = ARRAY_SIZE(omap3xxx_dss_dsi1_slaves),
  924. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES1 |
  925. CHIP_GE_OMAP3430ES2 | CHIP_IS_OMAP3630ES1 |
  926. CHIP_GE_OMAP3630ES1_1),
  927. .flags = HWMOD_NO_IDLEST,
  928. };
  929. /*
  930. * 'rfbi' class
  931. * remote frame buffer interface
  932. */
  933. static struct omap_hwmod_class_sysconfig omap3xxx_rfbi_sysc = {
  934. .rev_offs = 0x0000,
  935. .sysc_offs = 0x0010,
  936. .syss_offs = 0x0014,
  937. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  938. SYSC_HAS_AUTOIDLE),
  939. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  940. .sysc_fields = &omap_hwmod_sysc_type1,
  941. };
  942. static struct omap_hwmod_class omap3xxx_rfbi_hwmod_class = {
  943. .name = "rfbi",
  944. .sysc = &omap3xxx_rfbi_sysc,
  945. };
  946. static struct omap_hwmod_addr_space omap3xxx_dss_rfbi_addrs[] = {
  947. {
  948. .pa_start = 0x48050800,
  949. .pa_end = 0x48050BFF,
  950. .flags = ADDR_TYPE_RT
  951. },
  952. };
  953. /* l4_core -> dss_rfbi */
  954. static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_rfbi = {
  955. .master = &omap3xxx_l4_core_hwmod,
  956. .slave = &omap3xxx_dss_rfbi_hwmod,
  957. .clk = "dss_ick",
  958. .addr = omap3xxx_dss_rfbi_addrs,
  959. .addr_cnt = ARRAY_SIZE(omap3xxx_dss_rfbi_addrs),
  960. .fw = {
  961. .omap2 = {
  962. .l4_fw_region = OMAP3_L4_CORE_FW_DSS_RFBI_REGION,
  963. .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP ,
  964. .flags = OMAP_FIREWALL_L4,
  965. }
  966. },
  967. .user = OCP_USER_MPU | OCP_USER_SDMA,
  968. };
  969. /* dss_rfbi slave ports */
  970. static struct omap_hwmod_ocp_if *omap3xxx_dss_rfbi_slaves[] = {
  971. &omap3xxx_l4_core__dss_rfbi,
  972. };
  973. static struct omap_hwmod omap3xxx_dss_rfbi_hwmod = {
  974. .name = "dss_rfbi",
  975. .class = &omap3xxx_rfbi_hwmod_class,
  976. .main_clk = "dss1_alwon_fck",
  977. .prcm = {
  978. .omap2 = {
  979. .prcm_reg_id = 1,
  980. .module_bit = OMAP3430_EN_DSS1_SHIFT,
  981. .module_offs = OMAP3430_DSS_MOD,
  982. },
  983. },
  984. .slaves = omap3xxx_dss_rfbi_slaves,
  985. .slaves_cnt = ARRAY_SIZE(omap3xxx_dss_rfbi_slaves),
  986. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES1 |
  987. CHIP_GE_OMAP3430ES2 | CHIP_IS_OMAP3630ES1 |
  988. CHIP_GE_OMAP3630ES1_1),
  989. .flags = HWMOD_NO_IDLEST,
  990. };
  991. /*
  992. * 'venc' class
  993. * video encoder
  994. */
  995. static struct omap_hwmod_class omap3xxx_venc_hwmod_class = {
  996. .name = "venc",
  997. };
  998. /* dss_venc */
  999. static struct omap_hwmod_addr_space omap3xxx_dss_venc_addrs[] = {
  1000. {
  1001. .pa_start = 0x48050C00,
  1002. .pa_end = 0x48050FFF,
  1003. .flags = ADDR_TYPE_RT
  1004. },
  1005. };
  1006. /* l4_core -> dss_venc */
  1007. static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_venc = {
  1008. .master = &omap3xxx_l4_core_hwmod,
  1009. .slave = &omap3xxx_dss_venc_hwmod,
  1010. .clk = "dss_tv_fck",
  1011. .addr = omap3xxx_dss_venc_addrs,
  1012. .addr_cnt = ARRAY_SIZE(omap3xxx_dss_venc_addrs),
  1013. .fw = {
  1014. .omap2 = {
  1015. .l4_fw_region = OMAP3_L4_CORE_FW_DSS_VENC_REGION,
  1016. .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
  1017. .flags = OMAP_FIREWALL_L4,
  1018. }
  1019. },
  1020. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1021. };
  1022. /* dss_venc slave ports */
  1023. static struct omap_hwmod_ocp_if *omap3xxx_dss_venc_slaves[] = {
  1024. &omap3xxx_l4_core__dss_venc,
  1025. };
  1026. static struct omap_hwmod omap3xxx_dss_venc_hwmod = {
  1027. .name = "dss_venc",
  1028. .class = &omap3xxx_venc_hwmod_class,
  1029. .main_clk = "dss1_alwon_fck",
  1030. .prcm = {
  1031. .omap2 = {
  1032. .prcm_reg_id = 1,
  1033. .module_bit = OMAP3430_EN_DSS1_SHIFT,
  1034. .module_offs = OMAP3430_DSS_MOD,
  1035. },
  1036. },
  1037. .slaves = omap3xxx_dss_venc_slaves,
  1038. .slaves_cnt = ARRAY_SIZE(omap3xxx_dss_venc_slaves),
  1039. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES1 |
  1040. CHIP_GE_OMAP3430ES2 | CHIP_IS_OMAP3630ES1 |
  1041. CHIP_GE_OMAP3630ES1_1),
  1042. .flags = HWMOD_NO_IDLEST,
  1043. };
  1044. /* I2C1 */
  1045. static struct omap_i2c_dev_attr i2c1_dev_attr = {
  1046. .fifo_depth = 8, /* bytes */
  1047. };
  1048. static struct omap_hwmod_irq_info i2c1_mpu_irqs[] = {
  1049. { .irq = INT_24XX_I2C1_IRQ, },
  1050. };
  1051. static struct omap_hwmod_dma_info i2c1_sdma_reqs[] = {
  1052. { .name = "tx", .dma_req = OMAP24XX_DMA_I2C1_TX },
  1053. { .name = "rx", .dma_req = OMAP24XX_DMA_I2C1_RX },
  1054. };
  1055. static struct omap_hwmod_ocp_if *omap3xxx_i2c1_slaves[] = {
  1056. &omap3_l4_core__i2c1,
  1057. };
  1058. static struct omap_hwmod omap3xxx_i2c1_hwmod = {
  1059. .name = "i2c1",
  1060. .mpu_irqs = i2c1_mpu_irqs,
  1061. .mpu_irqs_cnt = ARRAY_SIZE(i2c1_mpu_irqs),
  1062. .sdma_reqs = i2c1_sdma_reqs,
  1063. .sdma_reqs_cnt = ARRAY_SIZE(i2c1_sdma_reqs),
  1064. .main_clk = "i2c1_fck",
  1065. .prcm = {
  1066. .omap2 = {
  1067. .module_offs = CORE_MOD,
  1068. .prcm_reg_id = 1,
  1069. .module_bit = OMAP3430_EN_I2C1_SHIFT,
  1070. .idlest_reg_id = 1,
  1071. .idlest_idle_bit = OMAP3430_ST_I2C1_SHIFT,
  1072. },
  1073. },
  1074. .slaves = omap3xxx_i2c1_slaves,
  1075. .slaves_cnt = ARRAY_SIZE(omap3xxx_i2c1_slaves),
  1076. .class = &i2c_class,
  1077. .dev_attr = &i2c1_dev_attr,
  1078. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
  1079. };
  1080. /* I2C2 */
  1081. static struct omap_i2c_dev_attr i2c2_dev_attr = {
  1082. .fifo_depth = 8, /* bytes */
  1083. };
  1084. static struct omap_hwmod_irq_info i2c2_mpu_irqs[] = {
  1085. { .irq = INT_24XX_I2C2_IRQ, },
  1086. };
  1087. static struct omap_hwmod_dma_info i2c2_sdma_reqs[] = {
  1088. { .name = "tx", .dma_req = OMAP24XX_DMA_I2C2_TX },
  1089. { .name = "rx", .dma_req = OMAP24XX_DMA_I2C2_RX },
  1090. };
  1091. static struct omap_hwmod_ocp_if *omap3xxx_i2c2_slaves[] = {
  1092. &omap3_l4_core__i2c2,
  1093. };
  1094. static struct omap_hwmod omap3xxx_i2c2_hwmod = {
  1095. .name = "i2c2",
  1096. .mpu_irqs = i2c2_mpu_irqs,
  1097. .mpu_irqs_cnt = ARRAY_SIZE(i2c2_mpu_irqs),
  1098. .sdma_reqs = i2c2_sdma_reqs,
  1099. .sdma_reqs_cnt = ARRAY_SIZE(i2c2_sdma_reqs),
  1100. .main_clk = "i2c2_fck",
  1101. .prcm = {
  1102. .omap2 = {
  1103. .module_offs = CORE_MOD,
  1104. .prcm_reg_id = 1,
  1105. .module_bit = OMAP3430_EN_I2C2_SHIFT,
  1106. .idlest_reg_id = 1,
  1107. .idlest_idle_bit = OMAP3430_ST_I2C2_SHIFT,
  1108. },
  1109. },
  1110. .slaves = omap3xxx_i2c2_slaves,
  1111. .slaves_cnt = ARRAY_SIZE(omap3xxx_i2c2_slaves),
  1112. .class = &i2c_class,
  1113. .dev_attr = &i2c2_dev_attr,
  1114. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
  1115. };
  1116. /* I2C3 */
  1117. static struct omap_i2c_dev_attr i2c3_dev_attr = {
  1118. .fifo_depth = 64, /* bytes */
  1119. };
  1120. static struct omap_hwmod_irq_info i2c3_mpu_irqs[] = {
  1121. { .irq = INT_34XX_I2C3_IRQ, },
  1122. };
  1123. static struct omap_hwmod_dma_info i2c3_sdma_reqs[] = {
  1124. { .name = "tx", .dma_req = OMAP34XX_DMA_I2C3_TX },
  1125. { .name = "rx", .dma_req = OMAP34XX_DMA_I2C3_RX },
  1126. };
  1127. static struct omap_hwmod_ocp_if *omap3xxx_i2c3_slaves[] = {
  1128. &omap3_l4_core__i2c3,
  1129. };
  1130. static struct omap_hwmod omap3xxx_i2c3_hwmod = {
  1131. .name = "i2c3",
  1132. .mpu_irqs = i2c3_mpu_irqs,
  1133. .mpu_irqs_cnt = ARRAY_SIZE(i2c3_mpu_irqs),
  1134. .sdma_reqs = i2c3_sdma_reqs,
  1135. .sdma_reqs_cnt = ARRAY_SIZE(i2c3_sdma_reqs),
  1136. .main_clk = "i2c3_fck",
  1137. .prcm = {
  1138. .omap2 = {
  1139. .module_offs = CORE_MOD,
  1140. .prcm_reg_id = 1,
  1141. .module_bit = OMAP3430_EN_I2C3_SHIFT,
  1142. .idlest_reg_id = 1,
  1143. .idlest_idle_bit = OMAP3430_ST_I2C3_SHIFT,
  1144. },
  1145. },
  1146. .slaves = omap3xxx_i2c3_slaves,
  1147. .slaves_cnt = ARRAY_SIZE(omap3xxx_i2c3_slaves),
  1148. .class = &i2c_class,
  1149. .dev_attr = &i2c3_dev_attr,
  1150. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
  1151. };
  1152. /* l4_wkup -> gpio1 */
  1153. static struct omap_hwmod_addr_space omap3xxx_gpio1_addrs[] = {
  1154. {
  1155. .pa_start = 0x48310000,
  1156. .pa_end = 0x483101ff,
  1157. .flags = ADDR_TYPE_RT
  1158. },
  1159. };
  1160. static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__gpio1 = {
  1161. .master = &omap3xxx_l4_wkup_hwmod,
  1162. .slave = &omap3xxx_gpio1_hwmod,
  1163. .addr = omap3xxx_gpio1_addrs,
  1164. .addr_cnt = ARRAY_SIZE(omap3xxx_gpio1_addrs),
  1165. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1166. };
  1167. /* l4_per -> gpio2 */
  1168. static struct omap_hwmod_addr_space omap3xxx_gpio2_addrs[] = {
  1169. {
  1170. .pa_start = 0x49050000,
  1171. .pa_end = 0x490501ff,
  1172. .flags = ADDR_TYPE_RT
  1173. },
  1174. };
  1175. static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio2 = {
  1176. .master = &omap3xxx_l4_per_hwmod,
  1177. .slave = &omap3xxx_gpio2_hwmod,
  1178. .addr = omap3xxx_gpio2_addrs,
  1179. .addr_cnt = ARRAY_SIZE(omap3xxx_gpio2_addrs),
  1180. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1181. };
  1182. /* l4_per -> gpio3 */
  1183. static struct omap_hwmod_addr_space omap3xxx_gpio3_addrs[] = {
  1184. {
  1185. .pa_start = 0x49052000,
  1186. .pa_end = 0x490521ff,
  1187. .flags = ADDR_TYPE_RT
  1188. },
  1189. };
  1190. static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio3 = {
  1191. .master = &omap3xxx_l4_per_hwmod,
  1192. .slave = &omap3xxx_gpio3_hwmod,
  1193. .addr = omap3xxx_gpio3_addrs,
  1194. .addr_cnt = ARRAY_SIZE(omap3xxx_gpio3_addrs),
  1195. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1196. };
  1197. /* l4_per -> gpio4 */
  1198. static struct omap_hwmod_addr_space omap3xxx_gpio4_addrs[] = {
  1199. {
  1200. .pa_start = 0x49054000,
  1201. .pa_end = 0x490541ff,
  1202. .flags = ADDR_TYPE_RT
  1203. },
  1204. };
  1205. static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio4 = {
  1206. .master = &omap3xxx_l4_per_hwmod,
  1207. .slave = &omap3xxx_gpio4_hwmod,
  1208. .addr = omap3xxx_gpio4_addrs,
  1209. .addr_cnt = ARRAY_SIZE(omap3xxx_gpio4_addrs),
  1210. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1211. };
  1212. /* l4_per -> gpio5 */
  1213. static struct omap_hwmod_addr_space omap3xxx_gpio5_addrs[] = {
  1214. {
  1215. .pa_start = 0x49056000,
  1216. .pa_end = 0x490561ff,
  1217. .flags = ADDR_TYPE_RT
  1218. },
  1219. };
  1220. static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio5 = {
  1221. .master = &omap3xxx_l4_per_hwmod,
  1222. .slave = &omap3xxx_gpio5_hwmod,
  1223. .addr = omap3xxx_gpio5_addrs,
  1224. .addr_cnt = ARRAY_SIZE(omap3xxx_gpio5_addrs),
  1225. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1226. };
  1227. /* l4_per -> gpio6 */
  1228. static struct omap_hwmod_addr_space omap3xxx_gpio6_addrs[] = {
  1229. {
  1230. .pa_start = 0x49058000,
  1231. .pa_end = 0x490581ff,
  1232. .flags = ADDR_TYPE_RT
  1233. },
  1234. };
  1235. static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio6 = {
  1236. .master = &omap3xxx_l4_per_hwmod,
  1237. .slave = &omap3xxx_gpio6_hwmod,
  1238. .addr = omap3xxx_gpio6_addrs,
  1239. .addr_cnt = ARRAY_SIZE(omap3xxx_gpio6_addrs),
  1240. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1241. };
  1242. /*
  1243. * 'gpio' class
  1244. * general purpose io module
  1245. */
  1246. static struct omap_hwmod_class_sysconfig omap3xxx_gpio_sysc = {
  1247. .rev_offs = 0x0000,
  1248. .sysc_offs = 0x0010,
  1249. .syss_offs = 0x0014,
  1250. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1251. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
  1252. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1253. .sysc_fields = &omap_hwmod_sysc_type1,
  1254. };
  1255. static struct omap_hwmod_class omap3xxx_gpio_hwmod_class = {
  1256. .name = "gpio",
  1257. .sysc = &omap3xxx_gpio_sysc,
  1258. .rev = 1,
  1259. };
  1260. /* gpio_dev_attr*/
  1261. static struct omap_gpio_dev_attr gpio_dev_attr = {
  1262. .bank_width = 32,
  1263. .dbck_flag = true,
  1264. };
  1265. /* gpio1 */
  1266. static struct omap_hwmod_irq_info omap3xxx_gpio1_irqs[] = {
  1267. { .irq = 29 }, /* INT_34XX_GPIO_BANK1 */
  1268. };
  1269. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  1270. { .role = "dbclk", .clk = "gpio1_dbck", },
  1271. };
  1272. static struct omap_hwmod_ocp_if *omap3xxx_gpio1_slaves[] = {
  1273. &omap3xxx_l4_wkup__gpio1,
  1274. };
  1275. static struct omap_hwmod omap3xxx_gpio1_hwmod = {
  1276. .name = "gpio1",
  1277. .mpu_irqs = omap3xxx_gpio1_irqs,
  1278. .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_gpio1_irqs),
  1279. .main_clk = "gpio1_ick",
  1280. .opt_clks = gpio1_opt_clks,
  1281. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  1282. .prcm = {
  1283. .omap2 = {
  1284. .prcm_reg_id = 1,
  1285. .module_bit = OMAP3430_EN_GPIO1_SHIFT,
  1286. .module_offs = WKUP_MOD,
  1287. .idlest_reg_id = 1,
  1288. .idlest_idle_bit = OMAP3430_ST_GPIO1_SHIFT,
  1289. },
  1290. },
  1291. .slaves = omap3xxx_gpio1_slaves,
  1292. .slaves_cnt = ARRAY_SIZE(omap3xxx_gpio1_slaves),
  1293. .class = &omap3xxx_gpio_hwmod_class,
  1294. .dev_attr = &gpio_dev_attr,
  1295. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
  1296. };
  1297. /* gpio2 */
  1298. static struct omap_hwmod_irq_info omap3xxx_gpio2_irqs[] = {
  1299. { .irq = 30 }, /* INT_34XX_GPIO_BANK2 */
  1300. };
  1301. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  1302. { .role = "dbclk", .clk = "gpio2_dbck", },
  1303. };
  1304. static struct omap_hwmod_ocp_if *omap3xxx_gpio2_slaves[] = {
  1305. &omap3xxx_l4_per__gpio2,
  1306. };
  1307. static struct omap_hwmod omap3xxx_gpio2_hwmod = {
  1308. .name = "gpio2",
  1309. .mpu_irqs = omap3xxx_gpio2_irqs,
  1310. .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_gpio2_irqs),
  1311. .main_clk = "gpio2_ick",
  1312. .opt_clks = gpio2_opt_clks,
  1313. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  1314. .prcm = {
  1315. .omap2 = {
  1316. .prcm_reg_id = 1,
  1317. .module_bit = OMAP3430_EN_GPIO2_SHIFT,
  1318. .module_offs = OMAP3430_PER_MOD,
  1319. .idlest_reg_id = 1,
  1320. .idlest_idle_bit = OMAP3430_ST_GPIO2_SHIFT,
  1321. },
  1322. },
  1323. .slaves = omap3xxx_gpio2_slaves,
  1324. .slaves_cnt = ARRAY_SIZE(omap3xxx_gpio2_slaves),
  1325. .class = &omap3xxx_gpio_hwmod_class,
  1326. .dev_attr = &gpio_dev_attr,
  1327. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
  1328. };
  1329. /* gpio3 */
  1330. static struct omap_hwmod_irq_info omap3xxx_gpio3_irqs[] = {
  1331. { .irq = 31 }, /* INT_34XX_GPIO_BANK3 */
  1332. };
  1333. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  1334. { .role = "dbclk", .clk = "gpio3_dbck", },
  1335. };
  1336. static struct omap_hwmod_ocp_if *omap3xxx_gpio3_slaves[] = {
  1337. &omap3xxx_l4_per__gpio3,
  1338. };
  1339. static struct omap_hwmod omap3xxx_gpio3_hwmod = {
  1340. .name = "gpio3",
  1341. .mpu_irqs = omap3xxx_gpio3_irqs,
  1342. .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_gpio3_irqs),
  1343. .main_clk = "gpio3_ick",
  1344. .opt_clks = gpio3_opt_clks,
  1345. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  1346. .prcm = {
  1347. .omap2 = {
  1348. .prcm_reg_id = 1,
  1349. .module_bit = OMAP3430_EN_GPIO3_SHIFT,
  1350. .module_offs = OMAP3430_PER_MOD,
  1351. .idlest_reg_id = 1,
  1352. .idlest_idle_bit = OMAP3430_ST_GPIO3_SHIFT,
  1353. },
  1354. },
  1355. .slaves = omap3xxx_gpio3_slaves,
  1356. .slaves_cnt = ARRAY_SIZE(omap3xxx_gpio3_slaves),
  1357. .class = &omap3xxx_gpio_hwmod_class,
  1358. .dev_attr = &gpio_dev_attr,
  1359. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
  1360. };
  1361. /* gpio4 */
  1362. static struct omap_hwmod_irq_info omap3xxx_gpio4_irqs[] = {
  1363. { .irq = 32 }, /* INT_34XX_GPIO_BANK4 */
  1364. };
  1365. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  1366. { .role = "dbclk", .clk = "gpio4_dbck", },
  1367. };
  1368. static struct omap_hwmod_ocp_if *omap3xxx_gpio4_slaves[] = {
  1369. &omap3xxx_l4_per__gpio4,
  1370. };
  1371. static struct omap_hwmod omap3xxx_gpio4_hwmod = {
  1372. .name = "gpio4",
  1373. .mpu_irqs = omap3xxx_gpio4_irqs,
  1374. .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_gpio4_irqs),
  1375. .main_clk = "gpio4_ick",
  1376. .opt_clks = gpio4_opt_clks,
  1377. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  1378. .prcm = {
  1379. .omap2 = {
  1380. .prcm_reg_id = 1,
  1381. .module_bit = OMAP3430_EN_GPIO4_SHIFT,
  1382. .module_offs = OMAP3430_PER_MOD,
  1383. .idlest_reg_id = 1,
  1384. .idlest_idle_bit = OMAP3430_ST_GPIO4_SHIFT,
  1385. },
  1386. },
  1387. .slaves = omap3xxx_gpio4_slaves,
  1388. .slaves_cnt = ARRAY_SIZE(omap3xxx_gpio4_slaves),
  1389. .class = &omap3xxx_gpio_hwmod_class,
  1390. .dev_attr = &gpio_dev_attr,
  1391. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
  1392. };
  1393. /* gpio5 */
  1394. static struct omap_hwmod_irq_info omap3xxx_gpio5_irqs[] = {
  1395. { .irq = 33 }, /* INT_34XX_GPIO_BANK5 */
  1396. };
  1397. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  1398. { .role = "dbclk", .clk = "gpio5_dbck", },
  1399. };
  1400. static struct omap_hwmod_ocp_if *omap3xxx_gpio5_slaves[] = {
  1401. &omap3xxx_l4_per__gpio5,
  1402. };
  1403. static struct omap_hwmod omap3xxx_gpio5_hwmod = {
  1404. .name = "gpio5",
  1405. .mpu_irqs = omap3xxx_gpio5_irqs,
  1406. .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_gpio5_irqs),
  1407. .main_clk = "gpio5_ick",
  1408. .opt_clks = gpio5_opt_clks,
  1409. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  1410. .prcm = {
  1411. .omap2 = {
  1412. .prcm_reg_id = 1,
  1413. .module_bit = OMAP3430_EN_GPIO5_SHIFT,
  1414. .module_offs = OMAP3430_PER_MOD,
  1415. .idlest_reg_id = 1,
  1416. .idlest_idle_bit = OMAP3430_ST_GPIO5_SHIFT,
  1417. },
  1418. },
  1419. .slaves = omap3xxx_gpio5_slaves,
  1420. .slaves_cnt = ARRAY_SIZE(omap3xxx_gpio5_slaves),
  1421. .class = &omap3xxx_gpio_hwmod_class,
  1422. .dev_attr = &gpio_dev_attr,
  1423. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
  1424. };
  1425. /* gpio6 */
  1426. static struct omap_hwmod_irq_info omap3xxx_gpio6_irqs[] = {
  1427. { .irq = 34 }, /* INT_34XX_GPIO_BANK6 */
  1428. };
  1429. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  1430. { .role = "dbclk", .clk = "gpio6_dbck", },
  1431. };
  1432. static struct omap_hwmod_ocp_if *omap3xxx_gpio6_slaves[] = {
  1433. &omap3xxx_l4_per__gpio6,
  1434. };
  1435. static struct omap_hwmod omap3xxx_gpio6_hwmod = {
  1436. .name = "gpio6",
  1437. .mpu_irqs = omap3xxx_gpio6_irqs,
  1438. .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_gpio6_irqs),
  1439. .main_clk = "gpio6_ick",
  1440. .opt_clks = gpio6_opt_clks,
  1441. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  1442. .prcm = {
  1443. .omap2 = {
  1444. .prcm_reg_id = 1,
  1445. .module_bit = OMAP3430_EN_GPIO6_SHIFT,
  1446. .module_offs = OMAP3430_PER_MOD,
  1447. .idlest_reg_id = 1,
  1448. .idlest_idle_bit = OMAP3430_ST_GPIO6_SHIFT,
  1449. },
  1450. },
  1451. .slaves = omap3xxx_gpio6_slaves,
  1452. .slaves_cnt = ARRAY_SIZE(omap3xxx_gpio6_slaves),
  1453. .class = &omap3xxx_gpio_hwmod_class,
  1454. .dev_attr = &gpio_dev_attr,
  1455. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
  1456. };
  1457. /* dma_system -> L3 */
  1458. static struct omap_hwmod_ocp_if omap3xxx_dma_system__l3 = {
  1459. .master = &omap3xxx_dma_system_hwmod,
  1460. .slave = &omap3xxx_l3_main_hwmod,
  1461. .clk = "core_l3_ick",
  1462. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1463. };
  1464. /* dma attributes */
  1465. static struct omap_dma_dev_attr dma_dev_attr = {
  1466. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  1467. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  1468. .lch_count = 32,
  1469. };
  1470. static struct omap_hwmod_class_sysconfig omap3xxx_dma_sysc = {
  1471. .rev_offs = 0x0000,
  1472. .sysc_offs = 0x002c,
  1473. .syss_offs = 0x0028,
  1474. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1475. SYSC_HAS_MIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
  1476. SYSC_HAS_EMUFREE | SYSC_HAS_AUTOIDLE),
  1477. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1478. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  1479. .sysc_fields = &omap_hwmod_sysc_type1,
  1480. };
  1481. static struct omap_hwmod_class omap3xxx_dma_hwmod_class = {
  1482. .name = "dma",
  1483. .sysc = &omap3xxx_dma_sysc,
  1484. };
  1485. /* dma_system */
  1486. static struct omap_hwmod_irq_info omap3xxx_dma_system_irqs[] = {
  1487. { .name = "0", .irq = 12 }, /* INT_24XX_SDMA_IRQ0 */
  1488. { .name = "1", .irq = 13 }, /* INT_24XX_SDMA_IRQ1 */
  1489. { .name = "2", .irq = 14 }, /* INT_24XX_SDMA_IRQ2 */
  1490. { .name = "3", .irq = 15 }, /* INT_24XX_SDMA_IRQ3 */
  1491. };
  1492. static struct omap_hwmod_addr_space omap3xxx_dma_system_addrs[] = {
  1493. {
  1494. .pa_start = 0x48056000,
  1495. .pa_end = 0x4a0560ff,
  1496. .flags = ADDR_TYPE_RT
  1497. },
  1498. };
  1499. /* dma_system master ports */
  1500. static struct omap_hwmod_ocp_if *omap3xxx_dma_system_masters[] = {
  1501. &omap3xxx_dma_system__l3,
  1502. };
  1503. /* l4_cfg -> dma_system */
  1504. static struct omap_hwmod_ocp_if omap3xxx_l4_core__dma_system = {
  1505. .master = &omap3xxx_l4_core_hwmod,
  1506. .slave = &omap3xxx_dma_system_hwmod,
  1507. .clk = "core_l4_ick",
  1508. .addr = omap3xxx_dma_system_addrs,
  1509. .addr_cnt = ARRAY_SIZE(omap3xxx_dma_system_addrs),
  1510. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1511. };
  1512. /* dma_system slave ports */
  1513. static struct omap_hwmod_ocp_if *omap3xxx_dma_system_slaves[] = {
  1514. &omap3xxx_l4_core__dma_system,
  1515. };
  1516. static struct omap_hwmod omap3xxx_dma_system_hwmod = {
  1517. .name = "dma",
  1518. .class = &omap3xxx_dma_hwmod_class,
  1519. .mpu_irqs = omap3xxx_dma_system_irqs,
  1520. .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_dma_system_irqs),
  1521. .main_clk = "core_l3_ick",
  1522. .prcm = {
  1523. .omap2 = {
  1524. .module_offs = CORE_MOD,
  1525. .prcm_reg_id = 1,
  1526. .module_bit = OMAP3430_ST_SDMA_SHIFT,
  1527. .idlest_reg_id = 1,
  1528. .idlest_idle_bit = OMAP3430_ST_SDMA_SHIFT,
  1529. },
  1530. },
  1531. .slaves = omap3xxx_dma_system_slaves,
  1532. .slaves_cnt = ARRAY_SIZE(omap3xxx_dma_system_slaves),
  1533. .masters = omap3xxx_dma_system_masters,
  1534. .masters_cnt = ARRAY_SIZE(omap3xxx_dma_system_masters),
  1535. .dev_attr = &dma_dev_attr,
  1536. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
  1537. .flags = HWMOD_NO_IDLEST,
  1538. };
  1539. /*
  1540. * 'mcbsp' class
  1541. * multi channel buffered serial port controller
  1542. */
  1543. static struct omap_hwmod_class_sysconfig omap3xxx_mcbsp_sysc = {
  1544. .sysc_offs = 0x008c,
  1545. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  1546. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1547. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1548. .sysc_fields = &omap_hwmod_sysc_type1,
  1549. .clockact = 0x2,
  1550. };
  1551. static struct omap_hwmod_class omap3xxx_mcbsp_hwmod_class = {
  1552. .name = "mcbsp",
  1553. .sysc = &omap3xxx_mcbsp_sysc,
  1554. .rev = MCBSP_CONFIG_TYPE3,
  1555. };
  1556. /* mcbsp1 */
  1557. static struct omap_hwmod_irq_info omap3xxx_mcbsp1_irqs[] = {
  1558. { .name = "irq", .irq = 16 },
  1559. { .name = "tx", .irq = 59 },
  1560. { .name = "rx", .irq = 60 },
  1561. };
  1562. static struct omap_hwmod_dma_info omap3xxx_mcbsp1_sdma_chs[] = {
  1563. { .name = "rx", .dma_req = 32 },
  1564. { .name = "tx", .dma_req = 31 },
  1565. };
  1566. static struct omap_hwmod_addr_space omap3xxx_mcbsp1_addrs[] = {
  1567. {
  1568. .name = "mpu",
  1569. .pa_start = 0x48074000,
  1570. .pa_end = 0x480740ff,
  1571. .flags = ADDR_TYPE_RT
  1572. },
  1573. };
  1574. /* l4_core -> mcbsp1 */
  1575. static struct omap_hwmod_ocp_if omap3xxx_l4_core__mcbsp1 = {
  1576. .master = &omap3xxx_l4_core_hwmod,
  1577. .slave = &omap3xxx_mcbsp1_hwmod,
  1578. .clk = "mcbsp1_ick",
  1579. .addr = omap3xxx_mcbsp1_addrs,
  1580. .addr_cnt = ARRAY_SIZE(omap3xxx_mcbsp1_addrs),
  1581. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1582. };
  1583. /* mcbsp1 slave ports */
  1584. static struct omap_hwmod_ocp_if *omap3xxx_mcbsp1_slaves[] = {
  1585. &omap3xxx_l4_core__mcbsp1,
  1586. };
  1587. static struct omap_hwmod omap3xxx_mcbsp1_hwmod = {
  1588. .name = "mcbsp1",
  1589. .class = &omap3xxx_mcbsp_hwmod_class,
  1590. .mpu_irqs = omap3xxx_mcbsp1_irqs,
  1591. .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_mcbsp1_irqs),
  1592. .sdma_reqs = omap3xxx_mcbsp1_sdma_chs,
  1593. .sdma_reqs_cnt = ARRAY_SIZE(omap3xxx_mcbsp1_sdma_chs),
  1594. .main_clk = "mcbsp1_fck",
  1595. .prcm = {
  1596. .omap2 = {
  1597. .prcm_reg_id = 1,
  1598. .module_bit = OMAP3430_EN_MCBSP1_SHIFT,
  1599. .module_offs = CORE_MOD,
  1600. .idlest_reg_id = 1,
  1601. .idlest_idle_bit = OMAP3430_ST_MCBSP1_SHIFT,
  1602. },
  1603. },
  1604. .slaves = omap3xxx_mcbsp1_slaves,
  1605. .slaves_cnt = ARRAY_SIZE(omap3xxx_mcbsp1_slaves),
  1606. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
  1607. };
  1608. /* mcbsp2 */
  1609. static struct omap_hwmod_irq_info omap3xxx_mcbsp2_irqs[] = {
  1610. { .name = "irq", .irq = 17 },
  1611. { .name = "tx", .irq = 62 },
  1612. { .name = "rx", .irq = 63 },
  1613. };
  1614. static struct omap_hwmod_dma_info omap3xxx_mcbsp2_sdma_chs[] = {
  1615. { .name = "rx", .dma_req = 34 },
  1616. { .name = "tx", .dma_req = 33 },
  1617. };
  1618. static struct omap_hwmod_addr_space omap3xxx_mcbsp2_addrs[] = {
  1619. {
  1620. .name = "mpu",
  1621. .pa_start = 0x49022000,
  1622. .pa_end = 0x490220ff,
  1623. .flags = ADDR_TYPE_RT
  1624. },
  1625. };
  1626. /* l4_per -> mcbsp2 */
  1627. static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp2 = {
  1628. .master = &omap3xxx_l4_per_hwmod,
  1629. .slave = &omap3xxx_mcbsp2_hwmod,
  1630. .clk = "mcbsp2_ick",
  1631. .addr = omap3xxx_mcbsp2_addrs,
  1632. .addr_cnt = ARRAY_SIZE(omap3xxx_mcbsp2_addrs),
  1633. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1634. };
  1635. /* mcbsp2 slave ports */
  1636. static struct omap_hwmod_ocp_if *omap3xxx_mcbsp2_slaves[] = {
  1637. &omap3xxx_l4_per__mcbsp2,
  1638. };
  1639. static struct omap_hwmod omap3xxx_mcbsp2_hwmod = {
  1640. .name = "mcbsp2",
  1641. .class = &omap3xxx_mcbsp_hwmod_class,
  1642. .mpu_irqs = omap3xxx_mcbsp2_irqs,
  1643. .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_mcbsp2_irqs),
  1644. .sdma_reqs = omap3xxx_mcbsp2_sdma_chs,
  1645. .sdma_reqs_cnt = ARRAY_SIZE(omap3xxx_mcbsp2_sdma_chs),
  1646. .main_clk = "mcbsp2_fck",
  1647. .prcm = {
  1648. .omap2 = {
  1649. .prcm_reg_id = 1,
  1650. .module_bit = OMAP3430_EN_MCBSP2_SHIFT,
  1651. .module_offs = OMAP3430_PER_MOD,
  1652. .idlest_reg_id = 1,
  1653. .idlest_idle_bit = OMAP3430_ST_MCBSP2_SHIFT,
  1654. },
  1655. },
  1656. .slaves = omap3xxx_mcbsp2_slaves,
  1657. .slaves_cnt = ARRAY_SIZE(omap3xxx_mcbsp2_slaves),
  1658. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
  1659. };
  1660. /* mcbsp3 */
  1661. static struct omap_hwmod_irq_info omap3xxx_mcbsp3_irqs[] = {
  1662. { .name = "irq", .irq = 22 },
  1663. { .name = "tx", .irq = 89 },
  1664. { .name = "rx", .irq = 90 },
  1665. };
  1666. static struct omap_hwmod_dma_info omap3xxx_mcbsp3_sdma_chs[] = {
  1667. { .name = "rx", .dma_req = 18 },
  1668. { .name = "tx", .dma_req = 17 },
  1669. };
  1670. static struct omap_hwmod_addr_space omap3xxx_mcbsp3_addrs[] = {
  1671. {
  1672. .name = "mpu",
  1673. .pa_start = 0x49024000,
  1674. .pa_end = 0x490240ff,
  1675. .flags = ADDR_TYPE_RT
  1676. },
  1677. };
  1678. /* l4_per -> mcbsp3 */
  1679. static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp3 = {
  1680. .master = &omap3xxx_l4_per_hwmod,
  1681. .slave = &omap3xxx_mcbsp3_hwmod,
  1682. .clk = "mcbsp3_ick",
  1683. .addr = omap3xxx_mcbsp3_addrs,
  1684. .addr_cnt = ARRAY_SIZE(omap3xxx_mcbsp3_addrs),
  1685. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1686. };
  1687. /* mcbsp3 slave ports */
  1688. static struct omap_hwmod_ocp_if *omap3xxx_mcbsp3_slaves[] = {
  1689. &omap3xxx_l4_per__mcbsp3,
  1690. };
  1691. static struct omap_hwmod omap3xxx_mcbsp3_hwmod = {
  1692. .name = "mcbsp3",
  1693. .class = &omap3xxx_mcbsp_hwmod_class,
  1694. .mpu_irqs = omap3xxx_mcbsp3_irqs,
  1695. .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_mcbsp3_irqs),
  1696. .sdma_reqs = omap3xxx_mcbsp3_sdma_chs,
  1697. .sdma_reqs_cnt = ARRAY_SIZE(omap3xxx_mcbsp3_sdma_chs),
  1698. .main_clk = "mcbsp3_fck",
  1699. .prcm = {
  1700. .omap2 = {
  1701. .prcm_reg_id = 1,
  1702. .module_bit = OMAP3430_EN_MCBSP3_SHIFT,
  1703. .module_offs = OMAP3430_PER_MOD,
  1704. .idlest_reg_id = 1,
  1705. .idlest_idle_bit = OMAP3430_ST_MCBSP3_SHIFT,
  1706. },
  1707. },
  1708. .slaves = omap3xxx_mcbsp3_slaves,
  1709. .slaves_cnt = ARRAY_SIZE(omap3xxx_mcbsp3_slaves),
  1710. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
  1711. };
  1712. /* mcbsp4 */
  1713. static struct omap_hwmod_irq_info omap3xxx_mcbsp4_irqs[] = {
  1714. { .name = "irq", .irq = 23 },
  1715. { .name = "tx", .irq = 54 },
  1716. { .name = "rx", .irq = 55 },
  1717. };
  1718. static struct omap_hwmod_dma_info omap3xxx_mcbsp4_sdma_chs[] = {
  1719. { .name = "rx", .dma_req = 20 },
  1720. { .name = "tx", .dma_req = 19 },
  1721. };
  1722. static struct omap_hwmod_addr_space omap3xxx_mcbsp4_addrs[] = {
  1723. {
  1724. .name = "mpu",
  1725. .pa_start = 0x49026000,
  1726. .pa_end = 0x490260ff,
  1727. .flags = ADDR_TYPE_RT
  1728. },
  1729. };
  1730. /* l4_per -> mcbsp4 */
  1731. static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp4 = {
  1732. .master = &omap3xxx_l4_per_hwmod,
  1733. .slave = &omap3xxx_mcbsp4_hwmod,
  1734. .clk = "mcbsp4_ick",
  1735. .addr = omap3xxx_mcbsp4_addrs,
  1736. .addr_cnt = ARRAY_SIZE(omap3xxx_mcbsp4_addrs),
  1737. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1738. };
  1739. /* mcbsp4 slave ports */
  1740. static struct omap_hwmod_ocp_if *omap3xxx_mcbsp4_slaves[] = {
  1741. &omap3xxx_l4_per__mcbsp4,
  1742. };
  1743. static struct omap_hwmod omap3xxx_mcbsp4_hwmod = {
  1744. .name = "mcbsp4",
  1745. .class = &omap3xxx_mcbsp_hwmod_class,
  1746. .mpu_irqs = omap3xxx_mcbsp4_irqs,
  1747. .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_mcbsp4_irqs),
  1748. .sdma_reqs = omap3xxx_mcbsp4_sdma_chs,
  1749. .sdma_reqs_cnt = ARRAY_SIZE(omap3xxx_mcbsp4_sdma_chs),
  1750. .main_clk = "mcbsp4_fck",
  1751. .prcm = {
  1752. .omap2 = {
  1753. .prcm_reg_id = 1,
  1754. .module_bit = OMAP3430_EN_MCBSP4_SHIFT,
  1755. .module_offs = OMAP3430_PER_MOD,
  1756. .idlest_reg_id = 1,
  1757. .idlest_idle_bit = OMAP3430_ST_MCBSP4_SHIFT,
  1758. },
  1759. },
  1760. .slaves = omap3xxx_mcbsp4_slaves,
  1761. .slaves_cnt = ARRAY_SIZE(omap3xxx_mcbsp4_slaves),
  1762. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
  1763. };
  1764. /* mcbsp5 */
  1765. static struct omap_hwmod_irq_info omap3xxx_mcbsp5_irqs[] = {
  1766. { .name = "irq", .irq = 27 },
  1767. { .name = "tx", .irq = 81 },
  1768. { .name = "rx", .irq = 82 },
  1769. };
  1770. static struct omap_hwmod_dma_info omap3xxx_mcbsp5_sdma_chs[] = {
  1771. { .name = "rx", .dma_req = 22 },
  1772. { .name = "tx", .dma_req = 21 },
  1773. };
  1774. static struct omap_hwmod_addr_space omap3xxx_mcbsp5_addrs[] = {
  1775. {
  1776. .name = "mpu",
  1777. .pa_start = 0x48096000,
  1778. .pa_end = 0x480960ff,
  1779. .flags = ADDR_TYPE_RT
  1780. },
  1781. };
  1782. /* l4_core -> mcbsp5 */
  1783. static struct omap_hwmod_ocp_if omap3xxx_l4_core__mcbsp5 = {
  1784. .master = &omap3xxx_l4_core_hwmod,
  1785. .slave = &omap3xxx_mcbsp5_hwmod,
  1786. .clk = "mcbsp5_ick",
  1787. .addr = omap3xxx_mcbsp5_addrs,
  1788. .addr_cnt = ARRAY_SIZE(omap3xxx_mcbsp5_addrs),
  1789. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1790. };
  1791. /* mcbsp5 slave ports */
  1792. static struct omap_hwmod_ocp_if *omap3xxx_mcbsp5_slaves[] = {
  1793. &omap3xxx_l4_core__mcbsp5,
  1794. };
  1795. static struct omap_hwmod omap3xxx_mcbsp5_hwmod = {
  1796. .name = "mcbsp5",
  1797. .class = &omap3xxx_mcbsp_hwmod_class,
  1798. .mpu_irqs = omap3xxx_mcbsp5_irqs,
  1799. .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_mcbsp5_irqs),
  1800. .sdma_reqs = omap3xxx_mcbsp5_sdma_chs,
  1801. .sdma_reqs_cnt = ARRAY_SIZE(omap3xxx_mcbsp5_sdma_chs),
  1802. .main_clk = "mcbsp5_fck",
  1803. .prcm = {
  1804. .omap2 = {
  1805. .prcm_reg_id = 1,
  1806. .module_bit = OMAP3430_EN_MCBSP5_SHIFT,
  1807. .module_offs = CORE_MOD,
  1808. .idlest_reg_id = 1,
  1809. .idlest_idle_bit = OMAP3430_ST_MCBSP5_SHIFT,
  1810. },
  1811. },
  1812. .slaves = omap3xxx_mcbsp5_slaves,
  1813. .slaves_cnt = ARRAY_SIZE(omap3xxx_mcbsp5_slaves),
  1814. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
  1815. };
  1816. /* 'mcbsp sidetone' class */
  1817. static struct omap_hwmod_class_sysconfig omap3xxx_mcbsp_sidetone_sysc = {
  1818. .sysc_offs = 0x0010,
  1819. .sysc_flags = SYSC_HAS_AUTOIDLE,
  1820. .sysc_fields = &omap_hwmod_sysc_type1,
  1821. };
  1822. static struct omap_hwmod_class omap3xxx_mcbsp_sidetone_hwmod_class = {
  1823. .name = "mcbsp_sidetone",
  1824. .sysc = &omap3xxx_mcbsp_sidetone_sysc,
  1825. };
  1826. /* mcbsp2_sidetone */
  1827. static struct omap_hwmod_irq_info omap3xxx_mcbsp2_sidetone_irqs[] = {
  1828. { .name = "irq", .irq = 4 },
  1829. };
  1830. static struct omap_hwmod_addr_space omap3xxx_mcbsp2_sidetone_addrs[] = {
  1831. {
  1832. .name = "sidetone",
  1833. .pa_start = 0x49028000,
  1834. .pa_end = 0x490280ff,
  1835. .flags = ADDR_TYPE_RT
  1836. },
  1837. };
  1838. /* l4_per -> mcbsp2_sidetone */
  1839. static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp2_sidetone = {
  1840. .master = &omap3xxx_l4_per_hwmod,
  1841. .slave = &omap3xxx_mcbsp2_sidetone_hwmod,
  1842. .clk = "mcbsp2_ick",
  1843. .addr = omap3xxx_mcbsp2_sidetone_addrs,
  1844. .addr_cnt = ARRAY_SIZE(omap3xxx_mcbsp2_sidetone_addrs),
  1845. .user = OCP_USER_MPU,
  1846. };
  1847. /* mcbsp2_sidetone slave ports */
  1848. static struct omap_hwmod_ocp_if *omap3xxx_mcbsp2_sidetone_slaves[] = {
  1849. &omap3xxx_l4_per__mcbsp2_sidetone,
  1850. };
  1851. static struct omap_hwmod omap3xxx_mcbsp2_sidetone_hwmod = {
  1852. .name = "mcbsp2_sidetone",
  1853. .class = &omap3xxx_mcbsp_sidetone_hwmod_class,
  1854. .mpu_irqs = omap3xxx_mcbsp2_sidetone_irqs,
  1855. .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_mcbsp2_sidetone_irqs),
  1856. .main_clk = "mcbsp2_fck",
  1857. .prcm = {
  1858. .omap2 = {
  1859. .prcm_reg_id = 1,
  1860. .module_bit = OMAP3430_EN_MCBSP2_SHIFT,
  1861. .module_offs = OMAP3430_PER_MOD,
  1862. .idlest_reg_id = 1,
  1863. .idlest_idle_bit = OMAP3430_ST_MCBSP2_SHIFT,
  1864. },
  1865. },
  1866. .slaves = omap3xxx_mcbsp2_sidetone_slaves,
  1867. .slaves_cnt = ARRAY_SIZE(omap3xxx_mcbsp2_sidetone_slaves),
  1868. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
  1869. };
  1870. /* mcbsp3_sidetone */
  1871. static struct omap_hwmod_irq_info omap3xxx_mcbsp3_sidetone_irqs[] = {
  1872. { .name = "irq", .irq = 5 },
  1873. };
  1874. static struct omap_hwmod_addr_space omap3xxx_mcbsp3_sidetone_addrs[] = {
  1875. {
  1876. .name = "sidetone",
  1877. .pa_start = 0x4902A000,
  1878. .pa_end = 0x4902A0ff,
  1879. .flags = ADDR_TYPE_RT
  1880. },
  1881. };
  1882. /* l4_per -> mcbsp3_sidetone */
  1883. static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp3_sidetone = {
  1884. .master = &omap3xxx_l4_per_hwmod,
  1885. .slave = &omap3xxx_mcbsp3_sidetone_hwmod,
  1886. .clk = "mcbsp3_ick",
  1887. .addr = omap3xxx_mcbsp3_sidetone_addrs,
  1888. .addr_cnt = ARRAY_SIZE(omap3xxx_mcbsp3_sidetone_addrs),
  1889. .user = OCP_USER_MPU,
  1890. };
  1891. /* mcbsp3_sidetone slave ports */
  1892. static struct omap_hwmod_ocp_if *omap3xxx_mcbsp3_sidetone_slaves[] = {
  1893. &omap3xxx_l4_per__mcbsp3_sidetone,
  1894. };
  1895. static struct omap_hwmod omap3xxx_mcbsp3_sidetone_hwmod = {
  1896. .name = "mcbsp3_sidetone",
  1897. .class = &omap3xxx_mcbsp_sidetone_hwmod_class,
  1898. .mpu_irqs = omap3xxx_mcbsp3_sidetone_irqs,
  1899. .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_mcbsp3_sidetone_irqs),
  1900. .main_clk = "mcbsp3_fck",
  1901. .prcm = {
  1902. .omap2 = {
  1903. .prcm_reg_id = 1,
  1904. .module_bit = OMAP3430_EN_MCBSP3_SHIFT,
  1905. .module_offs = OMAP3430_PER_MOD,
  1906. .idlest_reg_id = 1,
  1907. .idlest_idle_bit = OMAP3430_ST_MCBSP3_SHIFT,
  1908. },
  1909. },
  1910. .slaves = omap3xxx_mcbsp3_sidetone_slaves,
  1911. .slaves_cnt = ARRAY_SIZE(omap3xxx_mcbsp3_sidetone_slaves),
  1912. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
  1913. };
  1914. /* SR common */
  1915. static struct omap_hwmod_sysc_fields omap34xx_sr_sysc_fields = {
  1916. .clkact_shift = 20,
  1917. };
  1918. static struct omap_hwmod_class_sysconfig omap34xx_sr_sysc = {
  1919. .sysc_offs = 0x24,
  1920. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_NO_CACHE),
  1921. .clockact = CLOCKACT_TEST_ICLK,
  1922. .sysc_fields = &omap34xx_sr_sysc_fields,
  1923. };
  1924. static struct omap_hwmod_class omap34xx_smartreflex_hwmod_class = {
  1925. .name = "smartreflex",
  1926. .sysc = &omap34xx_sr_sysc,
  1927. .rev = 1,
  1928. };
  1929. static struct omap_hwmod_sysc_fields omap36xx_sr_sysc_fields = {
  1930. .sidle_shift = 24,
  1931. .enwkup_shift = 26
  1932. };
  1933. static struct omap_hwmod_class_sysconfig omap36xx_sr_sysc = {
  1934. .sysc_offs = 0x38,
  1935. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1936. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_ENAWAKEUP |
  1937. SYSC_NO_CACHE),
  1938. .sysc_fields = &omap36xx_sr_sysc_fields,
  1939. };
  1940. static struct omap_hwmod_class omap36xx_smartreflex_hwmod_class = {
  1941. .name = "smartreflex",
  1942. .sysc = &omap36xx_sr_sysc,
  1943. .rev = 2,
  1944. };
  1945. /* SR1 */
  1946. static struct omap_hwmod_ocp_if *omap3_sr1_slaves[] = {
  1947. &omap3_l4_core__sr1,
  1948. };
  1949. static struct omap_hwmod omap34xx_sr1_hwmod = {
  1950. .name = "sr1_hwmod",
  1951. .class = &omap34xx_smartreflex_hwmod_class,
  1952. .main_clk = "sr1_fck",
  1953. .vdd_name = "mpu",
  1954. .prcm = {
  1955. .omap2 = {
  1956. .prcm_reg_id = 1,
  1957. .module_bit = OMAP3430_EN_SR1_SHIFT,
  1958. .module_offs = WKUP_MOD,
  1959. .idlest_reg_id = 1,
  1960. .idlest_idle_bit = OMAP3430_EN_SR1_SHIFT,
  1961. },
  1962. },
  1963. .slaves = omap3_sr1_slaves,
  1964. .slaves_cnt = ARRAY_SIZE(omap3_sr1_slaves),
  1965. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES2 |
  1966. CHIP_IS_OMAP3430ES3_0 |
  1967. CHIP_IS_OMAP3430ES3_1),
  1968. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  1969. };
  1970. static struct omap_hwmod omap36xx_sr1_hwmod = {
  1971. .name = "sr1_hwmod",
  1972. .class = &omap36xx_smartreflex_hwmod_class,
  1973. .main_clk = "sr1_fck",
  1974. .vdd_name = "mpu",
  1975. .prcm = {
  1976. .omap2 = {
  1977. .prcm_reg_id = 1,
  1978. .module_bit = OMAP3430_EN_SR1_SHIFT,
  1979. .module_offs = WKUP_MOD,
  1980. .idlest_reg_id = 1,
  1981. .idlest_idle_bit = OMAP3430_EN_SR1_SHIFT,
  1982. },
  1983. },
  1984. .slaves = omap3_sr1_slaves,
  1985. .slaves_cnt = ARRAY_SIZE(omap3_sr1_slaves),
  1986. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3630ES1),
  1987. };
  1988. /* SR2 */
  1989. static struct omap_hwmod_ocp_if *omap3_sr2_slaves[] = {
  1990. &omap3_l4_core__sr2,
  1991. };
  1992. static struct omap_hwmod omap34xx_sr2_hwmod = {
  1993. .name = "sr2_hwmod",
  1994. .class = &omap34xx_smartreflex_hwmod_class,
  1995. .main_clk = "sr2_fck",
  1996. .vdd_name = "core",
  1997. .prcm = {
  1998. .omap2 = {
  1999. .prcm_reg_id = 1,
  2000. .module_bit = OMAP3430_EN_SR2_SHIFT,
  2001. .module_offs = WKUP_MOD,
  2002. .idlest_reg_id = 1,
  2003. .idlest_idle_bit = OMAP3430_EN_SR2_SHIFT,
  2004. },
  2005. },
  2006. .slaves = omap3_sr2_slaves,
  2007. .slaves_cnt = ARRAY_SIZE(omap3_sr2_slaves),
  2008. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES2 |
  2009. CHIP_IS_OMAP3430ES3_0 |
  2010. CHIP_IS_OMAP3430ES3_1),
  2011. .flags = HWMOD_SET_DEFAULT_CLOCKACT,
  2012. };
  2013. static struct omap_hwmod omap36xx_sr2_hwmod = {
  2014. .name = "sr2_hwmod",
  2015. .class = &omap36xx_smartreflex_hwmod_class,
  2016. .main_clk = "sr2_fck",
  2017. .vdd_name = "core",
  2018. .prcm = {
  2019. .omap2 = {
  2020. .prcm_reg_id = 1,
  2021. .module_bit = OMAP3430_EN_SR2_SHIFT,
  2022. .module_offs = WKUP_MOD,
  2023. .idlest_reg_id = 1,
  2024. .idlest_idle_bit = OMAP3430_EN_SR2_SHIFT,
  2025. },
  2026. },
  2027. .slaves = omap3_sr2_slaves,
  2028. .slaves_cnt = ARRAY_SIZE(omap3_sr2_slaves),
  2029. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3630ES1),
  2030. };
  2031. /*
  2032. * 'mailbox' class
  2033. * mailbox module allowing communication between the on-chip processors
  2034. * using a queued mailbox-interrupt mechanism.
  2035. */
  2036. static struct omap_hwmod_class_sysconfig omap3xxx_mailbox_sysc = {
  2037. .rev_offs = 0x000,
  2038. .sysc_offs = 0x010,
  2039. .syss_offs = 0x014,
  2040. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  2041. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
  2042. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2043. .sysc_fields = &omap_hwmod_sysc_type1,
  2044. };
  2045. static struct omap_hwmod_class omap3xxx_mailbox_hwmod_class = {
  2046. .name = "mailbox",
  2047. .sysc = &omap3xxx_mailbox_sysc,
  2048. };
  2049. static struct omap_hwmod omap3xxx_mailbox_hwmod;
  2050. static struct omap_hwmod_irq_info omap3xxx_mailbox_irqs[] = {
  2051. { .irq = 26 },
  2052. };
  2053. static struct omap_hwmod_addr_space omap3xxx_mailbox_addrs[] = {
  2054. {
  2055. .pa_start = 0x48094000,
  2056. .pa_end = 0x480941ff,
  2057. .flags = ADDR_TYPE_RT,
  2058. },
  2059. };
  2060. /* l4_core -> mailbox */
  2061. static struct omap_hwmod_ocp_if omap3xxx_l4_core__mailbox = {
  2062. .master = &omap3xxx_l4_core_hwmod,
  2063. .slave = &omap3xxx_mailbox_hwmod,
  2064. .addr = omap3xxx_mailbox_addrs,
  2065. .addr_cnt = ARRAY_SIZE(omap3xxx_mailbox_addrs),
  2066. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2067. };
  2068. /* mailbox slave ports */
  2069. static struct omap_hwmod_ocp_if *omap3xxx_mailbox_slaves[] = {
  2070. &omap3xxx_l4_core__mailbox,
  2071. };
  2072. static struct omap_hwmod omap3xxx_mailbox_hwmod = {
  2073. .name = "mailbox",
  2074. .class = &omap3xxx_mailbox_hwmod_class,
  2075. .mpu_irqs = omap3xxx_mailbox_irqs,
  2076. .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_mailbox_irqs),
  2077. .main_clk = "mailboxes_ick",
  2078. .prcm = {
  2079. .omap2 = {
  2080. .prcm_reg_id = 1,
  2081. .module_bit = OMAP3430_EN_MAILBOXES_SHIFT,
  2082. .module_offs = CORE_MOD,
  2083. .idlest_reg_id = 1,
  2084. .idlest_idle_bit = OMAP3430_ST_MAILBOXES_SHIFT,
  2085. },
  2086. },
  2087. .slaves = omap3xxx_mailbox_slaves,
  2088. .slaves_cnt = ARRAY_SIZE(omap3xxx_mailbox_slaves),
  2089. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
  2090. };
  2091. /* l4 core -> mcspi1 interface */
  2092. static struct omap_hwmod_addr_space omap34xx_mcspi1_addr_space[] = {
  2093. {
  2094. .pa_start = 0x48098000,
  2095. .pa_end = 0x480980ff,
  2096. .flags = ADDR_TYPE_RT,
  2097. },
  2098. };
  2099. static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi1 = {
  2100. .master = &omap3xxx_l4_core_hwmod,
  2101. .slave = &omap34xx_mcspi1,
  2102. .clk = "mcspi1_ick",
  2103. .addr = omap34xx_mcspi1_addr_space,
  2104. .addr_cnt = ARRAY_SIZE(omap34xx_mcspi1_addr_space),
  2105. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2106. };
  2107. /* l4 core -> mcspi2 interface */
  2108. static struct omap_hwmod_addr_space omap34xx_mcspi2_addr_space[] = {
  2109. {
  2110. .pa_start = 0x4809a000,
  2111. .pa_end = 0x4809a0ff,
  2112. .flags = ADDR_TYPE_RT,
  2113. },
  2114. };
  2115. static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi2 = {
  2116. .master = &omap3xxx_l4_core_hwmod,
  2117. .slave = &omap34xx_mcspi2,
  2118. .clk = "mcspi2_ick",
  2119. .addr = omap34xx_mcspi2_addr_space,
  2120. .addr_cnt = ARRAY_SIZE(omap34xx_mcspi2_addr_space),
  2121. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2122. };
  2123. /* l4 core -> mcspi3 interface */
  2124. static struct omap_hwmod_addr_space omap34xx_mcspi3_addr_space[] = {
  2125. {
  2126. .pa_start = 0x480b8000,
  2127. .pa_end = 0x480b80ff,
  2128. .flags = ADDR_TYPE_RT,
  2129. },
  2130. };
  2131. static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi3 = {
  2132. .master = &omap3xxx_l4_core_hwmod,
  2133. .slave = &omap34xx_mcspi3,
  2134. .clk = "mcspi3_ick",
  2135. .addr = omap34xx_mcspi3_addr_space,
  2136. .addr_cnt = ARRAY_SIZE(omap34xx_mcspi3_addr_space),
  2137. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2138. };
  2139. /* l4 core -> mcspi4 interface */
  2140. static struct omap_hwmod_addr_space omap34xx_mcspi4_addr_space[] = {
  2141. {
  2142. .pa_start = 0x480ba000,
  2143. .pa_end = 0x480ba0ff,
  2144. .flags = ADDR_TYPE_RT,
  2145. },
  2146. };
  2147. static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi4 = {
  2148. .master = &omap3xxx_l4_core_hwmod,
  2149. .slave = &omap34xx_mcspi4,
  2150. .clk = "mcspi4_ick",
  2151. .addr = omap34xx_mcspi4_addr_space,
  2152. .addr_cnt = ARRAY_SIZE(omap34xx_mcspi4_addr_space),
  2153. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2154. };
  2155. /*
  2156. * 'mcspi' class
  2157. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  2158. * bus
  2159. */
  2160. static struct omap_hwmod_class_sysconfig omap34xx_mcspi_sysc = {
  2161. .rev_offs = 0x0000,
  2162. .sysc_offs = 0x0010,
  2163. .syss_offs = 0x0014,
  2164. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  2165. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  2166. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
  2167. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2168. .sysc_fields = &omap_hwmod_sysc_type1,
  2169. };
  2170. static struct omap_hwmod_class omap34xx_mcspi_class = {
  2171. .name = "mcspi",
  2172. .sysc = &omap34xx_mcspi_sysc,
  2173. .rev = OMAP3_MCSPI_REV,
  2174. };
  2175. /* mcspi1 */
  2176. static struct omap_hwmod_irq_info omap34xx_mcspi1_mpu_irqs[] = {
  2177. { .name = "irq", .irq = 65 },
  2178. };
  2179. static struct omap_hwmod_dma_info omap34xx_mcspi1_sdma_reqs[] = {
  2180. { .name = "tx0", .dma_req = 35 },
  2181. { .name = "rx0", .dma_req = 36 },
  2182. { .name = "tx1", .dma_req = 37 },
  2183. { .name = "rx1", .dma_req = 38 },
  2184. { .name = "tx2", .dma_req = 39 },
  2185. { .name = "rx2", .dma_req = 40 },
  2186. { .name = "tx3", .dma_req = 41 },
  2187. { .name = "rx3", .dma_req = 42 },
  2188. };
  2189. static struct omap_hwmod_ocp_if *omap34xx_mcspi1_slaves[] = {
  2190. &omap34xx_l4_core__mcspi1,
  2191. };
  2192. static struct omap2_mcspi_dev_attr omap_mcspi1_dev_attr = {
  2193. .num_chipselect = 4,
  2194. };
  2195. static struct omap_hwmod omap34xx_mcspi1 = {
  2196. .name = "mcspi1",
  2197. .mpu_irqs = omap34xx_mcspi1_mpu_irqs,
  2198. .mpu_irqs_cnt = ARRAY_SIZE(omap34xx_mcspi1_mpu_irqs),
  2199. .sdma_reqs = omap34xx_mcspi1_sdma_reqs,
  2200. .sdma_reqs_cnt = ARRAY_SIZE(omap34xx_mcspi1_sdma_reqs),
  2201. .main_clk = "mcspi1_fck",
  2202. .prcm = {
  2203. .omap2 = {
  2204. .module_offs = CORE_MOD,
  2205. .prcm_reg_id = 1,
  2206. .module_bit = OMAP3430_EN_MCSPI1_SHIFT,
  2207. .idlest_reg_id = 1,
  2208. .idlest_idle_bit = OMAP3430_ST_MCSPI1_SHIFT,
  2209. },
  2210. },
  2211. .slaves = omap34xx_mcspi1_slaves,
  2212. .slaves_cnt = ARRAY_SIZE(omap34xx_mcspi1_slaves),
  2213. .class = &omap34xx_mcspi_class,
  2214. .dev_attr = &omap_mcspi1_dev_attr,
  2215. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
  2216. };
  2217. /* mcspi2 */
  2218. static struct omap_hwmod_irq_info omap34xx_mcspi2_mpu_irqs[] = {
  2219. { .name = "irq", .irq = 66 },
  2220. };
  2221. static struct omap_hwmod_dma_info omap34xx_mcspi2_sdma_reqs[] = {
  2222. { .name = "tx0", .dma_req = 43 },
  2223. { .name = "rx0", .dma_req = 44 },
  2224. { .name = "tx1", .dma_req = 45 },
  2225. { .name = "rx1", .dma_req = 46 },
  2226. };
  2227. static struct omap_hwmod_ocp_if *omap34xx_mcspi2_slaves[] = {
  2228. &omap34xx_l4_core__mcspi2,
  2229. };
  2230. static struct omap2_mcspi_dev_attr omap_mcspi2_dev_attr = {
  2231. .num_chipselect = 2,
  2232. };
  2233. static struct omap_hwmod omap34xx_mcspi2 = {
  2234. .name = "mcspi2",
  2235. .mpu_irqs = omap34xx_mcspi2_mpu_irqs,
  2236. .mpu_irqs_cnt = ARRAY_SIZE(omap34xx_mcspi2_mpu_irqs),
  2237. .sdma_reqs = omap34xx_mcspi2_sdma_reqs,
  2238. .sdma_reqs_cnt = ARRAY_SIZE(omap34xx_mcspi2_sdma_reqs),
  2239. .main_clk = "mcspi2_fck",
  2240. .prcm = {
  2241. .omap2 = {
  2242. .module_offs = CORE_MOD,
  2243. .prcm_reg_id = 1,
  2244. .module_bit = OMAP3430_EN_MCSPI2_SHIFT,
  2245. .idlest_reg_id = 1,
  2246. .idlest_idle_bit = OMAP3430_ST_MCSPI2_SHIFT,
  2247. },
  2248. },
  2249. .slaves = omap34xx_mcspi2_slaves,
  2250. .slaves_cnt = ARRAY_SIZE(omap34xx_mcspi2_slaves),
  2251. .class = &omap34xx_mcspi_class,
  2252. .dev_attr = &omap_mcspi2_dev_attr,
  2253. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
  2254. };
  2255. /* mcspi3 */
  2256. static struct omap_hwmod_irq_info omap34xx_mcspi3_mpu_irqs[] = {
  2257. { .name = "irq", .irq = 91 }, /* 91 */
  2258. };
  2259. static struct omap_hwmod_dma_info omap34xx_mcspi3_sdma_reqs[] = {
  2260. { .name = "tx0", .dma_req = 15 },
  2261. { .name = "rx0", .dma_req = 16 },
  2262. { .name = "tx1", .dma_req = 23 },
  2263. { .name = "rx1", .dma_req = 24 },
  2264. };
  2265. static struct omap_hwmod_ocp_if *omap34xx_mcspi3_slaves[] = {
  2266. &omap34xx_l4_core__mcspi3,
  2267. };
  2268. static struct omap2_mcspi_dev_attr omap_mcspi3_dev_attr = {
  2269. .num_chipselect = 2,
  2270. };
  2271. static struct omap_hwmod omap34xx_mcspi3 = {
  2272. .name = "mcspi3",
  2273. .mpu_irqs = omap34xx_mcspi3_mpu_irqs,
  2274. .mpu_irqs_cnt = ARRAY_SIZE(omap34xx_mcspi3_mpu_irqs),
  2275. .sdma_reqs = omap34xx_mcspi3_sdma_reqs,
  2276. .sdma_reqs_cnt = ARRAY_SIZE(omap34xx_mcspi3_sdma_reqs),
  2277. .main_clk = "mcspi3_fck",
  2278. .prcm = {
  2279. .omap2 = {
  2280. .module_offs = CORE_MOD,
  2281. .prcm_reg_id = 1,
  2282. .module_bit = OMAP3430_EN_MCSPI3_SHIFT,
  2283. .idlest_reg_id = 1,
  2284. .idlest_idle_bit = OMAP3430_ST_MCSPI3_SHIFT,
  2285. },
  2286. },
  2287. .slaves = omap34xx_mcspi3_slaves,
  2288. .slaves_cnt = ARRAY_SIZE(omap34xx_mcspi3_slaves),
  2289. .class = &omap34xx_mcspi_class,
  2290. .dev_attr = &omap_mcspi3_dev_attr,
  2291. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
  2292. };
  2293. /* SPI4 */
  2294. static struct omap_hwmod_irq_info omap34xx_mcspi4_mpu_irqs[] = {
  2295. { .name = "irq", .irq = INT_34XX_SPI4_IRQ }, /* 48 */
  2296. };
  2297. static struct omap_hwmod_dma_info omap34xx_mcspi4_sdma_reqs[] = {
  2298. { .name = "tx0", .dma_req = 70 }, /* DMA_SPI4_TX0 */
  2299. { .name = "rx0", .dma_req = 71 }, /* DMA_SPI4_RX0 */
  2300. };
  2301. static struct omap_hwmod_ocp_if *omap34xx_mcspi4_slaves[] = {
  2302. &omap34xx_l4_core__mcspi4,
  2303. };
  2304. static struct omap2_mcspi_dev_attr omap_mcspi4_dev_attr = {
  2305. .num_chipselect = 1,
  2306. };
  2307. static struct omap_hwmod omap34xx_mcspi4 = {
  2308. .name = "mcspi4",
  2309. .mpu_irqs = omap34xx_mcspi4_mpu_irqs,
  2310. .mpu_irqs_cnt = ARRAY_SIZE(omap34xx_mcspi4_mpu_irqs),
  2311. .sdma_reqs = omap34xx_mcspi4_sdma_reqs,
  2312. .sdma_reqs_cnt = ARRAY_SIZE(omap34xx_mcspi4_sdma_reqs),
  2313. .main_clk = "mcspi4_fck",
  2314. .prcm = {
  2315. .omap2 = {
  2316. .module_offs = CORE_MOD,
  2317. .prcm_reg_id = 1,
  2318. .module_bit = OMAP3430_EN_MCSPI4_SHIFT,
  2319. .idlest_reg_id = 1,
  2320. .idlest_idle_bit = OMAP3430_ST_MCSPI4_SHIFT,
  2321. },
  2322. },
  2323. .slaves = omap34xx_mcspi4_slaves,
  2324. .slaves_cnt = ARRAY_SIZE(omap34xx_mcspi4_slaves),
  2325. .class = &omap34xx_mcspi_class,
  2326. .dev_attr = &omap_mcspi4_dev_attr,
  2327. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430),
  2328. };
  2329. /*
  2330. * usbhsotg
  2331. */
  2332. static struct omap_hwmod_class_sysconfig omap3xxx_usbhsotg_sysc = {
  2333. .rev_offs = 0x0400,
  2334. .sysc_offs = 0x0404,
  2335. .syss_offs = 0x0408,
  2336. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE|
  2337. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  2338. SYSC_HAS_AUTOIDLE),
  2339. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2340. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  2341. .sysc_fields = &omap_hwmod_sysc_type1,
  2342. };
  2343. static struct omap_hwmod_class usbotg_class = {
  2344. .name = "usbotg",
  2345. .sysc = &omap3xxx_usbhsotg_sysc,
  2346. };
  2347. /* usb_otg_hs */
  2348. static struct omap_hwmod_irq_info omap3xxx_usbhsotg_mpu_irqs[] = {
  2349. { .name = "mc", .irq = 92 },
  2350. { .name = "dma", .irq = 93 },
  2351. };
  2352. static struct omap_hwmod omap3xxx_usbhsotg_hwmod = {
  2353. .name = "usb_otg_hs",
  2354. .mpu_irqs = omap3xxx_usbhsotg_mpu_irqs,
  2355. .mpu_irqs_cnt = ARRAY_SIZE(omap3xxx_usbhsotg_mpu_irqs),
  2356. .main_clk = "hsotgusb_ick",
  2357. .prcm = {
  2358. .omap2 = {
  2359. .prcm_reg_id = 1,
  2360. .module_bit = OMAP3430_EN_HSOTGUSB_SHIFT,
  2361. .module_offs = CORE_MOD,
  2362. .idlest_reg_id = 1,
  2363. .idlest_idle_bit = OMAP3430ES2_ST_HSOTGUSB_IDLE_SHIFT,
  2364. .idlest_stdby_bit = OMAP3430ES2_ST_HSOTGUSB_STDBY_SHIFT
  2365. },
  2366. },
  2367. .masters = omap3xxx_usbhsotg_masters,
  2368. .masters_cnt = ARRAY_SIZE(omap3xxx_usbhsotg_masters),
  2369. .slaves = omap3xxx_usbhsotg_slaves,
  2370. .slaves_cnt = ARRAY_SIZE(omap3xxx_usbhsotg_slaves),
  2371. .class = &usbotg_class,
  2372. /*
  2373. * Erratum ID: i479 idle_req / idle_ack mechanism potentially
  2374. * broken when autoidle is enabled
  2375. * workaround is to disable the autoidle bit at module level.
  2376. */
  2377. .flags = HWMOD_NO_OCP_AUTOIDLE | HWMOD_SWSUP_SIDLE
  2378. | HWMOD_SWSUP_MSTANDBY,
  2379. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430)
  2380. };
  2381. /* usb_otg_hs */
  2382. static struct omap_hwmod_irq_info am35xx_usbhsotg_mpu_irqs[] = {
  2383. { .name = "mc", .irq = 71 },
  2384. };
  2385. static struct omap_hwmod_class am35xx_usbotg_class = {
  2386. .name = "am35xx_usbotg",
  2387. .sysc = NULL,
  2388. };
  2389. static struct omap_hwmod am35xx_usbhsotg_hwmod = {
  2390. .name = "am35x_otg_hs",
  2391. .mpu_irqs = am35xx_usbhsotg_mpu_irqs,
  2392. .mpu_irqs_cnt = ARRAY_SIZE(am35xx_usbhsotg_mpu_irqs),
  2393. .main_clk = NULL,
  2394. .prcm = {
  2395. .omap2 = {
  2396. },
  2397. },
  2398. .masters = am35xx_usbhsotg_masters,
  2399. .masters_cnt = ARRAY_SIZE(am35xx_usbhsotg_masters),
  2400. .slaves = am35xx_usbhsotg_slaves,
  2401. .slaves_cnt = ARRAY_SIZE(am35xx_usbhsotg_slaves),
  2402. .class = &am35xx_usbotg_class,
  2403. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP3430ES3_1)
  2404. };
  2405. static __initdata struct omap_hwmod *omap3xxx_hwmods[] = {
  2406. &omap3xxx_l3_main_hwmod,
  2407. &omap3xxx_l4_core_hwmod,
  2408. &omap3xxx_l4_per_hwmod,
  2409. &omap3xxx_l4_wkup_hwmod,
  2410. &omap3xxx_mpu_hwmod,
  2411. &omap3xxx_iva_hwmod,
  2412. &omap3xxx_wd_timer2_hwmod,
  2413. &omap3xxx_uart1_hwmod,
  2414. &omap3xxx_uart2_hwmod,
  2415. &omap3xxx_uart3_hwmod,
  2416. &omap3xxx_uart4_hwmod,
  2417. /* dss class */
  2418. &omap3430es1_dss_core_hwmod,
  2419. &omap3xxx_dss_core_hwmod,
  2420. &omap3xxx_dss_dispc_hwmod,
  2421. &omap3xxx_dss_dsi1_hwmod,
  2422. &omap3xxx_dss_rfbi_hwmod,
  2423. &omap3xxx_dss_venc_hwmod,
  2424. /* i2c class */
  2425. &omap3xxx_i2c1_hwmod,
  2426. &omap3xxx_i2c2_hwmod,
  2427. &omap3xxx_i2c3_hwmod,
  2428. &omap34xx_sr1_hwmod,
  2429. &omap34xx_sr2_hwmod,
  2430. &omap36xx_sr1_hwmod,
  2431. &omap36xx_sr2_hwmod,
  2432. /* gpio class */
  2433. &omap3xxx_gpio1_hwmod,
  2434. &omap3xxx_gpio2_hwmod,
  2435. &omap3xxx_gpio3_hwmod,
  2436. &omap3xxx_gpio4_hwmod,
  2437. &omap3xxx_gpio5_hwmod,
  2438. &omap3xxx_gpio6_hwmod,
  2439. /* dma_system class*/
  2440. &omap3xxx_dma_system_hwmod,
  2441. /* mcbsp class */
  2442. &omap3xxx_mcbsp1_hwmod,
  2443. &omap3xxx_mcbsp2_hwmod,
  2444. &omap3xxx_mcbsp3_hwmod,
  2445. &omap3xxx_mcbsp4_hwmod,
  2446. &omap3xxx_mcbsp5_hwmod,
  2447. &omap3xxx_mcbsp2_sidetone_hwmod,
  2448. &omap3xxx_mcbsp3_sidetone_hwmod,
  2449. /* mailbox class */
  2450. &omap3xxx_mailbox_hwmod,
  2451. /* mcspi class */
  2452. &omap34xx_mcspi1,
  2453. &omap34xx_mcspi2,
  2454. &omap34xx_mcspi3,
  2455. &omap34xx_mcspi4,
  2456. /* usbotg class */
  2457. &omap3xxx_usbhsotg_hwmod,
  2458. /* usbotg for am35x */
  2459. &am35xx_usbhsotg_hwmod,
  2460. NULL,
  2461. };
  2462. int __init omap3xxx_hwmod_init(void)
  2463. {
  2464. return omap_hwmod_init(omap3xxx_hwmods);
  2465. }