sdio.h 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328
  1. /*
  2. * Marvell Wireless LAN device driver: SDIO specific definitions
  3. *
  4. * Copyright (C) 2011, Marvell International Ltd.
  5. *
  6. * This software file (the "File") is distributed by Marvell International
  7. * Ltd. under the terms of the GNU General Public License Version 2, June 1991
  8. * (the "License"). You may use, redistribute and/or modify this File in
  9. * accordance with the terms and conditions of the License, a copy of which
  10. * is available by writing to the Free Software Foundation, Inc.,
  11. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA or on the
  12. * worldwide web at http://www.gnu.org/licenses/old-licenses/gpl-2.0.txt.
  13. *
  14. * THE FILE IS DISTRIBUTED AS-IS, WITHOUT WARRANTY OF ANY KIND, AND THE
  15. * IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE
  16. * ARE EXPRESSLY DISCLAIMED. The License provides additional details about
  17. * this warranty disclaimer.
  18. */
  19. #ifndef _MWIFIEX_SDIO_H
  20. #define _MWIFIEX_SDIO_H
  21. #include <linux/mmc/sdio.h>
  22. #include <linux/mmc/sdio_ids.h>
  23. #include <linux/mmc/sdio_func.h>
  24. #include <linux/mmc/card.h>
  25. #include <linux/mmc/host.h>
  26. #include "main.h"
  27. #define SD8786_DEFAULT_FW_NAME "mrvl/sd8786_uapsta.bin"
  28. #define SD8787_DEFAULT_FW_NAME "mrvl/sd8787_uapsta.bin"
  29. #define SD8797_DEFAULT_FW_NAME "mrvl/sd8797_uapsta.bin"
  30. #define BLOCK_MODE 1
  31. #define BYTE_MODE 0
  32. #define REG_PORT 0
  33. #define MWIFIEX_SDIO_IO_PORT_MASK 0xfffff
  34. #define MWIFIEX_SDIO_BYTE_MODE_MASK 0x80000000
  35. #define SDIO_MPA_ADDR_BASE 0x1000
  36. #define CTRL_PORT 0
  37. #define CTRL_PORT_MASK 0x0001
  38. #define SDIO_MP_AGGR_DEF_PKT_LIMIT 8
  39. #define SDIO_MP_TX_AGGR_DEF_BUF_SIZE (8192) /* 8K */
  40. /* Multi port RX aggregation buffer size */
  41. #define SDIO_MP_RX_AGGR_DEF_BUF_SIZE (16384) /* 16K */
  42. /* Misc. Config Register : Auto Re-enable interrupts */
  43. #define AUTO_RE_ENABLE_INT BIT(4)
  44. /* Host Control Registers */
  45. /* Host Control Registers : I/O port 0 */
  46. #define IO_PORT_0_REG 0x78
  47. /* Host Control Registers : I/O port 1 */
  48. #define IO_PORT_1_REG 0x79
  49. /* Host Control Registers : I/O port 2 */
  50. #define IO_PORT_2_REG 0x7A
  51. /* Host Control Registers : Configuration */
  52. #define CONFIGURATION_REG 0x00
  53. /* Host Control Registers : Host power up */
  54. #define HOST_POWER_UP (0x1U << 1)
  55. /* Host Control Registers : Host interrupt mask */
  56. #define HOST_INT_MASK_REG 0x02
  57. /* Host Control Registers : Upload host interrupt mask */
  58. #define UP_LD_HOST_INT_MASK (0x1U)
  59. /* Host Control Registers : Download host interrupt mask */
  60. #define DN_LD_HOST_INT_MASK (0x2U)
  61. /* Disable Host interrupt mask */
  62. #define HOST_INT_DISABLE 0xff
  63. /* Host Control Registers : Host interrupt status */
  64. #define HOST_INTSTATUS_REG 0x03
  65. /* Host Control Registers : Upload host interrupt status */
  66. #define UP_LD_HOST_INT_STATUS (0x1U)
  67. /* Host Control Registers : Download host interrupt status */
  68. #define DN_LD_HOST_INT_STATUS (0x2U)
  69. /* Host Control Registers : Host interrupt RSR */
  70. #define HOST_INT_RSR_REG 0x01
  71. /* Host Control Registers : Host interrupt status */
  72. #define HOST_INT_STATUS_REG 0x28
  73. /* Card Control Registers : Card I/O ready */
  74. #define CARD_IO_READY (0x1U << 3)
  75. /* Card Control Registers : Download card ready */
  76. #define DN_LD_CARD_RDY (0x1U << 0)
  77. /* Max retry number of CMD53 write */
  78. #define MAX_WRITE_IOMEM_RETRY 2
  79. /* SDIO Tx aggregation in progress ? */
  80. #define MP_TX_AGGR_IN_PROGRESS(a) (a->mpa_tx.pkt_cnt > 0)
  81. /* SDIO Tx aggregation buffer room for next packet ? */
  82. #define MP_TX_AGGR_BUF_HAS_ROOM(a, len) ((a->mpa_tx.buf_len+len) \
  83. <= a->mpa_tx.buf_size)
  84. /* Copy current packet (SDIO Tx aggregation buffer) to SDIO buffer */
  85. #define MP_TX_AGGR_BUF_PUT(a, payload, pkt_len, port) do { \
  86. memmove(&a->mpa_tx.buf[a->mpa_tx.buf_len], \
  87. payload, pkt_len); \
  88. a->mpa_tx.buf_len += pkt_len; \
  89. if (!a->mpa_tx.pkt_cnt) \
  90. a->mpa_tx.start_port = port; \
  91. if (a->mpa_tx.start_port <= port) \
  92. a->mpa_tx.ports |= (1<<(a->mpa_tx.pkt_cnt)); \
  93. else \
  94. a->mpa_tx.ports |= (1<<(a->mpa_tx.pkt_cnt+1+ \
  95. (a->max_ports - \
  96. a->mp_end_port))); \
  97. a->mpa_tx.pkt_cnt++; \
  98. } while (0)
  99. /* SDIO Tx aggregation limit ? */
  100. #define MP_TX_AGGR_PKT_LIMIT_REACHED(a) \
  101. (a->mpa_tx.pkt_cnt == a->mpa_tx.pkt_aggr_limit)
  102. /* SDIO Tx aggregation port limit ? */
  103. #define MP_TX_AGGR_PORT_LIMIT_REACHED(a) ((a->curr_wr_port < \
  104. a->mpa_tx.start_port) && (((a->max_ports -\
  105. a->mpa_tx.start_port) + a->curr_wr_port) >= \
  106. a->mp_agg_pkt_limit))
  107. /* Reset SDIO Tx aggregation buffer parameters */
  108. #define MP_TX_AGGR_BUF_RESET(a) do { \
  109. a->mpa_tx.pkt_cnt = 0; \
  110. a->mpa_tx.buf_len = 0; \
  111. a->mpa_tx.ports = 0; \
  112. a->mpa_tx.start_port = 0; \
  113. } while (0)
  114. /* SDIO Rx aggregation limit ? */
  115. #define MP_RX_AGGR_PKT_LIMIT_REACHED(a) \
  116. (a->mpa_rx.pkt_cnt == a->mpa_rx.pkt_aggr_limit)
  117. /* SDIO Tx aggregation port limit ? */
  118. #define MP_RX_AGGR_PORT_LIMIT_REACHED(a) ((a->curr_rd_port < \
  119. a->mpa_rx.start_port) && (((a->max_ports -\
  120. a->mpa_rx.start_port) + a->curr_rd_port) >= \
  121. a->mp_agg_pkt_limit))
  122. /* SDIO Rx aggregation in progress ? */
  123. #define MP_RX_AGGR_IN_PROGRESS(a) (a->mpa_rx.pkt_cnt > 0)
  124. /* SDIO Rx aggregation buffer room for next packet ? */
  125. #define MP_RX_AGGR_BUF_HAS_ROOM(a, rx_len) \
  126. ((a->mpa_rx.buf_len+rx_len) <= a->mpa_rx.buf_size)
  127. /* Prepare to copy current packet from card to SDIO Rx aggregation buffer */
  128. #define MP_RX_AGGR_SETUP(a, skb, port) do { \
  129. a->mpa_rx.buf_len += skb->len; \
  130. if (!a->mpa_rx.pkt_cnt) \
  131. a->mpa_rx.start_port = port; \
  132. if (a->mpa_rx.start_port <= port) \
  133. a->mpa_rx.ports |= (1<<(a->mpa_rx.pkt_cnt)); \
  134. else \
  135. a->mpa_rx.ports |= (1<<(a->mpa_rx.pkt_cnt+1)); \
  136. a->mpa_rx.skb_arr[a->mpa_rx.pkt_cnt] = skb; \
  137. a->mpa_rx.len_arr[a->mpa_rx.pkt_cnt] = skb->len; \
  138. a->mpa_rx.pkt_cnt++; \
  139. } while (0)
  140. /* Reset SDIO Rx aggregation buffer parameters */
  141. #define MP_RX_AGGR_BUF_RESET(a) do { \
  142. a->mpa_rx.pkt_cnt = 0; \
  143. a->mpa_rx.buf_len = 0; \
  144. a->mpa_rx.ports = 0; \
  145. a->mpa_rx.start_port = 0; \
  146. } while (0)
  147. /* data structure for SDIO MPA TX */
  148. struct mwifiex_sdio_mpa_tx {
  149. /* multiport tx aggregation buffer pointer */
  150. u8 *buf;
  151. u32 buf_len;
  152. u32 pkt_cnt;
  153. u32 ports;
  154. u16 start_port;
  155. u8 enabled;
  156. u32 buf_size;
  157. u32 pkt_aggr_limit;
  158. };
  159. struct mwifiex_sdio_mpa_rx {
  160. u8 *buf;
  161. u32 buf_len;
  162. u32 pkt_cnt;
  163. u32 ports;
  164. u16 start_port;
  165. struct sk_buff *skb_arr[SDIO_MP_AGGR_DEF_PKT_LIMIT];
  166. u32 len_arr[SDIO_MP_AGGR_DEF_PKT_LIMIT];
  167. u8 enabled;
  168. u32 buf_size;
  169. u32 pkt_aggr_limit;
  170. };
  171. int mwifiex_bus_register(void);
  172. void mwifiex_bus_unregister(void);
  173. struct mwifiex_sdio_card_reg {
  174. u8 start_rd_port;
  175. u8 start_wr_port;
  176. u8 base_0_reg;
  177. u8 base_1_reg;
  178. u8 poll_reg;
  179. u8 host_int_enable;
  180. u8 status_reg_0;
  181. u8 status_reg_1;
  182. u8 sdio_int_mask;
  183. u32 data_port_mask;
  184. u8 max_mp_regs;
  185. u8 rd_bitmap_l;
  186. u8 rd_bitmap_u;
  187. u8 wr_bitmap_l;
  188. u8 wr_bitmap_u;
  189. u8 rd_len_p0_l;
  190. u8 rd_len_p0_u;
  191. u8 card_misc_cfg_reg;
  192. };
  193. struct sdio_mmc_card {
  194. struct sdio_func *func;
  195. struct mwifiex_adapter *adapter;
  196. const char *firmware;
  197. const struct mwifiex_sdio_card_reg *reg;
  198. u8 max_ports;
  199. u8 mp_agg_pkt_limit;
  200. u32 mp_rd_bitmap;
  201. u32 mp_wr_bitmap;
  202. u16 mp_end_port;
  203. u32 mp_data_port_mask;
  204. u8 curr_rd_port;
  205. u8 curr_wr_port;
  206. u8 *mp_regs;
  207. struct mwifiex_sdio_mpa_tx mpa_tx;
  208. struct mwifiex_sdio_mpa_rx mpa_rx;
  209. };
  210. struct mwifiex_sdio_device {
  211. const char *firmware;
  212. const struct mwifiex_sdio_card_reg *reg;
  213. u8 max_ports;
  214. u8 mp_agg_pkt_limit;
  215. };
  216. static const struct mwifiex_sdio_card_reg mwifiex_reg_sd87xx = {
  217. .start_rd_port = 1,
  218. .start_wr_port = 1,
  219. .base_0_reg = 0x0040,
  220. .base_1_reg = 0x0041,
  221. .poll_reg = 0x30,
  222. .host_int_enable = UP_LD_HOST_INT_MASK | DN_LD_HOST_INT_MASK,
  223. .status_reg_0 = 0x60,
  224. .status_reg_1 = 0x61,
  225. .sdio_int_mask = 0x3f,
  226. .data_port_mask = 0x0000fffe,
  227. .max_mp_regs = 64,
  228. .rd_bitmap_l = 0x04,
  229. .rd_bitmap_u = 0x05,
  230. .wr_bitmap_l = 0x06,
  231. .wr_bitmap_u = 0x07,
  232. .rd_len_p0_l = 0x08,
  233. .rd_len_p0_u = 0x09,
  234. .card_misc_cfg_reg = 0x6c,
  235. };
  236. static const struct mwifiex_sdio_device mwifiex_sdio_sd8786 = {
  237. .firmware = SD8786_DEFAULT_FW_NAME,
  238. .reg = &mwifiex_reg_sd87xx,
  239. .max_ports = 16,
  240. .mp_agg_pkt_limit = 8,
  241. };
  242. static const struct mwifiex_sdio_device mwifiex_sdio_sd8787 = {
  243. .firmware = SD8787_DEFAULT_FW_NAME,
  244. .reg = &mwifiex_reg_sd87xx,
  245. .max_ports = 16,
  246. .mp_agg_pkt_limit = 8,
  247. };
  248. static const struct mwifiex_sdio_device mwifiex_sdio_sd8797 = {
  249. .firmware = SD8797_DEFAULT_FW_NAME,
  250. .reg = &mwifiex_reg_sd87xx,
  251. .max_ports = 16,
  252. .mp_agg_pkt_limit = 8,
  253. };
  254. /*
  255. * .cmdrsp_complete handler
  256. */
  257. static inline int mwifiex_sdio_cmdrsp_complete(struct mwifiex_adapter *adapter,
  258. struct sk_buff *skb)
  259. {
  260. dev_kfree_skb_any(skb);
  261. return 0;
  262. }
  263. /*
  264. * .event_complete handler
  265. */
  266. static inline int mwifiex_sdio_event_complete(struct mwifiex_adapter *adapter,
  267. struct sk_buff *skb)
  268. {
  269. dev_kfree_skb_any(skb);
  270. return 0;
  271. }
  272. #endif /* _MWIFIEX_SDIO_H */