emulate.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541
  1. /*
  2. * This program is free software; you can redistribute it and/or modify
  3. * it under the terms of the GNU General Public License, version 2, as
  4. * published by the Free Software Foundation.
  5. *
  6. * This program is distributed in the hope that it will be useful,
  7. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. * GNU General Public License for more details.
  10. *
  11. * You should have received a copy of the GNU General Public License
  12. * along with this program; if not, write to the Free Software
  13. * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
  14. *
  15. * Copyright IBM Corp. 2007
  16. *
  17. * Authors: Hollis Blanchard <hollisb@us.ibm.com>
  18. */
  19. #include <linux/jiffies.h>
  20. #include <linux/hrtimer.h>
  21. #include <linux/types.h>
  22. #include <linux/string.h>
  23. #include <linux/kvm_host.h>
  24. #include <asm/reg.h>
  25. #include <asm/time.h>
  26. #include <asm/byteorder.h>
  27. #include <asm/kvm_ppc.h>
  28. #include <asm/disassemble.h>
  29. #include "timing.h"
  30. #include "trace.h"
  31. #define OP_TRAP 3
  32. #define OP_TRAP_64 2
  33. #define OP_31_XOP_LWZX 23
  34. #define OP_31_XOP_LBZX 87
  35. #define OP_31_XOP_STWX 151
  36. #define OP_31_XOP_STBX 215
  37. #define OP_31_XOP_LBZUX 119
  38. #define OP_31_XOP_STBUX 247
  39. #define OP_31_XOP_LHZX 279
  40. #define OP_31_XOP_LHZUX 311
  41. #define OP_31_XOP_MFSPR 339
  42. #define OP_31_XOP_LHAX 343
  43. #define OP_31_XOP_STHX 407
  44. #define OP_31_XOP_STHUX 439
  45. #define OP_31_XOP_MTSPR 467
  46. #define OP_31_XOP_DCBI 470
  47. #define OP_31_XOP_LWBRX 534
  48. #define OP_31_XOP_TLBSYNC 566
  49. #define OP_31_XOP_STWBRX 662
  50. #define OP_31_XOP_LHBRX 790
  51. #define OP_31_XOP_STHBRX 918
  52. #define OP_LWZ 32
  53. #define OP_LWZU 33
  54. #define OP_LBZ 34
  55. #define OP_LBZU 35
  56. #define OP_STW 36
  57. #define OP_STWU 37
  58. #define OP_STB 38
  59. #define OP_STBU 39
  60. #define OP_LHZ 40
  61. #define OP_LHZU 41
  62. #define OP_LHA 42
  63. #define OP_LHAU 43
  64. #define OP_STH 44
  65. #define OP_STHU 45
  66. #ifdef CONFIG_PPC_BOOK3S
  67. static int kvmppc_dec_enabled(struct kvm_vcpu *vcpu)
  68. {
  69. return 1;
  70. }
  71. #else
  72. static int kvmppc_dec_enabled(struct kvm_vcpu *vcpu)
  73. {
  74. return vcpu->arch.tcr & TCR_DIE;
  75. }
  76. #endif
  77. void kvmppc_emulate_dec(struct kvm_vcpu *vcpu)
  78. {
  79. unsigned long dec_nsec;
  80. unsigned long long dec_time;
  81. pr_debug("mtDEC: %x\n", vcpu->arch.dec);
  82. #ifdef CONFIG_PPC_BOOK3S
  83. /* mtdec lowers the interrupt line when positive. */
  84. kvmppc_core_dequeue_dec(vcpu);
  85. /* POWER4+ triggers a dec interrupt if the value is < 0 */
  86. if (vcpu->arch.dec & 0x80000000) {
  87. hrtimer_try_to_cancel(&vcpu->arch.dec_timer);
  88. kvmppc_core_queue_dec(vcpu);
  89. return;
  90. }
  91. #endif
  92. if (kvmppc_dec_enabled(vcpu)) {
  93. /* The decrementer ticks at the same rate as the timebase, so
  94. * that's how we convert the guest DEC value to the number of
  95. * host ticks. */
  96. hrtimer_try_to_cancel(&vcpu->arch.dec_timer);
  97. dec_time = vcpu->arch.dec;
  98. dec_time *= 1000;
  99. do_div(dec_time, tb_ticks_per_usec);
  100. dec_nsec = do_div(dec_time, NSEC_PER_SEC);
  101. hrtimer_start(&vcpu->arch.dec_timer,
  102. ktime_set(dec_time, dec_nsec), HRTIMER_MODE_REL);
  103. vcpu->arch.dec_jiffies = get_tb();
  104. } else {
  105. hrtimer_try_to_cancel(&vcpu->arch.dec_timer);
  106. }
  107. }
  108. u32 kvmppc_get_dec(struct kvm_vcpu *vcpu, u64 tb)
  109. {
  110. u64 jd = tb - vcpu->arch.dec_jiffies;
  111. return vcpu->arch.dec - jd;
  112. }
  113. /* XXX to do:
  114. * lhax
  115. * lhaux
  116. * lswx
  117. * lswi
  118. * stswx
  119. * stswi
  120. * lha
  121. * lhau
  122. * lmw
  123. * stmw
  124. *
  125. * XXX is_bigendian should depend on MMU mapping or MSR[LE]
  126. */
  127. /* XXX Should probably auto-generate instruction decoding for a particular core
  128. * from opcode tables in the future. */
  129. int kvmppc_emulate_instruction(struct kvm_run *run, struct kvm_vcpu *vcpu)
  130. {
  131. u32 inst = kvmppc_get_last_inst(vcpu);
  132. u32 ea;
  133. int ra;
  134. int rb;
  135. int rs;
  136. int rt;
  137. int sprn;
  138. enum emulation_result emulated = EMULATE_DONE;
  139. int advance = 1;
  140. /* this default type might be overwritten by subcategories */
  141. kvmppc_set_exit_type(vcpu, EMULATED_INST_EXITS);
  142. pr_debug("Emulating opcode %d / %d\n", get_op(inst), get_xop(inst));
  143. switch (get_op(inst)) {
  144. case OP_TRAP:
  145. #ifdef CONFIG_PPC_BOOK3S
  146. case OP_TRAP_64:
  147. kvmppc_core_queue_program(vcpu, SRR1_PROGTRAP);
  148. #else
  149. kvmppc_core_queue_program(vcpu, vcpu->arch.esr | ESR_PTR);
  150. #endif
  151. advance = 0;
  152. break;
  153. case 31:
  154. switch (get_xop(inst)) {
  155. case OP_31_XOP_LWZX:
  156. rt = get_rt(inst);
  157. emulated = kvmppc_handle_load(run, vcpu, rt, 4, 1);
  158. break;
  159. case OP_31_XOP_LBZX:
  160. rt = get_rt(inst);
  161. emulated = kvmppc_handle_load(run, vcpu, rt, 1, 1);
  162. break;
  163. case OP_31_XOP_LBZUX:
  164. rt = get_rt(inst);
  165. ra = get_ra(inst);
  166. rb = get_rb(inst);
  167. ea = kvmppc_get_gpr(vcpu, rb);
  168. if (ra)
  169. ea += kvmppc_get_gpr(vcpu, ra);
  170. emulated = kvmppc_handle_load(run, vcpu, rt, 1, 1);
  171. kvmppc_set_gpr(vcpu, ra, ea);
  172. break;
  173. case OP_31_XOP_STWX:
  174. rs = get_rs(inst);
  175. emulated = kvmppc_handle_store(run, vcpu,
  176. kvmppc_get_gpr(vcpu, rs),
  177. 4, 1);
  178. break;
  179. case OP_31_XOP_STBX:
  180. rs = get_rs(inst);
  181. emulated = kvmppc_handle_store(run, vcpu,
  182. kvmppc_get_gpr(vcpu, rs),
  183. 1, 1);
  184. break;
  185. case OP_31_XOP_STBUX:
  186. rs = get_rs(inst);
  187. ra = get_ra(inst);
  188. rb = get_rb(inst);
  189. ea = kvmppc_get_gpr(vcpu, rb);
  190. if (ra)
  191. ea += kvmppc_get_gpr(vcpu, ra);
  192. emulated = kvmppc_handle_store(run, vcpu,
  193. kvmppc_get_gpr(vcpu, rs),
  194. 1, 1);
  195. kvmppc_set_gpr(vcpu, rs, ea);
  196. break;
  197. case OP_31_XOP_LHAX:
  198. rt = get_rt(inst);
  199. emulated = kvmppc_handle_loads(run, vcpu, rt, 2, 1);
  200. break;
  201. case OP_31_XOP_LHZX:
  202. rt = get_rt(inst);
  203. emulated = kvmppc_handle_load(run, vcpu, rt, 2, 1);
  204. break;
  205. case OP_31_XOP_LHZUX:
  206. rt = get_rt(inst);
  207. ra = get_ra(inst);
  208. rb = get_rb(inst);
  209. ea = kvmppc_get_gpr(vcpu, rb);
  210. if (ra)
  211. ea += kvmppc_get_gpr(vcpu, ra);
  212. emulated = kvmppc_handle_load(run, vcpu, rt, 2, 1);
  213. kvmppc_set_gpr(vcpu, ra, ea);
  214. break;
  215. case OP_31_XOP_MFSPR:
  216. sprn = get_sprn(inst);
  217. rt = get_rt(inst);
  218. switch (sprn) {
  219. case SPRN_SRR0:
  220. kvmppc_set_gpr(vcpu, rt, vcpu->arch.shared->srr0);
  221. break;
  222. case SPRN_SRR1:
  223. kvmppc_set_gpr(vcpu, rt, vcpu->arch.shared->srr1);
  224. break;
  225. case SPRN_PVR:
  226. kvmppc_set_gpr(vcpu, rt, vcpu->arch.pvr); break;
  227. case SPRN_PIR:
  228. kvmppc_set_gpr(vcpu, rt, vcpu->vcpu_id); break;
  229. case SPRN_MSSSR0:
  230. kvmppc_set_gpr(vcpu, rt, 0); break;
  231. /* Note: mftb and TBRL/TBWL are user-accessible, so
  232. * the guest can always access the real TB anyways.
  233. * In fact, we probably will never see these traps. */
  234. case SPRN_TBWL:
  235. kvmppc_set_gpr(vcpu, rt, get_tb() >> 32); break;
  236. case SPRN_TBWU:
  237. kvmppc_set_gpr(vcpu, rt, get_tb()); break;
  238. case SPRN_SPRG0:
  239. kvmppc_set_gpr(vcpu, rt, vcpu->arch.shared->sprg0);
  240. break;
  241. case SPRN_SPRG1:
  242. kvmppc_set_gpr(vcpu, rt, vcpu->arch.shared->sprg1);
  243. break;
  244. case SPRN_SPRG2:
  245. kvmppc_set_gpr(vcpu, rt, vcpu->arch.shared->sprg2);
  246. break;
  247. case SPRN_SPRG3:
  248. kvmppc_set_gpr(vcpu, rt, vcpu->arch.shared->sprg3);
  249. break;
  250. /* Note: SPRG4-7 are user-readable, so we don't get
  251. * a trap. */
  252. case SPRN_DEC:
  253. {
  254. kvmppc_set_gpr(vcpu, rt,
  255. kvmppc_get_dec(vcpu, get_tb()));
  256. break;
  257. }
  258. default:
  259. emulated = kvmppc_core_emulate_mfspr(vcpu, sprn, rt);
  260. if (emulated == EMULATE_FAIL) {
  261. printk("mfspr: unknown spr %x\n", sprn);
  262. kvmppc_set_gpr(vcpu, rt, 0);
  263. }
  264. break;
  265. }
  266. kvmppc_set_exit_type(vcpu, EMULATED_MFSPR_EXITS);
  267. break;
  268. case OP_31_XOP_STHX:
  269. rs = get_rs(inst);
  270. ra = get_ra(inst);
  271. rb = get_rb(inst);
  272. emulated = kvmppc_handle_store(run, vcpu,
  273. kvmppc_get_gpr(vcpu, rs),
  274. 2, 1);
  275. break;
  276. case OP_31_XOP_STHUX:
  277. rs = get_rs(inst);
  278. ra = get_ra(inst);
  279. rb = get_rb(inst);
  280. ea = kvmppc_get_gpr(vcpu, rb);
  281. if (ra)
  282. ea += kvmppc_get_gpr(vcpu, ra);
  283. emulated = kvmppc_handle_store(run, vcpu,
  284. kvmppc_get_gpr(vcpu, rs),
  285. 2, 1);
  286. kvmppc_set_gpr(vcpu, ra, ea);
  287. break;
  288. case OP_31_XOP_MTSPR:
  289. sprn = get_sprn(inst);
  290. rs = get_rs(inst);
  291. switch (sprn) {
  292. case SPRN_SRR0:
  293. vcpu->arch.shared->srr0 = kvmppc_get_gpr(vcpu, rs);
  294. break;
  295. case SPRN_SRR1:
  296. vcpu->arch.shared->srr1 = kvmppc_get_gpr(vcpu, rs);
  297. break;
  298. /* XXX We need to context-switch the timebase for
  299. * watchdog and FIT. */
  300. case SPRN_TBWL: break;
  301. case SPRN_TBWU: break;
  302. case SPRN_MSSSR0: break;
  303. case SPRN_DEC:
  304. vcpu->arch.dec = kvmppc_get_gpr(vcpu, rs);
  305. kvmppc_emulate_dec(vcpu);
  306. break;
  307. case SPRN_SPRG0:
  308. vcpu->arch.shared->sprg0 = kvmppc_get_gpr(vcpu, rs);
  309. break;
  310. case SPRN_SPRG1:
  311. vcpu->arch.shared->sprg1 = kvmppc_get_gpr(vcpu, rs);
  312. break;
  313. case SPRN_SPRG2:
  314. vcpu->arch.shared->sprg2 = kvmppc_get_gpr(vcpu, rs);
  315. break;
  316. case SPRN_SPRG3:
  317. vcpu->arch.shared->sprg3 = kvmppc_get_gpr(vcpu, rs);
  318. break;
  319. default:
  320. emulated = kvmppc_core_emulate_mtspr(vcpu, sprn, rs);
  321. if (emulated == EMULATE_FAIL)
  322. printk("mtspr: unknown spr %x\n", sprn);
  323. break;
  324. }
  325. kvmppc_set_exit_type(vcpu, EMULATED_MTSPR_EXITS);
  326. break;
  327. case OP_31_XOP_DCBI:
  328. /* Do nothing. The guest is performing dcbi because
  329. * hardware DMA is not snooped by the dcache, but
  330. * emulated DMA either goes through the dcache as
  331. * normal writes, or the host kernel has handled dcache
  332. * coherence. */
  333. break;
  334. case OP_31_XOP_LWBRX:
  335. rt = get_rt(inst);
  336. emulated = kvmppc_handle_load(run, vcpu, rt, 4, 0);
  337. break;
  338. case OP_31_XOP_TLBSYNC:
  339. break;
  340. case OP_31_XOP_STWBRX:
  341. rs = get_rs(inst);
  342. ra = get_ra(inst);
  343. rb = get_rb(inst);
  344. emulated = kvmppc_handle_store(run, vcpu,
  345. kvmppc_get_gpr(vcpu, rs),
  346. 4, 0);
  347. break;
  348. case OP_31_XOP_LHBRX:
  349. rt = get_rt(inst);
  350. emulated = kvmppc_handle_load(run, vcpu, rt, 2, 0);
  351. break;
  352. case OP_31_XOP_STHBRX:
  353. rs = get_rs(inst);
  354. ra = get_ra(inst);
  355. rb = get_rb(inst);
  356. emulated = kvmppc_handle_store(run, vcpu,
  357. kvmppc_get_gpr(vcpu, rs),
  358. 2, 0);
  359. break;
  360. default:
  361. /* Attempt core-specific emulation below. */
  362. emulated = EMULATE_FAIL;
  363. }
  364. break;
  365. case OP_LWZ:
  366. rt = get_rt(inst);
  367. emulated = kvmppc_handle_load(run, vcpu, rt, 4, 1);
  368. break;
  369. case OP_LWZU:
  370. ra = get_ra(inst);
  371. rt = get_rt(inst);
  372. emulated = kvmppc_handle_load(run, vcpu, rt, 4, 1);
  373. kvmppc_set_gpr(vcpu, ra, vcpu->arch.paddr_accessed);
  374. break;
  375. case OP_LBZ:
  376. rt = get_rt(inst);
  377. emulated = kvmppc_handle_load(run, vcpu, rt, 1, 1);
  378. break;
  379. case OP_LBZU:
  380. ra = get_ra(inst);
  381. rt = get_rt(inst);
  382. emulated = kvmppc_handle_load(run, vcpu, rt, 1, 1);
  383. kvmppc_set_gpr(vcpu, ra, vcpu->arch.paddr_accessed);
  384. break;
  385. case OP_STW:
  386. rs = get_rs(inst);
  387. emulated = kvmppc_handle_store(run, vcpu,
  388. kvmppc_get_gpr(vcpu, rs),
  389. 4, 1);
  390. break;
  391. case OP_STWU:
  392. ra = get_ra(inst);
  393. rs = get_rs(inst);
  394. emulated = kvmppc_handle_store(run, vcpu,
  395. kvmppc_get_gpr(vcpu, rs),
  396. 4, 1);
  397. kvmppc_set_gpr(vcpu, ra, vcpu->arch.paddr_accessed);
  398. break;
  399. case OP_STB:
  400. rs = get_rs(inst);
  401. emulated = kvmppc_handle_store(run, vcpu,
  402. kvmppc_get_gpr(vcpu, rs),
  403. 1, 1);
  404. break;
  405. case OP_STBU:
  406. ra = get_ra(inst);
  407. rs = get_rs(inst);
  408. emulated = kvmppc_handle_store(run, vcpu,
  409. kvmppc_get_gpr(vcpu, rs),
  410. 1, 1);
  411. kvmppc_set_gpr(vcpu, ra, vcpu->arch.paddr_accessed);
  412. break;
  413. case OP_LHZ:
  414. rt = get_rt(inst);
  415. emulated = kvmppc_handle_load(run, vcpu, rt, 2, 1);
  416. break;
  417. case OP_LHZU:
  418. ra = get_ra(inst);
  419. rt = get_rt(inst);
  420. emulated = kvmppc_handle_load(run, vcpu, rt, 2, 1);
  421. kvmppc_set_gpr(vcpu, ra, vcpu->arch.paddr_accessed);
  422. break;
  423. case OP_LHA:
  424. rt = get_rt(inst);
  425. emulated = kvmppc_handle_loads(run, vcpu, rt, 2, 1);
  426. break;
  427. case OP_LHAU:
  428. ra = get_ra(inst);
  429. rt = get_rt(inst);
  430. emulated = kvmppc_handle_loads(run, vcpu, rt, 2, 1);
  431. kvmppc_set_gpr(vcpu, ra, vcpu->arch.paddr_accessed);
  432. break;
  433. case OP_STH:
  434. rs = get_rs(inst);
  435. emulated = kvmppc_handle_store(run, vcpu,
  436. kvmppc_get_gpr(vcpu, rs),
  437. 2, 1);
  438. break;
  439. case OP_STHU:
  440. ra = get_ra(inst);
  441. rs = get_rs(inst);
  442. emulated = kvmppc_handle_store(run, vcpu,
  443. kvmppc_get_gpr(vcpu, rs),
  444. 2, 1);
  445. kvmppc_set_gpr(vcpu, ra, vcpu->arch.paddr_accessed);
  446. break;
  447. default:
  448. emulated = EMULATE_FAIL;
  449. }
  450. if (emulated == EMULATE_FAIL) {
  451. emulated = kvmppc_core_emulate_op(run, vcpu, inst, &advance);
  452. if (emulated == EMULATE_AGAIN) {
  453. advance = 0;
  454. } else if (emulated == EMULATE_FAIL) {
  455. advance = 0;
  456. printk(KERN_ERR "Couldn't emulate instruction 0x%08x "
  457. "(op %d xop %d)\n", inst, get_op(inst), get_xop(inst));
  458. kvmppc_core_queue_program(vcpu, 0);
  459. }
  460. }
  461. trace_kvm_ppc_instr(inst, kvmppc_get_pc(vcpu), emulated);
  462. /* Advance past emulated instruction. */
  463. if (advance)
  464. kvmppc_set_pc(vcpu, kvmppc_get_pc(vcpu) + 4);
  465. return emulated;
  466. }