genx2apic_uv_x.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * SGI UV APIC functions (note: not an Intel compatible APIC)
  7. *
  8. * Copyright (C) 2007-2008 Silicon Graphics, Inc. All rights reserved.
  9. */
  10. #include <linux/threads.h>
  11. #include <linux/cpumask.h>
  12. #include <linux/string.h>
  13. #include <linux/kernel.h>
  14. #include <linux/ctype.h>
  15. #include <linux/init.h>
  16. #include <linux/sched.h>
  17. #include <linux/bootmem.h>
  18. #include <linux/module.h>
  19. #include <asm/smp.h>
  20. #include <asm/ipi.h>
  21. #include <asm/genapic.h>
  22. #include <asm/uv/uv_mmrs.h>
  23. #include <asm/uv/uv_hub.h>
  24. DEFINE_PER_CPU(struct uv_hub_info_s, __uv_hub_info);
  25. EXPORT_PER_CPU_SYMBOL_GPL(__uv_hub_info);
  26. struct uv_blade_info *uv_blade_info;
  27. EXPORT_SYMBOL_GPL(uv_blade_info);
  28. short *uv_node_to_blade;
  29. EXPORT_SYMBOL_GPL(uv_node_to_blade);
  30. short *uv_cpu_to_blade;
  31. EXPORT_SYMBOL_GPL(uv_cpu_to_blade);
  32. short uv_possible_blades;
  33. EXPORT_SYMBOL_GPL(uv_possible_blades);
  34. /* Start with all IRQs pointing to boot CPU. IRQ balancing will shift them. */
  35. static cpumask_t uv_target_cpus(void)
  36. {
  37. return cpumask_of_cpu(0);
  38. }
  39. static cpumask_t uv_vector_allocation_domain(int cpu)
  40. {
  41. cpumask_t domain = CPU_MASK_NONE;
  42. cpu_set(cpu, domain);
  43. return domain;
  44. }
  45. int uv_wakeup_secondary(int phys_apicid, unsigned int start_rip)
  46. {
  47. unsigned long val;
  48. int pnode;
  49. pnode = uv_apicid_to_pnode(phys_apicid);
  50. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  51. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  52. (((long)start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  53. APIC_DM_INIT;
  54. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  55. mdelay(10);
  56. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  57. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  58. (((long)start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  59. APIC_DM_STARTUP;
  60. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  61. return 0;
  62. }
  63. static void uv_send_IPI_one(int cpu, int vector)
  64. {
  65. unsigned long val, apicid, lapicid;
  66. int pnode;
  67. apicid = per_cpu(x86_cpu_to_apicid, cpu); /* ZZZ - cache node-local ? */
  68. lapicid = apicid & 0x3f; /* ZZZ macro needed */
  69. pnode = uv_apicid_to_pnode(apicid);
  70. val =
  71. (1UL << UVH_IPI_INT_SEND_SHFT) | (lapicid <<
  72. UVH_IPI_INT_APIC_ID_SHFT) |
  73. (vector << UVH_IPI_INT_VECTOR_SHFT);
  74. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  75. }
  76. static void uv_send_IPI_mask(cpumask_t mask, int vector)
  77. {
  78. unsigned int cpu;
  79. for (cpu = 0; cpu < NR_CPUS; ++cpu)
  80. if (cpu_isset(cpu, mask))
  81. uv_send_IPI_one(cpu, vector);
  82. }
  83. static void uv_send_IPI_allbutself(int vector)
  84. {
  85. cpumask_t mask = cpu_online_map;
  86. cpu_clear(smp_processor_id(), mask);
  87. if (!cpus_empty(mask))
  88. uv_send_IPI_mask(mask, vector);
  89. }
  90. static void uv_send_IPI_all(int vector)
  91. {
  92. uv_send_IPI_mask(cpu_online_map, vector);
  93. }
  94. static int uv_apic_id_registered(void)
  95. {
  96. return 1;
  97. }
  98. static unsigned int uv_cpu_mask_to_apicid(cpumask_t cpumask)
  99. {
  100. int cpu;
  101. /*
  102. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  103. * May as well be the first.
  104. */
  105. cpu = first_cpu(cpumask);
  106. if ((unsigned)cpu < NR_CPUS)
  107. return per_cpu(x86_cpu_to_apicid, cpu);
  108. else
  109. return BAD_APICID;
  110. }
  111. static unsigned int phys_pkg_id(int index_msb)
  112. {
  113. return GET_APIC_ID(read_apic_id()) >> index_msb;
  114. }
  115. #ifdef ZZZ /* Needs x2apic patch */
  116. static void uv_send_IPI_self(int vector)
  117. {
  118. apic_write(APIC_SELF_IPI, vector);
  119. }
  120. #endif
  121. struct genapic apic_x2apic_uv_x = {
  122. .name = "UV large system",
  123. .int_delivery_mode = dest_Fixed,
  124. .int_dest_mode = (APIC_DEST_PHYSICAL != 0),
  125. .target_cpus = uv_target_cpus,
  126. .vector_allocation_domain = uv_vector_allocation_domain,/* Fixme ZZZ */
  127. .apic_id_registered = uv_apic_id_registered,
  128. .send_IPI_all = uv_send_IPI_all,
  129. .send_IPI_allbutself = uv_send_IPI_allbutself,
  130. .send_IPI_mask = uv_send_IPI_mask,
  131. /* ZZZ.send_IPI_self = uv_send_IPI_self, */
  132. .cpu_mask_to_apicid = uv_cpu_mask_to_apicid,
  133. .phys_pkg_id = phys_pkg_id, /* Fixme ZZZ */
  134. };
  135. static __cpuinit void set_x2apic_extra_bits(int pnode)
  136. {
  137. __get_cpu_var(x2apic_extra_bits) = (pnode << 6);
  138. }
  139. /*
  140. * Called on boot cpu.
  141. */
  142. static __init int boot_pnode_to_blade(int pnode)
  143. {
  144. int blade;
  145. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  146. if (pnode == uv_blade_info[blade].pnode)
  147. return blade;
  148. BUG();
  149. }
  150. struct redir_addr {
  151. unsigned long redirect;
  152. unsigned long alias;
  153. };
  154. #define DEST_SHIFT UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT
  155. static __initdata struct redir_addr redir_addrs[] = {
  156. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR, UVH_SI_ALIAS0_OVERLAY_CONFIG},
  157. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR, UVH_SI_ALIAS1_OVERLAY_CONFIG},
  158. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR, UVH_SI_ALIAS2_OVERLAY_CONFIG},
  159. };
  160. static __init void get_lowmem_redirect(unsigned long *base, unsigned long *size)
  161. {
  162. union uvh_si_alias0_overlay_config_u alias;
  163. union uvh_rh_gam_alias210_redirect_config_2_mmr_u redirect;
  164. int i;
  165. for (i = 0; i < ARRAY_SIZE(redir_addrs); i++) {
  166. alias.v = uv_read_local_mmr(redir_addrs[i].alias);
  167. if (alias.s.base == 0) {
  168. *size = (1UL << alias.s.m_alias);
  169. redirect.v = uv_read_local_mmr(redir_addrs[i].redirect);
  170. *base = (unsigned long)redirect.s.dest_base << DEST_SHIFT;
  171. return;
  172. }
  173. }
  174. BUG();
  175. }
  176. static __init void uv_system_init(void)
  177. {
  178. union uvh_si_addr_map_config_u m_n_config;
  179. union uvh_node_id_u node_id;
  180. unsigned long gnode_upper, lowmem_redir_base, lowmem_redir_size;
  181. int bytes, nid, cpu, lcpu, pnode, blade, i, j, m_val, n_val;
  182. unsigned long mmr_base, present;
  183. m_n_config.v = uv_read_local_mmr(UVH_SI_ADDR_MAP_CONFIG);
  184. m_val = m_n_config.s.m_skt;
  185. n_val = m_n_config.s.n_skt;
  186. mmr_base =
  187. uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR) &
  188. ~UV_MMR_ENABLE;
  189. printk(KERN_DEBUG "UV: global MMR base 0x%lx\n", mmr_base);
  190. for(i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++)
  191. uv_possible_blades +=
  192. hweight64(uv_read_local_mmr( UVH_NODE_PRESENT_TABLE + i * 8));
  193. printk(KERN_DEBUG "UV: Found %d blades\n", uv_num_possible_blades());
  194. bytes = sizeof(struct uv_blade_info) * uv_num_possible_blades();
  195. uv_blade_info = alloc_bootmem_pages(bytes);
  196. get_lowmem_redirect(&lowmem_redir_base, &lowmem_redir_size);
  197. bytes = sizeof(uv_node_to_blade[0]) * num_possible_nodes();
  198. uv_node_to_blade = alloc_bootmem_pages(bytes);
  199. memset(uv_node_to_blade, 255, bytes);
  200. bytes = sizeof(uv_cpu_to_blade[0]) * num_possible_cpus();
  201. uv_cpu_to_blade = alloc_bootmem_pages(bytes);
  202. memset(uv_cpu_to_blade, 255, bytes);
  203. blade = 0;
  204. for (i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++) {
  205. present = uv_read_local_mmr(UVH_NODE_PRESENT_TABLE + i * 8);
  206. for (j = 0; j < 64; j++) {
  207. if (!test_bit(j, &present))
  208. continue;
  209. uv_blade_info[blade].pnode = (i * 64 + j);
  210. uv_blade_info[blade].nr_possible_cpus = 0;
  211. uv_blade_info[blade].nr_online_cpus = 0;
  212. blade++;
  213. }
  214. }
  215. node_id.v = uv_read_local_mmr(UVH_NODE_ID);
  216. gnode_upper = (((unsigned long)node_id.s.node_id) &
  217. ~((1 << n_val) - 1)) << m_val;
  218. for_each_present_cpu(cpu) {
  219. nid = cpu_to_node(cpu);
  220. pnode = uv_apicid_to_pnode(per_cpu(x86_cpu_to_apicid, cpu));
  221. blade = boot_pnode_to_blade(pnode);
  222. lcpu = uv_blade_info[blade].nr_possible_cpus;
  223. uv_blade_info[blade].nr_possible_cpus++;
  224. uv_cpu_hub_info(cpu)->lowmem_remap_base = lowmem_redir_base;
  225. uv_cpu_hub_info(cpu)->lowmem_remap_top =
  226. lowmem_redir_base + lowmem_redir_size;
  227. uv_cpu_hub_info(cpu)->m_val = m_val;
  228. uv_cpu_hub_info(cpu)->n_val = m_val;
  229. uv_cpu_hub_info(cpu)->numa_blade_id = blade;
  230. uv_cpu_hub_info(cpu)->blade_processor_id = lcpu;
  231. uv_cpu_hub_info(cpu)->pnode = pnode;
  232. uv_cpu_hub_info(cpu)->pnode_mask = (1 << n_val) - 1;
  233. uv_cpu_hub_info(cpu)->gpa_mask = (1 << (m_val + n_val)) - 1;
  234. uv_cpu_hub_info(cpu)->gnode_upper = gnode_upper;
  235. uv_cpu_hub_info(cpu)->global_mmr_base = mmr_base;
  236. uv_cpu_hub_info(cpu)->coherency_domain_number = 0;/* ZZZ */
  237. uv_node_to_blade[nid] = blade;
  238. uv_cpu_to_blade[cpu] = blade;
  239. printk(KERN_DEBUG "UV cpu %d, apicid 0x%x, pnode %d, nid %d, "
  240. "lcpu %d, blade %d\n",
  241. cpu, per_cpu(x86_cpu_to_apicid, cpu), pnode, nid,
  242. lcpu, blade);
  243. }
  244. }
  245. /*
  246. * Called on each cpu to initialize the per_cpu UV data area.
  247. * ZZZ hotplug not supported yet
  248. */
  249. void __cpuinit uv_cpu_init(void)
  250. {
  251. if (!uv_node_to_blade)
  252. uv_system_init();
  253. uv_blade_info[uv_numa_blade_id()].nr_online_cpus++;
  254. if (get_uv_system_type() == UV_NON_UNIQUE_APIC)
  255. set_x2apic_extra_bits(uv_hub_info->pnode);
  256. }