lcd.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059
  1. /*
  2. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  3. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public
  6. * License as published by the Free Software Foundation;
  7. * either version 2, or (at your option) any later version.
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
  10. * the implied warranty of MERCHANTABILITY or FITNESS FOR
  11. * A PARTICULAR PURPOSE.See the GNU General Public License
  12. * for more details.
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include <linux/via-core.h>
  19. #include <linux/via_i2c.h>
  20. #include "global.h"
  21. #define viafb_compact_res(x, y) (((x)<<16)|(y))
  22. /* CLE266 Software Power Sequence */
  23. /* {Mask}, {Data}, {Delay} */
  24. static const int PowerSequenceOn[3][3] = {
  25. {0x10, 0x08, 0x06}, {0x10, 0x08, 0x06}, {0x19, 0x1FE, 0x01}
  26. };
  27. static const int PowerSequenceOff[3][3] = {
  28. {0x06, 0x08, 0x10}, {0x00, 0x00, 0x00}, {0xD2, 0x19, 0x01}
  29. };
  30. static struct _lcd_scaling_factor lcd_scaling_factor = {
  31. /* LCD Horizontal Scaling Factor Register */
  32. {LCD_HOR_SCALING_FACTOR_REG_NUM,
  33. {{CR9F, 0, 1}, {CR77, 0, 7}, {CR79, 4, 5} } },
  34. /* LCD Vertical Scaling Factor Register */
  35. {LCD_VER_SCALING_FACTOR_REG_NUM,
  36. {{CR79, 3, 3}, {CR78, 0, 7}, {CR79, 6, 7} } }
  37. };
  38. static struct _lcd_scaling_factor lcd_scaling_factor_CLE = {
  39. /* LCD Horizontal Scaling Factor Register */
  40. {LCD_HOR_SCALING_FACTOR_REG_NUM_CLE, {{CR77, 0, 7}, {CR79, 4, 5} } },
  41. /* LCD Vertical Scaling Factor Register */
  42. {LCD_VER_SCALING_FACTOR_REG_NUM_CLE, {{CR78, 0, 7}, {CR79, 6, 7} } }
  43. };
  44. static int check_lvds_chip(int device_id_subaddr, int device_id);
  45. static bool lvds_identify_integratedlvds(void);
  46. static void __devinit fp_id_to_vindex(int panel_id);
  47. static int lvds_register_read(int index);
  48. static void load_lcd_scaling(int set_hres, int set_vres, int panel_hres,
  49. int panel_vres);
  50. static void via_pitch_alignment_patch_lcd(
  51. struct lvds_setting_information *plvds_setting_info,
  52. struct lvds_chip_information
  53. *plvds_chip_info);
  54. static void lcd_patch_skew_dvp0(struct lvds_setting_information
  55. *plvds_setting_info,
  56. struct lvds_chip_information *plvds_chip_info);
  57. static void lcd_patch_skew_dvp1(struct lvds_setting_information
  58. *plvds_setting_info,
  59. struct lvds_chip_information *plvds_chip_info);
  60. static void lcd_patch_skew(struct lvds_setting_information
  61. *plvds_setting_info, struct lvds_chip_information *plvds_chip_info);
  62. static void integrated_lvds_disable(struct lvds_setting_information
  63. *plvds_setting_info,
  64. struct lvds_chip_information *plvds_chip_info);
  65. static void integrated_lvds_enable(struct lvds_setting_information
  66. *plvds_setting_info,
  67. struct lvds_chip_information *plvds_chip_info);
  68. static void lcd_powersequence_off(void);
  69. static void lcd_powersequence_on(void);
  70. static void fill_lcd_format(void);
  71. static void check_diport_of_integrated_lvds(
  72. struct lvds_chip_information *plvds_chip_info,
  73. struct lvds_setting_information
  74. *plvds_setting_info);
  75. static struct display_timing lcd_centering_timging(struct display_timing
  76. mode_crt_reg,
  77. struct display_timing panel_crt_reg);
  78. static int check_lvds_chip(int device_id_subaddr, int device_id)
  79. {
  80. if (lvds_register_read(device_id_subaddr) == device_id)
  81. return OK;
  82. else
  83. return FAIL;
  84. }
  85. void __devinit viafb_init_lcd_size(void)
  86. {
  87. DEBUG_MSG(KERN_INFO "viafb_init_lcd_size()\n");
  88. fp_id_to_vindex(viafb_lcd_panel_id);
  89. viaparinfo->lvds_setting_info2->lcd_panel_hres =
  90. viaparinfo->lvds_setting_info->lcd_panel_hres;
  91. viaparinfo->lvds_setting_info2->lcd_panel_vres =
  92. viaparinfo->lvds_setting_info->lcd_panel_vres;
  93. viaparinfo->lvds_setting_info2->device_lcd_dualedge =
  94. viaparinfo->lvds_setting_info->device_lcd_dualedge;
  95. viaparinfo->lvds_setting_info2->LCDDithering =
  96. viaparinfo->lvds_setting_info->LCDDithering;
  97. }
  98. static bool lvds_identify_integratedlvds(void)
  99. {
  100. if (viafb_display_hardware_layout == HW_LAYOUT_LCD_EXTERNAL_LCD2) {
  101. /* Two dual channel LCD (Internal LVDS + External LVDS): */
  102. /* If we have an external LVDS, such as VT1636, we should
  103. have its chip ID already. */
  104. if (viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  105. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name =
  106. INTEGRATED_LVDS;
  107. DEBUG_MSG(KERN_INFO "Support two dual channel LVDS! "
  108. "(Internal LVDS + External LVDS)\n");
  109. } else {
  110. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  111. INTEGRATED_LVDS;
  112. DEBUG_MSG(KERN_INFO "Not found external LVDS, "
  113. "so can't support two dual channel LVDS!\n");
  114. }
  115. } else if (viafb_display_hardware_layout == HW_LAYOUT_LCD1_LCD2) {
  116. /* Two single channel LCD (Internal LVDS + Internal LVDS): */
  117. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  118. INTEGRATED_LVDS;
  119. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name =
  120. INTEGRATED_LVDS;
  121. DEBUG_MSG(KERN_INFO "Support two single channel LVDS! "
  122. "(Internal LVDS + Internal LVDS)\n");
  123. } else if (viafb_display_hardware_layout != HW_LAYOUT_DVI_ONLY) {
  124. /* If we have found external LVDS, just use it,
  125. otherwise, we will use internal LVDS as default. */
  126. if (!viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  127. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  128. INTEGRATED_LVDS;
  129. DEBUG_MSG(KERN_INFO "Found Integrated LVDS!\n");
  130. }
  131. } else {
  132. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  133. NON_LVDS_TRANSMITTER;
  134. DEBUG_MSG(KERN_INFO "Do not support LVDS!\n");
  135. return false;
  136. }
  137. return true;
  138. }
  139. int __devinit viafb_lvds_trasmitter_identify(void)
  140. {
  141. if (viafb_lvds_identify_vt1636(VIA_PORT_31)) {
  142. viaparinfo->chip_info->lvds_chip_info.i2c_port = VIA_PORT_31;
  143. DEBUG_MSG(KERN_INFO
  144. "Found VIA VT1636 LVDS on port i2c 0x31\n");
  145. } else {
  146. if (viafb_lvds_identify_vt1636(VIA_PORT_2C)) {
  147. viaparinfo->chip_info->lvds_chip_info.i2c_port =
  148. VIA_PORT_2C;
  149. DEBUG_MSG(KERN_INFO
  150. "Found VIA VT1636 LVDS on port gpio 0x2c\n");
  151. }
  152. }
  153. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700)
  154. lvds_identify_integratedlvds();
  155. if (viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
  156. return true;
  157. /* Check for VT1631: */
  158. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name = VT1631_LVDS;
  159. viaparinfo->chip_info->lvds_chip_info.lvds_chip_slave_addr =
  160. VT1631_LVDS_I2C_ADDR;
  161. if (check_lvds_chip(VT1631_DEVICE_ID_REG, VT1631_DEVICE_ID) != FAIL) {
  162. DEBUG_MSG(KERN_INFO "\n VT1631 LVDS ! \n");
  163. DEBUG_MSG(KERN_INFO "\n %2d",
  164. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
  165. DEBUG_MSG(KERN_INFO "\n %2d",
  166. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
  167. return OK;
  168. }
  169. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
  170. NON_LVDS_TRANSMITTER;
  171. viaparinfo->chip_info->lvds_chip_info.lvds_chip_slave_addr =
  172. VT1631_LVDS_I2C_ADDR;
  173. return FAIL;
  174. }
  175. static void __devinit fp_id_to_vindex(int panel_id)
  176. {
  177. DEBUG_MSG(KERN_INFO "fp_get_panel_id()\n");
  178. if (panel_id > LCD_PANEL_ID_MAXIMUM)
  179. viafb_lcd_panel_id = panel_id =
  180. viafb_read_reg(VIACR, CR3F) & 0x0F;
  181. switch (panel_id) {
  182. case 0x0:
  183. viaparinfo->lvds_setting_info->lcd_panel_hres = 640;
  184. viaparinfo->lvds_setting_info->lcd_panel_vres = 480;
  185. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  186. viaparinfo->lvds_setting_info->LCDDithering = 1;
  187. break;
  188. case 0x1:
  189. viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
  190. viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
  191. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  192. viaparinfo->lvds_setting_info->LCDDithering = 1;
  193. break;
  194. case 0x2:
  195. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  196. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  197. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  198. viaparinfo->lvds_setting_info->LCDDithering = 1;
  199. break;
  200. case 0x3:
  201. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  202. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  203. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  204. viaparinfo->lvds_setting_info->LCDDithering = 1;
  205. break;
  206. case 0x4:
  207. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  208. viaparinfo->lvds_setting_info->lcd_panel_vres = 1024;
  209. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  210. viaparinfo->lvds_setting_info->LCDDithering = 1;
  211. break;
  212. case 0x5:
  213. viaparinfo->lvds_setting_info->lcd_panel_hres = 1400;
  214. viaparinfo->lvds_setting_info->lcd_panel_vres = 1050;
  215. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  216. viaparinfo->lvds_setting_info->LCDDithering = 1;
  217. break;
  218. case 0x6:
  219. viaparinfo->lvds_setting_info->lcd_panel_hres = 1600;
  220. viaparinfo->lvds_setting_info->lcd_panel_vres = 1200;
  221. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  222. viaparinfo->lvds_setting_info->LCDDithering = 1;
  223. break;
  224. case 0x8:
  225. viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
  226. viaparinfo->lvds_setting_info->lcd_panel_vres = 480;
  227. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  228. viaparinfo->lvds_setting_info->LCDDithering = 1;
  229. break;
  230. case 0x9:
  231. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  232. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  233. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  234. viaparinfo->lvds_setting_info->LCDDithering = 1;
  235. break;
  236. case 0xA:
  237. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  238. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  239. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  240. viaparinfo->lvds_setting_info->LCDDithering = 0;
  241. break;
  242. case 0xB:
  243. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  244. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  245. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  246. viaparinfo->lvds_setting_info->LCDDithering = 0;
  247. break;
  248. case 0xC:
  249. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  250. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  251. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  252. viaparinfo->lvds_setting_info->LCDDithering = 0;
  253. break;
  254. case 0xD:
  255. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  256. viaparinfo->lvds_setting_info->lcd_panel_vres = 1024;
  257. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  258. viaparinfo->lvds_setting_info->LCDDithering = 0;
  259. break;
  260. case 0xE:
  261. viaparinfo->lvds_setting_info->lcd_panel_hres = 1400;
  262. viaparinfo->lvds_setting_info->lcd_panel_vres = 1050;
  263. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  264. viaparinfo->lvds_setting_info->LCDDithering = 0;
  265. break;
  266. case 0xF:
  267. viaparinfo->lvds_setting_info->lcd_panel_hres = 1600;
  268. viaparinfo->lvds_setting_info->lcd_panel_vres = 1200;
  269. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  270. viaparinfo->lvds_setting_info->LCDDithering = 0;
  271. break;
  272. case 0x10:
  273. viaparinfo->lvds_setting_info->lcd_panel_hres = 1366;
  274. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  275. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  276. viaparinfo->lvds_setting_info->LCDDithering = 0;
  277. break;
  278. case 0x11:
  279. viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
  280. viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
  281. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  282. viaparinfo->lvds_setting_info->LCDDithering = 1;
  283. break;
  284. case 0x12:
  285. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  286. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  287. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  288. viaparinfo->lvds_setting_info->LCDDithering = 1;
  289. break;
  290. case 0x13:
  291. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  292. viaparinfo->lvds_setting_info->lcd_panel_vres = 800;
  293. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  294. viaparinfo->lvds_setting_info->LCDDithering = 1;
  295. break;
  296. case 0x14:
  297. viaparinfo->lvds_setting_info->lcd_panel_hres = 1360;
  298. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  299. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  300. viaparinfo->lvds_setting_info->LCDDithering = 0;
  301. break;
  302. case 0x15:
  303. viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
  304. viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
  305. viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
  306. viaparinfo->lvds_setting_info->LCDDithering = 0;
  307. break;
  308. case 0x16:
  309. viaparinfo->lvds_setting_info->lcd_panel_hres = 480;
  310. viaparinfo->lvds_setting_info->lcd_panel_vres = 640;
  311. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  312. viaparinfo->lvds_setting_info->LCDDithering = 1;
  313. break;
  314. case 0x17:
  315. /* OLPC XO-1.5 panel */
  316. viaparinfo->lvds_setting_info->lcd_panel_hres = 1200;
  317. viaparinfo->lvds_setting_info->lcd_panel_vres = 900;
  318. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  319. viaparinfo->lvds_setting_info->LCDDithering = 0;
  320. break;
  321. default:
  322. viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
  323. viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
  324. viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
  325. viaparinfo->lvds_setting_info->LCDDithering = 1;
  326. }
  327. }
  328. static int lvds_register_read(int index)
  329. {
  330. u8 data;
  331. viafb_i2c_readbyte(VIA_PORT_2C,
  332. (u8) viaparinfo->chip_info->lvds_chip_info.lvds_chip_slave_addr,
  333. (u8) index, &data);
  334. return data;
  335. }
  336. static void load_lcd_scaling(int set_hres, int set_vres, int panel_hres,
  337. int panel_vres)
  338. {
  339. int reg_value = 0;
  340. int viafb_load_reg_num;
  341. struct io_register *reg = NULL;
  342. DEBUG_MSG(KERN_INFO "load_lcd_scaling()!!\n");
  343. /* LCD Scaling Enable */
  344. viafb_write_reg_mask(CR79, VIACR, 0x07, BIT0 + BIT1 + BIT2);
  345. /* Check if expansion for horizontal */
  346. if (set_hres < panel_hres) {
  347. /* Load Horizontal Scaling Factor */
  348. switch (viaparinfo->chip_info->gfx_chip_name) {
  349. case UNICHROME_CLE266:
  350. case UNICHROME_K400:
  351. reg_value =
  352. CLE266_LCD_HOR_SCF_FORMULA(set_hres, panel_hres);
  353. viafb_load_reg_num =
  354. lcd_scaling_factor_CLE.lcd_hor_scaling_factor.
  355. reg_num;
  356. reg = lcd_scaling_factor_CLE.lcd_hor_scaling_factor.reg;
  357. viafb_load_reg(reg_value,
  358. viafb_load_reg_num, reg, VIACR);
  359. break;
  360. case UNICHROME_K800:
  361. case UNICHROME_PM800:
  362. case UNICHROME_CN700:
  363. case UNICHROME_CX700:
  364. case UNICHROME_K8M890:
  365. case UNICHROME_P4M890:
  366. case UNICHROME_P4M900:
  367. case UNICHROME_CN750:
  368. case UNICHROME_VX800:
  369. case UNICHROME_VX855:
  370. case UNICHROME_VX900:
  371. reg_value =
  372. K800_LCD_HOR_SCF_FORMULA(set_hres, panel_hres);
  373. /* Horizontal scaling enabled */
  374. viafb_write_reg_mask(CRA2, VIACR, 0xC0, BIT7 + BIT6);
  375. viafb_load_reg_num =
  376. lcd_scaling_factor.lcd_hor_scaling_factor.reg_num;
  377. reg = lcd_scaling_factor.lcd_hor_scaling_factor.reg;
  378. viafb_load_reg(reg_value,
  379. viafb_load_reg_num, reg, VIACR);
  380. break;
  381. }
  382. DEBUG_MSG(KERN_INFO "Horizontal Scaling value = %d", reg_value);
  383. } else {
  384. /* Horizontal scaling disabled */
  385. viafb_write_reg_mask(CRA2, VIACR, 0x00, BIT7);
  386. }
  387. /* Check if expansion for vertical */
  388. if (set_vres < panel_vres) {
  389. /* Load Vertical Scaling Factor */
  390. switch (viaparinfo->chip_info->gfx_chip_name) {
  391. case UNICHROME_CLE266:
  392. case UNICHROME_K400:
  393. reg_value =
  394. CLE266_LCD_VER_SCF_FORMULA(set_vres, panel_vres);
  395. viafb_load_reg_num =
  396. lcd_scaling_factor_CLE.lcd_ver_scaling_factor.
  397. reg_num;
  398. reg = lcd_scaling_factor_CLE.lcd_ver_scaling_factor.reg;
  399. viafb_load_reg(reg_value,
  400. viafb_load_reg_num, reg, VIACR);
  401. break;
  402. case UNICHROME_K800:
  403. case UNICHROME_PM800:
  404. case UNICHROME_CN700:
  405. case UNICHROME_CX700:
  406. case UNICHROME_K8M890:
  407. case UNICHROME_P4M890:
  408. case UNICHROME_P4M900:
  409. case UNICHROME_CN750:
  410. case UNICHROME_VX800:
  411. case UNICHROME_VX855:
  412. case UNICHROME_VX900:
  413. reg_value =
  414. K800_LCD_VER_SCF_FORMULA(set_vres, panel_vres);
  415. /* Vertical scaling enabled */
  416. viafb_write_reg_mask(CRA2, VIACR, 0x08, BIT3);
  417. viafb_load_reg_num =
  418. lcd_scaling_factor.lcd_ver_scaling_factor.reg_num;
  419. reg = lcd_scaling_factor.lcd_ver_scaling_factor.reg;
  420. viafb_load_reg(reg_value,
  421. viafb_load_reg_num, reg, VIACR);
  422. break;
  423. }
  424. DEBUG_MSG(KERN_INFO "Vertical Scaling value = %d", reg_value);
  425. } else {
  426. /* Vertical scaling disabled */
  427. viafb_write_reg_mask(CRA2, VIACR, 0x00, BIT3);
  428. }
  429. }
  430. static void via_pitch_alignment_patch_lcd(
  431. struct lvds_setting_information *plvds_setting_info,
  432. struct lvds_chip_information
  433. *plvds_chip_info)
  434. {
  435. unsigned char cr13, cr35, cr65, cr66, cr67;
  436. unsigned long dwScreenPitch = 0;
  437. unsigned long dwPitch;
  438. dwPitch = plvds_setting_info->h_active * (plvds_setting_info->bpp >> 3);
  439. if (dwPitch & 0x1F) {
  440. dwScreenPitch = ((dwPitch + 31) & ~31) >> 3;
  441. if (plvds_setting_info->iga_path == IGA2) {
  442. if (plvds_setting_info->bpp > 8) {
  443. cr66 = (unsigned char)(dwScreenPitch & 0xFF);
  444. viafb_write_reg(CR66, VIACR, cr66);
  445. cr67 = viafb_read_reg(VIACR, CR67) & 0xFC;
  446. cr67 |=
  447. (unsigned
  448. char)((dwScreenPitch & 0x300) >> 8);
  449. viafb_write_reg(CR67, VIACR, cr67);
  450. }
  451. /* Fetch Count */
  452. cr67 = viafb_read_reg(VIACR, CR67) & 0xF3;
  453. cr67 |= (unsigned char)((dwScreenPitch & 0x600) >> 7);
  454. viafb_write_reg(CR67, VIACR, cr67);
  455. cr65 = (unsigned char)((dwScreenPitch >> 1) & 0xFF);
  456. cr65 += 2;
  457. viafb_write_reg(CR65, VIACR, cr65);
  458. } else {
  459. if (plvds_setting_info->bpp > 8) {
  460. cr13 = (unsigned char)(dwScreenPitch & 0xFF);
  461. viafb_write_reg(CR13, VIACR, cr13);
  462. cr35 = viafb_read_reg(VIACR, CR35) & 0x1F;
  463. cr35 |=
  464. (unsigned
  465. char)((dwScreenPitch & 0x700) >> 3);
  466. viafb_write_reg(CR35, VIACR, cr35);
  467. }
  468. }
  469. }
  470. }
  471. static void lcd_patch_skew_dvp0(struct lvds_setting_information
  472. *plvds_setting_info,
  473. struct lvds_chip_information *plvds_chip_info)
  474. {
  475. if (VT1636_LVDS == plvds_chip_info->lvds_chip_name) {
  476. switch (viaparinfo->chip_info->gfx_chip_name) {
  477. case UNICHROME_P4M900:
  478. viafb_vt1636_patch_skew_on_vt3364(plvds_setting_info,
  479. plvds_chip_info);
  480. break;
  481. case UNICHROME_P4M890:
  482. viafb_vt1636_patch_skew_on_vt3327(plvds_setting_info,
  483. plvds_chip_info);
  484. break;
  485. }
  486. }
  487. }
  488. static void lcd_patch_skew_dvp1(struct lvds_setting_information
  489. *plvds_setting_info,
  490. struct lvds_chip_information *plvds_chip_info)
  491. {
  492. if (VT1636_LVDS == plvds_chip_info->lvds_chip_name) {
  493. switch (viaparinfo->chip_info->gfx_chip_name) {
  494. case UNICHROME_CX700:
  495. viafb_vt1636_patch_skew_on_vt3324(plvds_setting_info,
  496. plvds_chip_info);
  497. break;
  498. }
  499. }
  500. }
  501. static void lcd_patch_skew(struct lvds_setting_information
  502. *plvds_setting_info, struct lvds_chip_information *plvds_chip_info)
  503. {
  504. DEBUG_MSG(KERN_INFO "lcd_patch_skew\n");
  505. switch (plvds_chip_info->output_interface) {
  506. case INTERFACE_DVP0:
  507. lcd_patch_skew_dvp0(plvds_setting_info, plvds_chip_info);
  508. break;
  509. case INTERFACE_DVP1:
  510. lcd_patch_skew_dvp1(plvds_setting_info, plvds_chip_info);
  511. break;
  512. case INTERFACE_DFP_LOW:
  513. if (UNICHROME_P4M900 == viaparinfo->chip_info->gfx_chip_name) {
  514. viafb_write_reg_mask(CR99, VIACR, 0x08,
  515. BIT0 + BIT1 + BIT2 + BIT3);
  516. }
  517. break;
  518. }
  519. }
  520. /* LCD Set Mode */
  521. void viafb_lcd_set_mode(struct crt_mode_table *mode_crt_table,
  522. struct lvds_setting_information *plvds_setting_info,
  523. struct lvds_chip_information *plvds_chip_info)
  524. {
  525. int set_iga = plvds_setting_info->iga_path;
  526. int mode_bpp = plvds_setting_info->bpp;
  527. int set_hres = plvds_setting_info->h_active;
  528. int set_vres = plvds_setting_info->v_active;
  529. int panel_hres = plvds_setting_info->lcd_panel_hres;
  530. int panel_vres = plvds_setting_info->lcd_panel_vres;
  531. u32 pll_D_N;
  532. struct display_timing mode_crt_reg, panel_crt_reg;
  533. struct crt_mode_table *panel_crt_table = NULL;
  534. struct VideoModeTable *vmode_tbl = viafb_get_mode(panel_hres,
  535. panel_vres);
  536. DEBUG_MSG(KERN_INFO "viafb_lcd_set_mode!!\n");
  537. /* Get mode table */
  538. mode_crt_reg = mode_crt_table->crtc;
  539. /* Get panel table Pointer */
  540. panel_crt_table = vmode_tbl->crtc;
  541. panel_crt_reg = panel_crt_table->crtc;
  542. DEBUG_MSG(KERN_INFO "bellow viafb_lcd_set_mode!!\n");
  543. if (VT1636_LVDS == plvds_chip_info->lvds_chip_name)
  544. viafb_init_lvds_vt1636(plvds_setting_info, plvds_chip_info);
  545. plvds_setting_info->vclk = panel_crt_table->clk;
  546. if (set_iga == IGA1) {
  547. /* IGA1 doesn't have LCD scaling, so set it as centering. */
  548. viafb_load_crtc_timing(lcd_centering_timging
  549. (mode_crt_reg, panel_crt_reg), IGA1);
  550. } else {
  551. /* Expansion */
  552. if (plvds_setting_info->display_method == LCD_EXPANDSION
  553. && (set_hres < panel_hres || set_vres < panel_vres)) {
  554. /* expansion timing IGA2 loaded panel set timing*/
  555. viafb_load_crtc_timing(panel_crt_reg, IGA2);
  556. DEBUG_MSG(KERN_INFO "viafb_load_crtc_timing!!\n");
  557. load_lcd_scaling(set_hres, set_vres, panel_hres,
  558. panel_vres);
  559. DEBUG_MSG(KERN_INFO "load_lcd_scaling!!\n");
  560. } else { /* Centering */
  561. /* centering timing IGA2 always loaded panel
  562. and mode releative timing */
  563. viafb_load_crtc_timing(lcd_centering_timging
  564. (mode_crt_reg, panel_crt_reg), IGA2);
  565. viafb_write_reg_mask(CR79, VIACR, 0x00,
  566. BIT0 + BIT1 + BIT2);
  567. /* LCD scaling disabled */
  568. }
  569. }
  570. /* Fetch count for IGA2 only */
  571. viafb_load_fetch_count_reg(set_hres, mode_bpp / 8, set_iga);
  572. if ((viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266)
  573. && (viaparinfo->chip_info->gfx_chip_name != UNICHROME_K400))
  574. viafb_load_FIFO_reg(set_iga, set_hres, set_vres);
  575. fill_lcd_format();
  576. pll_D_N = viafb_get_clk_value(panel_crt_table[0].clk);
  577. DEBUG_MSG(KERN_INFO "PLL=0x%x", pll_D_N);
  578. viafb_set_vclock(pll_D_N, set_iga);
  579. lcd_patch_skew(plvds_setting_info, plvds_chip_info);
  580. /* If K8M800, enable LCD Prefetch Mode. */
  581. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800)
  582. || (UNICHROME_K8M890 == viaparinfo->chip_info->gfx_chip_name))
  583. viafb_write_reg_mask(CR6A, VIACR, 0x01, BIT0);
  584. /* Patch for non 32bit alignment mode */
  585. via_pitch_alignment_patch_lcd(plvds_setting_info, plvds_chip_info);
  586. }
  587. static void integrated_lvds_disable(struct lvds_setting_information
  588. *plvds_setting_info,
  589. struct lvds_chip_information *plvds_chip_info)
  590. {
  591. bool turn_off_first_powersequence = false;
  592. bool turn_off_second_powersequence = false;
  593. if (INTERFACE_LVDS0LVDS1 == plvds_chip_info->output_interface)
  594. turn_off_first_powersequence = true;
  595. if (INTERFACE_LVDS0 == plvds_chip_info->output_interface)
  596. turn_off_first_powersequence = true;
  597. if (INTERFACE_LVDS1 == plvds_chip_info->output_interface)
  598. turn_off_second_powersequence = true;
  599. if (turn_off_second_powersequence) {
  600. /* Use second power sequence control: */
  601. /* Turn off power sequence. */
  602. viafb_write_reg_mask(CRD4, VIACR, 0, BIT1);
  603. /* Turn off back light. */
  604. viafb_write_reg_mask(CRD3, VIACR, 0xC0, BIT6 + BIT7);
  605. }
  606. if (turn_off_first_powersequence) {
  607. /* Use first power sequence control: */
  608. /* Turn off power sequence. */
  609. viafb_write_reg_mask(CR6A, VIACR, 0, BIT3);
  610. /* Turn off back light. */
  611. viafb_write_reg_mask(CR91, VIACR, 0xC0, BIT6 + BIT7);
  612. }
  613. /* Power off LVDS channel. */
  614. switch (plvds_chip_info->output_interface) {
  615. case INTERFACE_LVDS0:
  616. {
  617. viafb_write_reg_mask(CRD2, VIACR, 0x80, BIT7);
  618. break;
  619. }
  620. case INTERFACE_LVDS1:
  621. {
  622. viafb_write_reg_mask(CRD2, VIACR, 0x40, BIT6);
  623. break;
  624. }
  625. case INTERFACE_LVDS0LVDS1:
  626. {
  627. viafb_write_reg_mask(CRD2, VIACR, 0xC0, BIT6 + BIT7);
  628. break;
  629. }
  630. }
  631. }
  632. static void integrated_lvds_enable(struct lvds_setting_information
  633. *plvds_setting_info,
  634. struct lvds_chip_information *plvds_chip_info)
  635. {
  636. DEBUG_MSG(KERN_INFO "integrated_lvds_enable, out_interface:%d\n",
  637. plvds_chip_info->output_interface);
  638. if (plvds_setting_info->lcd_mode == LCD_SPWG)
  639. viafb_write_reg_mask(CRD2, VIACR, 0x00, BIT0 + BIT1);
  640. else
  641. viafb_write_reg_mask(CRD2, VIACR, 0x03, BIT0 + BIT1);
  642. switch (plvds_chip_info->output_interface) {
  643. case INTERFACE_LVDS0LVDS1:
  644. case INTERFACE_LVDS0:
  645. /* Use first power sequence control: */
  646. /* Use hardware control power sequence. */
  647. viafb_write_reg_mask(CR91, VIACR, 0, BIT0);
  648. /* Turn on back light. */
  649. viafb_write_reg_mask(CR91, VIACR, 0, BIT6 + BIT7);
  650. /* Turn on hardware power sequence. */
  651. viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
  652. break;
  653. case INTERFACE_LVDS1:
  654. /* Use second power sequence control: */
  655. /* Use hardware control power sequence. */
  656. viafb_write_reg_mask(CRD3, VIACR, 0, BIT0);
  657. /* Turn on back light. */
  658. viafb_write_reg_mask(CRD3, VIACR, 0, BIT6 + BIT7);
  659. /* Turn on hardware power sequence. */
  660. viafb_write_reg_mask(CRD4, VIACR, 0x02, BIT1);
  661. break;
  662. }
  663. /* Power on LVDS channel. */
  664. switch (plvds_chip_info->output_interface) {
  665. case INTERFACE_LVDS0:
  666. {
  667. viafb_write_reg_mask(CRD2, VIACR, 0, BIT7);
  668. break;
  669. }
  670. case INTERFACE_LVDS1:
  671. {
  672. viafb_write_reg_mask(CRD2, VIACR, 0, BIT6);
  673. break;
  674. }
  675. case INTERFACE_LVDS0LVDS1:
  676. {
  677. viafb_write_reg_mask(CRD2, VIACR, 0, BIT6 + BIT7);
  678. break;
  679. }
  680. }
  681. }
  682. void viafb_lcd_disable(void)
  683. {
  684. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  685. lcd_powersequence_off();
  686. /* DI1 pad off */
  687. viafb_write_reg_mask(SR1E, VIASR, 0x00, 0x30);
  688. } else if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  689. if (viafb_LCD2_ON
  690. && (INTEGRATED_LVDS ==
  691. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name))
  692. integrated_lvds_disable(viaparinfo->lvds_setting_info,
  693. &viaparinfo->chip_info->lvds_chip_info2);
  694. if (INTEGRATED_LVDS ==
  695. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
  696. integrated_lvds_disable(viaparinfo->lvds_setting_info,
  697. &viaparinfo->chip_info->lvds_chip_info);
  698. if (VT1636_LVDS == viaparinfo->chip_info->
  699. lvds_chip_info.lvds_chip_name)
  700. viafb_disable_lvds_vt1636(viaparinfo->lvds_setting_info,
  701. &viaparinfo->chip_info->lvds_chip_info);
  702. } else if (VT1636_LVDS ==
  703. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  704. viafb_disable_lvds_vt1636(viaparinfo->lvds_setting_info,
  705. &viaparinfo->chip_info->lvds_chip_info);
  706. } else {
  707. /* Backlight off */
  708. viafb_write_reg_mask(SR3D, VIASR, 0x00, 0x20);
  709. /* 24 bit DI data paht off */
  710. viafb_write_reg_mask(CR91, VIACR, 0x80, 0x80);
  711. }
  712. /* Disable expansion bit */
  713. viafb_write_reg_mask(CR79, VIACR, 0x00, 0x01);
  714. /* Simultaneout disabled */
  715. viafb_write_reg_mask(CR6B, VIACR, 0x00, 0x08);
  716. }
  717. static void set_lcd_output_path(int set_iga, int output_interface)
  718. {
  719. switch (output_interface) {
  720. case INTERFACE_DFP:
  721. if ((UNICHROME_K8M890 == viaparinfo->chip_info->gfx_chip_name)
  722. || (UNICHROME_P4M890 ==
  723. viaparinfo->chip_info->gfx_chip_name))
  724. viafb_write_reg_mask(CR97, VIACR, 0x84,
  725. BIT7 + BIT2 + BIT1 + BIT0);
  726. case INTERFACE_DVP0:
  727. case INTERFACE_DVP1:
  728. case INTERFACE_DFP_HIGH:
  729. case INTERFACE_DFP_LOW:
  730. if (set_iga == IGA2)
  731. viafb_write_reg(CR91, VIACR, 0x00);
  732. break;
  733. }
  734. }
  735. void viafb_lcd_enable(void)
  736. {
  737. viafb_write_reg_mask(CR6B, VIACR, 0x00, BIT3);
  738. viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
  739. set_lcd_output_path(viaparinfo->lvds_setting_info->iga_path,
  740. viaparinfo->chip_info->lvds_chip_info.output_interface);
  741. if (viafb_LCD2_ON)
  742. set_lcd_output_path(viaparinfo->lvds_setting_info2->iga_path,
  743. viaparinfo->chip_info->
  744. lvds_chip_info2.output_interface);
  745. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  746. /* DI1 pad on */
  747. viafb_write_reg_mask(SR1E, VIASR, 0x30, 0x30);
  748. lcd_powersequence_on();
  749. } else if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  750. if (viafb_LCD2_ON && (INTEGRATED_LVDS ==
  751. viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name))
  752. integrated_lvds_enable(viaparinfo->lvds_setting_info2, \
  753. &viaparinfo->chip_info->lvds_chip_info2);
  754. if (INTEGRATED_LVDS ==
  755. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
  756. integrated_lvds_enable(viaparinfo->lvds_setting_info,
  757. &viaparinfo->chip_info->lvds_chip_info);
  758. if (VT1636_LVDS == viaparinfo->chip_info->
  759. lvds_chip_info.lvds_chip_name)
  760. viafb_enable_lvds_vt1636(viaparinfo->
  761. lvds_setting_info, &viaparinfo->chip_info->
  762. lvds_chip_info);
  763. } else if (VT1636_LVDS ==
  764. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
  765. viafb_enable_lvds_vt1636(viaparinfo->lvds_setting_info,
  766. &viaparinfo->chip_info->lvds_chip_info);
  767. } else {
  768. /* Backlight on */
  769. viafb_write_reg_mask(SR3D, VIASR, 0x20, 0x20);
  770. /* 24 bit DI data paht on */
  771. viafb_write_reg_mask(CR91, VIACR, 0x00, 0x80);
  772. /* LCD enabled */
  773. viafb_write_reg_mask(CR6A, VIACR, 0x48, 0x48);
  774. }
  775. }
  776. static void lcd_powersequence_off(void)
  777. {
  778. int i, mask, data;
  779. /* Software control power sequence */
  780. viafb_write_reg_mask(CR91, VIACR, 0x11, 0x11);
  781. for (i = 0; i < 3; i++) {
  782. mask = PowerSequenceOff[0][i];
  783. data = PowerSequenceOff[1][i] & mask;
  784. viafb_write_reg_mask(CR91, VIACR, (u8) data, (u8) mask);
  785. udelay(PowerSequenceOff[2][i]);
  786. }
  787. /* Disable LCD */
  788. viafb_write_reg_mask(CR6A, VIACR, 0x00, 0x08);
  789. }
  790. static void lcd_powersequence_on(void)
  791. {
  792. int i, mask, data;
  793. /* Software control power sequence */
  794. viafb_write_reg_mask(CR91, VIACR, 0x11, 0x11);
  795. /* Enable LCD */
  796. viafb_write_reg_mask(CR6A, VIACR, 0x08, 0x08);
  797. for (i = 0; i < 3; i++) {
  798. mask = PowerSequenceOn[0][i];
  799. data = PowerSequenceOn[1][i] & mask;
  800. viafb_write_reg_mask(CR91, VIACR, (u8) data, (u8) mask);
  801. udelay(PowerSequenceOn[2][i]);
  802. }
  803. udelay(1);
  804. }
  805. static void fill_lcd_format(void)
  806. {
  807. u8 bdithering = 0, bdual = 0;
  808. if (viaparinfo->lvds_setting_info->device_lcd_dualedge)
  809. bdual = BIT4;
  810. if (viaparinfo->lvds_setting_info->LCDDithering)
  811. bdithering = BIT0;
  812. /* Dual & Dithering */
  813. viafb_write_reg_mask(CR88, VIACR, (bdithering | bdual), BIT4 + BIT0);
  814. }
  815. static void check_diport_of_integrated_lvds(
  816. struct lvds_chip_information *plvds_chip_info,
  817. struct lvds_setting_information
  818. *plvds_setting_info)
  819. {
  820. /* Determine LCD DI Port by hardware layout. */
  821. switch (viafb_display_hardware_layout) {
  822. case HW_LAYOUT_LCD_ONLY:
  823. {
  824. if (plvds_setting_info->device_lcd_dualedge) {
  825. plvds_chip_info->output_interface =
  826. INTERFACE_LVDS0LVDS1;
  827. } else {
  828. plvds_chip_info->output_interface =
  829. INTERFACE_LVDS0;
  830. }
  831. break;
  832. }
  833. case HW_LAYOUT_DVI_ONLY:
  834. {
  835. plvds_chip_info->output_interface = INTERFACE_NONE;
  836. break;
  837. }
  838. case HW_LAYOUT_LCD1_LCD2:
  839. case HW_LAYOUT_LCD_EXTERNAL_LCD2:
  840. {
  841. plvds_chip_info->output_interface =
  842. INTERFACE_LVDS0LVDS1;
  843. break;
  844. }
  845. case HW_LAYOUT_LCD_DVI:
  846. {
  847. plvds_chip_info->output_interface = INTERFACE_LVDS1;
  848. break;
  849. }
  850. default:
  851. {
  852. plvds_chip_info->output_interface = INTERFACE_LVDS1;
  853. break;
  854. }
  855. }
  856. DEBUG_MSG(KERN_INFO
  857. "Display Hardware Layout: 0x%x, LCD DI Port: 0x%x\n",
  858. viafb_display_hardware_layout,
  859. plvds_chip_info->output_interface);
  860. }
  861. void __devinit viafb_init_lvds_output_interface(struct lvds_chip_information
  862. *plvds_chip_info,
  863. struct lvds_setting_information
  864. *plvds_setting_info)
  865. {
  866. if (INTERFACE_NONE != plvds_chip_info->output_interface) {
  867. /*Do nothing, lcd port is specified by module parameter */
  868. return;
  869. }
  870. switch (plvds_chip_info->lvds_chip_name) {
  871. case VT1636_LVDS:
  872. switch (viaparinfo->chip_info->gfx_chip_name) {
  873. case UNICHROME_CX700:
  874. plvds_chip_info->output_interface = INTERFACE_DVP1;
  875. break;
  876. case UNICHROME_CN700:
  877. plvds_chip_info->output_interface = INTERFACE_DFP_LOW;
  878. break;
  879. default:
  880. plvds_chip_info->output_interface = INTERFACE_DVP0;
  881. break;
  882. }
  883. break;
  884. case INTEGRATED_LVDS:
  885. check_diport_of_integrated_lvds(plvds_chip_info,
  886. plvds_setting_info);
  887. break;
  888. default:
  889. switch (viaparinfo->chip_info->gfx_chip_name) {
  890. case UNICHROME_K8M890:
  891. case UNICHROME_P4M900:
  892. case UNICHROME_P4M890:
  893. plvds_chip_info->output_interface = INTERFACE_DFP_LOW;
  894. break;
  895. default:
  896. plvds_chip_info->output_interface = INTERFACE_DFP;
  897. break;
  898. }
  899. break;
  900. }
  901. }
  902. static struct display_timing lcd_centering_timging(struct display_timing
  903. mode_crt_reg,
  904. struct display_timing panel_crt_reg)
  905. {
  906. struct display_timing crt_reg;
  907. crt_reg.hor_total = panel_crt_reg.hor_total;
  908. crt_reg.hor_addr = mode_crt_reg.hor_addr;
  909. crt_reg.hor_blank_start =
  910. (panel_crt_reg.hor_addr - mode_crt_reg.hor_addr) / 2 +
  911. crt_reg.hor_addr;
  912. crt_reg.hor_blank_end = panel_crt_reg.hor_blank_end;
  913. crt_reg.hor_sync_start =
  914. (panel_crt_reg.hor_sync_start -
  915. panel_crt_reg.hor_blank_start) + crt_reg.hor_blank_start;
  916. crt_reg.hor_sync_end = panel_crt_reg.hor_sync_end;
  917. crt_reg.ver_total = panel_crt_reg.ver_total;
  918. crt_reg.ver_addr = mode_crt_reg.ver_addr;
  919. crt_reg.ver_blank_start =
  920. (panel_crt_reg.ver_addr - mode_crt_reg.ver_addr) / 2 +
  921. crt_reg.ver_addr;
  922. crt_reg.ver_blank_end = panel_crt_reg.ver_blank_end;
  923. crt_reg.ver_sync_start =
  924. (panel_crt_reg.ver_sync_start -
  925. panel_crt_reg.ver_blank_start) + crt_reg.ver_blank_start;
  926. crt_reg.ver_sync_end = panel_crt_reg.ver_sync_end;
  927. return crt_reg;
  928. }
  929. bool viafb_lcd_get_mobile_state(bool *mobile)
  930. {
  931. unsigned char __iomem *romptr, *tableptr, *biosptr;
  932. u8 core_base;
  933. /* Rom address */
  934. const u32 romaddr = 0x000C0000;
  935. u16 start_pattern;
  936. biosptr = ioremap(romaddr, 0x10000);
  937. start_pattern = readw(biosptr);
  938. /* Compare pattern */
  939. if (start_pattern == 0xAA55) {
  940. /* Get the start of Table */
  941. /* 0x1B means BIOS offset position */
  942. romptr = biosptr + 0x1B;
  943. tableptr = biosptr + readw(romptr);
  944. /* Get the start of biosver structure */
  945. /* 18 means BIOS version position. */
  946. romptr = tableptr + 18;
  947. romptr = biosptr + readw(romptr);
  948. /* The offset should be 44, but the
  949. actual image is less three char. */
  950. /* pRom += 44; */
  951. romptr += 41;
  952. core_base = readb(romptr);
  953. if (core_base & 0x8)
  954. *mobile = false;
  955. else
  956. *mobile = true;
  957. /* release memory */
  958. iounmap(biosptr);
  959. return true;
  960. } else {
  961. iounmap(biosptr);
  962. return false;
  963. }
  964. }