netxen_nic_hw.c 60 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314
  1. /*
  2. * Copyright (C) 2003 - 2006 NetXen, Inc.
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place - Suite 330, Boston,
  18. * MA 02111-1307, USA.
  19. *
  20. * The full GNU General Public License is included in this distribution
  21. * in the file called LICENSE.
  22. *
  23. * Contact Information:
  24. * info@netxen.com
  25. * NetXen,
  26. * 3965 Freedom Circle, Fourth floor,
  27. * Santa Clara, CA 95054
  28. *
  29. *
  30. * Source file for NIC routines to access the Phantom hardware
  31. *
  32. */
  33. #include "netxen_nic.h"
  34. #include "netxen_nic_hw.h"
  35. #include "netxen_nic_phan_reg.h"
  36. #include <linux/firmware.h>
  37. #include <net/ip.h>
  38. #define MASK(n) ((1ULL<<(n))-1)
  39. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
  40. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
  41. #define MS_WIN(addr) (addr & 0x0ffc0000)
  42. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  43. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  44. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  45. #define CRB_WINDOW_2M (0x130060)
  46. #define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
  47. #define CRB_INDIRECT_2M (0x1e0000UL)
  48. #define CRB_WIN_LOCK_TIMEOUT 100000000
  49. static crb_128M_2M_block_map_t crb_128M_2M_map[64] = {
  50. {{{0, 0, 0, 0} } }, /* 0: PCI */
  51. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  52. {1, 0x0110000, 0x0120000, 0x130000},
  53. {1, 0x0120000, 0x0122000, 0x124000},
  54. {1, 0x0130000, 0x0132000, 0x126000},
  55. {1, 0x0140000, 0x0142000, 0x128000},
  56. {1, 0x0150000, 0x0152000, 0x12a000},
  57. {1, 0x0160000, 0x0170000, 0x110000},
  58. {1, 0x0170000, 0x0172000, 0x12e000},
  59. {0, 0x0000000, 0x0000000, 0x000000},
  60. {0, 0x0000000, 0x0000000, 0x000000},
  61. {0, 0x0000000, 0x0000000, 0x000000},
  62. {0, 0x0000000, 0x0000000, 0x000000},
  63. {0, 0x0000000, 0x0000000, 0x000000},
  64. {0, 0x0000000, 0x0000000, 0x000000},
  65. {1, 0x01e0000, 0x01e0800, 0x122000},
  66. {0, 0x0000000, 0x0000000, 0x000000} } },
  67. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  68. {{{0, 0, 0, 0} } }, /* 3: */
  69. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  70. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  71. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  72. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  73. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  74. {0, 0x0000000, 0x0000000, 0x000000},
  75. {0, 0x0000000, 0x0000000, 0x000000},
  76. {0, 0x0000000, 0x0000000, 0x000000},
  77. {0, 0x0000000, 0x0000000, 0x000000},
  78. {0, 0x0000000, 0x0000000, 0x000000},
  79. {0, 0x0000000, 0x0000000, 0x000000},
  80. {0, 0x0000000, 0x0000000, 0x000000},
  81. {0, 0x0000000, 0x0000000, 0x000000},
  82. {0, 0x0000000, 0x0000000, 0x000000},
  83. {0, 0x0000000, 0x0000000, 0x000000},
  84. {0, 0x0000000, 0x0000000, 0x000000},
  85. {0, 0x0000000, 0x0000000, 0x000000},
  86. {0, 0x0000000, 0x0000000, 0x000000},
  87. {0, 0x0000000, 0x0000000, 0x000000},
  88. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  89. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  90. {0, 0x0000000, 0x0000000, 0x000000},
  91. {0, 0x0000000, 0x0000000, 0x000000},
  92. {0, 0x0000000, 0x0000000, 0x000000},
  93. {0, 0x0000000, 0x0000000, 0x000000},
  94. {0, 0x0000000, 0x0000000, 0x000000},
  95. {0, 0x0000000, 0x0000000, 0x000000},
  96. {0, 0x0000000, 0x0000000, 0x000000},
  97. {0, 0x0000000, 0x0000000, 0x000000},
  98. {0, 0x0000000, 0x0000000, 0x000000},
  99. {0, 0x0000000, 0x0000000, 0x000000},
  100. {0, 0x0000000, 0x0000000, 0x000000},
  101. {0, 0x0000000, 0x0000000, 0x000000},
  102. {0, 0x0000000, 0x0000000, 0x000000},
  103. {0, 0x0000000, 0x0000000, 0x000000},
  104. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  105. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {0, 0x0000000, 0x0000000, 0x000000},
  115. {0, 0x0000000, 0x0000000, 0x000000},
  116. {0, 0x0000000, 0x0000000, 0x000000},
  117. {0, 0x0000000, 0x0000000, 0x000000},
  118. {0, 0x0000000, 0x0000000, 0x000000},
  119. {0, 0x0000000, 0x0000000, 0x000000},
  120. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  121. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {0, 0x0000000, 0x0000000, 0x000000},
  135. {0, 0x0000000, 0x0000000, 0x000000},
  136. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  137. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  138. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  139. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  140. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  141. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  142. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  143. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  144. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  145. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  146. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  147. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  148. {{{0, 0, 0, 0} } }, /* 23: */
  149. {{{0, 0, 0, 0} } }, /* 24: */
  150. {{{0, 0, 0, 0} } }, /* 25: */
  151. {{{0, 0, 0, 0} } }, /* 26: */
  152. {{{0, 0, 0, 0} } }, /* 27: */
  153. {{{0, 0, 0, 0} } }, /* 28: */
  154. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  155. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  156. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  157. {{{0} } }, /* 32: PCI */
  158. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  159. {1, 0x2110000, 0x2120000, 0x130000},
  160. {1, 0x2120000, 0x2122000, 0x124000},
  161. {1, 0x2130000, 0x2132000, 0x126000},
  162. {1, 0x2140000, 0x2142000, 0x128000},
  163. {1, 0x2150000, 0x2152000, 0x12a000},
  164. {1, 0x2160000, 0x2170000, 0x110000},
  165. {1, 0x2170000, 0x2172000, 0x12e000},
  166. {0, 0x0000000, 0x0000000, 0x000000},
  167. {0, 0x0000000, 0x0000000, 0x000000},
  168. {0, 0x0000000, 0x0000000, 0x000000},
  169. {0, 0x0000000, 0x0000000, 0x000000},
  170. {0, 0x0000000, 0x0000000, 0x000000},
  171. {0, 0x0000000, 0x0000000, 0x000000},
  172. {0, 0x0000000, 0x0000000, 0x000000},
  173. {0, 0x0000000, 0x0000000, 0x000000} } },
  174. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  175. {{{0} } }, /* 35: */
  176. {{{0} } }, /* 36: */
  177. {{{0} } }, /* 37: */
  178. {{{0} } }, /* 38: */
  179. {{{0} } }, /* 39: */
  180. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  181. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  182. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  183. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  184. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  185. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  186. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  187. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  188. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  189. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  190. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  191. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  192. {{{0} } }, /* 52: */
  193. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  194. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  195. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  196. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  197. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  198. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  199. {{{0} } }, /* 59: I2C0 */
  200. {{{0} } }, /* 60: I2C1 */
  201. {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
  202. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  203. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  204. };
  205. /*
  206. * top 12 bits of crb internal address (hub, agent)
  207. */
  208. static unsigned crb_hub_agt[64] =
  209. {
  210. 0,
  211. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  212. NETXEN_HW_CRB_HUB_AGT_ADR_MN,
  213. NETXEN_HW_CRB_HUB_AGT_ADR_MS,
  214. 0,
  215. NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
  216. NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
  217. NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
  218. NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
  219. NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
  220. NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
  221. NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
  222. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  223. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  224. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  225. NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
  226. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  227. NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
  228. NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
  229. NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
  230. NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
  231. NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
  232. NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
  233. NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
  234. NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
  235. NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
  236. NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
  237. 0,
  238. NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
  239. NETXEN_HW_CRB_HUB_AGT_ADR_SN,
  240. 0,
  241. NETXEN_HW_CRB_HUB_AGT_ADR_EG,
  242. 0,
  243. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  244. NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
  245. 0,
  246. 0,
  247. 0,
  248. 0,
  249. 0,
  250. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  251. 0,
  252. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
  253. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
  254. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
  255. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
  256. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
  257. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
  258. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
  259. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  260. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  261. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  262. 0,
  263. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
  264. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
  265. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
  266. NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
  267. 0,
  268. NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
  269. NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
  270. NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
  271. 0,
  272. NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
  273. 0,
  274. };
  275. /* PCI Windowing for DDR regions. */
  276. #define ADDR_IN_RANGE(addr, low, high) \
  277. (((addr) <= (high)) && ((addr) >= (low)))
  278. #define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
  279. #define NETXEN_NIC_ZERO_PAUSE_ADDR 0ULL
  280. #define NETXEN_NIC_UNIT_PAUSE_ADDR 0x200ULL
  281. #define NETXEN_NIC_EPG_PAUSE_ADDR1 0x2200010000c28001ULL
  282. #define NETXEN_NIC_EPG_PAUSE_ADDR2 0x0100088866554433ULL
  283. #define NETXEN_NIC_WINDOW_MARGIN 0x100000
  284. int netxen_nic_set_mac(struct net_device *netdev, void *p)
  285. {
  286. struct netxen_adapter *adapter = netdev_priv(netdev);
  287. struct sockaddr *addr = p;
  288. if (netif_running(netdev))
  289. return -EBUSY;
  290. if (!is_valid_ether_addr(addr->sa_data))
  291. return -EADDRNOTAVAIL;
  292. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  293. /* For P3, MAC addr is not set in NIU */
  294. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  295. if (adapter->macaddr_set)
  296. adapter->macaddr_set(adapter, addr->sa_data);
  297. return 0;
  298. }
  299. #define NETXEN_UNICAST_ADDR(port, index) \
  300. (NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
  301. #define NETXEN_MCAST_ADDR(port, index) \
  302. (NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
  303. #define MAC_HI(addr) \
  304. ((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
  305. #define MAC_LO(addr) \
  306. ((addr[5] << 16) | (addr[4] << 8) | (addr[3]))
  307. static int
  308. netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
  309. {
  310. u32 val = 0;
  311. u16 port = adapter->physical_port;
  312. u8 *addr = adapter->netdev->dev_addr;
  313. if (adapter->mc_enabled)
  314. return 0;
  315. adapter->hw_read_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  316. val |= (1UL << (28+port));
  317. adapter->hw_write_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  318. /* add broadcast addr to filter */
  319. val = 0xffffff;
  320. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  321. netxen_crb_writelit_adapter(adapter,
  322. NETXEN_UNICAST_ADDR(port, 0)+4, val);
  323. /* add station addr to filter */
  324. val = MAC_HI(addr);
  325. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
  326. val = MAC_LO(addr);
  327. netxen_crb_writelit_adapter(adapter,
  328. NETXEN_UNICAST_ADDR(port, 1)+4, val);
  329. adapter->mc_enabled = 1;
  330. return 0;
  331. }
  332. static int
  333. netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
  334. {
  335. u32 val = 0;
  336. u16 port = adapter->physical_port;
  337. u8 *addr = adapter->netdev->dev_addr;
  338. if (!adapter->mc_enabled)
  339. return 0;
  340. adapter->hw_read_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  341. val &= ~(1UL << (28+port));
  342. adapter->hw_write_wx(adapter, NETXEN_MAC_ADDR_CNTL_REG, &val, 4);
  343. val = MAC_HI(addr);
  344. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  345. val = MAC_LO(addr);
  346. netxen_crb_writelit_adapter(adapter,
  347. NETXEN_UNICAST_ADDR(port, 0)+4, val);
  348. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
  349. netxen_crb_writelit_adapter(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
  350. adapter->mc_enabled = 0;
  351. return 0;
  352. }
  353. static int
  354. netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
  355. int index, u8 *addr)
  356. {
  357. u32 hi = 0, lo = 0;
  358. u16 port = adapter->physical_port;
  359. lo = MAC_LO(addr);
  360. hi = MAC_HI(addr);
  361. netxen_crb_writelit_adapter(adapter,
  362. NETXEN_MCAST_ADDR(port, index), hi);
  363. netxen_crb_writelit_adapter(adapter,
  364. NETXEN_MCAST_ADDR(port, index)+4, lo);
  365. return 0;
  366. }
  367. void netxen_p2_nic_set_multi(struct net_device *netdev)
  368. {
  369. struct netxen_adapter *adapter = netdev_priv(netdev);
  370. struct dev_mc_list *mc_ptr;
  371. u8 null_addr[6];
  372. int index = 0;
  373. memset(null_addr, 0, 6);
  374. if (netdev->flags & IFF_PROMISC) {
  375. adapter->set_promisc(adapter,
  376. NETXEN_NIU_PROMISC_MODE);
  377. /* Full promiscuous mode */
  378. netxen_nic_disable_mcast_filter(adapter);
  379. return;
  380. }
  381. if (netdev->mc_count == 0) {
  382. adapter->set_promisc(adapter,
  383. NETXEN_NIU_NON_PROMISC_MODE);
  384. netxen_nic_disable_mcast_filter(adapter);
  385. return;
  386. }
  387. adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
  388. if (netdev->flags & IFF_ALLMULTI ||
  389. netdev->mc_count > adapter->max_mc_count) {
  390. netxen_nic_disable_mcast_filter(adapter);
  391. return;
  392. }
  393. netxen_nic_enable_mcast_filter(adapter);
  394. for (mc_ptr = netdev->mc_list; mc_ptr; mc_ptr = mc_ptr->next, index++)
  395. netxen_nic_set_mcast_addr(adapter, index, mc_ptr->dmi_addr);
  396. if (index != netdev->mc_count)
  397. printk(KERN_WARNING "%s: %s multicast address count mismatch\n",
  398. netxen_nic_driver_name, netdev->name);
  399. /* Clear out remaining addresses */
  400. for (; index < adapter->max_mc_count; index++)
  401. netxen_nic_set_mcast_addr(adapter, index, null_addr);
  402. }
  403. static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
  404. u8 *addr, nx_mac_list_t **add_list, nx_mac_list_t **del_list)
  405. {
  406. nx_mac_list_t *cur, *prev;
  407. /* if in del_list, move it to adapter->mac_list */
  408. for (cur = *del_list, prev = NULL; cur;) {
  409. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0) {
  410. if (prev == NULL)
  411. *del_list = cur->next;
  412. else
  413. prev->next = cur->next;
  414. cur->next = adapter->mac_list;
  415. adapter->mac_list = cur;
  416. return 0;
  417. }
  418. prev = cur;
  419. cur = cur->next;
  420. }
  421. /* make sure to add each mac address only once */
  422. for (cur = adapter->mac_list; cur; cur = cur->next) {
  423. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0)
  424. return 0;
  425. }
  426. /* not in del_list, create new entry and add to add_list */
  427. cur = kmalloc(sizeof(*cur), in_atomic()? GFP_ATOMIC : GFP_KERNEL);
  428. if (cur == NULL) {
  429. printk(KERN_ERR "%s: cannot allocate memory. MAC filtering may"
  430. "not work properly from now.\n", __func__);
  431. return -1;
  432. }
  433. memcpy(cur->mac_addr, addr, ETH_ALEN);
  434. cur->next = *add_list;
  435. *add_list = cur;
  436. return 0;
  437. }
  438. static int
  439. netxen_send_cmd_descs(struct netxen_adapter *adapter,
  440. struct cmd_desc_type0 *cmd_desc_arr, int nr_elements)
  441. {
  442. uint32_t i, producer;
  443. struct netxen_cmd_buffer *pbuf;
  444. struct cmd_desc_type0 *cmd_desc;
  445. if (nr_elements > MAX_PENDING_DESC_BLOCK_SIZE || nr_elements == 0) {
  446. printk(KERN_WARNING "%s: Too many command descriptors in a "
  447. "request\n", __func__);
  448. return -EINVAL;
  449. }
  450. i = 0;
  451. netif_tx_lock_bh(adapter->netdev);
  452. producer = adapter->cmd_producer;
  453. do {
  454. cmd_desc = &cmd_desc_arr[i];
  455. pbuf = &adapter->cmd_buf_arr[producer];
  456. pbuf->skb = NULL;
  457. pbuf->frag_count = 0;
  458. /* adapter->ahw.cmd_desc_head[producer] = *cmd_desc; */
  459. memcpy(&adapter->ahw.cmd_desc_head[producer],
  460. &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
  461. producer = get_next_index(producer,
  462. adapter->max_tx_desc_count);
  463. i++;
  464. } while (i != nr_elements);
  465. adapter->cmd_producer = producer;
  466. /* write producer index to start the xmit */
  467. netxen_nic_update_cmd_producer(adapter, adapter->cmd_producer);
  468. netif_tx_unlock_bh(adapter->netdev);
  469. return 0;
  470. }
  471. static int nx_p3_sre_macaddr_change(struct net_device *dev,
  472. u8 *addr, unsigned op)
  473. {
  474. struct netxen_adapter *adapter = netdev_priv(dev);
  475. nx_nic_req_t req;
  476. nx_mac_req_t *mac_req;
  477. u64 word;
  478. int rv;
  479. memset(&req, 0, sizeof(nx_nic_req_t));
  480. req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
  481. word = NX_MAC_EVENT | ((u64)adapter->portnum << 16);
  482. req.req_hdr = cpu_to_le64(word);
  483. mac_req = (nx_mac_req_t *)&req.words[0];
  484. mac_req->op = op;
  485. memcpy(mac_req->mac_addr, addr, 6);
  486. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  487. if (rv != 0) {
  488. printk(KERN_ERR "ERROR. Could not send mac update\n");
  489. return rv;
  490. }
  491. return 0;
  492. }
  493. void netxen_p3_nic_set_multi(struct net_device *netdev)
  494. {
  495. struct netxen_adapter *adapter = netdev_priv(netdev);
  496. nx_mac_list_t *cur, *next, *del_list, *add_list = NULL;
  497. struct dev_mc_list *mc_ptr;
  498. u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
  499. u32 mode = VPORT_MISS_MODE_DROP;
  500. del_list = adapter->mac_list;
  501. adapter->mac_list = NULL;
  502. nx_p3_nic_add_mac(adapter, netdev->dev_addr, &add_list, &del_list);
  503. nx_p3_nic_add_mac(adapter, bcast_addr, &add_list, &del_list);
  504. if (netdev->flags & IFF_PROMISC) {
  505. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  506. goto send_fw_cmd;
  507. }
  508. if ((netdev->flags & IFF_ALLMULTI) ||
  509. (netdev->mc_count > adapter->max_mc_count)) {
  510. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  511. goto send_fw_cmd;
  512. }
  513. if (netdev->mc_count > 0) {
  514. for (mc_ptr = netdev->mc_list; mc_ptr;
  515. mc_ptr = mc_ptr->next) {
  516. nx_p3_nic_add_mac(adapter, mc_ptr->dmi_addr,
  517. &add_list, &del_list);
  518. }
  519. }
  520. send_fw_cmd:
  521. adapter->set_promisc(adapter, mode);
  522. for (cur = del_list; cur;) {
  523. nx_p3_sre_macaddr_change(netdev, cur->mac_addr, NETXEN_MAC_DEL);
  524. next = cur->next;
  525. kfree(cur);
  526. cur = next;
  527. }
  528. for (cur = add_list; cur;) {
  529. nx_p3_sre_macaddr_change(netdev, cur->mac_addr, NETXEN_MAC_ADD);
  530. next = cur->next;
  531. cur->next = adapter->mac_list;
  532. adapter->mac_list = cur;
  533. cur = next;
  534. }
  535. }
  536. int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
  537. {
  538. nx_nic_req_t req;
  539. u64 word;
  540. memset(&req, 0, sizeof(nx_nic_req_t));
  541. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  542. word = NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
  543. ((u64)adapter->portnum << 16);
  544. req.req_hdr = cpu_to_le64(word);
  545. req.words[0] = cpu_to_le64(mode);
  546. return netxen_send_cmd_descs(adapter,
  547. (struct cmd_desc_type0 *)&req, 1);
  548. }
  549. void netxen_p3_free_mac_list(struct netxen_adapter *adapter)
  550. {
  551. nx_mac_list_t *cur, *next;
  552. cur = adapter->mac_list;
  553. while (cur) {
  554. next = cur->next;
  555. kfree(cur);
  556. cur = next;
  557. }
  558. }
  559. #define NETXEN_CONFIG_INTR_COALESCE 3
  560. /*
  561. * Send the interrupt coalescing parameter set by ethtool to the card.
  562. */
  563. int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
  564. {
  565. nx_nic_req_t req;
  566. u64 word;
  567. int rv;
  568. memset(&req, 0, sizeof(nx_nic_req_t));
  569. req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
  570. word = NETXEN_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
  571. req.req_hdr = cpu_to_le64(word);
  572. memcpy(&req.words[0], &adapter->coal, sizeof(adapter->coal));
  573. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  574. if (rv != 0) {
  575. printk(KERN_ERR "ERROR. Could not send "
  576. "interrupt coalescing parameters\n");
  577. }
  578. return rv;
  579. }
  580. /*
  581. * netxen_nic_change_mtu - Change the Maximum Transfer Unit
  582. * @returns 0 on success, negative on failure
  583. */
  584. #define MTU_FUDGE_FACTOR 100
  585. int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
  586. {
  587. struct netxen_adapter *adapter = netdev_priv(netdev);
  588. int max_mtu;
  589. int rc = 0;
  590. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  591. max_mtu = P3_MAX_MTU;
  592. else
  593. max_mtu = P2_MAX_MTU;
  594. if (mtu > max_mtu) {
  595. printk(KERN_ERR "%s: mtu > %d bytes unsupported\n",
  596. netdev->name, max_mtu);
  597. return -EINVAL;
  598. }
  599. if (adapter->set_mtu)
  600. rc = adapter->set_mtu(adapter, mtu);
  601. if (!rc)
  602. netdev->mtu = mtu;
  603. return rc;
  604. }
  605. int netxen_is_flash_supported(struct netxen_adapter *adapter)
  606. {
  607. const int locs[] = { 0, 0x4, 0x100, 0x4000, 0x4128 };
  608. int addr, val01, val02, i, j;
  609. /* if the flash size less than 4Mb, make huge war cry and die */
  610. for (j = 1; j < 4; j++) {
  611. addr = j * NETXEN_NIC_WINDOW_MARGIN;
  612. for (i = 0; i < ARRAY_SIZE(locs); i++) {
  613. if (netxen_rom_fast_read(adapter, locs[i], &val01) == 0
  614. && netxen_rom_fast_read(adapter, (addr + locs[i]),
  615. &val02) == 0) {
  616. if (val01 == val02)
  617. return -1;
  618. } else
  619. return -1;
  620. }
  621. }
  622. return 0;
  623. }
  624. static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
  625. int size, __le32 * buf)
  626. {
  627. int i, addr;
  628. __le32 *ptr32;
  629. u32 v;
  630. addr = base;
  631. ptr32 = buf;
  632. for (i = 0; i < size / sizeof(u32); i++) {
  633. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  634. return -1;
  635. *ptr32 = cpu_to_le32(v);
  636. ptr32++;
  637. addr += sizeof(u32);
  638. }
  639. if ((char *)buf + size > (char *)ptr32) {
  640. __le32 local;
  641. if (netxen_rom_fast_read(adapter, addr, &v) == -1)
  642. return -1;
  643. local = cpu_to_le32(v);
  644. memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
  645. }
  646. return 0;
  647. }
  648. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
  649. {
  650. __le32 *pmac = (__le32 *) mac;
  651. u32 offset;
  652. offset = NETXEN_USER_START +
  653. offsetof(struct netxen_new_user_info, mac_addr) +
  654. adapter->portnum * sizeof(u64);
  655. if (netxen_get_flash_block(adapter, offset, sizeof(u64), pmac) == -1)
  656. return -1;
  657. if (*mac == cpu_to_le64(~0ULL)) {
  658. offset = NETXEN_USER_START_OLD +
  659. offsetof(struct netxen_user_old_info, mac_addr) +
  660. adapter->portnum * sizeof(u64);
  661. if (netxen_get_flash_block(adapter,
  662. offset, sizeof(u64), pmac) == -1)
  663. return -1;
  664. if (*mac == cpu_to_le64(~0ULL))
  665. return -1;
  666. }
  667. return 0;
  668. }
  669. int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac)
  670. {
  671. uint32_t crbaddr, mac_hi, mac_lo;
  672. int pci_func = adapter->ahw.pci_func;
  673. crbaddr = CRB_MAC_BLOCK_START +
  674. (4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));
  675. adapter->hw_read_wx(adapter, crbaddr, &mac_lo, 4);
  676. adapter->hw_read_wx(adapter, crbaddr+4, &mac_hi, 4);
  677. if (pci_func & 1)
  678. *mac = le64_to_cpu((mac_lo >> 16) | ((u64)mac_hi << 16));
  679. else
  680. *mac = le64_to_cpu((u64)mac_lo | ((u64)mac_hi << 32));
  681. return 0;
  682. }
  683. #define CRB_WIN_LOCK_TIMEOUT 100000000
  684. static int crb_win_lock(struct netxen_adapter *adapter)
  685. {
  686. int done = 0, timeout = 0;
  687. while (!done) {
  688. /* acquire semaphore3 from PCI HW block */
  689. adapter->hw_read_wx(adapter,
  690. NETXEN_PCIE_REG(PCIE_SEM7_LOCK), &done, 4);
  691. if (done == 1)
  692. break;
  693. if (timeout >= CRB_WIN_LOCK_TIMEOUT)
  694. return -1;
  695. timeout++;
  696. udelay(1);
  697. }
  698. netxen_crb_writelit_adapter(adapter,
  699. NETXEN_CRB_WIN_LOCK_ID, adapter->portnum);
  700. return 0;
  701. }
  702. static void crb_win_unlock(struct netxen_adapter *adapter)
  703. {
  704. int val;
  705. adapter->hw_read_wx(adapter,
  706. NETXEN_PCIE_REG(PCIE_SEM7_UNLOCK), &val, 4);
  707. }
  708. /*
  709. * Changes the CRB window to the specified window.
  710. */
  711. void
  712. netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter, u32 wndw)
  713. {
  714. void __iomem *offset;
  715. u32 tmp;
  716. int count = 0;
  717. uint8_t func = adapter->ahw.pci_func;
  718. if (adapter->curr_window == wndw)
  719. return;
  720. /*
  721. * Move the CRB window.
  722. * We need to write to the "direct access" region of PCI
  723. * to avoid a race condition where the window register has
  724. * not been successfully written across CRB before the target
  725. * register address is received by PCI. The direct region bypasses
  726. * the CRB bus.
  727. */
  728. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  729. NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
  730. if (wndw & 0x1)
  731. wndw = NETXEN_WINDOW_ONE;
  732. writel(wndw, offset);
  733. /* MUST make sure window is set before we forge on... */
  734. while ((tmp = readl(offset)) != wndw) {
  735. printk(KERN_WARNING "%s: %s WARNING: CRB window value not "
  736. "registered properly: 0x%08x.\n",
  737. netxen_nic_driver_name, __func__, tmp);
  738. mdelay(1);
  739. if (count >= 10)
  740. break;
  741. count++;
  742. }
  743. if (wndw == NETXEN_WINDOW_ONE)
  744. adapter->curr_window = 1;
  745. else
  746. adapter->curr_window = 0;
  747. }
  748. /*
  749. * Return -1 if off is not valid,
  750. * 1 if window access is needed. 'off' is set to offset from
  751. * CRB space in 128M pci map
  752. * 0 if no window access is needed. 'off' is set to 2M addr
  753. * In: 'off' is offset from base in 128M pci map
  754. */
  755. static int
  756. netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter,
  757. ulong *off, int len)
  758. {
  759. unsigned long end = *off + len;
  760. crb_128M_2M_sub_block_map_t *m;
  761. if (*off >= NETXEN_CRB_MAX)
  762. return -1;
  763. if (*off >= NETXEN_PCI_CAMQM && (end <= NETXEN_PCI_CAMQM_2M_END)) {
  764. *off = (*off - NETXEN_PCI_CAMQM) + NETXEN_PCI_CAMQM_2M_BASE +
  765. (ulong)adapter->ahw.pci_base0;
  766. return 0;
  767. }
  768. if (*off < NETXEN_PCI_CRBSPACE)
  769. return -1;
  770. *off -= NETXEN_PCI_CRBSPACE;
  771. end = *off + len;
  772. /*
  773. * Try direct map
  774. */
  775. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  776. if (m->valid && (m->start_128M <= *off) && (m->end_128M >= end)) {
  777. *off = *off + m->start_2M - m->start_128M +
  778. (ulong)adapter->ahw.pci_base0;
  779. return 0;
  780. }
  781. /*
  782. * Not in direct map, use crb window
  783. */
  784. return 1;
  785. }
  786. /*
  787. * In: 'off' is offset from CRB space in 128M pci map
  788. * Out: 'off' is 2M pci map addr
  789. * side effect: lock crb window
  790. */
  791. static void
  792. netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong *off)
  793. {
  794. u32 win_read;
  795. adapter->crb_win = CRB_HI(*off);
  796. writel(adapter->crb_win, (adapter->ahw.pci_base0 + CRB_WINDOW_2M));
  797. /*
  798. * Read back value to make sure write has gone through before trying
  799. * to use it.
  800. */
  801. win_read = readl(adapter->ahw.pci_base0 + CRB_WINDOW_2M);
  802. if (win_read != adapter->crb_win) {
  803. printk(KERN_ERR "%s: Written crbwin (0x%x) != "
  804. "Read crbwin (0x%x), off=0x%lx\n",
  805. __func__, adapter->crb_win, win_read, *off);
  806. }
  807. *off = (*off & MASK(16)) + CRB_INDIRECT_2M +
  808. (ulong)adapter->ahw.pci_base0;
  809. }
  810. static int
  811. netxen_do_load_firmware(struct netxen_adapter *adapter, const char *fwname,
  812. const struct firmware *fw)
  813. {
  814. u64 *ptr64;
  815. u32 i, flashaddr, size;
  816. struct pci_dev *pdev = adapter->pdev;
  817. if (fw)
  818. dev_info(&pdev->dev, "loading firmware from file %s\n", fwname);
  819. else
  820. dev_info(&pdev->dev, "loading firmware from flash\n");
  821. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  822. adapter->pci_write_normalize(adapter,
  823. NETXEN_ROMUSB_GLB_CAS_RST, 1);
  824. if (fw) {
  825. __le64 data;
  826. size = (NETXEN_IMAGE_START - NETXEN_BOOTLD_START) / 8;
  827. ptr64 = (u64 *)&fw->data[NETXEN_BOOTLD_START];
  828. flashaddr = NETXEN_BOOTLD_START;
  829. for (i = 0; i < size; i++) {
  830. data = cpu_to_le64(ptr64[i]);
  831. adapter->pci_mem_write(adapter, flashaddr, &data, 8);
  832. flashaddr += 8;
  833. }
  834. size = *(u32 *)&fw->data[NX_FW_SIZE_OFFSET];
  835. size = (__force u32)cpu_to_le32(size) / 8;
  836. ptr64 = (u64 *)&fw->data[NETXEN_IMAGE_START];
  837. flashaddr = NETXEN_IMAGE_START;
  838. for (i = 0; i < size; i++) {
  839. data = cpu_to_le64(ptr64[i]);
  840. if (adapter->pci_mem_write(adapter,
  841. flashaddr, &data, 8))
  842. return -EIO;
  843. flashaddr += 8;
  844. }
  845. } else {
  846. u32 data;
  847. size = (NETXEN_IMAGE_START - NETXEN_BOOTLD_START) / 4;
  848. flashaddr = NETXEN_BOOTLD_START;
  849. for (i = 0; i < size; i++) {
  850. if (netxen_rom_fast_read(adapter,
  851. flashaddr, (int *)&data) != 0)
  852. return -EIO;
  853. if (adapter->pci_mem_write(adapter,
  854. flashaddr, &data, 4))
  855. return -EIO;
  856. flashaddr += 4;
  857. }
  858. }
  859. msleep(1);
  860. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  861. adapter->pci_write_normalize(adapter,
  862. NETXEN_ROMUSB_GLB_SW_RESET, 0x80001d);
  863. else {
  864. adapter->pci_write_normalize(adapter,
  865. NETXEN_ROMUSB_GLB_CHIP_CLK_CTRL, 0x3fff);
  866. adapter->pci_write_normalize(adapter,
  867. NETXEN_ROMUSB_GLB_CAS_RST, 0);
  868. }
  869. return 0;
  870. }
  871. static int
  872. netxen_validate_firmware(struct netxen_adapter *adapter, const char *fwname,
  873. const struct firmware *fw)
  874. {
  875. __le32 val;
  876. u32 major, minor, build, ver, min_ver, bios;
  877. struct pci_dev *pdev = adapter->pdev;
  878. if (fw->size < NX_FW_MIN_SIZE)
  879. return -EINVAL;
  880. val = cpu_to_le32(*(u32 *)&fw->data[NX_FW_MAGIC_OFFSET]);
  881. if ((__force u32)val != NETXEN_BDINFO_MAGIC)
  882. return -EINVAL;
  883. val = cpu_to_le32(*(u32 *)&fw->data[NX_FW_VERSION_OFFSET]);
  884. major = (__force u32)val & 0xff;
  885. minor = ((__force u32)val >> 8) & 0xff;
  886. build = (__force u32)val >> 16;
  887. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  888. min_ver = NETXEN_VERSION_CODE(4, 0, 216);
  889. else
  890. min_ver = NETXEN_VERSION_CODE(3, 4, 216);
  891. ver = NETXEN_VERSION_CODE(major, minor, build);
  892. if ((major > _NETXEN_NIC_LINUX_MAJOR) || (ver < min_ver)) {
  893. dev_err(&pdev->dev,
  894. "%s: firmware version %d.%d.%d unsupported\n",
  895. fwname, major, minor, build);
  896. return -EINVAL;
  897. }
  898. val = cpu_to_le32(*(u32 *)&fw->data[NX_BIOS_VERSION_OFFSET]);
  899. netxen_rom_fast_read(adapter, NX_BIOS_VERSION_OFFSET, (int *)&bios);
  900. if ((__force u32)val != bios) {
  901. dev_err(&pdev->dev, "%s: firmware bios is incompatible\n",
  902. fwname);
  903. return -EINVAL;
  904. }
  905. netxen_nic_reg_write(adapter, NETXEN_CAM_RAM(0x1fc),
  906. NETXEN_BDINFO_MAGIC);
  907. return 0;
  908. }
  909. int netxen_load_firmware(struct netxen_adapter *adapter)
  910. {
  911. u32 capability, flashed_ver;
  912. const struct firmware *fw;
  913. char *fw_name = NULL;
  914. struct pci_dev *pdev = adapter->pdev;
  915. int rc = 0;
  916. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  917. fw_name = NX_P2_MN_ROMIMAGE;
  918. goto request_fw;
  919. }
  920. capability = 0;
  921. netxen_rom_fast_read(adapter,
  922. NX_FW_VERSION_OFFSET, (int *)&flashed_ver);
  923. if (flashed_ver >= NETXEN_VERSION_CODE(4, 0, 220)) {
  924. adapter->hw_read_wx(adapter,
  925. NX_PEG_TUNE_CAPABILITY, &capability, 4);
  926. if (capability & NX_PEG_TUNE_MN_PRESENT) {
  927. fw_name = NX_P3_MN_ROMIMAGE;
  928. goto request_fw;
  929. }
  930. }
  931. request_ct:
  932. fw_name = NX_P3_CT_ROMIMAGE;
  933. request_fw:
  934. rc = request_firmware(&fw, fw_name, &pdev->dev);
  935. if (rc != 0) {
  936. if (fw_name == NX_P3_MN_ROMIMAGE) {
  937. msleep(1);
  938. goto request_ct;
  939. }
  940. fw = NULL;
  941. goto load_fw;
  942. }
  943. rc = netxen_validate_firmware(adapter, fw_name, fw);
  944. if (rc != 0) {
  945. release_firmware(fw);
  946. if (fw_name == NX_P3_MN_ROMIMAGE) {
  947. msleep(1);
  948. goto request_ct;
  949. }
  950. fw = NULL;
  951. }
  952. load_fw:
  953. rc = netxen_do_load_firmware(adapter, fw_name, fw);
  954. if (fw)
  955. release_firmware(fw);
  956. return rc;
  957. }
  958. int
  959. netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter,
  960. ulong off, void *data, int len)
  961. {
  962. void __iomem *addr;
  963. BUG_ON(len != 4);
  964. if (ADDR_IN_WINDOW1(off)) {
  965. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  966. } else { /* Window 0 */
  967. addr = pci_base_offset(adapter, off);
  968. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  969. }
  970. if (!addr) {
  971. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  972. return 1;
  973. }
  974. writel(*(u32 *) data, addr);
  975. if (!ADDR_IN_WINDOW1(off))
  976. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  977. return 0;
  978. }
  979. int
  980. netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter,
  981. ulong off, void *data, int len)
  982. {
  983. void __iomem *addr;
  984. BUG_ON(len != 4);
  985. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  986. addr = NETXEN_CRB_NORMALIZE(adapter, off);
  987. } else { /* Window 0 */
  988. addr = pci_base_offset(adapter, off);
  989. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  990. }
  991. if (!addr) {
  992. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  993. return 1;
  994. }
  995. *(u32 *)data = readl(addr);
  996. if (!ADDR_IN_WINDOW1(off))
  997. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  998. return 0;
  999. }
  1000. int
  1001. netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter,
  1002. ulong off, void *data, int len)
  1003. {
  1004. unsigned long flags = 0;
  1005. int rv;
  1006. BUG_ON(len != 4);
  1007. rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off, len);
  1008. if (rv == -1) {
  1009. printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
  1010. __func__, off);
  1011. dump_stack();
  1012. return -1;
  1013. }
  1014. if (rv == 1) {
  1015. write_lock_irqsave(&adapter->adapter_lock, flags);
  1016. crb_win_lock(adapter);
  1017. netxen_nic_pci_set_crbwindow_2M(adapter, &off);
  1018. writel(*(uint32_t *)data, (void __iomem *)off);
  1019. crb_win_unlock(adapter);
  1020. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1021. } else
  1022. writel(*(uint32_t *)data, (void __iomem *)off);
  1023. return 0;
  1024. }
  1025. int
  1026. netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter,
  1027. ulong off, void *data, int len)
  1028. {
  1029. unsigned long flags = 0;
  1030. int rv;
  1031. BUG_ON(len != 4);
  1032. rv = netxen_nic_pci_get_crb_addr_2M(adapter, &off, len);
  1033. if (rv == -1) {
  1034. printk(KERN_ERR "%s: invalid offset: 0x%016lx\n",
  1035. __func__, off);
  1036. dump_stack();
  1037. return -1;
  1038. }
  1039. if (rv == 1) {
  1040. write_lock_irqsave(&adapter->adapter_lock, flags);
  1041. crb_win_lock(adapter);
  1042. netxen_nic_pci_set_crbwindow_2M(adapter, &off);
  1043. *(uint32_t *)data = readl((void __iomem *)off);
  1044. crb_win_unlock(adapter);
  1045. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1046. } else
  1047. *(uint32_t *)data = readl((void __iomem *)off);
  1048. return 0;
  1049. }
  1050. void netxen_nic_reg_write(struct netxen_adapter *adapter, u64 off, u32 val)
  1051. {
  1052. adapter->hw_write_wx(adapter, off, &val, 4);
  1053. }
  1054. int netxen_nic_reg_read(struct netxen_adapter *adapter, u64 off)
  1055. {
  1056. int val;
  1057. adapter->hw_read_wx(adapter, off, &val, 4);
  1058. return val;
  1059. }
  1060. /* Change the window to 0, write and change back to window 1. */
  1061. void netxen_nic_write_w0(struct netxen_adapter *adapter, u32 index, u32 value)
  1062. {
  1063. adapter->hw_write_wx(adapter, index, &value, 4);
  1064. }
  1065. /* Change the window to 0, read and change back to window 1. */
  1066. void netxen_nic_read_w0(struct netxen_adapter *adapter, u32 index, u32 *value)
  1067. {
  1068. adapter->hw_read_wx(adapter, index, value, 4);
  1069. }
  1070. void netxen_nic_write_w1(struct netxen_adapter *adapter, u32 index, u32 value)
  1071. {
  1072. adapter->hw_write_wx(adapter, index, &value, 4);
  1073. }
  1074. void netxen_nic_read_w1(struct netxen_adapter *adapter, u32 index, u32 *value)
  1075. {
  1076. adapter->hw_read_wx(adapter, index, value, 4);
  1077. }
  1078. /*
  1079. * check memory access boundary.
  1080. * used by test agent. support ddr access only for now
  1081. */
  1082. static unsigned long
  1083. netxen_nic_pci_mem_bound_check(struct netxen_adapter *adapter,
  1084. unsigned long long addr, int size)
  1085. {
  1086. if (!ADDR_IN_RANGE(addr,
  1087. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
  1088. !ADDR_IN_RANGE(addr+size-1,
  1089. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX) ||
  1090. ((size != 1) && (size != 2) && (size != 4) && (size != 8))) {
  1091. return 0;
  1092. }
  1093. return 1;
  1094. }
  1095. static int netxen_pci_set_window_warning_count;
  1096. unsigned long
  1097. netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
  1098. unsigned long long addr)
  1099. {
  1100. void __iomem *offset;
  1101. int window;
  1102. unsigned long long qdr_max;
  1103. uint8_t func = adapter->ahw.pci_func;
  1104. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  1105. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
  1106. } else {
  1107. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
  1108. }
  1109. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1110. /* DDR network side */
  1111. addr -= NETXEN_ADDR_DDR_NET;
  1112. window = (addr >> 25) & 0x3ff;
  1113. if (adapter->ahw.ddr_mn_window != window) {
  1114. adapter->ahw.ddr_mn_window = window;
  1115. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  1116. NETXEN_PCIX_PH_REG(PCIE_MN_WINDOW_REG(func)));
  1117. writel(window, offset);
  1118. /* MUST make sure window is set before we forge on... */
  1119. readl(offset);
  1120. }
  1121. addr -= (window * NETXEN_WINDOW_ONE);
  1122. addr += NETXEN_PCI_DDR_NET;
  1123. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1124. addr -= NETXEN_ADDR_OCM0;
  1125. addr += NETXEN_PCI_OCM0;
  1126. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1127. addr -= NETXEN_ADDR_OCM1;
  1128. addr += NETXEN_PCI_OCM1;
  1129. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
  1130. /* QDR network side */
  1131. addr -= NETXEN_ADDR_QDR_NET;
  1132. window = (addr >> 22) & 0x3f;
  1133. if (adapter->ahw.qdr_sn_window != window) {
  1134. adapter->ahw.qdr_sn_window = window;
  1135. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  1136. NETXEN_PCIX_PH_REG(PCIE_SN_WINDOW_REG(func)));
  1137. writel((window << 22), offset);
  1138. /* MUST make sure window is set before we forge on... */
  1139. readl(offset);
  1140. }
  1141. addr -= (window * 0x400000);
  1142. addr += NETXEN_PCI_QDR_NET;
  1143. } else {
  1144. /*
  1145. * peg gdb frequently accesses memory that doesn't exist,
  1146. * this limits the chit chat so debugging isn't slowed down.
  1147. */
  1148. if ((netxen_pci_set_window_warning_count++ < 8)
  1149. || (netxen_pci_set_window_warning_count % 64 == 0))
  1150. printk("%s: Warning:netxen_nic_pci_set_window()"
  1151. " Unknown address range!\n",
  1152. netxen_nic_driver_name);
  1153. addr = -1UL;
  1154. }
  1155. return addr;
  1156. }
  1157. /*
  1158. * Note : only 32-bit writes!
  1159. */
  1160. int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter,
  1161. u64 off, u32 data)
  1162. {
  1163. writel(data, (void __iomem *)(PCI_OFFSET_SECOND_RANGE(adapter, off)));
  1164. return 0;
  1165. }
  1166. u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off)
  1167. {
  1168. return readl((void __iomem *)(pci_base_offset(adapter, off)));
  1169. }
  1170. void netxen_nic_pci_write_normalize_128M(struct netxen_adapter *adapter,
  1171. u64 off, u32 data)
  1172. {
  1173. writel(data, NETXEN_CRB_NORMALIZE(adapter, off));
  1174. }
  1175. u32 netxen_nic_pci_read_normalize_128M(struct netxen_adapter *adapter, u64 off)
  1176. {
  1177. return readl(NETXEN_CRB_NORMALIZE(adapter, off));
  1178. }
  1179. unsigned long
  1180. netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
  1181. unsigned long long addr)
  1182. {
  1183. int window;
  1184. u32 win_read;
  1185. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1186. /* DDR network side */
  1187. window = MN_WIN(addr);
  1188. adapter->ahw.ddr_mn_window = window;
  1189. adapter->hw_write_wx(adapter,
  1190. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1191. &window, 4);
  1192. adapter->hw_read_wx(adapter,
  1193. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1194. &win_read, 4);
  1195. if ((win_read << 17) != window) {
  1196. printk(KERN_INFO "Written MNwin (0x%x) != "
  1197. "Read MNwin (0x%x)\n", window, win_read);
  1198. }
  1199. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_DDR_NET;
  1200. } else if (ADDR_IN_RANGE(addr,
  1201. NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1202. if ((addr & 0x00ff800) == 0xff800) {
  1203. printk("%s: QM access not handled.\n", __func__);
  1204. addr = -1UL;
  1205. }
  1206. window = OCM_WIN(addr);
  1207. adapter->ahw.ddr_mn_window = window;
  1208. adapter->hw_write_wx(adapter,
  1209. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1210. &window, 4);
  1211. adapter->hw_read_wx(adapter,
  1212. adapter->ahw.mn_win_crb | NETXEN_PCI_CRBSPACE,
  1213. &win_read, 4);
  1214. if ((win_read >> 7) != window) {
  1215. printk(KERN_INFO "%s: Written OCMwin (0x%x) != "
  1216. "Read OCMwin (0x%x)\n",
  1217. __func__, window, win_read);
  1218. }
  1219. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_OCM0_2M;
  1220. } else if (ADDR_IN_RANGE(addr,
  1221. NETXEN_ADDR_QDR_NET, NETXEN_ADDR_QDR_NET_MAX_P3)) {
  1222. /* QDR network side */
  1223. window = MS_WIN(addr);
  1224. adapter->ahw.qdr_sn_window = window;
  1225. adapter->hw_write_wx(adapter,
  1226. adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE,
  1227. &window, 4);
  1228. adapter->hw_read_wx(adapter,
  1229. adapter->ahw.ms_win_crb | NETXEN_PCI_CRBSPACE,
  1230. &win_read, 4);
  1231. if (win_read != window) {
  1232. printk(KERN_INFO "%s: Written MSwin (0x%x) != "
  1233. "Read MSwin (0x%x)\n",
  1234. __func__, window, win_read);
  1235. }
  1236. addr = GET_MEM_OFFS_2M(addr) + NETXEN_PCI_QDR_NET;
  1237. } else {
  1238. /*
  1239. * peg gdb frequently accesses memory that doesn't exist,
  1240. * this limits the chit chat so debugging isn't slowed down.
  1241. */
  1242. if ((netxen_pci_set_window_warning_count++ < 8)
  1243. || (netxen_pci_set_window_warning_count%64 == 0)) {
  1244. printk("%s: Warning:%s Unknown address range!\n",
  1245. __func__, netxen_nic_driver_name);
  1246. }
  1247. addr = -1UL;
  1248. }
  1249. return addr;
  1250. }
  1251. static int netxen_nic_pci_is_same_window(struct netxen_adapter *adapter,
  1252. unsigned long long addr)
  1253. {
  1254. int window;
  1255. unsigned long long qdr_max;
  1256. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  1257. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P2;
  1258. else
  1259. qdr_max = NETXEN_ADDR_QDR_NET_MAX_P3;
  1260. if (ADDR_IN_RANGE(addr,
  1261. NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1262. /* DDR network side */
  1263. BUG(); /* MN access can not come here */
  1264. } else if (ADDR_IN_RANGE(addr,
  1265. NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1266. return 1;
  1267. } else if (ADDR_IN_RANGE(addr,
  1268. NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1269. return 1;
  1270. } else if (ADDR_IN_RANGE(addr, NETXEN_ADDR_QDR_NET, qdr_max)) {
  1271. /* QDR network side */
  1272. window = ((addr - NETXEN_ADDR_QDR_NET) >> 22) & 0x3f;
  1273. if (adapter->ahw.qdr_sn_window == window)
  1274. return 1;
  1275. }
  1276. return 0;
  1277. }
  1278. static int netxen_nic_pci_mem_read_direct(struct netxen_adapter *adapter,
  1279. u64 off, void *data, int size)
  1280. {
  1281. unsigned long flags;
  1282. void __iomem *addr, *mem_ptr = NULL;
  1283. int ret = 0;
  1284. u64 start;
  1285. unsigned long mem_base;
  1286. unsigned long mem_page;
  1287. write_lock_irqsave(&adapter->adapter_lock, flags);
  1288. /*
  1289. * If attempting to access unknown address or straddle hw windows,
  1290. * do not access.
  1291. */
  1292. start = adapter->pci_set_window(adapter, off);
  1293. if ((start == -1UL) ||
  1294. (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
  1295. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1296. printk(KERN_ERR "%s out of bound pci memory access. "
  1297. "offset is 0x%llx\n", netxen_nic_driver_name,
  1298. (unsigned long long)off);
  1299. return -1;
  1300. }
  1301. addr = pci_base_offset(adapter, start);
  1302. if (!addr) {
  1303. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1304. mem_base = pci_resource_start(adapter->pdev, 0);
  1305. mem_page = start & PAGE_MASK;
  1306. /* Map two pages whenever user tries to access addresses in two
  1307. consecutive pages.
  1308. */
  1309. if (mem_page != ((start + size - 1) & PAGE_MASK))
  1310. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  1311. else
  1312. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  1313. if (mem_ptr == NULL) {
  1314. *(uint8_t *)data = 0;
  1315. return -1;
  1316. }
  1317. addr = mem_ptr;
  1318. addr += start & (PAGE_SIZE - 1);
  1319. write_lock_irqsave(&adapter->adapter_lock, flags);
  1320. }
  1321. switch (size) {
  1322. case 1:
  1323. *(uint8_t *)data = readb(addr);
  1324. break;
  1325. case 2:
  1326. *(uint16_t *)data = readw(addr);
  1327. break;
  1328. case 4:
  1329. *(uint32_t *)data = readl(addr);
  1330. break;
  1331. case 8:
  1332. *(uint64_t *)data = readq(addr);
  1333. break;
  1334. default:
  1335. ret = -1;
  1336. break;
  1337. }
  1338. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1339. if (mem_ptr)
  1340. iounmap(mem_ptr);
  1341. return ret;
  1342. }
  1343. static int
  1344. netxen_nic_pci_mem_write_direct(struct netxen_adapter *adapter, u64 off,
  1345. void *data, int size)
  1346. {
  1347. unsigned long flags;
  1348. void __iomem *addr, *mem_ptr = NULL;
  1349. int ret = 0;
  1350. u64 start;
  1351. unsigned long mem_base;
  1352. unsigned long mem_page;
  1353. write_lock_irqsave(&adapter->adapter_lock, flags);
  1354. /*
  1355. * If attempting to access unknown address or straddle hw windows,
  1356. * do not access.
  1357. */
  1358. start = adapter->pci_set_window(adapter, off);
  1359. if ((start == -1UL) ||
  1360. (netxen_nic_pci_is_same_window(adapter, off+size-1) == 0)) {
  1361. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1362. printk(KERN_ERR "%s out of bound pci memory access. "
  1363. "offset is 0x%llx\n", netxen_nic_driver_name,
  1364. (unsigned long long)off);
  1365. return -1;
  1366. }
  1367. addr = pci_base_offset(adapter, start);
  1368. if (!addr) {
  1369. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1370. mem_base = pci_resource_start(adapter->pdev, 0);
  1371. mem_page = start & PAGE_MASK;
  1372. /* Map two pages whenever user tries to access addresses in two
  1373. * consecutive pages.
  1374. */
  1375. if (mem_page != ((start + size - 1) & PAGE_MASK))
  1376. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  1377. else
  1378. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  1379. if (mem_ptr == NULL)
  1380. return -1;
  1381. addr = mem_ptr;
  1382. addr += start & (PAGE_SIZE - 1);
  1383. write_lock_irqsave(&adapter->adapter_lock, flags);
  1384. }
  1385. switch (size) {
  1386. case 1:
  1387. writeb(*(uint8_t *)data, addr);
  1388. break;
  1389. case 2:
  1390. writew(*(uint16_t *)data, addr);
  1391. break;
  1392. case 4:
  1393. writel(*(uint32_t *)data, addr);
  1394. break;
  1395. case 8:
  1396. writeq(*(uint64_t *)data, addr);
  1397. break;
  1398. default:
  1399. ret = -1;
  1400. break;
  1401. }
  1402. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1403. if (mem_ptr)
  1404. iounmap(mem_ptr);
  1405. return ret;
  1406. }
  1407. #define MAX_CTL_CHECK 1000
  1408. int
  1409. netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
  1410. u64 off, void *data, int size)
  1411. {
  1412. unsigned long flags;
  1413. int i, j, ret = 0, loop, sz[2], off0;
  1414. uint32_t temp;
  1415. uint64_t off8, tmpw, word[2] = {0, 0};
  1416. void __iomem *mem_crb;
  1417. /*
  1418. * If not MN, go check for MS or invalid.
  1419. */
  1420. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1421. return netxen_nic_pci_mem_write_direct(adapter,
  1422. off, data, size);
  1423. off8 = off & 0xfffffff8;
  1424. off0 = off & 0x7;
  1425. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1426. sz[1] = size - sz[0];
  1427. loop = ((off0 + size - 1) >> 3) + 1;
  1428. mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
  1429. if ((size != 8) || (off0 != 0)) {
  1430. for (i = 0; i < loop; i++) {
  1431. if (adapter->pci_mem_read(adapter,
  1432. off8 + (i << 3), &word[i], 8))
  1433. return -1;
  1434. }
  1435. }
  1436. switch (size) {
  1437. case 1:
  1438. tmpw = *((uint8_t *)data);
  1439. break;
  1440. case 2:
  1441. tmpw = *((uint16_t *)data);
  1442. break;
  1443. case 4:
  1444. tmpw = *((uint32_t *)data);
  1445. break;
  1446. case 8:
  1447. default:
  1448. tmpw = *((uint64_t *)data);
  1449. break;
  1450. }
  1451. word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1452. word[0] |= tmpw << (off0 * 8);
  1453. if (loop == 2) {
  1454. word[1] &= ~(~0ULL << (sz[1] * 8));
  1455. word[1] |= tmpw >> (sz[0] * 8);
  1456. }
  1457. write_lock_irqsave(&adapter->adapter_lock, flags);
  1458. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1459. for (i = 0; i < loop; i++) {
  1460. writel((uint32_t)(off8 + (i << 3)),
  1461. (mem_crb+MIU_TEST_AGT_ADDR_LO));
  1462. writel(0,
  1463. (mem_crb+MIU_TEST_AGT_ADDR_HI));
  1464. writel(word[i] & 0xffffffff,
  1465. (mem_crb+MIU_TEST_AGT_WRDATA_LO));
  1466. writel((word[i] >> 32) & 0xffffffff,
  1467. (mem_crb+MIU_TEST_AGT_WRDATA_HI));
  1468. writel(MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
  1469. (mem_crb+MIU_TEST_AGT_CTRL));
  1470. writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE|MIU_TA_CTL_WRITE,
  1471. (mem_crb+MIU_TEST_AGT_CTRL));
  1472. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1473. temp = readl(
  1474. (mem_crb+MIU_TEST_AGT_CTRL));
  1475. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1476. break;
  1477. }
  1478. if (j >= MAX_CTL_CHECK) {
  1479. if (printk_ratelimit())
  1480. dev_err(&adapter->pdev->dev,
  1481. "failed to write through agent\n");
  1482. ret = -1;
  1483. break;
  1484. }
  1485. }
  1486. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1487. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1488. return ret;
  1489. }
  1490. int
  1491. netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
  1492. u64 off, void *data, int size)
  1493. {
  1494. unsigned long flags;
  1495. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1496. uint32_t temp;
  1497. uint64_t off8, val, word[2] = {0, 0};
  1498. void __iomem *mem_crb;
  1499. /*
  1500. * If not MN, go check for MS or invalid.
  1501. */
  1502. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1503. return netxen_nic_pci_mem_read_direct(adapter, off, data, size);
  1504. off8 = off & 0xfffffff8;
  1505. off0[0] = off & 0x7;
  1506. off0[1] = 0;
  1507. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  1508. sz[1] = size - sz[0];
  1509. loop = ((off0[0] + size - 1) >> 3) + 1;
  1510. mem_crb = pci_base_offset(adapter, NETXEN_CRB_DDR_NET);
  1511. write_lock_irqsave(&adapter->adapter_lock, flags);
  1512. netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1513. for (i = 0; i < loop; i++) {
  1514. writel((uint32_t)(off8 + (i << 3)),
  1515. (mem_crb+MIU_TEST_AGT_ADDR_LO));
  1516. writel(0,
  1517. (mem_crb+MIU_TEST_AGT_ADDR_HI));
  1518. writel(MIU_TA_CTL_ENABLE,
  1519. (mem_crb+MIU_TEST_AGT_CTRL));
  1520. writel(MIU_TA_CTL_START|MIU_TA_CTL_ENABLE,
  1521. (mem_crb+MIU_TEST_AGT_CTRL));
  1522. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1523. temp = readl(
  1524. (mem_crb+MIU_TEST_AGT_CTRL));
  1525. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1526. break;
  1527. }
  1528. if (j >= MAX_CTL_CHECK) {
  1529. if (printk_ratelimit())
  1530. dev_err(&adapter->pdev->dev,
  1531. "failed to read through agent\n");
  1532. break;
  1533. }
  1534. start = off0[i] >> 2;
  1535. end = (off0[i] + sz[i] - 1) >> 2;
  1536. for (k = start; k <= end; k++) {
  1537. word[i] |= ((uint64_t) readl(
  1538. (mem_crb +
  1539. MIU_TEST_AGT_RDDATA(k))) << (32*k));
  1540. }
  1541. }
  1542. netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1543. write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1544. if (j >= MAX_CTL_CHECK)
  1545. return -1;
  1546. if (sz[0] == 8) {
  1547. val = word[0];
  1548. } else {
  1549. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1550. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1551. }
  1552. switch (size) {
  1553. case 1:
  1554. *(uint8_t *)data = val;
  1555. break;
  1556. case 2:
  1557. *(uint16_t *)data = val;
  1558. break;
  1559. case 4:
  1560. *(uint32_t *)data = val;
  1561. break;
  1562. case 8:
  1563. *(uint64_t *)data = val;
  1564. break;
  1565. }
  1566. return 0;
  1567. }
  1568. int
  1569. netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
  1570. u64 off, void *data, int size)
  1571. {
  1572. int i, j, ret = 0, loop, sz[2], off0;
  1573. uint32_t temp;
  1574. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1575. /*
  1576. * If not MN, go check for MS or invalid.
  1577. */
  1578. if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
  1579. mem_crb = NETXEN_CRB_QDR_NET;
  1580. else {
  1581. mem_crb = NETXEN_CRB_DDR_NET;
  1582. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1583. return netxen_nic_pci_mem_write_direct(adapter,
  1584. off, data, size);
  1585. }
  1586. off8 = off & 0xfffffff8;
  1587. off0 = off & 0x7;
  1588. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1589. sz[1] = size - sz[0];
  1590. loop = ((off0 + size - 1) >> 3) + 1;
  1591. if ((size != 8) || (off0 != 0)) {
  1592. for (i = 0; i < loop; i++) {
  1593. if (adapter->pci_mem_read(adapter, off8 + (i << 3),
  1594. &word[i], 8))
  1595. return -1;
  1596. }
  1597. }
  1598. switch (size) {
  1599. case 1:
  1600. tmpw = *((uint8_t *)data);
  1601. break;
  1602. case 2:
  1603. tmpw = *((uint16_t *)data);
  1604. break;
  1605. case 4:
  1606. tmpw = *((uint32_t *)data);
  1607. break;
  1608. case 8:
  1609. default:
  1610. tmpw = *((uint64_t *)data);
  1611. break;
  1612. }
  1613. word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1614. word[0] |= tmpw << (off0 * 8);
  1615. if (loop == 2) {
  1616. word[1] &= ~(~0ULL << (sz[1] * 8));
  1617. word[1] |= tmpw >> (sz[0] * 8);
  1618. }
  1619. /*
  1620. * don't lock here - write_wx gets the lock if each time
  1621. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1622. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1623. */
  1624. for (i = 0; i < loop; i++) {
  1625. temp = off8 + (i << 3);
  1626. adapter->hw_write_wx(adapter,
  1627. mem_crb+MIU_TEST_AGT_ADDR_LO, &temp, 4);
  1628. temp = 0;
  1629. adapter->hw_write_wx(adapter,
  1630. mem_crb+MIU_TEST_AGT_ADDR_HI, &temp, 4);
  1631. temp = word[i] & 0xffffffff;
  1632. adapter->hw_write_wx(adapter,
  1633. mem_crb+MIU_TEST_AGT_WRDATA_LO, &temp, 4);
  1634. temp = (word[i] >> 32) & 0xffffffff;
  1635. adapter->hw_write_wx(adapter,
  1636. mem_crb+MIU_TEST_AGT_WRDATA_HI, &temp, 4);
  1637. temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1638. adapter->hw_write_wx(adapter,
  1639. mem_crb+MIU_TEST_AGT_CTRL, &temp, 4);
  1640. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1641. adapter->hw_write_wx(adapter,
  1642. mem_crb+MIU_TEST_AGT_CTRL, &temp, 4);
  1643. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1644. adapter->hw_read_wx(adapter,
  1645. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1646. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1647. break;
  1648. }
  1649. if (j >= MAX_CTL_CHECK) {
  1650. if (printk_ratelimit())
  1651. dev_err(&adapter->pdev->dev,
  1652. "failed to write through agent\n");
  1653. ret = -1;
  1654. break;
  1655. }
  1656. }
  1657. /*
  1658. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1659. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1660. */
  1661. return ret;
  1662. }
  1663. int
  1664. netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
  1665. u64 off, void *data, int size)
  1666. {
  1667. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1668. uint32_t temp;
  1669. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1670. /*
  1671. * If not MN, go check for MS or invalid.
  1672. */
  1673. if (off >= NETXEN_ADDR_QDR_NET && off <= NETXEN_ADDR_QDR_NET_MAX_P3)
  1674. mem_crb = NETXEN_CRB_QDR_NET;
  1675. else {
  1676. mem_crb = NETXEN_CRB_DDR_NET;
  1677. if (netxen_nic_pci_mem_bound_check(adapter, off, size) == 0)
  1678. return netxen_nic_pci_mem_read_direct(adapter,
  1679. off, data, size);
  1680. }
  1681. off8 = off & 0xfffffff8;
  1682. off0[0] = off & 0x7;
  1683. off0[1] = 0;
  1684. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  1685. sz[1] = size - sz[0];
  1686. loop = ((off0[0] + size - 1) >> 3) + 1;
  1687. /*
  1688. * don't lock here - write_wx gets the lock if each time
  1689. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1690. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1691. */
  1692. for (i = 0; i < loop; i++) {
  1693. temp = off8 + (i << 3);
  1694. adapter->hw_write_wx(adapter,
  1695. mem_crb + MIU_TEST_AGT_ADDR_LO, &temp, 4);
  1696. temp = 0;
  1697. adapter->hw_write_wx(adapter,
  1698. mem_crb + MIU_TEST_AGT_ADDR_HI, &temp, 4);
  1699. temp = MIU_TA_CTL_ENABLE;
  1700. adapter->hw_write_wx(adapter,
  1701. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1702. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  1703. adapter->hw_write_wx(adapter,
  1704. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1705. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1706. adapter->hw_read_wx(adapter,
  1707. mem_crb + MIU_TEST_AGT_CTRL, &temp, 4);
  1708. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1709. break;
  1710. }
  1711. if (j >= MAX_CTL_CHECK) {
  1712. if (printk_ratelimit())
  1713. dev_err(&adapter->pdev->dev,
  1714. "failed to read through agent\n");
  1715. break;
  1716. }
  1717. start = off0[i] >> 2;
  1718. end = (off0[i] + sz[i] - 1) >> 2;
  1719. for (k = start; k <= end; k++) {
  1720. adapter->hw_read_wx(adapter,
  1721. mem_crb + MIU_TEST_AGT_RDDATA(k), &temp, 4);
  1722. word[i] |= ((uint64_t)temp << (32 * k));
  1723. }
  1724. }
  1725. /*
  1726. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1727. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1728. */
  1729. if (j >= MAX_CTL_CHECK)
  1730. return -1;
  1731. if (sz[0] == 8) {
  1732. val = word[0];
  1733. } else {
  1734. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1735. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1736. }
  1737. switch (size) {
  1738. case 1:
  1739. *(uint8_t *)data = val;
  1740. break;
  1741. case 2:
  1742. *(uint16_t *)data = val;
  1743. break;
  1744. case 4:
  1745. *(uint32_t *)data = val;
  1746. break;
  1747. case 8:
  1748. *(uint64_t *)data = val;
  1749. break;
  1750. }
  1751. return 0;
  1752. }
  1753. /*
  1754. * Note : only 32-bit writes!
  1755. */
  1756. int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter,
  1757. u64 off, u32 data)
  1758. {
  1759. adapter->hw_write_wx(adapter, off, &data, 4);
  1760. return 0;
  1761. }
  1762. u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off)
  1763. {
  1764. u32 temp;
  1765. adapter->hw_read_wx(adapter, off, &temp, 4);
  1766. return temp;
  1767. }
  1768. void netxen_nic_pci_write_normalize_2M(struct netxen_adapter *adapter,
  1769. u64 off, u32 data)
  1770. {
  1771. adapter->hw_write_wx(adapter, off, &data, 4);
  1772. }
  1773. u32 netxen_nic_pci_read_normalize_2M(struct netxen_adapter *adapter, u64 off)
  1774. {
  1775. u32 temp;
  1776. adapter->hw_read_wx(adapter, off, &temp, 4);
  1777. return temp;
  1778. }
  1779. int netxen_nic_get_board_info(struct netxen_adapter *adapter)
  1780. {
  1781. int rv = 0;
  1782. int addr = NETXEN_BRDCFG_START;
  1783. struct netxen_board_info *boardinfo;
  1784. int index;
  1785. int *ptr32;
  1786. boardinfo = &adapter->ahw.boardcfg;
  1787. ptr32 = (int *) boardinfo;
  1788. for (index = 0; index < sizeof(struct netxen_board_info) / sizeof(u32);
  1789. index++) {
  1790. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1) {
  1791. return -EIO;
  1792. }
  1793. ptr32++;
  1794. addr += sizeof(u32);
  1795. }
  1796. if (boardinfo->magic != NETXEN_BDINFO_MAGIC) {
  1797. printk("%s: ERROR reading %s board config."
  1798. " Read %x, expected %x\n", netxen_nic_driver_name,
  1799. netxen_nic_driver_name,
  1800. boardinfo->magic, NETXEN_BDINFO_MAGIC);
  1801. rv = -1;
  1802. }
  1803. if (boardinfo->header_version != NETXEN_BDINFO_VERSION) {
  1804. printk("%s: Unknown board config version."
  1805. " Read %x, expected %x\n", netxen_nic_driver_name,
  1806. boardinfo->header_version, NETXEN_BDINFO_VERSION);
  1807. rv = -1;
  1808. }
  1809. if (boardinfo->board_type == NETXEN_BRDTYPE_P3_4_GB_MM) {
  1810. u32 gpio = netxen_nic_reg_read(adapter,
  1811. NETXEN_ROMUSB_GLB_PAD_GPIO_I);
  1812. if ((gpio & 0x8000) == 0)
  1813. boardinfo->board_type = NETXEN_BRDTYPE_P3_10G_TP;
  1814. }
  1815. switch ((netxen_brdtype_t) boardinfo->board_type) {
  1816. case NETXEN_BRDTYPE_P2_SB35_4G:
  1817. adapter->ahw.board_type = NETXEN_NIC_GBE;
  1818. break;
  1819. case NETXEN_BRDTYPE_P2_SB31_10G:
  1820. case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
  1821. case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
  1822. case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
  1823. case NETXEN_BRDTYPE_P3_HMEZ:
  1824. case NETXEN_BRDTYPE_P3_XG_LOM:
  1825. case NETXEN_BRDTYPE_P3_10G_CX4:
  1826. case NETXEN_BRDTYPE_P3_10G_CX4_LP:
  1827. case NETXEN_BRDTYPE_P3_IMEZ:
  1828. case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
  1829. case NETXEN_BRDTYPE_P3_10G_SFP_CT:
  1830. case NETXEN_BRDTYPE_P3_10G_SFP_QT:
  1831. case NETXEN_BRDTYPE_P3_10G_XFP:
  1832. case NETXEN_BRDTYPE_P3_10000_BASE_T:
  1833. adapter->ahw.board_type = NETXEN_NIC_XGBE;
  1834. break;
  1835. case NETXEN_BRDTYPE_P1_BD:
  1836. case NETXEN_BRDTYPE_P1_SB:
  1837. case NETXEN_BRDTYPE_P1_SMAX:
  1838. case NETXEN_BRDTYPE_P1_SOCK:
  1839. case NETXEN_BRDTYPE_P3_REF_QG:
  1840. case NETXEN_BRDTYPE_P3_4_GB:
  1841. case NETXEN_BRDTYPE_P3_4_GB_MM:
  1842. adapter->ahw.board_type = NETXEN_NIC_GBE;
  1843. break;
  1844. case NETXEN_BRDTYPE_P3_10G_TP:
  1845. adapter->ahw.board_type = (adapter->portnum < 2) ?
  1846. NETXEN_NIC_XGBE : NETXEN_NIC_GBE;
  1847. break;
  1848. default:
  1849. printk("%s: Unknown(%x)\n", netxen_nic_driver_name,
  1850. boardinfo->board_type);
  1851. rv = -ENODEV;
  1852. break;
  1853. }
  1854. return rv;
  1855. }
  1856. /* NIU access sections */
  1857. int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu)
  1858. {
  1859. new_mtu += MTU_FUDGE_FACTOR;
  1860. netxen_nic_write_w0(adapter,
  1861. NETXEN_NIU_GB_MAX_FRAME_SIZE(adapter->physical_port),
  1862. new_mtu);
  1863. return 0;
  1864. }
  1865. int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
  1866. {
  1867. new_mtu += MTU_FUDGE_FACTOR;
  1868. if (adapter->physical_port == 0)
  1869. netxen_nic_write_w0(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE,
  1870. new_mtu);
  1871. else
  1872. netxen_nic_write_w0(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE,
  1873. new_mtu);
  1874. return 0;
  1875. }
  1876. void
  1877. netxen_crb_writelit_adapter(struct netxen_adapter *adapter,
  1878. unsigned long off, int data)
  1879. {
  1880. adapter->hw_write_wx(adapter, off, &data, 4);
  1881. }
  1882. void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
  1883. {
  1884. __u32 status;
  1885. __u32 autoneg;
  1886. __u32 port_mode;
  1887. if (!netif_carrier_ok(adapter->netdev)) {
  1888. adapter->link_speed = 0;
  1889. adapter->link_duplex = -1;
  1890. adapter->link_autoneg = AUTONEG_ENABLE;
  1891. return;
  1892. }
  1893. if (adapter->ahw.board_type == NETXEN_NIC_GBE) {
  1894. adapter->hw_read_wx(adapter,
  1895. NETXEN_PORT_MODE_ADDR, &port_mode, 4);
  1896. if (port_mode == NETXEN_PORT_MODE_802_3_AP) {
  1897. adapter->link_speed = SPEED_1000;
  1898. adapter->link_duplex = DUPLEX_FULL;
  1899. adapter->link_autoneg = AUTONEG_DISABLE;
  1900. return;
  1901. }
  1902. if (adapter->phy_read
  1903. && adapter->phy_read(adapter,
  1904. NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
  1905. &status) == 0) {
  1906. if (netxen_get_phy_link(status)) {
  1907. switch (netxen_get_phy_speed(status)) {
  1908. case 0:
  1909. adapter->link_speed = SPEED_10;
  1910. break;
  1911. case 1:
  1912. adapter->link_speed = SPEED_100;
  1913. break;
  1914. case 2:
  1915. adapter->link_speed = SPEED_1000;
  1916. break;
  1917. default:
  1918. adapter->link_speed = 0;
  1919. break;
  1920. }
  1921. switch (netxen_get_phy_duplex(status)) {
  1922. case 0:
  1923. adapter->link_duplex = DUPLEX_HALF;
  1924. break;
  1925. case 1:
  1926. adapter->link_duplex = DUPLEX_FULL;
  1927. break;
  1928. default:
  1929. adapter->link_duplex = -1;
  1930. break;
  1931. }
  1932. if (adapter->phy_read
  1933. && adapter->phy_read(adapter,
  1934. NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
  1935. &autoneg) != 0)
  1936. adapter->link_autoneg = autoneg;
  1937. } else
  1938. goto link_down;
  1939. } else {
  1940. link_down:
  1941. adapter->link_speed = 0;
  1942. adapter->link_duplex = -1;
  1943. }
  1944. }
  1945. }
  1946. void netxen_nic_flash_print(struct netxen_adapter *adapter)
  1947. {
  1948. u32 fw_major = 0;
  1949. u32 fw_minor = 0;
  1950. u32 fw_build = 0;
  1951. char brd_name[NETXEN_MAX_SHORT_NAME];
  1952. char serial_num[32];
  1953. int i, addr;
  1954. int *ptr32;
  1955. struct netxen_board_info *board_info = &(adapter->ahw.boardcfg);
  1956. adapter->driver_mismatch = 0;
  1957. ptr32 = (int *)&serial_num;
  1958. addr = NETXEN_USER_START +
  1959. offsetof(struct netxen_new_user_info, serial_num);
  1960. for (i = 0; i < 8; i++) {
  1961. if (netxen_rom_fast_read(adapter, addr, ptr32) == -1) {
  1962. printk("%s: ERROR reading %s board userarea.\n",
  1963. netxen_nic_driver_name,
  1964. netxen_nic_driver_name);
  1965. adapter->driver_mismatch = 1;
  1966. return;
  1967. }
  1968. ptr32++;
  1969. addr += sizeof(u32);
  1970. }
  1971. adapter->hw_read_wx(adapter, NETXEN_FW_VERSION_MAJOR, &fw_major, 4);
  1972. adapter->hw_read_wx(adapter, NETXEN_FW_VERSION_MINOR, &fw_minor, 4);
  1973. adapter->hw_read_wx(adapter, NETXEN_FW_VERSION_SUB, &fw_build, 4);
  1974. adapter->fw_major = fw_major;
  1975. if (adapter->portnum == 0) {
  1976. get_brd_name_by_type(board_info->board_type, brd_name);
  1977. printk(KERN_INFO "NetXen %s Board S/N %s Chip rev 0x%x\n",
  1978. brd_name, serial_num, adapter->ahw.revision_id);
  1979. printk(KERN_INFO "NetXen Firmware version %d.%d.%d\n",
  1980. fw_major, fw_minor, fw_build);
  1981. }
  1982. if (NETXEN_VERSION_CODE(fw_major, fw_minor, fw_build) <
  1983. NETXEN_VERSION_CODE(3, 4, 216)) {
  1984. adapter->driver_mismatch = 1;
  1985. printk(KERN_ERR "%s: firmware version %d.%d.%d unsupported\n",
  1986. netxen_nic_driver_name,
  1987. fw_major, fw_minor, fw_build);
  1988. return;
  1989. }
  1990. }