bnx2x_link.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535
  1. /* Copyright 2008-2012 Broadcom Corporation
  2. *
  3. * Unless you and Broadcom execute a separate written software license
  4. * agreement governing use of this software, this software is licensed to you
  5. * under the terms of the GNU General Public License version 2, available
  6. * at http://www.gnu.org/licenses/old-licenses/gpl-2.0.html (the "GPL").
  7. *
  8. * Notwithstanding the above, under no circumstances may you combine this
  9. * software in any way with any other Broadcom software provided under a
  10. * license other than the GPL, without Broadcom's express prior written
  11. * consent.
  12. *
  13. * Written by Yaniv Rosner
  14. *
  15. */
  16. #ifndef BNX2X_LINK_H
  17. #define BNX2X_LINK_H
  18. /***********************************************************/
  19. /* Defines */
  20. /***********************************************************/
  21. #define DEFAULT_PHY_DEV_ADDR 3
  22. #define E2_DEFAULT_PHY_DEV_ADDR 5
  23. #define BNX2X_FLOW_CTRL_AUTO PORT_FEATURE_FLOW_CONTROL_AUTO
  24. #define BNX2X_FLOW_CTRL_TX PORT_FEATURE_FLOW_CONTROL_TX
  25. #define BNX2X_FLOW_CTRL_RX PORT_FEATURE_FLOW_CONTROL_RX
  26. #define BNX2X_FLOW_CTRL_BOTH PORT_FEATURE_FLOW_CONTROL_BOTH
  27. #define BNX2X_FLOW_CTRL_NONE PORT_FEATURE_FLOW_CONTROL_NONE
  28. #define NET_SERDES_IF_XFI 1
  29. #define NET_SERDES_IF_SFI 2
  30. #define NET_SERDES_IF_KR 3
  31. #define NET_SERDES_IF_DXGXS 4
  32. #define SPEED_AUTO_NEG 0
  33. #define SPEED_20000 20000
  34. #define SFP_EEPROM_VENDOR_NAME_ADDR 0x14
  35. #define SFP_EEPROM_VENDOR_NAME_SIZE 16
  36. #define SFP_EEPROM_VENDOR_OUI_ADDR 0x25
  37. #define SFP_EEPROM_VENDOR_OUI_SIZE 3
  38. #define SFP_EEPROM_PART_NO_ADDR 0x28
  39. #define SFP_EEPROM_PART_NO_SIZE 16
  40. #define SFP_EEPROM_REVISION_ADDR 0x38
  41. #define SFP_EEPROM_REVISION_SIZE 4
  42. #define SFP_EEPROM_SERIAL_ADDR 0x44
  43. #define SFP_EEPROM_SERIAL_SIZE 16
  44. #define SFP_EEPROM_DATE_ADDR 0x54 /* ASCII YYMMDD */
  45. #define SFP_EEPROM_DATE_SIZE 6
  46. #define PWR_FLT_ERR_MSG_LEN 250
  47. #define XGXS_EXT_PHY_TYPE(ext_phy_config) \
  48. ((ext_phy_config) & PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK)
  49. #define XGXS_EXT_PHY_ADDR(ext_phy_config) \
  50. (((ext_phy_config) & PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK) >> \
  51. PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT)
  52. #define SERDES_EXT_PHY_TYPE(ext_phy_config) \
  53. ((ext_phy_config) & PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK)
  54. /* Single Media Direct board is the plain 577xx board with CX4/RJ45 jacks */
  55. #define SINGLE_MEDIA_DIRECT(params) (params->num_phys == 1)
  56. /* Single Media board contains single external phy */
  57. #define SINGLE_MEDIA(params) (params->num_phys == 2)
  58. /* Dual Media board contains two external phy with different media */
  59. #define DUAL_MEDIA(params) (params->num_phys == 3)
  60. #define FW_PARAM_PHY_ADDR_MASK 0x000000FF
  61. #define FW_PARAM_PHY_TYPE_MASK 0x0000FF00
  62. #define FW_PARAM_MDIO_CTRL_MASK 0xFFFF0000
  63. #define FW_PARAM_MDIO_CTRL_OFFSET 16
  64. #define FW_PARAM_PHY_ADDR(fw_param) (fw_param & \
  65. FW_PARAM_PHY_ADDR_MASK)
  66. #define FW_PARAM_PHY_TYPE(fw_param) (fw_param & \
  67. FW_PARAM_PHY_TYPE_MASK)
  68. #define FW_PARAM_MDIO_CTRL(fw_param) ((fw_param & \
  69. FW_PARAM_MDIO_CTRL_MASK) >> \
  70. FW_PARAM_MDIO_CTRL_OFFSET)
  71. #define FW_PARAM_SET(phy_addr, phy_type, mdio_access) \
  72. (phy_addr | phy_type | mdio_access << FW_PARAM_MDIO_CTRL_OFFSET)
  73. #define PFC_BRB_FULL_LB_XOFF_THRESHOLD 170
  74. #define PFC_BRB_FULL_LB_XON_THRESHOLD 250
  75. #define MAXVAL(a, b) (((a) > (b)) ? (a) : (b))
  76. #define BMAC_CONTROL_RX_ENABLE 2
  77. /***********************************************************/
  78. /* Structs */
  79. /***********************************************************/
  80. #define INT_PHY 0
  81. #define EXT_PHY1 1
  82. #define EXT_PHY2 2
  83. #define MAX_PHYS 3
  84. /* Same configuration is shared between the XGXS and the first external phy */
  85. #define LINK_CONFIG_SIZE (MAX_PHYS - 1)
  86. #define LINK_CONFIG_IDX(_phy_idx) ((_phy_idx == INT_PHY) ? \
  87. 0 : (_phy_idx - 1))
  88. /***********************************************************/
  89. /* bnx2x_phy struct */
  90. /* Defines the required arguments and function per phy */
  91. /***********************************************************/
  92. struct link_vars;
  93. struct link_params;
  94. struct bnx2x_phy;
  95. typedef u8 (*config_init_t)(struct bnx2x_phy *phy, struct link_params *params,
  96. struct link_vars *vars);
  97. typedef u8 (*read_status_t)(struct bnx2x_phy *phy, struct link_params *params,
  98. struct link_vars *vars);
  99. typedef void (*link_reset_t)(struct bnx2x_phy *phy,
  100. struct link_params *params);
  101. typedef void (*config_loopback_t)(struct bnx2x_phy *phy,
  102. struct link_params *params);
  103. typedef u8 (*format_fw_ver_t)(u32 raw, u8 *str, u16 *len);
  104. typedef void (*hw_reset_t)(struct bnx2x_phy *phy, struct link_params *params);
  105. typedef void (*set_link_led_t)(struct bnx2x_phy *phy,
  106. struct link_params *params, u8 mode);
  107. typedef void (*phy_specific_func_t)(struct bnx2x_phy *phy,
  108. struct link_params *params, u32 action);
  109. struct bnx2x_reg_set {
  110. u8 devad;
  111. u16 reg;
  112. u16 val;
  113. };
  114. struct bnx2x_phy {
  115. u32 type;
  116. /* Loaded during init */
  117. u8 addr;
  118. u8 def_md_devad;
  119. u16 flags;
  120. /* Require HW lock */
  121. #define FLAGS_HW_LOCK_REQUIRED (1<<0)
  122. /* No Over-Current detection */
  123. #define FLAGS_NOC (1<<1)
  124. /* Fan failure detection required */
  125. #define FLAGS_FAN_FAILURE_DET_REQ (1<<2)
  126. /* Initialize first the XGXS and only then the phy itself */
  127. #define FLAGS_INIT_XGXS_FIRST (1<<3)
  128. #define FLAGS_WC_DUAL_MODE (1<<4)
  129. #define FLAGS_4_PORT_MODE (1<<5)
  130. #define FLAGS_REARM_LATCH_SIGNAL (1<<6)
  131. #define FLAGS_SFP_NOT_APPROVED (1<<7)
  132. #define FLAGS_MDC_MDIO_WA (1<<8)
  133. #define FLAGS_DUMMY_READ (1<<9)
  134. #define FLAGS_MDC_MDIO_WA_B0 (1<<10)
  135. #define FLAGS_TX_ERROR_CHECK (1<<12)
  136. #define FLAGS_EEE_10GBT (1<<13)
  137. /* preemphasis values for the rx side */
  138. u16 rx_preemphasis[4];
  139. /* preemphasis values for the tx side */
  140. u16 tx_preemphasis[4];
  141. /* EMAC address for access MDIO */
  142. u32 mdio_ctrl;
  143. u32 supported;
  144. u32 media_type;
  145. #define ETH_PHY_UNSPECIFIED 0x0
  146. #define ETH_PHY_SFPP_10G_FIBER 0x1
  147. #define ETH_PHY_XFP_FIBER 0x2
  148. #define ETH_PHY_DA_TWINAX 0x3
  149. #define ETH_PHY_BASE_T 0x4
  150. #define ETH_PHY_SFP_1G_FIBER 0x5
  151. #define ETH_PHY_KR 0xf0
  152. #define ETH_PHY_CX4 0xf1
  153. #define ETH_PHY_NOT_PRESENT 0xff
  154. /* The address in which version is located*/
  155. u32 ver_addr;
  156. u16 req_flow_ctrl;
  157. u16 req_line_speed;
  158. u32 speed_cap_mask;
  159. u16 req_duplex;
  160. u16 rsrv;
  161. /* Called per phy/port init, and it configures LASI, speed, autoneg,
  162. duplex, flow control negotiation, etc. */
  163. config_init_t config_init;
  164. /* Called due to interrupt. It determines the link, speed */
  165. read_status_t read_status;
  166. /* Called when driver is unloading. Should reset the phy */
  167. link_reset_t link_reset;
  168. /* Set the loopback configuration for the phy */
  169. config_loopback_t config_loopback;
  170. /* Format the given raw number into str up to len */
  171. format_fw_ver_t format_fw_ver;
  172. /* Reset the phy (both ports) */
  173. hw_reset_t hw_reset;
  174. /* Set link led mode (on/off/oper)*/
  175. set_link_led_t set_link_led;
  176. /* PHY Specific tasks */
  177. phy_specific_func_t phy_specific_func;
  178. #define DISABLE_TX 1
  179. #define ENABLE_TX 2
  180. };
  181. /* Inputs parameters to the CLC */
  182. struct link_params {
  183. u8 port;
  184. /* Default / User Configuration */
  185. u8 loopback_mode;
  186. #define LOOPBACK_NONE 0
  187. #define LOOPBACK_EMAC 1
  188. #define LOOPBACK_BMAC 2
  189. #define LOOPBACK_XGXS 3
  190. #define LOOPBACK_EXT_PHY 4
  191. #define LOOPBACK_EXT 5
  192. #define LOOPBACK_UMAC 6
  193. #define LOOPBACK_XMAC 7
  194. /* Device parameters */
  195. u8 mac_addr[6];
  196. u16 req_duplex[LINK_CONFIG_SIZE];
  197. u16 req_flow_ctrl[LINK_CONFIG_SIZE];
  198. u16 req_line_speed[LINK_CONFIG_SIZE]; /* Also determine AutoNeg */
  199. /* shmem parameters */
  200. u32 shmem_base;
  201. u32 shmem2_base;
  202. u32 speed_cap_mask[LINK_CONFIG_SIZE];
  203. u32 switch_cfg;
  204. #define SWITCH_CFG_1G PORT_FEATURE_CON_SWITCH_1G_SWITCH
  205. #define SWITCH_CFG_10G PORT_FEATURE_CON_SWITCH_10G_SWITCH
  206. #define SWITCH_CFG_AUTO_DETECT PORT_FEATURE_CON_SWITCH_AUTO_DETECT
  207. u32 lane_config;
  208. /* Phy register parameter */
  209. u32 chip_id;
  210. /* features */
  211. u32 feature_config_flags;
  212. #define FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED (1<<0)
  213. #define FEATURE_CONFIG_PFC_ENABLED (1<<1)
  214. #define FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY (1<<2)
  215. #define FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY (1<<3)
  216. #define FEATURE_CONFIG_BC_SUPPORTS_AFEX (1<<8)
  217. #define FEATURE_CONFIG_AUTOGREEEN_ENABLED (1<<9)
  218. #define FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED (1<<10)
  219. #define FEATURE_CONFIG_DISABLE_REMOTE_FAULT_DET (1<<11)
  220. /* Will be populated during common init */
  221. struct bnx2x_phy phy[MAX_PHYS];
  222. /* Will be populated during common init */
  223. u8 num_phys;
  224. u8 rsrv;
  225. /* Used to configure the EEE Tx LPI timer, has several modes of
  226. * operation, according to bits 29:28 -
  227. * 2'b00: Timer will be configured by nvram, output will be the value
  228. * from nvram.
  229. * 2'b01: Timer will be configured by nvram, output will be in
  230. * microseconds.
  231. * 2'b10: bits 1:0 contain an nvram value which will be used instead
  232. * of the one located in the nvram. Output will be that value.
  233. * 2'b11: bits 19:0 contain the idle timer in microseconds; output
  234. * will be in microseconds.
  235. * Bits 31:30 should be 2'b11 in order for EEE to be enabled.
  236. */
  237. u32 eee_mode;
  238. #define EEE_MODE_NVRAM_BALANCED_TIME (0xa00)
  239. #define EEE_MODE_NVRAM_AGGRESSIVE_TIME (0x100)
  240. #define EEE_MODE_NVRAM_LATENCY_TIME (0x6000)
  241. #define EEE_MODE_NVRAM_MASK (0x3)
  242. #define EEE_MODE_TIMER_MASK (0xfffff)
  243. #define EEE_MODE_OUTPUT_TIME (1<<28)
  244. #define EEE_MODE_OVERRIDE_NVRAM (1<<29)
  245. #define EEE_MODE_ENABLE_LPI (1<<30)
  246. #define EEE_MODE_ADV_LPI (1<<31)
  247. u16 hw_led_mode; /* part of the hw_config read from the shmem */
  248. u32 multi_phy_config;
  249. /* Device pointer passed to all callback functions */
  250. struct bnx2x *bp;
  251. u16 req_fc_auto_adv; /* Should be set to TX / BOTH when
  252. req_flow_ctrl is set to AUTO */
  253. };
  254. /* Output parameters */
  255. struct link_vars {
  256. u8 phy_flags;
  257. #define PHY_XGXS_FLAG (1<<0)
  258. #define PHY_SGMII_FLAG (1<<1)
  259. #define PHY_PHYSICAL_LINK_FLAG (1<<2)
  260. #define PHY_HALF_OPEN_CONN_FLAG (1<<3)
  261. #define PHY_OVER_CURRENT_FLAG (1<<4)
  262. #define PHY_SFP_TX_FAULT_FLAG (1<<5)
  263. u8 mac_type;
  264. #define MAC_TYPE_NONE 0
  265. #define MAC_TYPE_EMAC 1
  266. #define MAC_TYPE_BMAC 2
  267. #define MAC_TYPE_UMAC 3
  268. #define MAC_TYPE_XMAC 4
  269. u8 phy_link_up; /* internal phy link indication */
  270. u8 link_up;
  271. u16 line_speed;
  272. u16 duplex;
  273. u16 flow_ctrl;
  274. u16 ieee_fc;
  275. /* The same definitions as the shmem parameter */
  276. u32 link_status;
  277. u32 eee_status;
  278. u8 fault_detected;
  279. u8 rsrv1;
  280. u16 periodic_flags;
  281. #define PERIODIC_FLAGS_LINK_EVENT 0x0001
  282. u32 aeu_int_mask;
  283. u8 rx_tx_asic_rst;
  284. u8 turn_to_run_wc_rt;
  285. u16 rsrv2;
  286. };
  287. /***********************************************************/
  288. /* Functions */
  289. /***********************************************************/
  290. int bnx2x_phy_init(struct link_params *params, struct link_vars *vars);
  291. /* Reset the link. Should be called when driver or interface goes down
  292. Before calling phy firmware upgrade, the reset_ext_phy should be set
  293. to 0 */
  294. int bnx2x_link_reset(struct link_params *params, struct link_vars *vars,
  295. u8 reset_ext_phy);
  296. /* bnx2x_link_update should be called upon link interrupt */
  297. int bnx2x_link_update(struct link_params *params, struct link_vars *vars);
  298. /* use the following phy functions to read/write from external_phy
  299. In order to use it to read/write internal phy registers, use
  300. DEFAULT_PHY_DEV_ADDR as devad, and (_bank + (_addr & 0xf)) as
  301. the register */
  302. int bnx2x_phy_read(struct link_params *params, u8 phy_addr,
  303. u8 devad, u16 reg, u16 *ret_val);
  304. int bnx2x_phy_write(struct link_params *params, u8 phy_addr,
  305. u8 devad, u16 reg, u16 val);
  306. /* Reads the link_status from the shmem,
  307. and update the link vars accordingly */
  308. void bnx2x_link_status_update(struct link_params *input,
  309. struct link_vars *output);
  310. /* returns string representing the fw_version of the external phy */
  311. int bnx2x_get_ext_phy_fw_version(struct link_params *params, u8 *version,
  312. u16 len);
  313. /* Set/Unset the led
  314. Basically, the CLC takes care of the led for the link, but in case one needs
  315. to set/unset the led unnaturally, set the "mode" to LED_MODE_OPER to
  316. blink the led, and LED_MODE_OFF to set the led off.*/
  317. int bnx2x_set_led(struct link_params *params,
  318. struct link_vars *vars, u8 mode, u32 speed);
  319. #define LED_MODE_OFF 0
  320. #define LED_MODE_ON 1
  321. #define LED_MODE_OPER 2
  322. #define LED_MODE_FRONT_PANEL_OFF 3
  323. /* bnx2x_handle_module_detect_int should be called upon module detection
  324. interrupt */
  325. void bnx2x_handle_module_detect_int(struct link_params *params);
  326. /* Get the actual link status. In case it returns 0, link is up,
  327. otherwise link is down*/
  328. int bnx2x_test_link(struct link_params *params, struct link_vars *vars,
  329. u8 is_serdes);
  330. /* One-time initialization for external phy after power up */
  331. int bnx2x_common_init_phy(struct bnx2x *bp, u32 shmem_base_path[],
  332. u32 shmem2_base_path[], u32 chip_id);
  333. /* Reset the external PHY using GPIO */
  334. void bnx2x_ext_phy_hw_reset(struct bnx2x *bp, u8 port);
  335. /* Reset the external of SFX7101 */
  336. void bnx2x_sfx7101_sp_sw_reset(struct bnx2x *bp, struct bnx2x_phy *phy);
  337. /* Read "byte_cnt" bytes from address "addr" from the SFP+ EEPROM */
  338. int bnx2x_read_sfp_module_eeprom(struct bnx2x_phy *phy,
  339. struct link_params *params, u16 addr,
  340. u8 byte_cnt, u8 *o_buf);
  341. void bnx2x_hw_reset_phy(struct link_params *params);
  342. /* Checks if HW lock is required for this phy/board type */
  343. u8 bnx2x_hw_lock_required(struct bnx2x *bp, u32 shmem_base,
  344. u32 shmem2_base);
  345. /* Check swap bit and adjust PHY order */
  346. u32 bnx2x_phy_selection(struct link_params *params);
  347. /* Probe the phys on board, and populate them in "params" */
  348. int bnx2x_phy_probe(struct link_params *params);
  349. /* Checks if fan failure detection is required on one of the phys on board */
  350. u8 bnx2x_fan_failure_det_req(struct bnx2x *bp, u32 shmem_base,
  351. u32 shmem2_base, u8 port);
  352. /* DCBX structs */
  353. /* Number of maximum COS per chip */
  354. #define DCBX_E2E3_MAX_NUM_COS (2)
  355. #define DCBX_E3B0_MAX_NUM_COS_PORT0 (6)
  356. #define DCBX_E3B0_MAX_NUM_COS_PORT1 (3)
  357. #define DCBX_E3B0_MAX_NUM_COS ( \
  358. MAXVAL(DCBX_E3B0_MAX_NUM_COS_PORT0, \
  359. DCBX_E3B0_MAX_NUM_COS_PORT1))
  360. #define DCBX_MAX_NUM_COS ( \
  361. MAXVAL(DCBX_E3B0_MAX_NUM_COS, \
  362. DCBX_E2E3_MAX_NUM_COS))
  363. /* PFC port configuration params */
  364. struct bnx2x_nig_brb_pfc_port_params {
  365. /* NIG */
  366. u32 pause_enable;
  367. u32 llfc_out_en;
  368. u32 llfc_enable;
  369. u32 pkt_priority_to_cos;
  370. u8 num_of_rx_cos_priority_mask;
  371. u32 rx_cos_priority_mask[DCBX_MAX_NUM_COS];
  372. u32 llfc_high_priority_classes;
  373. u32 llfc_low_priority_classes;
  374. /* BRB */
  375. u32 cos0_pauseable;
  376. u32 cos1_pauseable;
  377. };
  378. /* ETS port configuration params */
  379. struct bnx2x_ets_bw_params {
  380. u8 bw;
  381. };
  382. struct bnx2x_ets_sp_params {
  383. /**
  384. * valid values are 0 - 5. 0 is highest strict priority.
  385. * There can't be two COS's with the same pri.
  386. */
  387. u8 pri;
  388. };
  389. enum bnx2x_cos_state {
  390. bnx2x_cos_state_strict = 0,
  391. bnx2x_cos_state_bw = 1,
  392. };
  393. struct bnx2x_ets_cos_params {
  394. enum bnx2x_cos_state state ;
  395. union {
  396. struct bnx2x_ets_bw_params bw_params;
  397. struct bnx2x_ets_sp_params sp_params;
  398. } params;
  399. };
  400. struct bnx2x_ets_params {
  401. u8 num_of_cos; /* Number of valid COS entries*/
  402. struct bnx2x_ets_cos_params cos[DCBX_MAX_NUM_COS];
  403. };
  404. /**
  405. * Used to update the PFC attributes in EMAC, BMAC, NIG and BRB
  406. * when link is already up
  407. */
  408. int bnx2x_update_pfc(struct link_params *params,
  409. struct link_vars *vars,
  410. struct bnx2x_nig_brb_pfc_port_params *pfc_params);
  411. /* Used to configure the ETS to disable */
  412. int bnx2x_ets_disabled(struct link_params *params,
  413. struct link_vars *vars);
  414. /* Used to configure the ETS to BW limited */
  415. void bnx2x_ets_bw_limit(const struct link_params *params, const u32 cos0_bw,
  416. const u32 cos1_bw);
  417. /* Used to configure the ETS to strict */
  418. int bnx2x_ets_strict(const struct link_params *params, const u8 strict_cos);
  419. /* Configure the COS to ETS according to BW and SP settings.*/
  420. int bnx2x_ets_e3b0_config(const struct link_params *params,
  421. const struct link_vars *vars,
  422. struct bnx2x_ets_params *ets_params);
  423. /* Read pfc statistic*/
  424. void bnx2x_pfc_statistic(struct link_params *params, struct link_vars *vars,
  425. u32 pfc_frames_sent[2],
  426. u32 pfc_frames_received[2]);
  427. void bnx2x_init_mod_abs_int(struct bnx2x *bp, struct link_vars *vars,
  428. u32 chip_id, u32 shmem_base, u32 shmem2_base,
  429. u8 port);
  430. int bnx2x_sfp_module_detection(struct bnx2x_phy *phy,
  431. struct link_params *params);
  432. void bnx2x_period_func(struct link_params *params, struct link_vars *vars);
  433. int bnx2x_check_half_open_conn(struct link_params *params,
  434. struct link_vars *vars, u8 notify);
  435. #endif /* BNX2X_LINK_H */