iwl-agn.c 138 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2010 Intel Corporation. All rights reserved.
  4. *
  5. * Portions of this file are derived from the ipw3945 project, as well
  6. * as portions of the ieee80211 subsystem header files.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of version 2 of the GNU General Public License as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  20. *
  21. * The full GNU General Public License is included in this distribution in the
  22. * file called LICENSE.
  23. *
  24. * Contact Information:
  25. * Intel Linux Wireless <ilw@linux.intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *
  28. *****************************************************************************/
  29. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/init.h>
  33. #include <linux/pci.h>
  34. #include <linux/pci-aspm.h>
  35. #include <linux/slab.h>
  36. #include <linux/dma-mapping.h>
  37. #include <linux/delay.h>
  38. #include <linux/sched.h>
  39. #include <linux/skbuff.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/wireless.h>
  42. #include <linux/firmware.h>
  43. #include <linux/etherdevice.h>
  44. #include <linux/if_arp.h>
  45. #include <net/mac80211.h>
  46. #include <asm/div64.h>
  47. #define DRV_NAME "iwlagn"
  48. #include "iwl-eeprom.h"
  49. #include "iwl-dev.h"
  50. #include "iwl-core.h"
  51. #include "iwl-io.h"
  52. #include "iwl-helpers.h"
  53. #include "iwl-sta.h"
  54. #include "iwl-agn-calib.h"
  55. #include "iwl-agn.h"
  56. #include "iwl-agn-led.h"
  57. /******************************************************************************
  58. *
  59. * module boiler plate
  60. *
  61. ******************************************************************************/
  62. /*
  63. * module name, copyright, version, etc.
  64. */
  65. #define DRV_DESCRIPTION "Intel(R) Wireless WiFi Link AGN driver for Linux"
  66. #ifdef CONFIG_IWLWIFI_DEBUG
  67. #define VD "d"
  68. #else
  69. #define VD
  70. #endif
  71. #define DRV_VERSION IWLWIFI_VERSION VD
  72. MODULE_DESCRIPTION(DRV_DESCRIPTION);
  73. MODULE_VERSION(DRV_VERSION);
  74. MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
  75. MODULE_LICENSE("GPL");
  76. MODULE_ALIAS("iwl4965");
  77. static int iwlagn_ant_coupling;
  78. static bool iwlagn_bt_ch_announce = 1;
  79. void iwl_update_chain_flags(struct iwl_priv *priv)
  80. {
  81. struct iwl_rxon_context *ctx;
  82. if (priv->cfg->ops->hcmd->set_rxon_chain) {
  83. for_each_context(priv, ctx) {
  84. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  85. if (ctx->active.rx_chain != ctx->staging.rx_chain)
  86. iwlcore_commit_rxon(priv, ctx);
  87. }
  88. }
  89. }
  90. static void iwl_clear_free_frames(struct iwl_priv *priv)
  91. {
  92. struct list_head *element;
  93. IWL_DEBUG_INFO(priv, "%d frames on pre-allocated heap on clear.\n",
  94. priv->frames_count);
  95. while (!list_empty(&priv->free_frames)) {
  96. element = priv->free_frames.next;
  97. list_del(element);
  98. kfree(list_entry(element, struct iwl_frame, list));
  99. priv->frames_count--;
  100. }
  101. if (priv->frames_count) {
  102. IWL_WARN(priv, "%d frames still in use. Did we lose one?\n",
  103. priv->frames_count);
  104. priv->frames_count = 0;
  105. }
  106. }
  107. static struct iwl_frame *iwl_get_free_frame(struct iwl_priv *priv)
  108. {
  109. struct iwl_frame *frame;
  110. struct list_head *element;
  111. if (list_empty(&priv->free_frames)) {
  112. frame = kzalloc(sizeof(*frame), GFP_KERNEL);
  113. if (!frame) {
  114. IWL_ERR(priv, "Could not allocate frame!\n");
  115. return NULL;
  116. }
  117. priv->frames_count++;
  118. return frame;
  119. }
  120. element = priv->free_frames.next;
  121. list_del(element);
  122. return list_entry(element, struct iwl_frame, list);
  123. }
  124. static void iwl_free_frame(struct iwl_priv *priv, struct iwl_frame *frame)
  125. {
  126. memset(frame, 0, sizeof(*frame));
  127. list_add(&frame->list, &priv->free_frames);
  128. }
  129. static u32 iwl_fill_beacon_frame(struct iwl_priv *priv,
  130. struct ieee80211_hdr *hdr,
  131. int left)
  132. {
  133. lockdep_assert_held(&priv->mutex);
  134. if (!priv->beacon_skb)
  135. return 0;
  136. if (priv->beacon_skb->len > left)
  137. return 0;
  138. memcpy(hdr, priv->beacon_skb->data, priv->beacon_skb->len);
  139. return priv->beacon_skb->len;
  140. }
  141. /* Parse the beacon frame to find the TIM element and set tim_idx & tim_size */
  142. static void iwl_set_beacon_tim(struct iwl_priv *priv,
  143. struct iwl_tx_beacon_cmd *tx_beacon_cmd,
  144. u8 *beacon, u32 frame_size)
  145. {
  146. u16 tim_idx;
  147. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)beacon;
  148. /*
  149. * The index is relative to frame start but we start looking at the
  150. * variable-length part of the beacon.
  151. */
  152. tim_idx = mgmt->u.beacon.variable - beacon;
  153. /* Parse variable-length elements of beacon to find WLAN_EID_TIM */
  154. while ((tim_idx < (frame_size - 2)) &&
  155. (beacon[tim_idx] != WLAN_EID_TIM))
  156. tim_idx += beacon[tim_idx+1] + 2;
  157. /* If TIM field was found, set variables */
  158. if ((tim_idx < (frame_size - 1)) && (beacon[tim_idx] == WLAN_EID_TIM)) {
  159. tx_beacon_cmd->tim_idx = cpu_to_le16(tim_idx);
  160. tx_beacon_cmd->tim_size = beacon[tim_idx+1];
  161. } else
  162. IWL_WARN(priv, "Unable to find TIM Element in beacon\n");
  163. }
  164. static unsigned int iwl_hw_get_beacon_cmd(struct iwl_priv *priv,
  165. struct iwl_frame *frame)
  166. {
  167. struct iwl_tx_beacon_cmd *tx_beacon_cmd;
  168. u32 frame_size;
  169. u32 rate_flags;
  170. u32 rate;
  171. /*
  172. * We have to set up the TX command, the TX Beacon command, and the
  173. * beacon contents.
  174. */
  175. lockdep_assert_held(&priv->mutex);
  176. if (!priv->beacon_ctx) {
  177. IWL_ERR(priv, "trying to build beacon w/o beacon context!\n");
  178. return 0;
  179. }
  180. /* Initialize memory */
  181. tx_beacon_cmd = &frame->u.beacon;
  182. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  183. /* Set up TX beacon contents */
  184. frame_size = iwl_fill_beacon_frame(priv, tx_beacon_cmd->frame,
  185. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  186. if (WARN_ON_ONCE(frame_size > MAX_MPDU_SIZE))
  187. return 0;
  188. if (!frame_size)
  189. return 0;
  190. /* Set up TX command fields */
  191. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  192. tx_beacon_cmd->tx.sta_id = priv->beacon_ctx->bcast_sta_id;
  193. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  194. tx_beacon_cmd->tx.tx_flags = TX_CMD_FLG_SEQ_CTL_MSK |
  195. TX_CMD_FLG_TSF_MSK | TX_CMD_FLG_STA_RATE_MSK;
  196. /* Set up TX beacon command fields */
  197. iwl_set_beacon_tim(priv, tx_beacon_cmd, (u8 *)tx_beacon_cmd->frame,
  198. frame_size);
  199. /* Set up packet rate and flags */
  200. rate = iwl_rate_get_lowest_plcp(priv, priv->beacon_ctx);
  201. priv->mgmt_tx_ant = iwl_toggle_tx_ant(priv, priv->mgmt_tx_ant,
  202. priv->hw_params.valid_tx_ant);
  203. rate_flags = iwl_ant_idx_to_flags(priv->mgmt_tx_ant);
  204. if ((rate >= IWL_FIRST_CCK_RATE) && (rate <= IWL_LAST_CCK_RATE))
  205. rate_flags |= RATE_MCS_CCK_MSK;
  206. tx_beacon_cmd->tx.rate_n_flags = iwl_hw_set_rate_n_flags(rate,
  207. rate_flags);
  208. return sizeof(*tx_beacon_cmd) + frame_size;
  209. }
  210. int iwlagn_send_beacon_cmd(struct iwl_priv *priv)
  211. {
  212. struct iwl_frame *frame;
  213. unsigned int frame_size;
  214. int rc;
  215. frame = iwl_get_free_frame(priv);
  216. if (!frame) {
  217. IWL_ERR(priv, "Could not obtain free frame buffer for beacon "
  218. "command.\n");
  219. return -ENOMEM;
  220. }
  221. frame_size = iwl_hw_get_beacon_cmd(priv, frame);
  222. if (!frame_size) {
  223. IWL_ERR(priv, "Error configuring the beacon command\n");
  224. iwl_free_frame(priv, frame);
  225. return -EINVAL;
  226. }
  227. rc = iwl_send_cmd_pdu(priv, REPLY_TX_BEACON, frame_size,
  228. &frame->u.cmd[0]);
  229. iwl_free_frame(priv, frame);
  230. return rc;
  231. }
  232. static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
  233. {
  234. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  235. dma_addr_t addr = get_unaligned_le32(&tb->lo);
  236. if (sizeof(dma_addr_t) > sizeof(u32))
  237. addr |=
  238. ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
  239. return addr;
  240. }
  241. static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
  242. {
  243. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  244. return le16_to_cpu(tb->hi_n_len) >> 4;
  245. }
  246. static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
  247. dma_addr_t addr, u16 len)
  248. {
  249. struct iwl_tfd_tb *tb = &tfd->tbs[idx];
  250. u16 hi_n_len = len << 4;
  251. put_unaligned_le32(addr, &tb->lo);
  252. if (sizeof(dma_addr_t) > sizeof(u32))
  253. hi_n_len |= ((addr >> 16) >> 16) & 0xF;
  254. tb->hi_n_len = cpu_to_le16(hi_n_len);
  255. tfd->num_tbs = idx + 1;
  256. }
  257. static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
  258. {
  259. return tfd->num_tbs & 0x1f;
  260. }
  261. /**
  262. * iwl_hw_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
  263. * @priv - driver private data
  264. * @txq - tx queue
  265. *
  266. * Does NOT advance any TFD circular buffer read/write indexes
  267. * Does NOT free the TFD itself (which is within circular buffer)
  268. */
  269. void iwl_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  270. {
  271. struct iwl_tfd *tfd_tmp = (struct iwl_tfd *)txq->tfds;
  272. struct iwl_tfd *tfd;
  273. struct pci_dev *dev = priv->pci_dev;
  274. int index = txq->q.read_ptr;
  275. int i;
  276. int num_tbs;
  277. tfd = &tfd_tmp[index];
  278. /* Sanity check on number of chunks */
  279. num_tbs = iwl_tfd_get_num_tbs(tfd);
  280. if (num_tbs >= IWL_NUM_OF_TBS) {
  281. IWL_ERR(priv, "Too many chunks: %i\n", num_tbs);
  282. /* @todo issue fatal error, it is quite serious situation */
  283. return;
  284. }
  285. /* Unmap tx_cmd */
  286. if (num_tbs)
  287. pci_unmap_single(dev,
  288. dma_unmap_addr(&txq->meta[index], mapping),
  289. dma_unmap_len(&txq->meta[index], len),
  290. PCI_DMA_BIDIRECTIONAL);
  291. /* Unmap chunks, if any. */
  292. for (i = 1; i < num_tbs; i++)
  293. pci_unmap_single(dev, iwl_tfd_tb_get_addr(tfd, i),
  294. iwl_tfd_tb_get_len(tfd, i), PCI_DMA_TODEVICE);
  295. /* free SKB */
  296. if (txq->txb) {
  297. struct sk_buff *skb;
  298. skb = txq->txb[txq->q.read_ptr].skb;
  299. /* can be called from irqs-disabled context */
  300. if (skb) {
  301. dev_kfree_skb_any(skb);
  302. txq->txb[txq->q.read_ptr].skb = NULL;
  303. }
  304. }
  305. }
  306. int iwl_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
  307. struct iwl_tx_queue *txq,
  308. dma_addr_t addr, u16 len,
  309. u8 reset, u8 pad)
  310. {
  311. struct iwl_queue *q;
  312. struct iwl_tfd *tfd, *tfd_tmp;
  313. u32 num_tbs;
  314. q = &txq->q;
  315. tfd_tmp = (struct iwl_tfd *)txq->tfds;
  316. tfd = &tfd_tmp[q->write_ptr];
  317. if (reset)
  318. memset(tfd, 0, sizeof(*tfd));
  319. num_tbs = iwl_tfd_get_num_tbs(tfd);
  320. /* Each TFD can point to a maximum 20 Tx buffers */
  321. if (num_tbs >= IWL_NUM_OF_TBS) {
  322. IWL_ERR(priv, "Error can not send more than %d chunks\n",
  323. IWL_NUM_OF_TBS);
  324. return -EINVAL;
  325. }
  326. BUG_ON(addr & ~DMA_BIT_MASK(36));
  327. if (unlikely(addr & ~IWL_TX_DMA_MASK))
  328. IWL_ERR(priv, "Unaligned address = %llx\n",
  329. (unsigned long long)addr);
  330. iwl_tfd_set_tb(tfd, num_tbs, addr, len);
  331. return 0;
  332. }
  333. /*
  334. * Tell nic where to find circular buffer of Tx Frame Descriptors for
  335. * given Tx queue, and enable the DMA channel used for that queue.
  336. *
  337. * 4965 supports up to 16 Tx queues in DRAM, mapped to up to 8 Tx DMA
  338. * channels supported in hardware.
  339. */
  340. int iwl_hw_tx_queue_init(struct iwl_priv *priv,
  341. struct iwl_tx_queue *txq)
  342. {
  343. int txq_id = txq->q.id;
  344. /* Circular buffer (TFD queue in DRAM) physical base address */
  345. iwl_write_direct32(priv, FH_MEM_CBBC_QUEUE(txq_id),
  346. txq->q.dma_addr >> 8);
  347. return 0;
  348. }
  349. /******************************************************************************
  350. *
  351. * Generic RX handler implementations
  352. *
  353. ******************************************************************************/
  354. static void iwl_rx_reply_alive(struct iwl_priv *priv,
  355. struct iwl_rx_mem_buffer *rxb)
  356. {
  357. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  358. struct iwl_alive_resp *palive;
  359. struct delayed_work *pwork;
  360. palive = &pkt->u.alive_frame;
  361. IWL_DEBUG_INFO(priv, "Alive ucode status 0x%08X revision "
  362. "0x%01X 0x%01X\n",
  363. palive->is_valid, palive->ver_type,
  364. palive->ver_subtype);
  365. if (palive->ver_subtype == INITIALIZE_SUBTYPE) {
  366. IWL_DEBUG_INFO(priv, "Initialization Alive received.\n");
  367. memcpy(&priv->card_alive_init,
  368. &pkt->u.alive_frame,
  369. sizeof(struct iwl_init_alive_resp));
  370. pwork = &priv->init_alive_start;
  371. } else {
  372. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  373. memcpy(&priv->card_alive, &pkt->u.alive_frame,
  374. sizeof(struct iwl_alive_resp));
  375. pwork = &priv->alive_start;
  376. }
  377. /* We delay the ALIVE response by 5ms to
  378. * give the HW RF Kill time to activate... */
  379. if (palive->is_valid == UCODE_VALID_OK)
  380. queue_delayed_work(priv->workqueue, pwork,
  381. msecs_to_jiffies(5));
  382. else {
  383. IWL_WARN(priv, "%s uCode did not respond OK.\n",
  384. (palive->ver_subtype == INITIALIZE_SUBTYPE) ?
  385. "init" : "runtime");
  386. queue_work(priv->workqueue, &priv->restart);
  387. }
  388. }
  389. static void iwl_bg_beacon_update(struct work_struct *work)
  390. {
  391. struct iwl_priv *priv =
  392. container_of(work, struct iwl_priv, beacon_update);
  393. struct sk_buff *beacon;
  394. mutex_lock(&priv->mutex);
  395. if (!priv->beacon_ctx) {
  396. IWL_ERR(priv, "updating beacon w/o beacon context!\n");
  397. goto out;
  398. }
  399. if (priv->beacon_ctx->vif->type != NL80211_IFTYPE_AP) {
  400. /*
  401. * The ucode will send beacon notifications even in
  402. * IBSS mode, but we don't want to process them. But
  403. * we need to defer the type check to here due to
  404. * requiring locking around the beacon_ctx access.
  405. */
  406. goto out;
  407. }
  408. /* Pull updated AP beacon from mac80211. will fail if not in AP mode */
  409. beacon = ieee80211_beacon_get(priv->hw, priv->beacon_ctx->vif);
  410. if (!beacon) {
  411. IWL_ERR(priv, "update beacon failed -- keeping old\n");
  412. goto out;
  413. }
  414. /* new beacon skb is allocated every time; dispose previous.*/
  415. dev_kfree_skb(priv->beacon_skb);
  416. priv->beacon_skb = beacon;
  417. iwlagn_send_beacon_cmd(priv);
  418. out:
  419. mutex_unlock(&priv->mutex);
  420. }
  421. static void iwl_bg_bt_runtime_config(struct work_struct *work)
  422. {
  423. struct iwl_priv *priv =
  424. container_of(work, struct iwl_priv, bt_runtime_config);
  425. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  426. return;
  427. /* dont send host command if rf-kill is on */
  428. if (!iwl_is_ready_rf(priv))
  429. return;
  430. priv->cfg->ops->hcmd->send_bt_config(priv);
  431. }
  432. static void iwl_bg_bt_full_concurrency(struct work_struct *work)
  433. {
  434. struct iwl_priv *priv =
  435. container_of(work, struct iwl_priv, bt_full_concurrency);
  436. struct iwl_rxon_context *ctx;
  437. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  438. return;
  439. /* dont send host command if rf-kill is on */
  440. if (!iwl_is_ready_rf(priv))
  441. return;
  442. IWL_DEBUG_INFO(priv, "BT coex in %s mode\n",
  443. priv->bt_full_concurrent ?
  444. "full concurrency" : "3-wire");
  445. /*
  446. * LQ & RXON updated cmds must be sent before BT Config cmd
  447. * to avoid 3-wire collisions
  448. */
  449. mutex_lock(&priv->mutex);
  450. for_each_context(priv, ctx) {
  451. if (priv->cfg->ops->hcmd->set_rxon_chain)
  452. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  453. iwlcore_commit_rxon(priv, ctx);
  454. }
  455. mutex_unlock(&priv->mutex);
  456. priv->cfg->ops->hcmd->send_bt_config(priv);
  457. }
  458. /**
  459. * iwl_bg_statistics_periodic - Timer callback to queue statistics
  460. *
  461. * This callback is provided in order to send a statistics request.
  462. *
  463. * This timer function is continually reset to execute within
  464. * REG_RECALIB_PERIOD seconds since the last STATISTICS_NOTIFICATION
  465. * was received. We need to ensure we receive the statistics in order
  466. * to update the temperature used for calibrating the TXPOWER.
  467. */
  468. static void iwl_bg_statistics_periodic(unsigned long data)
  469. {
  470. struct iwl_priv *priv = (struct iwl_priv *)data;
  471. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  472. return;
  473. /* dont send host command if rf-kill is on */
  474. if (!iwl_is_ready_rf(priv))
  475. return;
  476. iwl_send_statistics_request(priv, CMD_ASYNC, false);
  477. }
  478. static void iwl_print_cont_event_trace(struct iwl_priv *priv, u32 base,
  479. u32 start_idx, u32 num_events,
  480. u32 mode)
  481. {
  482. u32 i;
  483. u32 ptr; /* SRAM byte address of log data */
  484. u32 ev, time, data; /* event log data */
  485. unsigned long reg_flags;
  486. if (mode == 0)
  487. ptr = base + (4 * sizeof(u32)) + (start_idx * 2 * sizeof(u32));
  488. else
  489. ptr = base + (4 * sizeof(u32)) + (start_idx * 3 * sizeof(u32));
  490. /* Make sure device is powered up for SRAM reads */
  491. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  492. if (iwl_grab_nic_access(priv)) {
  493. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  494. return;
  495. }
  496. /* Set starting address; reads will auto-increment */
  497. _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
  498. rmb();
  499. /*
  500. * "time" is actually "data" for mode 0 (no timestamp).
  501. * place event id # at far right for easier visual parsing.
  502. */
  503. for (i = 0; i < num_events; i++) {
  504. ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  505. time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  506. if (mode == 0) {
  507. trace_iwlwifi_dev_ucode_cont_event(priv,
  508. 0, time, ev);
  509. } else {
  510. data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  511. trace_iwlwifi_dev_ucode_cont_event(priv,
  512. time, data, ev);
  513. }
  514. }
  515. /* Allow device to power down */
  516. iwl_release_nic_access(priv);
  517. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  518. }
  519. static void iwl_continuous_event_trace(struct iwl_priv *priv)
  520. {
  521. u32 capacity; /* event log capacity in # entries */
  522. u32 base; /* SRAM byte address of event log header */
  523. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  524. u32 num_wraps; /* # times uCode wrapped to top of log */
  525. u32 next_entry; /* index of next entry to be written by uCode */
  526. if (priv->ucode_type == UCODE_INIT)
  527. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  528. else
  529. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  530. if (priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  531. capacity = iwl_read_targ_mem(priv, base);
  532. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  533. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  534. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  535. } else
  536. return;
  537. if (num_wraps == priv->event_log.num_wraps) {
  538. iwl_print_cont_event_trace(priv,
  539. base, priv->event_log.next_entry,
  540. next_entry - priv->event_log.next_entry,
  541. mode);
  542. priv->event_log.non_wraps_count++;
  543. } else {
  544. if ((num_wraps - priv->event_log.num_wraps) > 1)
  545. priv->event_log.wraps_more_count++;
  546. else
  547. priv->event_log.wraps_once_count++;
  548. trace_iwlwifi_dev_ucode_wrap_event(priv,
  549. num_wraps - priv->event_log.num_wraps,
  550. next_entry, priv->event_log.next_entry);
  551. if (next_entry < priv->event_log.next_entry) {
  552. iwl_print_cont_event_trace(priv, base,
  553. priv->event_log.next_entry,
  554. capacity - priv->event_log.next_entry,
  555. mode);
  556. iwl_print_cont_event_trace(priv, base, 0,
  557. next_entry, mode);
  558. } else {
  559. iwl_print_cont_event_trace(priv, base,
  560. next_entry, capacity - next_entry,
  561. mode);
  562. iwl_print_cont_event_trace(priv, base, 0,
  563. next_entry, mode);
  564. }
  565. }
  566. priv->event_log.num_wraps = num_wraps;
  567. priv->event_log.next_entry = next_entry;
  568. }
  569. /**
  570. * iwl_bg_ucode_trace - Timer callback to log ucode event
  571. *
  572. * The timer is continually set to execute every
  573. * UCODE_TRACE_PERIOD milliseconds after the last timer expired
  574. * this function is to perform continuous uCode event logging operation
  575. * if enabled
  576. */
  577. static void iwl_bg_ucode_trace(unsigned long data)
  578. {
  579. struct iwl_priv *priv = (struct iwl_priv *)data;
  580. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  581. return;
  582. if (priv->event_log.ucode_trace) {
  583. iwl_continuous_event_trace(priv);
  584. /* Reschedule the timer to occur in UCODE_TRACE_PERIOD */
  585. mod_timer(&priv->ucode_trace,
  586. jiffies + msecs_to_jiffies(UCODE_TRACE_PERIOD));
  587. }
  588. }
  589. static void iwlagn_rx_beacon_notif(struct iwl_priv *priv,
  590. struct iwl_rx_mem_buffer *rxb)
  591. {
  592. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  593. struct iwlagn_beacon_notif *beacon = (void *)pkt->u.raw;
  594. #ifdef CONFIG_IWLWIFI_DEBUG
  595. u16 status = le16_to_cpu(beacon->beacon_notify_hdr.status.status);
  596. u8 rate = iwl_hw_get_rate(beacon->beacon_notify_hdr.rate_n_flags);
  597. IWL_DEBUG_RX(priv, "beacon status %#x, retries:%d ibssmgr:%d "
  598. "tsf:0x%.8x%.8x rate:%d\n",
  599. status & TX_STATUS_MSK,
  600. beacon->beacon_notify_hdr.failure_frame,
  601. le32_to_cpu(beacon->ibss_mgr_status),
  602. le32_to_cpu(beacon->high_tsf),
  603. le32_to_cpu(beacon->low_tsf), rate);
  604. #endif
  605. priv->ibss_manager = le32_to_cpu(beacon->ibss_mgr_status);
  606. if (!test_bit(STATUS_EXIT_PENDING, &priv->status))
  607. queue_work(priv->workqueue, &priv->beacon_update);
  608. }
  609. /* Handle notification from uCode that card's power state is changing
  610. * due to software, hardware, or critical temperature RFKILL */
  611. static void iwl_rx_card_state_notif(struct iwl_priv *priv,
  612. struct iwl_rx_mem_buffer *rxb)
  613. {
  614. struct iwl_rx_packet *pkt = rxb_addr(rxb);
  615. u32 flags = le32_to_cpu(pkt->u.card_state_notif.flags);
  616. unsigned long status = priv->status;
  617. IWL_DEBUG_RF_KILL(priv, "Card state received: HW:%s SW:%s CT:%s\n",
  618. (flags & HW_CARD_DISABLED) ? "Kill" : "On",
  619. (flags & SW_CARD_DISABLED) ? "Kill" : "On",
  620. (flags & CT_CARD_DISABLED) ?
  621. "Reached" : "Not reached");
  622. if (flags & (SW_CARD_DISABLED | HW_CARD_DISABLED |
  623. CT_CARD_DISABLED)) {
  624. iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
  625. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  626. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  627. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  628. if (!(flags & RXON_CARD_DISABLED)) {
  629. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  630. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  631. iwl_write_direct32(priv, HBUS_TARG_MBX_C,
  632. HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED);
  633. }
  634. if (flags & CT_CARD_DISABLED)
  635. iwl_tt_enter_ct_kill(priv);
  636. }
  637. if (!(flags & CT_CARD_DISABLED))
  638. iwl_tt_exit_ct_kill(priv);
  639. if (flags & HW_CARD_DISABLED)
  640. set_bit(STATUS_RF_KILL_HW, &priv->status);
  641. else
  642. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  643. if (!(flags & RXON_CARD_DISABLED))
  644. iwl_scan_cancel(priv);
  645. if ((test_bit(STATUS_RF_KILL_HW, &status) !=
  646. test_bit(STATUS_RF_KILL_HW, &priv->status)))
  647. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  648. test_bit(STATUS_RF_KILL_HW, &priv->status));
  649. else
  650. wake_up_interruptible(&priv->wait_command_queue);
  651. }
  652. static void iwl_bg_tx_flush(struct work_struct *work)
  653. {
  654. struct iwl_priv *priv =
  655. container_of(work, struct iwl_priv, tx_flush);
  656. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  657. return;
  658. /* do nothing if rf-kill is on */
  659. if (!iwl_is_ready_rf(priv))
  660. return;
  661. if (priv->cfg->ops->lib->txfifo_flush) {
  662. IWL_DEBUG_INFO(priv, "device request: flush all tx frames\n");
  663. iwlagn_dev_txfifo_flush(priv, IWL_DROP_ALL);
  664. }
  665. }
  666. /**
  667. * iwl_setup_rx_handlers - Initialize Rx handler callbacks
  668. *
  669. * Setup the RX handlers for each of the reply types sent from the uCode
  670. * to the host.
  671. *
  672. * This function chains into the hardware specific files for them to setup
  673. * any hardware specific handlers as well.
  674. */
  675. static void iwl_setup_rx_handlers(struct iwl_priv *priv)
  676. {
  677. priv->rx_handlers[REPLY_ALIVE] = iwl_rx_reply_alive;
  678. priv->rx_handlers[REPLY_ERROR] = iwl_rx_reply_error;
  679. priv->rx_handlers[CHANNEL_SWITCH_NOTIFICATION] = iwl_rx_csa;
  680. priv->rx_handlers[SPECTRUM_MEASURE_NOTIFICATION] =
  681. iwl_rx_spectrum_measure_notif;
  682. priv->rx_handlers[PM_SLEEP_NOTIFICATION] = iwl_rx_pm_sleep_notif;
  683. priv->rx_handlers[PM_DEBUG_STATISTIC_NOTIFIC] =
  684. iwl_rx_pm_debug_statistics_notif;
  685. priv->rx_handlers[BEACON_NOTIFICATION] = iwlagn_rx_beacon_notif;
  686. /*
  687. * The same handler is used for both the REPLY to a discrete
  688. * statistics request from the host as well as for the periodic
  689. * statistics notifications (after received beacons) from the uCode.
  690. */
  691. priv->rx_handlers[REPLY_STATISTICS_CMD] = iwl_reply_statistics;
  692. priv->rx_handlers[STATISTICS_NOTIFICATION] = iwl_rx_statistics;
  693. iwl_setup_rx_scan_handlers(priv);
  694. /* status change handler */
  695. priv->rx_handlers[CARD_STATE_NOTIFICATION] = iwl_rx_card_state_notif;
  696. priv->rx_handlers[MISSED_BEACONS_NOTIFICATION] =
  697. iwl_rx_missed_beacon_notif;
  698. /* Rx handlers */
  699. priv->rx_handlers[REPLY_RX_PHY_CMD] = iwlagn_rx_reply_rx_phy;
  700. priv->rx_handlers[REPLY_RX_MPDU_CMD] = iwlagn_rx_reply_rx;
  701. /* block ack */
  702. priv->rx_handlers[REPLY_COMPRESSED_BA] = iwlagn_rx_reply_compressed_ba;
  703. /* Set up hardware specific Rx handlers */
  704. priv->cfg->ops->lib->rx_handler_setup(priv);
  705. }
  706. /**
  707. * iwl_rx_handle - Main entry function for receiving responses from uCode
  708. *
  709. * Uses the priv->rx_handlers callback function array to invoke
  710. * the appropriate handlers, including command responses,
  711. * frame-received notifications, and other notifications.
  712. */
  713. static void iwl_rx_handle(struct iwl_priv *priv)
  714. {
  715. struct iwl_rx_mem_buffer *rxb;
  716. struct iwl_rx_packet *pkt;
  717. struct iwl_rx_queue *rxq = &priv->rxq;
  718. u32 r, i;
  719. int reclaim;
  720. unsigned long flags;
  721. u8 fill_rx = 0;
  722. u32 count = 8;
  723. int total_empty;
  724. /* uCode's read index (stored in shared DRAM) indicates the last Rx
  725. * buffer that the driver may process (last buffer filled by ucode). */
  726. r = le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF;
  727. i = rxq->read;
  728. /* Rx interrupt, but nothing sent from uCode */
  729. if (i == r)
  730. IWL_DEBUG_RX(priv, "r = %d, i = %d\n", r, i);
  731. /* calculate total frames need to be restock after handling RX */
  732. total_empty = r - rxq->write_actual;
  733. if (total_empty < 0)
  734. total_empty += RX_QUEUE_SIZE;
  735. if (total_empty > (RX_QUEUE_SIZE / 2))
  736. fill_rx = 1;
  737. while (i != r) {
  738. int len;
  739. rxb = rxq->queue[i];
  740. /* If an RXB doesn't have a Rx queue slot associated with it,
  741. * then a bug has been introduced in the queue refilling
  742. * routines -- catch it here */
  743. BUG_ON(rxb == NULL);
  744. rxq->queue[i] = NULL;
  745. pci_unmap_page(priv->pci_dev, rxb->page_dma,
  746. PAGE_SIZE << priv->hw_params.rx_page_order,
  747. PCI_DMA_FROMDEVICE);
  748. pkt = rxb_addr(rxb);
  749. len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
  750. len += sizeof(u32); /* account for status word */
  751. trace_iwlwifi_dev_rx(priv, pkt, len);
  752. /* Reclaim a command buffer only if this packet is a response
  753. * to a (driver-originated) command.
  754. * If the packet (e.g. Rx frame) originated from uCode,
  755. * there is no command buffer to reclaim.
  756. * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
  757. * but apparently a few don't get set; catch them here. */
  758. reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME) &&
  759. (pkt->hdr.cmd != REPLY_RX_PHY_CMD) &&
  760. (pkt->hdr.cmd != REPLY_RX) &&
  761. (pkt->hdr.cmd != REPLY_RX_MPDU_CMD) &&
  762. (pkt->hdr.cmd != REPLY_COMPRESSED_BA) &&
  763. (pkt->hdr.cmd != STATISTICS_NOTIFICATION) &&
  764. (pkt->hdr.cmd != REPLY_TX);
  765. /*
  766. * Do the notification wait before RX handlers so
  767. * even if the RX handler consumes the RXB we have
  768. * access to it in the notification wait entry.
  769. */
  770. if (!list_empty(&priv->_agn.notif_waits)) {
  771. struct iwl_notification_wait *w;
  772. spin_lock(&priv->_agn.notif_wait_lock);
  773. list_for_each_entry(w, &priv->_agn.notif_waits, list) {
  774. if (w->cmd == pkt->hdr.cmd) {
  775. w->triggered = true;
  776. if (w->fn)
  777. w->fn(priv, pkt);
  778. }
  779. }
  780. spin_unlock(&priv->_agn.notif_wait_lock);
  781. wake_up_all(&priv->_agn.notif_waitq);
  782. }
  783. /* Based on type of command response or notification,
  784. * handle those that need handling via function in
  785. * rx_handlers table. See iwl_setup_rx_handlers() */
  786. if (priv->rx_handlers[pkt->hdr.cmd]) {
  787. IWL_DEBUG_RX(priv, "r = %d, i = %d, %s, 0x%02x\n", r,
  788. i, get_cmd_string(pkt->hdr.cmd), pkt->hdr.cmd);
  789. priv->isr_stats.rx_handlers[pkt->hdr.cmd]++;
  790. priv->rx_handlers[pkt->hdr.cmd] (priv, rxb);
  791. } else {
  792. /* No handling needed */
  793. IWL_DEBUG_RX(priv,
  794. "r %d i %d No handler needed for %s, 0x%02x\n",
  795. r, i, get_cmd_string(pkt->hdr.cmd),
  796. pkt->hdr.cmd);
  797. }
  798. /*
  799. * XXX: After here, we should always check rxb->page
  800. * against NULL before touching it or its virtual
  801. * memory (pkt). Because some rx_handler might have
  802. * already taken or freed the pages.
  803. */
  804. if (reclaim) {
  805. /* Invoke any callbacks, transfer the buffer to caller,
  806. * and fire off the (possibly) blocking iwl_send_cmd()
  807. * as we reclaim the driver command queue */
  808. if (rxb->page)
  809. iwl_tx_cmd_complete(priv, rxb);
  810. else
  811. IWL_WARN(priv, "Claim null rxb?\n");
  812. }
  813. /* Reuse the page if possible. For notification packets and
  814. * SKBs that fail to Rx correctly, add them back into the
  815. * rx_free list for reuse later. */
  816. spin_lock_irqsave(&rxq->lock, flags);
  817. if (rxb->page != NULL) {
  818. rxb->page_dma = pci_map_page(priv->pci_dev, rxb->page,
  819. 0, PAGE_SIZE << priv->hw_params.rx_page_order,
  820. PCI_DMA_FROMDEVICE);
  821. list_add_tail(&rxb->list, &rxq->rx_free);
  822. rxq->free_count++;
  823. } else
  824. list_add_tail(&rxb->list, &rxq->rx_used);
  825. spin_unlock_irqrestore(&rxq->lock, flags);
  826. i = (i + 1) & RX_QUEUE_MASK;
  827. /* If there are a lot of unused frames,
  828. * restock the Rx queue so ucode wont assert. */
  829. if (fill_rx) {
  830. count++;
  831. if (count >= 8) {
  832. rxq->read = i;
  833. iwlagn_rx_replenish_now(priv);
  834. count = 0;
  835. }
  836. }
  837. }
  838. /* Backtrack one entry */
  839. rxq->read = i;
  840. if (fill_rx)
  841. iwlagn_rx_replenish_now(priv);
  842. else
  843. iwlagn_rx_queue_restock(priv);
  844. }
  845. /* call this function to flush any scheduled tasklet */
  846. static inline void iwl_synchronize_irq(struct iwl_priv *priv)
  847. {
  848. /* wait to make sure we flush pending tasklet*/
  849. synchronize_irq(priv->pci_dev->irq);
  850. tasklet_kill(&priv->irq_tasklet);
  851. }
  852. static void iwl_irq_tasklet_legacy(struct iwl_priv *priv)
  853. {
  854. u32 inta, handled = 0;
  855. u32 inta_fh;
  856. unsigned long flags;
  857. u32 i;
  858. #ifdef CONFIG_IWLWIFI_DEBUG
  859. u32 inta_mask;
  860. #endif
  861. spin_lock_irqsave(&priv->lock, flags);
  862. /* Ack/clear/reset pending uCode interrupts.
  863. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  864. * and will clear only when CSR_FH_INT_STATUS gets cleared. */
  865. inta = iwl_read32(priv, CSR_INT);
  866. iwl_write32(priv, CSR_INT, inta);
  867. /* Ack/clear/reset pending flow-handler (DMA) interrupts.
  868. * Any new interrupts that happen after this, either while we're
  869. * in this tasklet, or later, will show up in next ISR/tasklet. */
  870. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  871. iwl_write32(priv, CSR_FH_INT_STATUS, inta_fh);
  872. #ifdef CONFIG_IWLWIFI_DEBUG
  873. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  874. /* just for debug */
  875. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  876. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
  877. inta, inta_mask, inta_fh);
  878. }
  879. #endif
  880. spin_unlock_irqrestore(&priv->lock, flags);
  881. /* Since CSR_INT and CSR_FH_INT_STATUS reads and clears are not
  882. * atomic, make sure that inta covers all the interrupts that
  883. * we've discovered, even if FH interrupt came in just after
  884. * reading CSR_INT. */
  885. if (inta_fh & CSR49_FH_INT_RX_MASK)
  886. inta |= CSR_INT_BIT_FH_RX;
  887. if (inta_fh & CSR49_FH_INT_TX_MASK)
  888. inta |= CSR_INT_BIT_FH_TX;
  889. /* Now service all interrupt bits discovered above. */
  890. if (inta & CSR_INT_BIT_HW_ERR) {
  891. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  892. /* Tell the device to stop sending interrupts */
  893. iwl_disable_interrupts(priv);
  894. priv->isr_stats.hw++;
  895. iwl_irq_handle_error(priv);
  896. handled |= CSR_INT_BIT_HW_ERR;
  897. return;
  898. }
  899. #ifdef CONFIG_IWLWIFI_DEBUG
  900. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  901. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  902. if (inta & CSR_INT_BIT_SCD) {
  903. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  904. "the frame/frames.\n");
  905. priv->isr_stats.sch++;
  906. }
  907. /* Alive notification via Rx interrupt will do the real work */
  908. if (inta & CSR_INT_BIT_ALIVE) {
  909. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  910. priv->isr_stats.alive++;
  911. }
  912. }
  913. #endif
  914. /* Safely ignore these bits for debug checks below */
  915. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  916. /* HW RF KILL switch toggled */
  917. if (inta & CSR_INT_BIT_RF_KILL) {
  918. int hw_rf_kill = 0;
  919. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  920. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  921. hw_rf_kill = 1;
  922. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  923. hw_rf_kill ? "disable radio" : "enable radio");
  924. priv->isr_stats.rfkill++;
  925. /* driver only loads ucode once setting the interface up.
  926. * the driver allows loading the ucode even if the radio
  927. * is killed. Hence update the killswitch state here. The
  928. * rfkill handler will care about restarting if needed.
  929. */
  930. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  931. if (hw_rf_kill)
  932. set_bit(STATUS_RF_KILL_HW, &priv->status);
  933. else
  934. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  935. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  936. }
  937. handled |= CSR_INT_BIT_RF_KILL;
  938. }
  939. /* Chip got too hot and stopped itself */
  940. if (inta & CSR_INT_BIT_CT_KILL) {
  941. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  942. priv->isr_stats.ctkill++;
  943. handled |= CSR_INT_BIT_CT_KILL;
  944. }
  945. /* Error detected by uCode */
  946. if (inta & CSR_INT_BIT_SW_ERR) {
  947. IWL_ERR(priv, "Microcode SW error detected. "
  948. " Restarting 0x%X.\n", inta);
  949. priv->isr_stats.sw++;
  950. iwl_irq_handle_error(priv);
  951. handled |= CSR_INT_BIT_SW_ERR;
  952. }
  953. /*
  954. * uCode wakes up after power-down sleep.
  955. * Tell device about any new tx or host commands enqueued,
  956. * and about any Rx buffers made available while asleep.
  957. */
  958. if (inta & CSR_INT_BIT_WAKEUP) {
  959. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  960. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  961. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  962. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  963. priv->isr_stats.wakeup++;
  964. handled |= CSR_INT_BIT_WAKEUP;
  965. }
  966. /* All uCode command responses, including Tx command responses,
  967. * Rx "responses" (frame-received notification), and other
  968. * notifications from uCode come through here*/
  969. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  970. iwl_rx_handle(priv);
  971. priv->isr_stats.rx++;
  972. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  973. }
  974. /* This "Tx" DMA channel is used only for loading uCode */
  975. if (inta & CSR_INT_BIT_FH_TX) {
  976. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  977. priv->isr_stats.tx++;
  978. handled |= CSR_INT_BIT_FH_TX;
  979. /* Wake up uCode load routine, now that load is complete */
  980. priv->ucode_write_complete = 1;
  981. wake_up_interruptible(&priv->wait_command_queue);
  982. }
  983. if (inta & ~handled) {
  984. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  985. priv->isr_stats.unhandled++;
  986. }
  987. if (inta & ~(priv->inta_mask)) {
  988. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  989. inta & ~priv->inta_mask);
  990. IWL_WARN(priv, " with FH_INT = 0x%08x\n", inta_fh);
  991. }
  992. /* Re-enable all interrupts */
  993. /* only Re-enable if disabled by irq */
  994. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  995. iwl_enable_interrupts(priv);
  996. #ifdef CONFIG_IWLWIFI_DEBUG
  997. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  998. inta = iwl_read32(priv, CSR_INT);
  999. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  1000. inta_fh = iwl_read32(priv, CSR_FH_INT_STATUS);
  1001. IWL_DEBUG_ISR(priv, "End inta 0x%08x, enabled 0x%08x, fh 0x%08x, "
  1002. "flags 0x%08lx\n", inta, inta_mask, inta_fh, flags);
  1003. }
  1004. #endif
  1005. }
  1006. /* tasklet for iwlagn interrupt */
  1007. static void iwl_irq_tasklet(struct iwl_priv *priv)
  1008. {
  1009. u32 inta = 0;
  1010. u32 handled = 0;
  1011. unsigned long flags;
  1012. u32 i;
  1013. #ifdef CONFIG_IWLWIFI_DEBUG
  1014. u32 inta_mask;
  1015. #endif
  1016. spin_lock_irqsave(&priv->lock, flags);
  1017. /* Ack/clear/reset pending uCode interrupts.
  1018. * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
  1019. */
  1020. /* There is a hardware bug in the interrupt mask function that some
  1021. * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
  1022. * they are disabled in the CSR_INT_MASK register. Furthermore the
  1023. * ICT interrupt handling mechanism has another bug that might cause
  1024. * these unmasked interrupts fail to be detected. We workaround the
  1025. * hardware bugs here by ACKing all the possible interrupts so that
  1026. * interrupt coalescing can still be achieved.
  1027. */
  1028. iwl_write32(priv, CSR_INT, priv->_agn.inta | ~priv->inta_mask);
  1029. inta = priv->_agn.inta;
  1030. #ifdef CONFIG_IWLWIFI_DEBUG
  1031. if (iwl_get_debug_level(priv) & IWL_DL_ISR) {
  1032. /* just for debug */
  1033. inta_mask = iwl_read32(priv, CSR_INT_MASK);
  1034. IWL_DEBUG_ISR(priv, "inta 0x%08x, enabled 0x%08x\n ",
  1035. inta, inta_mask);
  1036. }
  1037. #endif
  1038. spin_unlock_irqrestore(&priv->lock, flags);
  1039. /* saved interrupt in inta variable now we can reset priv->_agn.inta */
  1040. priv->_agn.inta = 0;
  1041. /* Now service all interrupt bits discovered above. */
  1042. if (inta & CSR_INT_BIT_HW_ERR) {
  1043. IWL_ERR(priv, "Hardware error detected. Restarting.\n");
  1044. /* Tell the device to stop sending interrupts */
  1045. iwl_disable_interrupts(priv);
  1046. priv->isr_stats.hw++;
  1047. iwl_irq_handle_error(priv);
  1048. handled |= CSR_INT_BIT_HW_ERR;
  1049. return;
  1050. }
  1051. #ifdef CONFIG_IWLWIFI_DEBUG
  1052. if (iwl_get_debug_level(priv) & (IWL_DL_ISR)) {
  1053. /* NIC fires this, but we don't use it, redundant with WAKEUP */
  1054. if (inta & CSR_INT_BIT_SCD) {
  1055. IWL_DEBUG_ISR(priv, "Scheduler finished to transmit "
  1056. "the frame/frames.\n");
  1057. priv->isr_stats.sch++;
  1058. }
  1059. /* Alive notification via Rx interrupt will do the real work */
  1060. if (inta & CSR_INT_BIT_ALIVE) {
  1061. IWL_DEBUG_ISR(priv, "Alive interrupt\n");
  1062. priv->isr_stats.alive++;
  1063. }
  1064. }
  1065. #endif
  1066. /* Safely ignore these bits for debug checks below */
  1067. inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
  1068. /* HW RF KILL switch toggled */
  1069. if (inta & CSR_INT_BIT_RF_KILL) {
  1070. int hw_rf_kill = 0;
  1071. if (!(iwl_read32(priv, CSR_GP_CNTRL) &
  1072. CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
  1073. hw_rf_kill = 1;
  1074. IWL_WARN(priv, "RF_KILL bit toggled to %s.\n",
  1075. hw_rf_kill ? "disable radio" : "enable radio");
  1076. priv->isr_stats.rfkill++;
  1077. /* driver only loads ucode once setting the interface up.
  1078. * the driver allows loading the ucode even if the radio
  1079. * is killed. Hence update the killswitch state here. The
  1080. * rfkill handler will care about restarting if needed.
  1081. */
  1082. if (!test_bit(STATUS_ALIVE, &priv->status)) {
  1083. if (hw_rf_kill)
  1084. set_bit(STATUS_RF_KILL_HW, &priv->status);
  1085. else
  1086. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  1087. wiphy_rfkill_set_hw_state(priv->hw->wiphy, hw_rf_kill);
  1088. }
  1089. handled |= CSR_INT_BIT_RF_KILL;
  1090. }
  1091. /* Chip got too hot and stopped itself */
  1092. if (inta & CSR_INT_BIT_CT_KILL) {
  1093. IWL_ERR(priv, "Microcode CT kill error detected.\n");
  1094. priv->isr_stats.ctkill++;
  1095. handled |= CSR_INT_BIT_CT_KILL;
  1096. }
  1097. /* Error detected by uCode */
  1098. if (inta & CSR_INT_BIT_SW_ERR) {
  1099. IWL_ERR(priv, "Microcode SW error detected. "
  1100. " Restarting 0x%X.\n", inta);
  1101. priv->isr_stats.sw++;
  1102. iwl_irq_handle_error(priv);
  1103. handled |= CSR_INT_BIT_SW_ERR;
  1104. }
  1105. /* uCode wakes up after power-down sleep */
  1106. if (inta & CSR_INT_BIT_WAKEUP) {
  1107. IWL_DEBUG_ISR(priv, "Wakeup interrupt\n");
  1108. iwl_rx_queue_update_write_ptr(priv, &priv->rxq);
  1109. for (i = 0; i < priv->hw_params.max_txq_num; i++)
  1110. iwl_txq_update_write_ptr(priv, &priv->txq[i]);
  1111. priv->isr_stats.wakeup++;
  1112. handled |= CSR_INT_BIT_WAKEUP;
  1113. }
  1114. /* All uCode command responses, including Tx command responses,
  1115. * Rx "responses" (frame-received notification), and other
  1116. * notifications from uCode come through here*/
  1117. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
  1118. CSR_INT_BIT_RX_PERIODIC)) {
  1119. IWL_DEBUG_ISR(priv, "Rx interrupt\n");
  1120. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
  1121. handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
  1122. iwl_write32(priv, CSR_FH_INT_STATUS,
  1123. CSR49_FH_INT_RX_MASK);
  1124. }
  1125. if (inta & CSR_INT_BIT_RX_PERIODIC) {
  1126. handled |= CSR_INT_BIT_RX_PERIODIC;
  1127. iwl_write32(priv, CSR_INT, CSR_INT_BIT_RX_PERIODIC);
  1128. }
  1129. /* Sending RX interrupt require many steps to be done in the
  1130. * the device:
  1131. * 1- write interrupt to current index in ICT table.
  1132. * 2- dma RX frame.
  1133. * 3- update RX shared data to indicate last write index.
  1134. * 4- send interrupt.
  1135. * This could lead to RX race, driver could receive RX interrupt
  1136. * but the shared data changes does not reflect this;
  1137. * periodic interrupt will detect any dangling Rx activity.
  1138. */
  1139. /* Disable periodic interrupt; we use it as just a one-shot. */
  1140. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  1141. CSR_INT_PERIODIC_DIS);
  1142. iwl_rx_handle(priv);
  1143. /*
  1144. * Enable periodic interrupt in 8 msec only if we received
  1145. * real RX interrupt (instead of just periodic int), to catch
  1146. * any dangling Rx interrupt. If it was just the periodic
  1147. * interrupt, there was no dangling Rx activity, and no need
  1148. * to extend the periodic interrupt; one-shot is enough.
  1149. */
  1150. if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
  1151. iwl_write8(priv, CSR_INT_PERIODIC_REG,
  1152. CSR_INT_PERIODIC_ENA);
  1153. priv->isr_stats.rx++;
  1154. }
  1155. /* This "Tx" DMA channel is used only for loading uCode */
  1156. if (inta & CSR_INT_BIT_FH_TX) {
  1157. iwl_write32(priv, CSR_FH_INT_STATUS, CSR49_FH_INT_TX_MASK);
  1158. IWL_DEBUG_ISR(priv, "uCode load interrupt\n");
  1159. priv->isr_stats.tx++;
  1160. handled |= CSR_INT_BIT_FH_TX;
  1161. /* Wake up uCode load routine, now that load is complete */
  1162. priv->ucode_write_complete = 1;
  1163. wake_up_interruptible(&priv->wait_command_queue);
  1164. }
  1165. if (inta & ~handled) {
  1166. IWL_ERR(priv, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
  1167. priv->isr_stats.unhandled++;
  1168. }
  1169. if (inta & ~(priv->inta_mask)) {
  1170. IWL_WARN(priv, "Disabled INTA bits 0x%08x were pending\n",
  1171. inta & ~priv->inta_mask);
  1172. }
  1173. /* Re-enable all interrupts */
  1174. /* only Re-enable if disabled by irq */
  1175. if (test_bit(STATUS_INT_ENABLED, &priv->status))
  1176. iwl_enable_interrupts(priv);
  1177. }
  1178. /* the threshold ratio of actual_ack_cnt to expected_ack_cnt in percent */
  1179. #define ACK_CNT_RATIO (50)
  1180. #define BA_TIMEOUT_CNT (5)
  1181. #define BA_TIMEOUT_MAX (16)
  1182. /**
  1183. * iwl_good_ack_health - checks for ACK count ratios, BA timeout retries.
  1184. *
  1185. * When the ACK count ratio is 0 and aggregated BA timeout retries exceeding
  1186. * the BA_TIMEOUT_MAX, reload firmware and bring system back to normal
  1187. * operation state.
  1188. */
  1189. bool iwl_good_ack_health(struct iwl_priv *priv,
  1190. struct iwl_rx_packet *pkt)
  1191. {
  1192. bool rc = true;
  1193. int actual_ack_cnt_delta, expected_ack_cnt_delta;
  1194. int ba_timeout_delta;
  1195. actual_ack_cnt_delta =
  1196. le32_to_cpu(pkt->u.stats.tx.actual_ack_cnt) -
  1197. le32_to_cpu(priv->_agn.statistics.tx.actual_ack_cnt);
  1198. expected_ack_cnt_delta =
  1199. le32_to_cpu(pkt->u.stats.tx.expected_ack_cnt) -
  1200. le32_to_cpu(priv->_agn.statistics.tx.expected_ack_cnt);
  1201. ba_timeout_delta =
  1202. le32_to_cpu(pkt->u.stats.tx.agg.ba_timeout) -
  1203. le32_to_cpu(priv->_agn.statistics.tx.agg.ba_timeout);
  1204. if ((priv->_agn.agg_tids_count > 0) &&
  1205. (expected_ack_cnt_delta > 0) &&
  1206. (((actual_ack_cnt_delta * 100) / expected_ack_cnt_delta)
  1207. < ACK_CNT_RATIO) &&
  1208. (ba_timeout_delta > BA_TIMEOUT_CNT)) {
  1209. IWL_DEBUG_RADIO(priv, "actual_ack_cnt delta = %d,"
  1210. " expected_ack_cnt = %d\n",
  1211. actual_ack_cnt_delta, expected_ack_cnt_delta);
  1212. #ifdef CONFIG_IWLWIFI_DEBUGFS
  1213. /*
  1214. * This is ifdef'ed on DEBUGFS because otherwise the
  1215. * statistics aren't available. If DEBUGFS is set but
  1216. * DEBUG is not, these will just compile out.
  1217. */
  1218. IWL_DEBUG_RADIO(priv, "rx_detected_cnt delta = %d\n",
  1219. priv->_agn.delta_statistics.tx.rx_detected_cnt);
  1220. IWL_DEBUG_RADIO(priv,
  1221. "ack_or_ba_timeout_collision delta = %d\n",
  1222. priv->_agn.delta_statistics.tx.
  1223. ack_or_ba_timeout_collision);
  1224. #endif
  1225. IWL_DEBUG_RADIO(priv, "agg ba_timeout delta = %d\n",
  1226. ba_timeout_delta);
  1227. if (!actual_ack_cnt_delta &&
  1228. (ba_timeout_delta >= BA_TIMEOUT_MAX))
  1229. rc = false;
  1230. }
  1231. return rc;
  1232. }
  1233. /*****************************************************************************
  1234. *
  1235. * sysfs attributes
  1236. *
  1237. *****************************************************************************/
  1238. #ifdef CONFIG_IWLWIFI_DEBUG
  1239. /*
  1240. * The following adds a new attribute to the sysfs representation
  1241. * of this device driver (i.e. a new file in /sys/class/net/wlan0/device/)
  1242. * used for controlling the debug level.
  1243. *
  1244. * See the level definitions in iwl for details.
  1245. *
  1246. * The debug_level being managed using sysfs below is a per device debug
  1247. * level that is used instead of the global debug level if it (the per
  1248. * device debug level) is set.
  1249. */
  1250. static ssize_t show_debug_level(struct device *d,
  1251. struct device_attribute *attr, char *buf)
  1252. {
  1253. struct iwl_priv *priv = dev_get_drvdata(d);
  1254. return sprintf(buf, "0x%08X\n", iwl_get_debug_level(priv));
  1255. }
  1256. static ssize_t store_debug_level(struct device *d,
  1257. struct device_attribute *attr,
  1258. const char *buf, size_t count)
  1259. {
  1260. struct iwl_priv *priv = dev_get_drvdata(d);
  1261. unsigned long val;
  1262. int ret;
  1263. ret = strict_strtoul(buf, 0, &val);
  1264. if (ret)
  1265. IWL_ERR(priv, "%s is not in hex or decimal form.\n", buf);
  1266. else {
  1267. priv->debug_level = val;
  1268. if (iwl_alloc_traffic_mem(priv))
  1269. IWL_ERR(priv,
  1270. "Not enough memory to generate traffic log\n");
  1271. }
  1272. return strnlen(buf, count);
  1273. }
  1274. static DEVICE_ATTR(debug_level, S_IWUSR | S_IRUGO,
  1275. show_debug_level, store_debug_level);
  1276. #endif /* CONFIG_IWLWIFI_DEBUG */
  1277. static ssize_t show_temperature(struct device *d,
  1278. struct device_attribute *attr, char *buf)
  1279. {
  1280. struct iwl_priv *priv = dev_get_drvdata(d);
  1281. if (!iwl_is_alive(priv))
  1282. return -EAGAIN;
  1283. return sprintf(buf, "%d\n", priv->temperature);
  1284. }
  1285. static DEVICE_ATTR(temperature, S_IRUGO, show_temperature, NULL);
  1286. static ssize_t show_tx_power(struct device *d,
  1287. struct device_attribute *attr, char *buf)
  1288. {
  1289. struct iwl_priv *priv = dev_get_drvdata(d);
  1290. if (!iwl_is_ready_rf(priv))
  1291. return sprintf(buf, "off\n");
  1292. else
  1293. return sprintf(buf, "%d\n", priv->tx_power_user_lmt);
  1294. }
  1295. static ssize_t store_tx_power(struct device *d,
  1296. struct device_attribute *attr,
  1297. const char *buf, size_t count)
  1298. {
  1299. struct iwl_priv *priv = dev_get_drvdata(d);
  1300. unsigned long val;
  1301. int ret;
  1302. ret = strict_strtoul(buf, 10, &val);
  1303. if (ret)
  1304. IWL_INFO(priv, "%s is not in decimal form.\n", buf);
  1305. else {
  1306. ret = iwl_set_tx_power(priv, val, false);
  1307. if (ret)
  1308. IWL_ERR(priv, "failed setting tx power (0x%d).\n",
  1309. ret);
  1310. else
  1311. ret = count;
  1312. }
  1313. return ret;
  1314. }
  1315. static DEVICE_ATTR(tx_power, S_IWUSR | S_IRUGO, show_tx_power, store_tx_power);
  1316. static struct attribute *iwl_sysfs_entries[] = {
  1317. &dev_attr_temperature.attr,
  1318. &dev_attr_tx_power.attr,
  1319. #ifdef CONFIG_IWLWIFI_DEBUG
  1320. &dev_attr_debug_level.attr,
  1321. #endif
  1322. NULL
  1323. };
  1324. static struct attribute_group iwl_attribute_group = {
  1325. .name = NULL, /* put in device directory */
  1326. .attrs = iwl_sysfs_entries,
  1327. };
  1328. /******************************************************************************
  1329. *
  1330. * uCode download functions
  1331. *
  1332. ******************************************************************************/
  1333. static void iwl_dealloc_ucode_pci(struct iwl_priv *priv)
  1334. {
  1335. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_code);
  1336. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data);
  1337. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1338. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init);
  1339. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1340. iwl_free_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1341. }
  1342. static void iwl_nic_start(struct iwl_priv *priv)
  1343. {
  1344. /* Remove all resets to allow NIC to operate */
  1345. iwl_write32(priv, CSR_RESET, 0);
  1346. }
  1347. struct iwlagn_ucode_capabilities {
  1348. u32 max_probe_length;
  1349. u32 standard_phy_calibration_size;
  1350. bool pan;
  1351. };
  1352. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context);
  1353. static int iwl_mac_setup_register(struct iwl_priv *priv,
  1354. struct iwlagn_ucode_capabilities *capa);
  1355. #define UCODE_EXPERIMENTAL_INDEX 100
  1356. #define UCODE_EXPERIMENTAL_TAG "exp"
  1357. static int __must_check iwl_request_firmware(struct iwl_priv *priv, bool first)
  1358. {
  1359. const char *name_pre = priv->cfg->fw_name_pre;
  1360. char tag[8];
  1361. if (first) {
  1362. #ifdef CONFIG_IWLWIFI_DEBUG_EXPERIMENTAL_UCODE
  1363. priv->fw_index = UCODE_EXPERIMENTAL_INDEX;
  1364. strcpy(tag, UCODE_EXPERIMENTAL_TAG);
  1365. } else if (priv->fw_index == UCODE_EXPERIMENTAL_INDEX) {
  1366. #endif
  1367. priv->fw_index = priv->cfg->ucode_api_max;
  1368. sprintf(tag, "%d", priv->fw_index);
  1369. } else {
  1370. priv->fw_index--;
  1371. sprintf(tag, "%d", priv->fw_index);
  1372. }
  1373. if (priv->fw_index < priv->cfg->ucode_api_min) {
  1374. IWL_ERR(priv, "no suitable firmware found!\n");
  1375. return -ENOENT;
  1376. }
  1377. sprintf(priv->firmware_name, "%s%s%s", name_pre, tag, ".ucode");
  1378. IWL_DEBUG_INFO(priv, "attempting to load firmware %s'%s'\n",
  1379. (priv->fw_index == UCODE_EXPERIMENTAL_INDEX)
  1380. ? "EXPERIMENTAL " : "",
  1381. priv->firmware_name);
  1382. return request_firmware_nowait(THIS_MODULE, 1, priv->firmware_name,
  1383. &priv->pci_dev->dev, GFP_KERNEL, priv,
  1384. iwl_ucode_callback);
  1385. }
  1386. struct iwlagn_firmware_pieces {
  1387. const void *inst, *data, *init, *init_data, *boot;
  1388. size_t inst_size, data_size, init_size, init_data_size, boot_size;
  1389. u32 build;
  1390. u32 init_evtlog_ptr, init_evtlog_size, init_errlog_ptr;
  1391. u32 inst_evtlog_ptr, inst_evtlog_size, inst_errlog_ptr;
  1392. };
  1393. static int iwlagn_load_legacy_firmware(struct iwl_priv *priv,
  1394. const struct firmware *ucode_raw,
  1395. struct iwlagn_firmware_pieces *pieces)
  1396. {
  1397. struct iwl_ucode_header *ucode = (void *)ucode_raw->data;
  1398. u32 api_ver, hdr_size;
  1399. const u8 *src;
  1400. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1401. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1402. switch (api_ver) {
  1403. default:
  1404. /*
  1405. * 4965 doesn't revision the firmware file format
  1406. * along with the API version, it always uses v1
  1407. * file format.
  1408. */
  1409. if ((priv->hw_rev & CSR_HW_REV_TYPE_MSK) !=
  1410. CSR_HW_REV_TYPE_4965) {
  1411. hdr_size = 28;
  1412. if (ucode_raw->size < hdr_size) {
  1413. IWL_ERR(priv, "File size too small!\n");
  1414. return -EINVAL;
  1415. }
  1416. pieces->build = le32_to_cpu(ucode->u.v2.build);
  1417. pieces->inst_size = le32_to_cpu(ucode->u.v2.inst_size);
  1418. pieces->data_size = le32_to_cpu(ucode->u.v2.data_size);
  1419. pieces->init_size = le32_to_cpu(ucode->u.v2.init_size);
  1420. pieces->init_data_size = le32_to_cpu(ucode->u.v2.init_data_size);
  1421. pieces->boot_size = le32_to_cpu(ucode->u.v2.boot_size);
  1422. src = ucode->u.v2.data;
  1423. break;
  1424. }
  1425. /* fall through for 4965 */
  1426. case 0:
  1427. case 1:
  1428. case 2:
  1429. hdr_size = 24;
  1430. if (ucode_raw->size < hdr_size) {
  1431. IWL_ERR(priv, "File size too small!\n");
  1432. return -EINVAL;
  1433. }
  1434. pieces->build = 0;
  1435. pieces->inst_size = le32_to_cpu(ucode->u.v1.inst_size);
  1436. pieces->data_size = le32_to_cpu(ucode->u.v1.data_size);
  1437. pieces->init_size = le32_to_cpu(ucode->u.v1.init_size);
  1438. pieces->init_data_size = le32_to_cpu(ucode->u.v1.init_data_size);
  1439. pieces->boot_size = le32_to_cpu(ucode->u.v1.boot_size);
  1440. src = ucode->u.v1.data;
  1441. break;
  1442. }
  1443. /* Verify size of file vs. image size info in file's header */
  1444. if (ucode_raw->size != hdr_size + pieces->inst_size +
  1445. pieces->data_size + pieces->init_size +
  1446. pieces->init_data_size + pieces->boot_size) {
  1447. IWL_ERR(priv,
  1448. "uCode file size %d does not match expected size\n",
  1449. (int)ucode_raw->size);
  1450. return -EINVAL;
  1451. }
  1452. pieces->inst = src;
  1453. src += pieces->inst_size;
  1454. pieces->data = src;
  1455. src += pieces->data_size;
  1456. pieces->init = src;
  1457. src += pieces->init_size;
  1458. pieces->init_data = src;
  1459. src += pieces->init_data_size;
  1460. pieces->boot = src;
  1461. src += pieces->boot_size;
  1462. return 0;
  1463. }
  1464. static int iwlagn_wanted_ucode_alternative = 1;
  1465. static int iwlagn_load_firmware(struct iwl_priv *priv,
  1466. const struct firmware *ucode_raw,
  1467. struct iwlagn_firmware_pieces *pieces,
  1468. struct iwlagn_ucode_capabilities *capa)
  1469. {
  1470. struct iwl_tlv_ucode_header *ucode = (void *)ucode_raw->data;
  1471. struct iwl_ucode_tlv *tlv;
  1472. size_t len = ucode_raw->size;
  1473. const u8 *data;
  1474. int wanted_alternative = iwlagn_wanted_ucode_alternative, tmp;
  1475. u64 alternatives;
  1476. u32 tlv_len;
  1477. enum iwl_ucode_tlv_type tlv_type;
  1478. const u8 *tlv_data;
  1479. if (len < sizeof(*ucode)) {
  1480. IWL_ERR(priv, "uCode has invalid length: %zd\n", len);
  1481. return -EINVAL;
  1482. }
  1483. if (ucode->magic != cpu_to_le32(IWL_TLV_UCODE_MAGIC)) {
  1484. IWL_ERR(priv, "invalid uCode magic: 0X%x\n",
  1485. le32_to_cpu(ucode->magic));
  1486. return -EINVAL;
  1487. }
  1488. /*
  1489. * Check which alternatives are present, and "downgrade"
  1490. * when the chosen alternative is not present, warning
  1491. * the user when that happens. Some files may not have
  1492. * any alternatives, so don't warn in that case.
  1493. */
  1494. alternatives = le64_to_cpu(ucode->alternatives);
  1495. tmp = wanted_alternative;
  1496. if (wanted_alternative > 63)
  1497. wanted_alternative = 63;
  1498. while (wanted_alternative && !(alternatives & BIT(wanted_alternative)))
  1499. wanted_alternative--;
  1500. if (wanted_alternative && wanted_alternative != tmp)
  1501. IWL_WARN(priv,
  1502. "uCode alternative %d not available, choosing %d\n",
  1503. tmp, wanted_alternative);
  1504. priv->ucode_ver = le32_to_cpu(ucode->ver);
  1505. pieces->build = le32_to_cpu(ucode->build);
  1506. data = ucode->data;
  1507. len -= sizeof(*ucode);
  1508. while (len >= sizeof(*tlv)) {
  1509. u16 tlv_alt;
  1510. len -= sizeof(*tlv);
  1511. tlv = (void *)data;
  1512. tlv_len = le32_to_cpu(tlv->length);
  1513. tlv_type = le16_to_cpu(tlv->type);
  1514. tlv_alt = le16_to_cpu(tlv->alternative);
  1515. tlv_data = tlv->data;
  1516. if (len < tlv_len) {
  1517. IWL_ERR(priv, "invalid TLV len: %zd/%u\n",
  1518. len, tlv_len);
  1519. return -EINVAL;
  1520. }
  1521. len -= ALIGN(tlv_len, 4);
  1522. data += sizeof(*tlv) + ALIGN(tlv_len, 4);
  1523. /*
  1524. * Alternative 0 is always valid.
  1525. *
  1526. * Skip alternative TLVs that are not selected.
  1527. */
  1528. if (tlv_alt != 0 && tlv_alt != wanted_alternative)
  1529. continue;
  1530. switch (tlv_type) {
  1531. case IWL_UCODE_TLV_INST:
  1532. pieces->inst = tlv_data;
  1533. pieces->inst_size = tlv_len;
  1534. break;
  1535. case IWL_UCODE_TLV_DATA:
  1536. pieces->data = tlv_data;
  1537. pieces->data_size = tlv_len;
  1538. break;
  1539. case IWL_UCODE_TLV_INIT:
  1540. pieces->init = tlv_data;
  1541. pieces->init_size = tlv_len;
  1542. break;
  1543. case IWL_UCODE_TLV_INIT_DATA:
  1544. pieces->init_data = tlv_data;
  1545. pieces->init_data_size = tlv_len;
  1546. break;
  1547. case IWL_UCODE_TLV_BOOT:
  1548. pieces->boot = tlv_data;
  1549. pieces->boot_size = tlv_len;
  1550. break;
  1551. case IWL_UCODE_TLV_PROBE_MAX_LEN:
  1552. if (tlv_len != sizeof(u32))
  1553. goto invalid_tlv_len;
  1554. capa->max_probe_length =
  1555. le32_to_cpup((__le32 *)tlv_data);
  1556. break;
  1557. case IWL_UCODE_TLV_PAN:
  1558. if (tlv_len)
  1559. goto invalid_tlv_len;
  1560. capa->pan = true;
  1561. break;
  1562. case IWL_UCODE_TLV_INIT_EVTLOG_PTR:
  1563. if (tlv_len != sizeof(u32))
  1564. goto invalid_tlv_len;
  1565. pieces->init_evtlog_ptr =
  1566. le32_to_cpup((__le32 *)tlv_data);
  1567. break;
  1568. case IWL_UCODE_TLV_INIT_EVTLOG_SIZE:
  1569. if (tlv_len != sizeof(u32))
  1570. goto invalid_tlv_len;
  1571. pieces->init_evtlog_size =
  1572. le32_to_cpup((__le32 *)tlv_data);
  1573. break;
  1574. case IWL_UCODE_TLV_INIT_ERRLOG_PTR:
  1575. if (tlv_len != sizeof(u32))
  1576. goto invalid_tlv_len;
  1577. pieces->init_errlog_ptr =
  1578. le32_to_cpup((__le32 *)tlv_data);
  1579. break;
  1580. case IWL_UCODE_TLV_RUNT_EVTLOG_PTR:
  1581. if (tlv_len != sizeof(u32))
  1582. goto invalid_tlv_len;
  1583. pieces->inst_evtlog_ptr =
  1584. le32_to_cpup((__le32 *)tlv_data);
  1585. break;
  1586. case IWL_UCODE_TLV_RUNT_EVTLOG_SIZE:
  1587. if (tlv_len != sizeof(u32))
  1588. goto invalid_tlv_len;
  1589. pieces->inst_evtlog_size =
  1590. le32_to_cpup((__le32 *)tlv_data);
  1591. break;
  1592. case IWL_UCODE_TLV_RUNT_ERRLOG_PTR:
  1593. if (tlv_len != sizeof(u32))
  1594. goto invalid_tlv_len;
  1595. pieces->inst_errlog_ptr =
  1596. le32_to_cpup((__le32 *)tlv_data);
  1597. break;
  1598. case IWL_UCODE_TLV_ENHANCE_SENS_TBL:
  1599. if (tlv_len)
  1600. goto invalid_tlv_len;
  1601. priv->enhance_sensitivity_table = true;
  1602. break;
  1603. case IWL_UCODE_TLV_PHY_CALIBRATION_SIZE:
  1604. if (tlv_len != sizeof(u32))
  1605. goto invalid_tlv_len;
  1606. capa->standard_phy_calibration_size =
  1607. le32_to_cpup((__le32 *)tlv_data);
  1608. break;
  1609. default:
  1610. IWL_WARN(priv, "unknown TLV: %d\n", tlv_type);
  1611. break;
  1612. }
  1613. }
  1614. if (len) {
  1615. IWL_ERR(priv, "invalid TLV after parsing: %zd\n", len);
  1616. iwl_print_hex_dump(priv, IWL_DL_FW, (u8 *)data, len);
  1617. return -EINVAL;
  1618. }
  1619. return 0;
  1620. invalid_tlv_len:
  1621. IWL_ERR(priv, "TLV %d has invalid size: %u\n", tlv_type, tlv_len);
  1622. iwl_print_hex_dump(priv, IWL_DL_FW, tlv_data, tlv_len);
  1623. return -EINVAL;
  1624. }
  1625. /**
  1626. * iwl_ucode_callback - callback when firmware was loaded
  1627. *
  1628. * If loaded successfully, copies the firmware into buffers
  1629. * for the card to fetch (via DMA).
  1630. */
  1631. static void iwl_ucode_callback(const struct firmware *ucode_raw, void *context)
  1632. {
  1633. struct iwl_priv *priv = context;
  1634. struct iwl_ucode_header *ucode;
  1635. int err;
  1636. struct iwlagn_firmware_pieces pieces;
  1637. const unsigned int api_max = priv->cfg->ucode_api_max;
  1638. const unsigned int api_min = priv->cfg->ucode_api_min;
  1639. u32 api_ver;
  1640. char buildstr[25];
  1641. u32 build;
  1642. struct iwlagn_ucode_capabilities ucode_capa = {
  1643. .max_probe_length = 200,
  1644. .standard_phy_calibration_size =
  1645. IWL_DEFAULT_STANDARD_PHY_CALIBRATE_TBL_SIZE,
  1646. };
  1647. memset(&pieces, 0, sizeof(pieces));
  1648. if (!ucode_raw) {
  1649. if (priv->fw_index <= priv->cfg->ucode_api_max)
  1650. IWL_ERR(priv,
  1651. "request for firmware file '%s' failed.\n",
  1652. priv->firmware_name);
  1653. goto try_again;
  1654. }
  1655. IWL_DEBUG_INFO(priv, "Loaded firmware file '%s' (%zd bytes).\n",
  1656. priv->firmware_name, ucode_raw->size);
  1657. /* Make sure that we got at least the API version number */
  1658. if (ucode_raw->size < 4) {
  1659. IWL_ERR(priv, "File size way too small!\n");
  1660. goto try_again;
  1661. }
  1662. /* Data from ucode file: header followed by uCode images */
  1663. ucode = (struct iwl_ucode_header *)ucode_raw->data;
  1664. if (ucode->ver)
  1665. err = iwlagn_load_legacy_firmware(priv, ucode_raw, &pieces);
  1666. else
  1667. err = iwlagn_load_firmware(priv, ucode_raw, &pieces,
  1668. &ucode_capa);
  1669. if (err)
  1670. goto try_again;
  1671. api_ver = IWL_UCODE_API(priv->ucode_ver);
  1672. build = pieces.build;
  1673. /*
  1674. * api_ver should match the api version forming part of the
  1675. * firmware filename ... but we don't check for that and only rely
  1676. * on the API version read from firmware header from here on forward
  1677. */
  1678. /* no api version check required for experimental uCode */
  1679. if (priv->fw_index != UCODE_EXPERIMENTAL_INDEX) {
  1680. if (api_ver < api_min || api_ver > api_max) {
  1681. IWL_ERR(priv,
  1682. "Driver unable to support your firmware API. "
  1683. "Driver supports v%u, firmware is v%u.\n",
  1684. api_max, api_ver);
  1685. goto try_again;
  1686. }
  1687. if (api_ver != api_max)
  1688. IWL_ERR(priv,
  1689. "Firmware has old API version. Expected v%u, "
  1690. "got v%u. New firmware can be obtained "
  1691. "from http://www.intellinuxwireless.org.\n",
  1692. api_max, api_ver);
  1693. }
  1694. if (build)
  1695. sprintf(buildstr, " build %u%s", build,
  1696. (priv->fw_index == UCODE_EXPERIMENTAL_INDEX)
  1697. ? " (EXP)" : "");
  1698. else
  1699. buildstr[0] = '\0';
  1700. IWL_INFO(priv, "loaded firmware version %u.%u.%u.%u%s\n",
  1701. IWL_UCODE_MAJOR(priv->ucode_ver),
  1702. IWL_UCODE_MINOR(priv->ucode_ver),
  1703. IWL_UCODE_API(priv->ucode_ver),
  1704. IWL_UCODE_SERIAL(priv->ucode_ver),
  1705. buildstr);
  1706. snprintf(priv->hw->wiphy->fw_version,
  1707. sizeof(priv->hw->wiphy->fw_version),
  1708. "%u.%u.%u.%u%s",
  1709. IWL_UCODE_MAJOR(priv->ucode_ver),
  1710. IWL_UCODE_MINOR(priv->ucode_ver),
  1711. IWL_UCODE_API(priv->ucode_ver),
  1712. IWL_UCODE_SERIAL(priv->ucode_ver),
  1713. buildstr);
  1714. /*
  1715. * For any of the failures below (before allocating pci memory)
  1716. * we will try to load a version with a smaller API -- maybe the
  1717. * user just got a corrupted version of the latest API.
  1718. */
  1719. IWL_DEBUG_INFO(priv, "f/w package hdr ucode version raw = 0x%x\n",
  1720. priv->ucode_ver);
  1721. IWL_DEBUG_INFO(priv, "f/w package hdr runtime inst size = %Zd\n",
  1722. pieces.inst_size);
  1723. IWL_DEBUG_INFO(priv, "f/w package hdr runtime data size = %Zd\n",
  1724. pieces.data_size);
  1725. IWL_DEBUG_INFO(priv, "f/w package hdr init inst size = %Zd\n",
  1726. pieces.init_size);
  1727. IWL_DEBUG_INFO(priv, "f/w package hdr init data size = %Zd\n",
  1728. pieces.init_data_size);
  1729. IWL_DEBUG_INFO(priv, "f/w package hdr boot inst size = %Zd\n",
  1730. pieces.boot_size);
  1731. /* Verify that uCode images will fit in card's SRAM */
  1732. if (pieces.inst_size > priv->hw_params.max_inst_size) {
  1733. IWL_ERR(priv, "uCode instr len %Zd too large to fit in\n",
  1734. pieces.inst_size);
  1735. goto try_again;
  1736. }
  1737. if (pieces.data_size > priv->hw_params.max_data_size) {
  1738. IWL_ERR(priv, "uCode data len %Zd too large to fit in\n",
  1739. pieces.data_size);
  1740. goto try_again;
  1741. }
  1742. if (pieces.init_size > priv->hw_params.max_inst_size) {
  1743. IWL_ERR(priv, "uCode init instr len %Zd too large to fit in\n",
  1744. pieces.init_size);
  1745. goto try_again;
  1746. }
  1747. if (pieces.init_data_size > priv->hw_params.max_data_size) {
  1748. IWL_ERR(priv, "uCode init data len %Zd too large to fit in\n",
  1749. pieces.init_data_size);
  1750. goto try_again;
  1751. }
  1752. if (pieces.boot_size > priv->hw_params.max_bsm_size) {
  1753. IWL_ERR(priv, "uCode boot instr len %Zd too large to fit in\n",
  1754. pieces.boot_size);
  1755. goto try_again;
  1756. }
  1757. /* Allocate ucode buffers for card's bus-master loading ... */
  1758. /* Runtime instructions and 2 copies of data:
  1759. * 1) unmodified from disk
  1760. * 2) backup cache for save/restore during power-downs */
  1761. priv->ucode_code.len = pieces.inst_size;
  1762. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_code);
  1763. priv->ucode_data.len = pieces.data_size;
  1764. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data);
  1765. priv->ucode_data_backup.len = pieces.data_size;
  1766. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_data_backup);
  1767. if (!priv->ucode_code.v_addr || !priv->ucode_data.v_addr ||
  1768. !priv->ucode_data_backup.v_addr)
  1769. goto err_pci_alloc;
  1770. /* Initialization instructions and data */
  1771. if (pieces.init_size && pieces.init_data_size) {
  1772. priv->ucode_init.len = pieces.init_size;
  1773. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init);
  1774. priv->ucode_init_data.len = pieces.init_data_size;
  1775. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_init_data);
  1776. if (!priv->ucode_init.v_addr || !priv->ucode_init_data.v_addr)
  1777. goto err_pci_alloc;
  1778. }
  1779. /* Bootstrap (instructions only, no data) */
  1780. if (pieces.boot_size) {
  1781. priv->ucode_boot.len = pieces.boot_size;
  1782. iwl_alloc_fw_desc(priv->pci_dev, &priv->ucode_boot);
  1783. if (!priv->ucode_boot.v_addr)
  1784. goto err_pci_alloc;
  1785. }
  1786. /* Now that we can no longer fail, copy information */
  1787. /*
  1788. * The (size - 16) / 12 formula is based on the information recorded
  1789. * for each event, which is of mode 1 (including timestamp) for all
  1790. * new microcodes that include this information.
  1791. */
  1792. priv->_agn.init_evtlog_ptr = pieces.init_evtlog_ptr;
  1793. if (pieces.init_evtlog_size)
  1794. priv->_agn.init_evtlog_size = (pieces.init_evtlog_size - 16)/12;
  1795. else
  1796. priv->_agn.init_evtlog_size =
  1797. priv->cfg->base_params->max_event_log_size;
  1798. priv->_agn.init_errlog_ptr = pieces.init_errlog_ptr;
  1799. priv->_agn.inst_evtlog_ptr = pieces.inst_evtlog_ptr;
  1800. if (pieces.inst_evtlog_size)
  1801. priv->_agn.inst_evtlog_size = (pieces.inst_evtlog_size - 16)/12;
  1802. else
  1803. priv->_agn.inst_evtlog_size =
  1804. priv->cfg->base_params->max_event_log_size;
  1805. priv->_agn.inst_errlog_ptr = pieces.inst_errlog_ptr;
  1806. if (ucode_capa.pan) {
  1807. priv->valid_contexts |= BIT(IWL_RXON_CTX_PAN);
  1808. priv->sta_key_max_num = STA_KEY_MAX_NUM_PAN;
  1809. } else
  1810. priv->sta_key_max_num = STA_KEY_MAX_NUM;
  1811. /* Copy images into buffers for card's bus-master reads ... */
  1812. /* Runtime instructions (first block of data in file) */
  1813. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode instr len %Zd\n",
  1814. pieces.inst_size);
  1815. memcpy(priv->ucode_code.v_addr, pieces.inst, pieces.inst_size);
  1816. IWL_DEBUG_INFO(priv, "uCode instr buf vaddr = 0x%p, paddr = 0x%08x\n",
  1817. priv->ucode_code.v_addr, (u32)priv->ucode_code.p_addr);
  1818. /*
  1819. * Runtime data
  1820. * NOTE: Copy into backup buffer will be done in iwl_up()
  1821. */
  1822. IWL_DEBUG_INFO(priv, "Copying (but not loading) uCode data len %Zd\n",
  1823. pieces.data_size);
  1824. memcpy(priv->ucode_data.v_addr, pieces.data, pieces.data_size);
  1825. memcpy(priv->ucode_data_backup.v_addr, pieces.data, pieces.data_size);
  1826. /* Initialization instructions */
  1827. if (pieces.init_size) {
  1828. IWL_DEBUG_INFO(priv, "Copying (but not loading) init instr len %Zd\n",
  1829. pieces.init_size);
  1830. memcpy(priv->ucode_init.v_addr, pieces.init, pieces.init_size);
  1831. }
  1832. /* Initialization data */
  1833. if (pieces.init_data_size) {
  1834. IWL_DEBUG_INFO(priv, "Copying (but not loading) init data len %Zd\n",
  1835. pieces.init_data_size);
  1836. memcpy(priv->ucode_init_data.v_addr, pieces.init_data,
  1837. pieces.init_data_size);
  1838. }
  1839. /* Bootstrap instructions */
  1840. IWL_DEBUG_INFO(priv, "Copying (but not loading) boot instr len %Zd\n",
  1841. pieces.boot_size);
  1842. memcpy(priv->ucode_boot.v_addr, pieces.boot, pieces.boot_size);
  1843. /*
  1844. * figure out the offset of chain noise reset and gain commands
  1845. * base on the size of standard phy calibration commands table size
  1846. */
  1847. if (ucode_capa.standard_phy_calibration_size >
  1848. IWL_MAX_PHY_CALIBRATE_TBL_SIZE)
  1849. ucode_capa.standard_phy_calibration_size =
  1850. IWL_MAX_STANDARD_PHY_CALIBRATE_TBL_SIZE;
  1851. priv->_agn.phy_calib_chain_noise_reset_cmd =
  1852. ucode_capa.standard_phy_calibration_size;
  1853. priv->_agn.phy_calib_chain_noise_gain_cmd =
  1854. ucode_capa.standard_phy_calibration_size + 1;
  1855. /**************************************************
  1856. * This is still part of probe() in a sense...
  1857. *
  1858. * 9. Setup and register with mac80211 and debugfs
  1859. **************************************************/
  1860. err = iwl_mac_setup_register(priv, &ucode_capa);
  1861. if (err)
  1862. goto out_unbind;
  1863. err = iwl_dbgfs_register(priv, DRV_NAME);
  1864. if (err)
  1865. IWL_ERR(priv, "failed to create debugfs files. Ignoring error: %d\n", err);
  1866. err = sysfs_create_group(&priv->pci_dev->dev.kobj,
  1867. &iwl_attribute_group);
  1868. if (err) {
  1869. IWL_ERR(priv, "failed to create sysfs device attributes\n");
  1870. goto out_unbind;
  1871. }
  1872. /* We have our copies now, allow OS release its copies */
  1873. release_firmware(ucode_raw);
  1874. complete(&priv->_agn.firmware_loading_complete);
  1875. return;
  1876. try_again:
  1877. /* try next, if any */
  1878. if (iwl_request_firmware(priv, false))
  1879. goto out_unbind;
  1880. release_firmware(ucode_raw);
  1881. return;
  1882. err_pci_alloc:
  1883. IWL_ERR(priv, "failed to allocate pci memory\n");
  1884. iwl_dealloc_ucode_pci(priv);
  1885. out_unbind:
  1886. complete(&priv->_agn.firmware_loading_complete);
  1887. device_release_driver(&priv->pci_dev->dev);
  1888. release_firmware(ucode_raw);
  1889. }
  1890. static const char *desc_lookup_text[] = {
  1891. "OK",
  1892. "FAIL",
  1893. "BAD_PARAM",
  1894. "BAD_CHECKSUM",
  1895. "NMI_INTERRUPT_WDG",
  1896. "SYSASSERT",
  1897. "FATAL_ERROR",
  1898. "BAD_COMMAND",
  1899. "HW_ERROR_TUNE_LOCK",
  1900. "HW_ERROR_TEMPERATURE",
  1901. "ILLEGAL_CHAN_FREQ",
  1902. "VCC_NOT_STABLE",
  1903. "FH_ERROR",
  1904. "NMI_INTERRUPT_HOST",
  1905. "NMI_INTERRUPT_ACTION_PT",
  1906. "NMI_INTERRUPT_UNKNOWN",
  1907. "UCODE_VERSION_MISMATCH",
  1908. "HW_ERROR_ABS_LOCK",
  1909. "HW_ERROR_CAL_LOCK_FAIL",
  1910. "NMI_INTERRUPT_INST_ACTION_PT",
  1911. "NMI_INTERRUPT_DATA_ACTION_PT",
  1912. "NMI_TRM_HW_ER",
  1913. "NMI_INTERRUPT_TRM",
  1914. "NMI_INTERRUPT_BREAK_POINT"
  1915. "DEBUG_0",
  1916. "DEBUG_1",
  1917. "DEBUG_2",
  1918. "DEBUG_3",
  1919. };
  1920. static struct { char *name; u8 num; } advanced_lookup[] = {
  1921. { "NMI_INTERRUPT_WDG", 0x34 },
  1922. { "SYSASSERT", 0x35 },
  1923. { "UCODE_VERSION_MISMATCH", 0x37 },
  1924. { "BAD_COMMAND", 0x38 },
  1925. { "NMI_INTERRUPT_DATA_ACTION_PT", 0x3C },
  1926. { "FATAL_ERROR", 0x3D },
  1927. { "NMI_TRM_HW_ERR", 0x46 },
  1928. { "NMI_INTERRUPT_TRM", 0x4C },
  1929. { "NMI_INTERRUPT_BREAK_POINT", 0x54 },
  1930. { "NMI_INTERRUPT_WDG_RXF_FULL", 0x5C },
  1931. { "NMI_INTERRUPT_WDG_NO_RBD_RXF_FULL", 0x64 },
  1932. { "NMI_INTERRUPT_HOST", 0x66 },
  1933. { "NMI_INTERRUPT_ACTION_PT", 0x7C },
  1934. { "NMI_INTERRUPT_UNKNOWN", 0x84 },
  1935. { "NMI_INTERRUPT_INST_ACTION_PT", 0x86 },
  1936. { "ADVANCED_SYSASSERT", 0 },
  1937. };
  1938. static const char *desc_lookup(u32 num)
  1939. {
  1940. int i;
  1941. int max = ARRAY_SIZE(desc_lookup_text);
  1942. if (num < max)
  1943. return desc_lookup_text[num];
  1944. max = ARRAY_SIZE(advanced_lookup) - 1;
  1945. for (i = 0; i < max; i++) {
  1946. if (advanced_lookup[i].num == num)
  1947. break;;
  1948. }
  1949. return advanced_lookup[i].name;
  1950. }
  1951. #define ERROR_START_OFFSET (1 * sizeof(u32))
  1952. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  1953. void iwl_dump_nic_error_log(struct iwl_priv *priv)
  1954. {
  1955. u32 data2, line;
  1956. u32 desc, time, count, base, data1;
  1957. u32 blink1, blink2, ilink1, ilink2;
  1958. u32 pc, hcmd;
  1959. if (priv->ucode_type == UCODE_INIT) {
  1960. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  1961. if (!base)
  1962. base = priv->_agn.init_errlog_ptr;
  1963. } else {
  1964. base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
  1965. if (!base)
  1966. base = priv->_agn.inst_errlog_ptr;
  1967. }
  1968. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1969. IWL_ERR(priv,
  1970. "Not valid error log pointer 0x%08X for %s uCode\n",
  1971. base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
  1972. return;
  1973. }
  1974. count = iwl_read_targ_mem(priv, base);
  1975. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  1976. IWL_ERR(priv, "Start IWL Error Log Dump:\n");
  1977. IWL_ERR(priv, "Status: 0x%08lX, count: %d\n",
  1978. priv->status, count);
  1979. }
  1980. desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
  1981. priv->isr_stats.err_code = desc;
  1982. pc = iwl_read_targ_mem(priv, base + 2 * sizeof(u32));
  1983. blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
  1984. blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
  1985. ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
  1986. ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
  1987. data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
  1988. data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
  1989. line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
  1990. time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
  1991. hcmd = iwl_read_targ_mem(priv, base + 22 * sizeof(u32));
  1992. trace_iwlwifi_dev_ucode_error(priv, desc, time, data1, data2, line,
  1993. blink1, blink2, ilink1, ilink2);
  1994. IWL_ERR(priv, "Desc Time "
  1995. "data1 data2 line\n");
  1996. IWL_ERR(priv, "%-28s (0x%04X) %010u 0x%08X 0x%08X %u\n",
  1997. desc_lookup(desc), desc, time, data1, data2, line);
  1998. IWL_ERR(priv, "pc blink1 blink2 ilink1 ilink2 hcmd\n");
  1999. IWL_ERR(priv, "0x%05X 0x%05X 0x%05X 0x%05X 0x%05X 0x%05X\n",
  2000. pc, blink1, blink2, ilink1, ilink2, hcmd);
  2001. }
  2002. #define EVENT_START_OFFSET (4 * sizeof(u32))
  2003. /**
  2004. * iwl_print_event_log - Dump error event log to syslog
  2005. *
  2006. */
  2007. static int iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
  2008. u32 num_events, u32 mode,
  2009. int pos, char **buf, size_t bufsz)
  2010. {
  2011. u32 i;
  2012. u32 base; /* SRAM byte address of event log header */
  2013. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  2014. u32 ptr; /* SRAM byte address of log data */
  2015. u32 ev, time, data; /* event log data */
  2016. unsigned long reg_flags;
  2017. if (num_events == 0)
  2018. return pos;
  2019. if (priv->ucode_type == UCODE_INIT) {
  2020. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  2021. if (!base)
  2022. base = priv->_agn.init_evtlog_ptr;
  2023. } else {
  2024. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  2025. if (!base)
  2026. base = priv->_agn.inst_evtlog_ptr;
  2027. }
  2028. if (mode == 0)
  2029. event_size = 2 * sizeof(u32);
  2030. else
  2031. event_size = 3 * sizeof(u32);
  2032. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  2033. /* Make sure device is powered up for SRAM reads */
  2034. spin_lock_irqsave(&priv->reg_lock, reg_flags);
  2035. iwl_grab_nic_access(priv);
  2036. /* Set starting address; reads will auto-increment */
  2037. _iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, ptr);
  2038. rmb();
  2039. /* "time" is actually "data" for mode 0 (no timestamp).
  2040. * place event id # at far right for easier visual parsing. */
  2041. for (i = 0; i < num_events; i++) {
  2042. ev = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2043. time = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2044. if (mode == 0) {
  2045. /* data, ev */
  2046. if (bufsz) {
  2047. pos += scnprintf(*buf + pos, bufsz - pos,
  2048. "EVT_LOG:0x%08x:%04u\n",
  2049. time, ev);
  2050. } else {
  2051. trace_iwlwifi_dev_ucode_event(priv, 0,
  2052. time, ev);
  2053. IWL_ERR(priv, "EVT_LOG:0x%08x:%04u\n",
  2054. time, ev);
  2055. }
  2056. } else {
  2057. data = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  2058. if (bufsz) {
  2059. pos += scnprintf(*buf + pos, bufsz - pos,
  2060. "EVT_LOGT:%010u:0x%08x:%04u\n",
  2061. time, data, ev);
  2062. } else {
  2063. IWL_ERR(priv, "EVT_LOGT:%010u:0x%08x:%04u\n",
  2064. time, data, ev);
  2065. trace_iwlwifi_dev_ucode_event(priv, time,
  2066. data, ev);
  2067. }
  2068. }
  2069. }
  2070. /* Allow device to power down */
  2071. iwl_release_nic_access(priv);
  2072. spin_unlock_irqrestore(&priv->reg_lock, reg_flags);
  2073. return pos;
  2074. }
  2075. /**
  2076. * iwl_print_last_event_logs - Dump the newest # of event log to syslog
  2077. */
  2078. static int iwl_print_last_event_logs(struct iwl_priv *priv, u32 capacity,
  2079. u32 num_wraps, u32 next_entry,
  2080. u32 size, u32 mode,
  2081. int pos, char **buf, size_t bufsz)
  2082. {
  2083. /*
  2084. * display the newest DEFAULT_LOG_ENTRIES entries
  2085. * i.e the entries just before the next ont that uCode would fill.
  2086. */
  2087. if (num_wraps) {
  2088. if (next_entry < size) {
  2089. pos = iwl_print_event_log(priv,
  2090. capacity - (size - next_entry),
  2091. size - next_entry, mode,
  2092. pos, buf, bufsz);
  2093. pos = iwl_print_event_log(priv, 0,
  2094. next_entry, mode,
  2095. pos, buf, bufsz);
  2096. } else
  2097. pos = iwl_print_event_log(priv, next_entry - size,
  2098. size, mode, pos, buf, bufsz);
  2099. } else {
  2100. if (next_entry < size) {
  2101. pos = iwl_print_event_log(priv, 0, next_entry,
  2102. mode, pos, buf, bufsz);
  2103. } else {
  2104. pos = iwl_print_event_log(priv, next_entry - size,
  2105. size, mode, pos, buf, bufsz);
  2106. }
  2107. }
  2108. return pos;
  2109. }
  2110. #define DEFAULT_DUMP_EVENT_LOG_ENTRIES (20)
  2111. int iwl_dump_nic_event_log(struct iwl_priv *priv, bool full_log,
  2112. char **buf, bool display)
  2113. {
  2114. u32 base; /* SRAM byte address of event log header */
  2115. u32 capacity; /* event log capacity in # entries */
  2116. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  2117. u32 num_wraps; /* # times uCode wrapped to top of log */
  2118. u32 next_entry; /* index of next entry to be written by uCode */
  2119. u32 size; /* # entries that we'll print */
  2120. u32 logsize;
  2121. int pos = 0;
  2122. size_t bufsz = 0;
  2123. if (priv->ucode_type == UCODE_INIT) {
  2124. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  2125. logsize = priv->_agn.init_evtlog_size;
  2126. if (!base)
  2127. base = priv->_agn.init_evtlog_ptr;
  2128. } else {
  2129. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  2130. logsize = priv->_agn.inst_evtlog_size;
  2131. if (!base)
  2132. base = priv->_agn.inst_evtlog_ptr;
  2133. }
  2134. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  2135. IWL_ERR(priv,
  2136. "Invalid event log pointer 0x%08X for %s uCode\n",
  2137. base, (priv->ucode_type == UCODE_INIT) ? "Init" : "RT");
  2138. return -EINVAL;
  2139. }
  2140. /* event log header */
  2141. capacity = iwl_read_targ_mem(priv, base);
  2142. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  2143. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  2144. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  2145. if (capacity > logsize) {
  2146. IWL_ERR(priv, "Log capacity %d is bogus, limit to %d entries\n",
  2147. capacity, logsize);
  2148. capacity = logsize;
  2149. }
  2150. if (next_entry > logsize) {
  2151. IWL_ERR(priv, "Log write index %d is bogus, limit to %d\n",
  2152. next_entry, logsize);
  2153. next_entry = logsize;
  2154. }
  2155. size = num_wraps ? capacity : next_entry;
  2156. /* bail out if nothing in log */
  2157. if (size == 0) {
  2158. IWL_ERR(priv, "Start IWL Event Log Dump: nothing in log\n");
  2159. return pos;
  2160. }
  2161. /* enable/disable bt channel inhibition */
  2162. priv->bt_ch_announce = iwlagn_bt_ch_announce;
  2163. #ifdef CONFIG_IWLWIFI_DEBUG
  2164. if (!(iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) && !full_log)
  2165. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  2166. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  2167. #else
  2168. size = (size > DEFAULT_DUMP_EVENT_LOG_ENTRIES)
  2169. ? DEFAULT_DUMP_EVENT_LOG_ENTRIES : size;
  2170. #endif
  2171. IWL_ERR(priv, "Start IWL Event Log Dump: display last %u entries\n",
  2172. size);
  2173. #ifdef CONFIG_IWLWIFI_DEBUG
  2174. if (display) {
  2175. if (full_log)
  2176. bufsz = capacity * 48;
  2177. else
  2178. bufsz = size * 48;
  2179. *buf = kmalloc(bufsz, GFP_KERNEL);
  2180. if (!*buf)
  2181. return -ENOMEM;
  2182. }
  2183. if ((iwl_get_debug_level(priv) & IWL_DL_FW_ERRORS) || full_log) {
  2184. /*
  2185. * if uCode has wrapped back to top of log,
  2186. * start at the oldest entry,
  2187. * i.e the next one that uCode would fill.
  2188. */
  2189. if (num_wraps)
  2190. pos = iwl_print_event_log(priv, next_entry,
  2191. capacity - next_entry, mode,
  2192. pos, buf, bufsz);
  2193. /* (then/else) start at top of log */
  2194. pos = iwl_print_event_log(priv, 0,
  2195. next_entry, mode, pos, buf, bufsz);
  2196. } else
  2197. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  2198. next_entry, size, mode,
  2199. pos, buf, bufsz);
  2200. #else
  2201. pos = iwl_print_last_event_logs(priv, capacity, num_wraps,
  2202. next_entry, size, mode,
  2203. pos, buf, bufsz);
  2204. #endif
  2205. return pos;
  2206. }
  2207. static void iwl_rf_kill_ct_config(struct iwl_priv *priv)
  2208. {
  2209. struct iwl_ct_kill_config cmd;
  2210. struct iwl_ct_kill_throttling_config adv_cmd;
  2211. unsigned long flags;
  2212. int ret = 0;
  2213. spin_lock_irqsave(&priv->lock, flags);
  2214. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  2215. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  2216. spin_unlock_irqrestore(&priv->lock, flags);
  2217. priv->thermal_throttle.ct_kill_toggle = false;
  2218. if (priv->cfg->base_params->support_ct_kill_exit) {
  2219. adv_cmd.critical_temperature_enter =
  2220. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  2221. adv_cmd.critical_temperature_exit =
  2222. cpu_to_le32(priv->hw_params.ct_kill_exit_threshold);
  2223. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  2224. sizeof(adv_cmd), &adv_cmd);
  2225. if (ret)
  2226. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  2227. else
  2228. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  2229. "succeeded, "
  2230. "critical temperature enter is %d,"
  2231. "exit is %d\n",
  2232. priv->hw_params.ct_kill_threshold,
  2233. priv->hw_params.ct_kill_exit_threshold);
  2234. } else {
  2235. cmd.critical_temperature_R =
  2236. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  2237. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  2238. sizeof(cmd), &cmd);
  2239. if (ret)
  2240. IWL_ERR(priv, "REPLY_CT_KILL_CONFIG_CMD failed\n");
  2241. else
  2242. IWL_DEBUG_INFO(priv, "REPLY_CT_KILL_CONFIG_CMD "
  2243. "succeeded, "
  2244. "critical temperature is %d\n",
  2245. priv->hw_params.ct_kill_threshold);
  2246. }
  2247. }
  2248. static int iwlagn_send_calib_cfg_rt(struct iwl_priv *priv, u32 cfg)
  2249. {
  2250. struct iwl_calib_cfg_cmd calib_cfg_cmd;
  2251. struct iwl_host_cmd cmd = {
  2252. .id = CALIBRATION_CFG_CMD,
  2253. .len = sizeof(struct iwl_calib_cfg_cmd),
  2254. .data = &calib_cfg_cmd,
  2255. };
  2256. memset(&calib_cfg_cmd, 0, sizeof(calib_cfg_cmd));
  2257. calib_cfg_cmd.ucd_calib_cfg.once.is_enable = IWL_CALIB_INIT_CFG_ALL;
  2258. calib_cfg_cmd.ucd_calib_cfg.once.start = cpu_to_le32(cfg);
  2259. return iwl_send_cmd(priv, &cmd);
  2260. }
  2261. /**
  2262. * iwl_alive_start - called after REPLY_ALIVE notification received
  2263. * from protocol/runtime uCode (initialization uCode's
  2264. * Alive gets handled by iwl_init_alive_start()).
  2265. */
  2266. static void iwl_alive_start(struct iwl_priv *priv)
  2267. {
  2268. int ret = 0;
  2269. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  2270. IWL_DEBUG_INFO(priv, "Runtime Alive received.\n");
  2271. /* Initialize uCode has loaded Runtime uCode ... verify inst image.
  2272. * This is a paranoid check, because we would not have gotten the
  2273. * "runtime" alive if code weren't properly loaded. */
  2274. if (iwl_verify_ucode(priv)) {
  2275. /* Runtime instruction load was bad;
  2276. * take it all the way back down so we can try again */
  2277. IWL_DEBUG_INFO(priv, "Bad runtime uCode load.\n");
  2278. goto restart;
  2279. }
  2280. ret = priv->cfg->ops->lib->alive_notify(priv);
  2281. if (ret) {
  2282. IWL_WARN(priv,
  2283. "Could not complete ALIVE transition [ntf]: %d\n", ret);
  2284. goto restart;
  2285. }
  2286. /* After the ALIVE response, we can send host commands to the uCode */
  2287. set_bit(STATUS_ALIVE, &priv->status);
  2288. /* Enable watchdog to monitor the driver tx queues */
  2289. iwl_setup_watchdog(priv);
  2290. if (iwl_is_rfkill(priv))
  2291. return;
  2292. /* download priority table before any calibration request */
  2293. if (priv->cfg->bt_params &&
  2294. priv->cfg->bt_params->advanced_bt_coexist) {
  2295. /* Configure Bluetooth device coexistence support */
  2296. priv->bt_valid = IWLAGN_BT_ALL_VALID_MSK;
  2297. priv->kill_ack_mask = IWLAGN_BT_KILL_ACK_MASK_DEFAULT;
  2298. priv->kill_cts_mask = IWLAGN_BT_KILL_CTS_MASK_DEFAULT;
  2299. priv->cfg->ops->hcmd->send_bt_config(priv);
  2300. priv->bt_valid = IWLAGN_BT_VALID_ENABLE_FLAGS;
  2301. iwlagn_send_prio_tbl(priv);
  2302. /* FIXME: w/a to force change uCode BT state machine */
  2303. iwlagn_send_bt_env(priv, IWL_BT_COEX_ENV_OPEN,
  2304. BT_COEX_PRIO_TBL_EVT_INIT_CALIB2);
  2305. iwlagn_send_bt_env(priv, IWL_BT_COEX_ENV_CLOSE,
  2306. BT_COEX_PRIO_TBL_EVT_INIT_CALIB2);
  2307. }
  2308. if (priv->hw_params.calib_rt_cfg)
  2309. iwlagn_send_calib_cfg_rt(priv, priv->hw_params.calib_rt_cfg);
  2310. ieee80211_wake_queues(priv->hw);
  2311. priv->active_rate = IWL_RATES_MASK;
  2312. /* Configure Tx antenna selection based on H/W config */
  2313. if (priv->cfg->ops->hcmd->set_tx_ant)
  2314. priv->cfg->ops->hcmd->set_tx_ant(priv, priv->cfg->valid_tx_ant);
  2315. if (iwl_is_associated_ctx(ctx)) {
  2316. struct iwl_rxon_cmd *active_rxon =
  2317. (struct iwl_rxon_cmd *)&ctx->active;
  2318. /* apply any changes in staging */
  2319. ctx->staging.filter_flags |= RXON_FILTER_ASSOC_MSK;
  2320. active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  2321. } else {
  2322. struct iwl_rxon_context *tmp;
  2323. /* Initialize our rx_config data */
  2324. for_each_context(priv, tmp)
  2325. iwl_connection_init_rx_config(priv, tmp);
  2326. if (priv->cfg->ops->hcmd->set_rxon_chain)
  2327. priv->cfg->ops->hcmd->set_rxon_chain(priv, ctx);
  2328. }
  2329. if (priv->cfg->bt_params &&
  2330. !priv->cfg->bt_params->advanced_bt_coexist) {
  2331. /* Configure Bluetooth device coexistence support */
  2332. priv->cfg->ops->hcmd->send_bt_config(priv);
  2333. }
  2334. iwl_reset_run_time_calib(priv);
  2335. set_bit(STATUS_READY, &priv->status);
  2336. /* Configure the adapter for unassociated operation */
  2337. iwlcore_commit_rxon(priv, ctx);
  2338. /* At this point, the NIC is initialized and operational */
  2339. iwl_rf_kill_ct_config(priv);
  2340. IWL_DEBUG_INFO(priv, "ALIVE processing complete.\n");
  2341. wake_up_interruptible(&priv->wait_command_queue);
  2342. iwl_power_update_mode(priv, true);
  2343. IWL_DEBUG_INFO(priv, "Updated power mode\n");
  2344. return;
  2345. restart:
  2346. queue_work(priv->workqueue, &priv->restart);
  2347. }
  2348. static void iwl_cancel_deferred_work(struct iwl_priv *priv);
  2349. static void __iwl_down(struct iwl_priv *priv)
  2350. {
  2351. unsigned long flags;
  2352. int exit_pending = test_bit(STATUS_EXIT_PENDING, &priv->status);
  2353. IWL_DEBUG_INFO(priv, DRV_NAME " is going down\n");
  2354. iwl_scan_cancel_timeout(priv, 200);
  2355. exit_pending = test_and_set_bit(STATUS_EXIT_PENDING, &priv->status);
  2356. /* Stop TX queues watchdog. We need to have STATUS_EXIT_PENDING bit set
  2357. * to prevent rearm timer */
  2358. del_timer_sync(&priv->watchdog);
  2359. iwl_clear_ucode_stations(priv, NULL);
  2360. iwl_dealloc_bcast_stations(priv);
  2361. iwl_clear_driver_stations(priv);
  2362. /* reset BT coex data */
  2363. priv->bt_status = 0;
  2364. if (priv->cfg->bt_params)
  2365. priv->bt_traffic_load =
  2366. priv->cfg->bt_params->bt_init_traffic_load;
  2367. else
  2368. priv->bt_traffic_load = 0;
  2369. priv->bt_full_concurrent = false;
  2370. priv->bt_ci_compliance = 0;
  2371. /* Unblock any waiting calls */
  2372. wake_up_interruptible_all(&priv->wait_command_queue);
  2373. /* Wipe out the EXIT_PENDING status bit if we are not actually
  2374. * exiting the module */
  2375. if (!exit_pending)
  2376. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2377. /* stop and reset the on-board processor */
  2378. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  2379. /* tell the device to stop sending interrupts */
  2380. spin_lock_irqsave(&priv->lock, flags);
  2381. iwl_disable_interrupts(priv);
  2382. spin_unlock_irqrestore(&priv->lock, flags);
  2383. iwl_synchronize_irq(priv);
  2384. if (priv->mac80211_registered)
  2385. ieee80211_stop_queues(priv->hw);
  2386. /* If we have not previously called iwl_init() then
  2387. * clear all bits but the RF Kill bit and return */
  2388. if (!iwl_is_init(priv)) {
  2389. priv->status = test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2390. STATUS_RF_KILL_HW |
  2391. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2392. STATUS_GEO_CONFIGURED |
  2393. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2394. STATUS_EXIT_PENDING;
  2395. goto exit;
  2396. }
  2397. /* ...otherwise clear out all the status bits but the RF Kill
  2398. * bit and continue taking the NIC down. */
  2399. priv->status &= test_bit(STATUS_RF_KILL_HW, &priv->status) <<
  2400. STATUS_RF_KILL_HW |
  2401. test_bit(STATUS_GEO_CONFIGURED, &priv->status) <<
  2402. STATUS_GEO_CONFIGURED |
  2403. test_bit(STATUS_FW_ERROR, &priv->status) <<
  2404. STATUS_FW_ERROR |
  2405. test_bit(STATUS_EXIT_PENDING, &priv->status) <<
  2406. STATUS_EXIT_PENDING;
  2407. /* device going down, Stop using ICT table */
  2408. if (priv->cfg->ops->lib->isr_ops.disable)
  2409. priv->cfg->ops->lib->isr_ops.disable(priv);
  2410. iwlagn_txq_ctx_stop(priv);
  2411. iwlagn_rxq_stop(priv);
  2412. /* Power-down device's busmaster DMA clocks */
  2413. iwl_write_prph(priv, APMG_CLK_DIS_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  2414. udelay(5);
  2415. /* Make sure (redundant) we've released our request to stay awake */
  2416. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  2417. /* Stop the device, and put it in low power state */
  2418. iwl_apm_stop(priv);
  2419. exit:
  2420. memset(&priv->card_alive, 0, sizeof(struct iwl_alive_resp));
  2421. dev_kfree_skb(priv->beacon_skb);
  2422. priv->beacon_skb = NULL;
  2423. /* clear out any free frames */
  2424. iwl_clear_free_frames(priv);
  2425. }
  2426. static void iwl_down(struct iwl_priv *priv)
  2427. {
  2428. mutex_lock(&priv->mutex);
  2429. __iwl_down(priv);
  2430. mutex_unlock(&priv->mutex);
  2431. iwl_cancel_deferred_work(priv);
  2432. }
  2433. #define HW_READY_TIMEOUT (50)
  2434. static int iwl_set_hw_ready(struct iwl_priv *priv)
  2435. {
  2436. int ret = 0;
  2437. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  2438. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
  2439. /* See if we got it */
  2440. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  2441. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  2442. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  2443. HW_READY_TIMEOUT);
  2444. if (ret != -ETIMEDOUT)
  2445. priv->hw_ready = true;
  2446. else
  2447. priv->hw_ready = false;
  2448. IWL_DEBUG_INFO(priv, "hardware %s\n",
  2449. (priv->hw_ready == 1) ? "ready" : "not ready");
  2450. return ret;
  2451. }
  2452. static int iwl_prepare_card_hw(struct iwl_priv *priv)
  2453. {
  2454. int ret = 0;
  2455. IWL_DEBUG_INFO(priv, "iwl_prepare_card_hw enter\n");
  2456. ret = iwl_set_hw_ready(priv);
  2457. if (priv->hw_ready)
  2458. return ret;
  2459. /* If HW is not ready, prepare the conditions to check again */
  2460. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  2461. CSR_HW_IF_CONFIG_REG_PREPARE);
  2462. ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
  2463. ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
  2464. CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
  2465. /* HW should be ready by now, check again. */
  2466. if (ret != -ETIMEDOUT)
  2467. iwl_set_hw_ready(priv);
  2468. return ret;
  2469. }
  2470. #define MAX_HW_RESTARTS 5
  2471. static int __iwl_up(struct iwl_priv *priv)
  2472. {
  2473. struct iwl_rxon_context *ctx;
  2474. int i;
  2475. int ret;
  2476. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  2477. IWL_WARN(priv, "Exit pending; will not bring the NIC up\n");
  2478. return -EIO;
  2479. }
  2480. if (!priv->ucode_data_backup.v_addr || !priv->ucode_data.v_addr) {
  2481. IWL_ERR(priv, "ucode not available for device bringup\n");
  2482. return -EIO;
  2483. }
  2484. for_each_context(priv, ctx) {
  2485. ret = iwlagn_alloc_bcast_station(priv, ctx);
  2486. if (ret) {
  2487. iwl_dealloc_bcast_stations(priv);
  2488. return ret;
  2489. }
  2490. }
  2491. iwl_prepare_card_hw(priv);
  2492. if (!priv->hw_ready) {
  2493. IWL_WARN(priv, "Exit HW not ready\n");
  2494. return -EIO;
  2495. }
  2496. /* If platform's RF_KILL switch is NOT set to KILL */
  2497. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  2498. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  2499. else
  2500. set_bit(STATUS_RF_KILL_HW, &priv->status);
  2501. if (iwl_is_rfkill(priv)) {
  2502. wiphy_rfkill_set_hw_state(priv->hw->wiphy, true);
  2503. iwl_enable_interrupts(priv);
  2504. IWL_WARN(priv, "Radio disabled by HW RF Kill switch\n");
  2505. return 0;
  2506. }
  2507. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2508. /* must be initialised before iwl_hw_nic_init */
  2509. if (priv->valid_contexts != BIT(IWL_RXON_CTX_BSS))
  2510. priv->cmd_queue = IWL_IPAN_CMD_QUEUE_NUM;
  2511. else
  2512. priv->cmd_queue = IWL_DEFAULT_CMD_QUEUE_NUM;
  2513. ret = iwlagn_hw_nic_init(priv);
  2514. if (ret) {
  2515. IWL_ERR(priv, "Unable to init nic\n");
  2516. return ret;
  2517. }
  2518. /* make sure rfkill handshake bits are cleared */
  2519. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2520. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  2521. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  2522. /* clear (again), then enable host interrupts */
  2523. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2524. iwl_enable_interrupts(priv);
  2525. /* really make sure rfkill handshake bits are cleared */
  2526. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2527. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  2528. /* Copy original ucode data image from disk into backup cache.
  2529. * This will be used to initialize the on-board processor's
  2530. * data SRAM for a clean start when the runtime program first loads. */
  2531. memcpy(priv->ucode_data_backup.v_addr, priv->ucode_data.v_addr,
  2532. priv->ucode_data.len);
  2533. for (i = 0; i < MAX_HW_RESTARTS; i++) {
  2534. /* load bootstrap state machine,
  2535. * load bootstrap program into processor's memory,
  2536. * prepare to load the "initialize" uCode */
  2537. ret = priv->cfg->ops->lib->load_ucode(priv);
  2538. if (ret) {
  2539. IWL_ERR(priv, "Unable to set up bootstrap uCode: %d\n",
  2540. ret);
  2541. continue;
  2542. }
  2543. /* start card; "initialize" will load runtime ucode */
  2544. iwl_nic_start(priv);
  2545. IWL_DEBUG_INFO(priv, DRV_NAME " is coming up\n");
  2546. return 0;
  2547. }
  2548. set_bit(STATUS_EXIT_PENDING, &priv->status);
  2549. __iwl_down(priv);
  2550. clear_bit(STATUS_EXIT_PENDING, &priv->status);
  2551. /* tried to restart and config the device for as long as our
  2552. * patience could withstand */
  2553. IWL_ERR(priv, "Unable to initialize device after %d attempts.\n", i);
  2554. return -EIO;
  2555. }
  2556. /*****************************************************************************
  2557. *
  2558. * Workqueue callbacks
  2559. *
  2560. *****************************************************************************/
  2561. static void iwl_bg_init_alive_start(struct work_struct *data)
  2562. {
  2563. struct iwl_priv *priv =
  2564. container_of(data, struct iwl_priv, init_alive_start.work);
  2565. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2566. return;
  2567. mutex_lock(&priv->mutex);
  2568. priv->cfg->ops->lib->init_alive_start(priv);
  2569. mutex_unlock(&priv->mutex);
  2570. }
  2571. static void iwl_bg_alive_start(struct work_struct *data)
  2572. {
  2573. struct iwl_priv *priv =
  2574. container_of(data, struct iwl_priv, alive_start.work);
  2575. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2576. return;
  2577. /* enable dram interrupt */
  2578. if (priv->cfg->ops->lib->isr_ops.reset)
  2579. priv->cfg->ops->lib->isr_ops.reset(priv);
  2580. mutex_lock(&priv->mutex);
  2581. iwl_alive_start(priv);
  2582. mutex_unlock(&priv->mutex);
  2583. }
  2584. static void iwl_bg_run_time_calib_work(struct work_struct *work)
  2585. {
  2586. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  2587. run_time_calib_work);
  2588. mutex_lock(&priv->mutex);
  2589. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  2590. test_bit(STATUS_SCANNING, &priv->status)) {
  2591. mutex_unlock(&priv->mutex);
  2592. return;
  2593. }
  2594. if (priv->start_calib) {
  2595. if (iwl_bt_statistics(priv)) {
  2596. iwl_chain_noise_calibration(priv,
  2597. (void *)&priv->_agn.statistics_bt);
  2598. iwl_sensitivity_calibration(priv,
  2599. (void *)&priv->_agn.statistics_bt);
  2600. } else {
  2601. iwl_chain_noise_calibration(priv,
  2602. (void *)&priv->_agn.statistics);
  2603. iwl_sensitivity_calibration(priv,
  2604. (void *)&priv->_agn.statistics);
  2605. }
  2606. }
  2607. mutex_unlock(&priv->mutex);
  2608. }
  2609. static void iwl_bg_restart(struct work_struct *data)
  2610. {
  2611. struct iwl_priv *priv = container_of(data, struct iwl_priv, restart);
  2612. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2613. return;
  2614. if (test_and_clear_bit(STATUS_FW_ERROR, &priv->status)) {
  2615. struct iwl_rxon_context *ctx;
  2616. bool bt_full_concurrent;
  2617. u8 bt_ci_compliance;
  2618. u8 bt_load;
  2619. u8 bt_status;
  2620. mutex_lock(&priv->mutex);
  2621. for_each_context(priv, ctx)
  2622. ctx->vif = NULL;
  2623. priv->is_open = 0;
  2624. /*
  2625. * __iwl_down() will clear the BT status variables,
  2626. * which is correct, but when we restart we really
  2627. * want to keep them so restore them afterwards.
  2628. *
  2629. * The restart process will later pick them up and
  2630. * re-configure the hw when we reconfigure the BT
  2631. * command.
  2632. */
  2633. bt_full_concurrent = priv->bt_full_concurrent;
  2634. bt_ci_compliance = priv->bt_ci_compliance;
  2635. bt_load = priv->bt_traffic_load;
  2636. bt_status = priv->bt_status;
  2637. __iwl_down(priv);
  2638. priv->bt_full_concurrent = bt_full_concurrent;
  2639. priv->bt_ci_compliance = bt_ci_compliance;
  2640. priv->bt_traffic_load = bt_load;
  2641. priv->bt_status = bt_status;
  2642. mutex_unlock(&priv->mutex);
  2643. iwl_cancel_deferred_work(priv);
  2644. ieee80211_restart_hw(priv->hw);
  2645. } else {
  2646. iwl_down(priv);
  2647. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2648. return;
  2649. mutex_lock(&priv->mutex);
  2650. __iwl_up(priv);
  2651. mutex_unlock(&priv->mutex);
  2652. }
  2653. }
  2654. static void iwl_bg_rx_replenish(struct work_struct *data)
  2655. {
  2656. struct iwl_priv *priv =
  2657. container_of(data, struct iwl_priv, rx_replenish);
  2658. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2659. return;
  2660. mutex_lock(&priv->mutex);
  2661. iwlagn_rx_replenish(priv);
  2662. mutex_unlock(&priv->mutex);
  2663. }
  2664. /*****************************************************************************
  2665. *
  2666. * mac80211 entry point functions
  2667. *
  2668. *****************************************************************************/
  2669. #define UCODE_READY_TIMEOUT (4 * HZ)
  2670. /*
  2671. * Not a mac80211 entry point function, but it fits in with all the
  2672. * other mac80211 functions grouped here.
  2673. */
  2674. static int iwl_mac_setup_register(struct iwl_priv *priv,
  2675. struct iwlagn_ucode_capabilities *capa)
  2676. {
  2677. int ret;
  2678. struct ieee80211_hw *hw = priv->hw;
  2679. struct iwl_rxon_context *ctx;
  2680. hw->rate_control_algorithm = "iwl-agn-rs";
  2681. /* Tell mac80211 our characteristics */
  2682. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  2683. IEEE80211_HW_AMPDU_AGGREGATION |
  2684. IEEE80211_HW_NEED_DTIM_PERIOD |
  2685. IEEE80211_HW_SPECTRUM_MGMT |
  2686. IEEE80211_HW_REPORTS_TX_ACK_STATUS;
  2687. hw->max_tx_aggregation_subframes = LINK_QUAL_AGG_FRAME_LIMIT_DEF;
  2688. if (!priv->cfg->base_params->broken_powersave)
  2689. hw->flags |= IEEE80211_HW_SUPPORTS_PS |
  2690. IEEE80211_HW_SUPPORTS_DYNAMIC_PS;
  2691. if (priv->cfg->sku & IWL_SKU_N)
  2692. hw->flags |= IEEE80211_HW_SUPPORTS_DYNAMIC_SMPS |
  2693. IEEE80211_HW_SUPPORTS_STATIC_SMPS;
  2694. hw->sta_data_size = sizeof(struct iwl_station_priv);
  2695. hw->vif_data_size = sizeof(struct iwl_vif_priv);
  2696. for_each_context(priv, ctx) {
  2697. hw->wiphy->interface_modes |= ctx->interface_modes;
  2698. hw->wiphy->interface_modes |= ctx->exclusive_interface_modes;
  2699. }
  2700. hw->wiphy->max_remain_on_channel_duration = 1000;
  2701. hw->wiphy->flags |= WIPHY_FLAG_CUSTOM_REGULATORY |
  2702. WIPHY_FLAG_DISABLE_BEACON_HINTS |
  2703. WIPHY_FLAG_IBSS_RSN;
  2704. /*
  2705. * For now, disable PS by default because it affects
  2706. * RX performance significantly.
  2707. */
  2708. hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  2709. hw->wiphy->max_scan_ssids = PROBE_OPTION_MAX;
  2710. /* we create the 802.11 header and a zero-length SSID element */
  2711. hw->wiphy->max_scan_ie_len = capa->max_probe_length - 24 - 2;
  2712. /* Default value; 4 EDCA QOS priorities */
  2713. hw->queues = 4;
  2714. hw->max_listen_interval = IWL_CONN_MAX_LISTEN_INTERVAL;
  2715. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  2716. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  2717. &priv->bands[IEEE80211_BAND_2GHZ];
  2718. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  2719. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  2720. &priv->bands[IEEE80211_BAND_5GHZ];
  2721. iwl_leds_init(priv);
  2722. ret = ieee80211_register_hw(priv->hw);
  2723. if (ret) {
  2724. IWL_ERR(priv, "Failed to register hw (error %d)\n", ret);
  2725. return ret;
  2726. }
  2727. priv->mac80211_registered = 1;
  2728. return 0;
  2729. }
  2730. int iwlagn_mac_start(struct ieee80211_hw *hw)
  2731. {
  2732. struct iwl_priv *priv = hw->priv;
  2733. int ret;
  2734. IWL_DEBUG_MAC80211(priv, "enter\n");
  2735. /* we should be verifying the device is ready to be opened */
  2736. mutex_lock(&priv->mutex);
  2737. ret = __iwl_up(priv);
  2738. mutex_unlock(&priv->mutex);
  2739. if (ret)
  2740. return ret;
  2741. if (iwl_is_rfkill(priv))
  2742. goto out;
  2743. IWL_DEBUG_INFO(priv, "Start UP work done.\n");
  2744. /* Wait for START_ALIVE from Run Time ucode. Otherwise callbacks from
  2745. * mac80211 will not be run successfully. */
  2746. ret = wait_event_interruptible_timeout(priv->wait_command_queue,
  2747. test_bit(STATUS_READY, &priv->status),
  2748. UCODE_READY_TIMEOUT);
  2749. if (!ret) {
  2750. if (!test_bit(STATUS_READY, &priv->status)) {
  2751. IWL_ERR(priv, "START_ALIVE timeout after %dms.\n",
  2752. jiffies_to_msecs(UCODE_READY_TIMEOUT));
  2753. return -ETIMEDOUT;
  2754. }
  2755. }
  2756. iwlagn_led_enable(priv);
  2757. out:
  2758. priv->is_open = 1;
  2759. IWL_DEBUG_MAC80211(priv, "leave\n");
  2760. return 0;
  2761. }
  2762. void iwlagn_mac_stop(struct ieee80211_hw *hw)
  2763. {
  2764. struct iwl_priv *priv = hw->priv;
  2765. IWL_DEBUG_MAC80211(priv, "enter\n");
  2766. if (!priv->is_open)
  2767. return;
  2768. priv->is_open = 0;
  2769. iwl_down(priv);
  2770. flush_workqueue(priv->workqueue);
  2771. /* User space software may expect getting rfkill changes
  2772. * even if interface is down */
  2773. iwl_write32(priv, CSR_INT, 0xFFFFFFFF);
  2774. iwl_enable_rfkill_int(priv);
  2775. IWL_DEBUG_MAC80211(priv, "leave\n");
  2776. }
  2777. int iwlagn_mac_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2778. {
  2779. struct iwl_priv *priv = hw->priv;
  2780. IWL_DEBUG_MACDUMP(priv, "enter\n");
  2781. IWL_DEBUG_TX(priv, "dev->xmit(%d bytes) at rate 0x%02x\n", skb->len,
  2782. ieee80211_get_tx_rate(hw, IEEE80211_SKB_CB(skb))->bitrate);
  2783. if (iwlagn_tx_skb(priv, skb))
  2784. dev_kfree_skb_any(skb);
  2785. IWL_DEBUG_MACDUMP(priv, "leave\n");
  2786. return NETDEV_TX_OK;
  2787. }
  2788. void iwlagn_mac_update_tkip_key(struct ieee80211_hw *hw,
  2789. struct ieee80211_vif *vif,
  2790. struct ieee80211_key_conf *keyconf,
  2791. struct ieee80211_sta *sta,
  2792. u32 iv32, u16 *phase1key)
  2793. {
  2794. struct iwl_priv *priv = hw->priv;
  2795. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  2796. IWL_DEBUG_MAC80211(priv, "enter\n");
  2797. iwl_update_tkip_key(priv, vif_priv->ctx, keyconf, sta,
  2798. iv32, phase1key);
  2799. IWL_DEBUG_MAC80211(priv, "leave\n");
  2800. }
  2801. int iwlagn_mac_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2802. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  2803. struct ieee80211_key_conf *key)
  2804. {
  2805. struct iwl_priv *priv = hw->priv;
  2806. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  2807. struct iwl_rxon_context *ctx = vif_priv->ctx;
  2808. int ret;
  2809. u8 sta_id;
  2810. bool is_default_wep_key = false;
  2811. IWL_DEBUG_MAC80211(priv, "enter\n");
  2812. if (priv->cfg->mod_params->sw_crypto) {
  2813. IWL_DEBUG_MAC80211(priv, "leave - hwcrypto disabled\n");
  2814. return -EOPNOTSUPP;
  2815. }
  2816. /*
  2817. * To support IBSS RSN, don't program group keys in IBSS, the
  2818. * hardware will then not attempt to decrypt the frames.
  2819. */
  2820. if (vif->type == NL80211_IFTYPE_ADHOC &&
  2821. !(key->flags & IEEE80211_KEY_FLAG_PAIRWISE))
  2822. return -EOPNOTSUPP;
  2823. sta_id = iwl_sta_id_or_broadcast(priv, vif_priv->ctx, sta);
  2824. if (sta_id == IWL_INVALID_STATION)
  2825. return -EINVAL;
  2826. mutex_lock(&priv->mutex);
  2827. iwl_scan_cancel_timeout(priv, 100);
  2828. /*
  2829. * If we are getting WEP group key and we didn't receive any key mapping
  2830. * so far, we are in legacy wep mode (group key only), otherwise we are
  2831. * in 1X mode.
  2832. * In legacy wep mode, we use another host command to the uCode.
  2833. */
  2834. if ((key->cipher == WLAN_CIPHER_SUITE_WEP40 ||
  2835. key->cipher == WLAN_CIPHER_SUITE_WEP104) &&
  2836. !sta) {
  2837. if (cmd == SET_KEY)
  2838. is_default_wep_key = !ctx->key_mapping_keys;
  2839. else
  2840. is_default_wep_key =
  2841. (key->hw_key_idx == HW_KEY_DEFAULT);
  2842. }
  2843. switch (cmd) {
  2844. case SET_KEY:
  2845. if (is_default_wep_key)
  2846. ret = iwl_set_default_wep_key(priv, vif_priv->ctx, key);
  2847. else
  2848. ret = iwl_set_dynamic_key(priv, vif_priv->ctx,
  2849. key, sta_id);
  2850. IWL_DEBUG_MAC80211(priv, "enable hwcrypto key\n");
  2851. break;
  2852. case DISABLE_KEY:
  2853. if (is_default_wep_key)
  2854. ret = iwl_remove_default_wep_key(priv, ctx, key);
  2855. else
  2856. ret = iwl_remove_dynamic_key(priv, ctx, key, sta_id);
  2857. IWL_DEBUG_MAC80211(priv, "disable hwcrypto key\n");
  2858. break;
  2859. default:
  2860. ret = -EINVAL;
  2861. }
  2862. mutex_unlock(&priv->mutex);
  2863. IWL_DEBUG_MAC80211(priv, "leave\n");
  2864. return ret;
  2865. }
  2866. int iwlagn_mac_ampdu_action(struct ieee80211_hw *hw,
  2867. struct ieee80211_vif *vif,
  2868. enum ieee80211_ampdu_mlme_action action,
  2869. struct ieee80211_sta *sta, u16 tid, u16 *ssn,
  2870. u8 buf_size)
  2871. {
  2872. struct iwl_priv *priv = hw->priv;
  2873. int ret = -EINVAL;
  2874. struct iwl_station_priv *sta_priv = (void *) sta->drv_priv;
  2875. IWL_DEBUG_HT(priv, "A-MPDU action on addr %pM tid %d\n",
  2876. sta->addr, tid);
  2877. if (!(priv->cfg->sku & IWL_SKU_N))
  2878. return -EACCES;
  2879. mutex_lock(&priv->mutex);
  2880. switch (action) {
  2881. case IEEE80211_AMPDU_RX_START:
  2882. IWL_DEBUG_HT(priv, "start Rx\n");
  2883. ret = iwl_sta_rx_agg_start(priv, sta, tid, *ssn);
  2884. break;
  2885. case IEEE80211_AMPDU_RX_STOP:
  2886. IWL_DEBUG_HT(priv, "stop Rx\n");
  2887. ret = iwl_sta_rx_agg_stop(priv, sta, tid);
  2888. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2889. ret = 0;
  2890. break;
  2891. case IEEE80211_AMPDU_TX_START:
  2892. IWL_DEBUG_HT(priv, "start Tx\n");
  2893. ret = iwlagn_tx_agg_start(priv, vif, sta, tid, ssn);
  2894. if (ret == 0) {
  2895. priv->_agn.agg_tids_count++;
  2896. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  2897. priv->_agn.agg_tids_count);
  2898. }
  2899. break;
  2900. case IEEE80211_AMPDU_TX_STOP:
  2901. IWL_DEBUG_HT(priv, "stop Tx\n");
  2902. ret = iwlagn_tx_agg_stop(priv, vif, sta, tid);
  2903. if ((ret == 0) && (priv->_agn.agg_tids_count > 0)) {
  2904. priv->_agn.agg_tids_count--;
  2905. IWL_DEBUG_HT(priv, "priv->_agn.agg_tids_count = %u\n",
  2906. priv->_agn.agg_tids_count);
  2907. }
  2908. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  2909. ret = 0;
  2910. if (priv->cfg->ht_params &&
  2911. priv->cfg->ht_params->use_rts_for_aggregation) {
  2912. struct iwl_station_priv *sta_priv =
  2913. (void *) sta->drv_priv;
  2914. /*
  2915. * switch off RTS/CTS if it was previously enabled
  2916. */
  2917. sta_priv->lq_sta.lq.general_params.flags &=
  2918. ~LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK;
  2919. iwl_send_lq_cmd(priv, iwl_rxon_ctx_from_vif(vif),
  2920. &sta_priv->lq_sta.lq, CMD_ASYNC, false);
  2921. }
  2922. break;
  2923. case IEEE80211_AMPDU_TX_OPERATIONAL:
  2924. /*
  2925. * If the limit is 0, then it wasn't initialised yet,
  2926. * use the default. We can do that since we take the
  2927. * minimum below, and we don't want to go above our
  2928. * default due to hardware restrictions.
  2929. */
  2930. if (sta_priv->max_agg_bufsize == 0)
  2931. sta_priv->max_agg_bufsize =
  2932. LINK_QUAL_AGG_FRAME_LIMIT_DEF;
  2933. /*
  2934. * Even though in theory the peer could have different
  2935. * aggregation reorder buffer sizes for different sessions,
  2936. * our ucode doesn't allow for that and has a global limit
  2937. * for each station. Therefore, use the minimum of all the
  2938. * aggregation sessions and our default value.
  2939. */
  2940. sta_priv->max_agg_bufsize =
  2941. min(sta_priv->max_agg_bufsize, buf_size);
  2942. if (priv->cfg->ht_params &&
  2943. priv->cfg->ht_params->use_rts_for_aggregation) {
  2944. /*
  2945. * switch to RTS/CTS if it is the prefer protection
  2946. * method for HT traffic
  2947. */
  2948. sta_priv->lq_sta.lq.general_params.flags |=
  2949. LINK_QUAL_FLAGS_SET_STA_TLC_RTS_MSK;
  2950. }
  2951. sta_priv->lq_sta.lq.agg_params.agg_frame_cnt_limit =
  2952. sta_priv->max_agg_bufsize;
  2953. iwl_send_lq_cmd(priv, iwl_rxon_ctx_from_vif(vif),
  2954. &sta_priv->lq_sta.lq, CMD_ASYNC, false);
  2955. ret = 0;
  2956. break;
  2957. }
  2958. mutex_unlock(&priv->mutex);
  2959. return ret;
  2960. }
  2961. int iwlagn_mac_sta_add(struct ieee80211_hw *hw,
  2962. struct ieee80211_vif *vif,
  2963. struct ieee80211_sta *sta)
  2964. {
  2965. struct iwl_priv *priv = hw->priv;
  2966. struct iwl_station_priv *sta_priv = (void *)sta->drv_priv;
  2967. struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
  2968. bool is_ap = vif->type == NL80211_IFTYPE_STATION;
  2969. int ret;
  2970. u8 sta_id;
  2971. IWL_DEBUG_INFO(priv, "received request to add station %pM\n",
  2972. sta->addr);
  2973. mutex_lock(&priv->mutex);
  2974. IWL_DEBUG_INFO(priv, "proceeding to add station %pM\n",
  2975. sta->addr);
  2976. sta_priv->common.sta_id = IWL_INVALID_STATION;
  2977. atomic_set(&sta_priv->pending_frames, 0);
  2978. if (vif->type == NL80211_IFTYPE_AP)
  2979. sta_priv->client = true;
  2980. ret = iwl_add_station_common(priv, vif_priv->ctx, sta->addr,
  2981. is_ap, sta, &sta_id);
  2982. if (ret) {
  2983. IWL_ERR(priv, "Unable to add station %pM (%d)\n",
  2984. sta->addr, ret);
  2985. /* Should we return success if return code is EEXIST ? */
  2986. mutex_unlock(&priv->mutex);
  2987. return ret;
  2988. }
  2989. sta_priv->common.sta_id = sta_id;
  2990. /* Initialize rate scaling */
  2991. IWL_DEBUG_INFO(priv, "Initializing rate scaling for station %pM\n",
  2992. sta->addr);
  2993. iwl_rs_rate_init(priv, sta, sta_id);
  2994. mutex_unlock(&priv->mutex);
  2995. return 0;
  2996. }
  2997. void iwlagn_mac_channel_switch(struct ieee80211_hw *hw,
  2998. struct ieee80211_channel_switch *ch_switch)
  2999. {
  3000. struct iwl_priv *priv = hw->priv;
  3001. const struct iwl_channel_info *ch_info;
  3002. struct ieee80211_conf *conf = &hw->conf;
  3003. struct ieee80211_channel *channel = ch_switch->channel;
  3004. struct iwl_ht_config *ht_conf = &priv->current_ht_config;
  3005. /*
  3006. * MULTI-FIXME
  3007. * When we add support for multiple interfaces, we need to
  3008. * revisit this. The channel switch command in the device
  3009. * only affects the BSS context, but what does that really
  3010. * mean? And what if we get a CSA on the second interface?
  3011. * This needs a lot of work.
  3012. */
  3013. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_BSS];
  3014. u16 ch;
  3015. unsigned long flags = 0;
  3016. IWL_DEBUG_MAC80211(priv, "enter\n");
  3017. if (iwl_is_rfkill(priv))
  3018. goto out_exit;
  3019. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  3020. test_bit(STATUS_SCANNING, &priv->status))
  3021. goto out_exit;
  3022. if (!iwl_is_associated_ctx(ctx))
  3023. goto out_exit;
  3024. /* channel switch in progress */
  3025. if (priv->switch_rxon.switch_in_progress == true)
  3026. goto out_exit;
  3027. mutex_lock(&priv->mutex);
  3028. if (priv->cfg->ops->lib->set_channel_switch) {
  3029. ch = channel->hw_value;
  3030. if (le16_to_cpu(ctx->active.channel) != ch) {
  3031. ch_info = iwl_get_channel_info(priv,
  3032. channel->band,
  3033. ch);
  3034. if (!is_channel_valid(ch_info)) {
  3035. IWL_DEBUG_MAC80211(priv, "invalid channel\n");
  3036. goto out;
  3037. }
  3038. spin_lock_irqsave(&priv->lock, flags);
  3039. priv->current_ht_config.smps = conf->smps_mode;
  3040. /* Configure HT40 channels */
  3041. ctx->ht.enabled = conf_is_ht(conf);
  3042. if (ctx->ht.enabled) {
  3043. if (conf_is_ht40_minus(conf)) {
  3044. ctx->ht.extension_chan_offset =
  3045. IEEE80211_HT_PARAM_CHA_SEC_BELOW;
  3046. ctx->ht.is_40mhz = true;
  3047. } else if (conf_is_ht40_plus(conf)) {
  3048. ctx->ht.extension_chan_offset =
  3049. IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
  3050. ctx->ht.is_40mhz = true;
  3051. } else {
  3052. ctx->ht.extension_chan_offset =
  3053. IEEE80211_HT_PARAM_CHA_SEC_NONE;
  3054. ctx->ht.is_40mhz = false;
  3055. }
  3056. } else
  3057. ctx->ht.is_40mhz = false;
  3058. if ((le16_to_cpu(ctx->staging.channel) != ch))
  3059. ctx->staging.flags = 0;
  3060. iwl_set_rxon_channel(priv, channel, ctx);
  3061. iwl_set_rxon_ht(priv, ht_conf);
  3062. iwl_set_flags_for_band(priv, ctx, channel->band,
  3063. ctx->vif);
  3064. spin_unlock_irqrestore(&priv->lock, flags);
  3065. iwl_set_rate(priv);
  3066. /*
  3067. * at this point, staging_rxon has the
  3068. * configuration for channel switch
  3069. */
  3070. if (priv->cfg->ops->lib->set_channel_switch(priv,
  3071. ch_switch))
  3072. priv->switch_rxon.switch_in_progress = false;
  3073. }
  3074. }
  3075. out:
  3076. mutex_unlock(&priv->mutex);
  3077. out_exit:
  3078. if (!priv->switch_rxon.switch_in_progress)
  3079. ieee80211_chswitch_done(ctx->vif, false);
  3080. IWL_DEBUG_MAC80211(priv, "leave\n");
  3081. }
  3082. void iwlagn_configure_filter(struct ieee80211_hw *hw,
  3083. unsigned int changed_flags,
  3084. unsigned int *total_flags,
  3085. u64 multicast)
  3086. {
  3087. struct iwl_priv *priv = hw->priv;
  3088. __le32 filter_or = 0, filter_nand = 0;
  3089. struct iwl_rxon_context *ctx;
  3090. #define CHK(test, flag) do { \
  3091. if (*total_flags & (test)) \
  3092. filter_or |= (flag); \
  3093. else \
  3094. filter_nand |= (flag); \
  3095. } while (0)
  3096. IWL_DEBUG_MAC80211(priv, "Enter: changed: 0x%x, total: 0x%x\n",
  3097. changed_flags, *total_flags);
  3098. CHK(FIF_OTHER_BSS | FIF_PROMISC_IN_BSS, RXON_FILTER_PROMISC_MSK);
  3099. /* Setting _just_ RXON_FILTER_CTL2HOST_MSK causes FH errors */
  3100. CHK(FIF_CONTROL, RXON_FILTER_CTL2HOST_MSK | RXON_FILTER_PROMISC_MSK);
  3101. CHK(FIF_BCN_PRBRESP_PROMISC, RXON_FILTER_BCON_AWARE_MSK);
  3102. #undef CHK
  3103. mutex_lock(&priv->mutex);
  3104. for_each_context(priv, ctx) {
  3105. ctx->staging.filter_flags &= ~filter_nand;
  3106. ctx->staging.filter_flags |= filter_or;
  3107. /*
  3108. * Not committing directly because hardware can perform a scan,
  3109. * but we'll eventually commit the filter flags change anyway.
  3110. */
  3111. }
  3112. mutex_unlock(&priv->mutex);
  3113. /*
  3114. * Receiving all multicast frames is always enabled by the
  3115. * default flags setup in iwl_connection_init_rx_config()
  3116. * since we currently do not support programming multicast
  3117. * filters into the device.
  3118. */
  3119. *total_flags &= FIF_OTHER_BSS | FIF_ALLMULTI | FIF_PROMISC_IN_BSS |
  3120. FIF_BCN_PRBRESP_PROMISC | FIF_CONTROL;
  3121. }
  3122. void iwlagn_mac_flush(struct ieee80211_hw *hw, bool drop)
  3123. {
  3124. struct iwl_priv *priv = hw->priv;
  3125. mutex_lock(&priv->mutex);
  3126. IWL_DEBUG_MAC80211(priv, "enter\n");
  3127. /* do not support "flush" */
  3128. if (!priv->cfg->ops->lib->txfifo_flush)
  3129. goto done;
  3130. if (test_bit(STATUS_EXIT_PENDING, &priv->status)) {
  3131. IWL_DEBUG_TX(priv, "Aborting flush due to device shutdown\n");
  3132. goto done;
  3133. }
  3134. if (iwl_is_rfkill(priv)) {
  3135. IWL_DEBUG_TX(priv, "Aborting flush due to RF Kill\n");
  3136. goto done;
  3137. }
  3138. /*
  3139. * mac80211 will not push any more frames for transmit
  3140. * until the flush is completed
  3141. */
  3142. if (drop) {
  3143. IWL_DEBUG_MAC80211(priv, "send flush command\n");
  3144. if (priv->cfg->ops->lib->txfifo_flush(priv, IWL_DROP_ALL)) {
  3145. IWL_ERR(priv, "flush request fail\n");
  3146. goto done;
  3147. }
  3148. }
  3149. IWL_DEBUG_MAC80211(priv, "wait transmit/flush all frames\n");
  3150. iwlagn_wait_tx_queue_empty(priv);
  3151. done:
  3152. mutex_unlock(&priv->mutex);
  3153. IWL_DEBUG_MAC80211(priv, "leave\n");
  3154. }
  3155. static void iwlagn_disable_roc(struct iwl_priv *priv)
  3156. {
  3157. struct iwl_rxon_context *ctx = &priv->contexts[IWL_RXON_CTX_PAN];
  3158. struct ieee80211_channel *chan = ACCESS_ONCE(priv->hw->conf.channel);
  3159. lockdep_assert_held(&priv->mutex);
  3160. if (!ctx->is_active)
  3161. return;
  3162. ctx->staging.dev_type = RXON_DEV_TYPE_2STA;
  3163. ctx->staging.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
  3164. iwl_set_rxon_channel(priv, chan, ctx);
  3165. iwl_set_flags_for_band(priv, ctx, chan->band, NULL);
  3166. priv->_agn.hw_roc_channel = NULL;
  3167. iwlagn_commit_rxon(priv, ctx);
  3168. ctx->is_active = false;
  3169. }
  3170. static void iwlagn_bg_roc_done(struct work_struct *work)
  3171. {
  3172. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  3173. _agn.hw_roc_work.work);
  3174. mutex_lock(&priv->mutex);
  3175. ieee80211_remain_on_channel_expired(priv->hw);
  3176. iwlagn_disable_roc(priv);
  3177. mutex_unlock(&priv->mutex);
  3178. }
  3179. static int iwl_mac_remain_on_channel(struct ieee80211_hw *hw,
  3180. struct ieee80211_channel *channel,
  3181. enum nl80211_channel_type channel_type,
  3182. int duration)
  3183. {
  3184. struct iwl_priv *priv = hw->priv;
  3185. int err = 0;
  3186. if (!(priv->valid_contexts & BIT(IWL_RXON_CTX_PAN)))
  3187. return -EOPNOTSUPP;
  3188. if (!(priv->contexts[IWL_RXON_CTX_PAN].interface_modes &
  3189. BIT(NL80211_IFTYPE_P2P_CLIENT)))
  3190. return -EOPNOTSUPP;
  3191. mutex_lock(&priv->mutex);
  3192. if (priv->contexts[IWL_RXON_CTX_PAN].is_active ||
  3193. test_bit(STATUS_SCAN_HW, &priv->status)) {
  3194. err = -EBUSY;
  3195. goto out;
  3196. }
  3197. priv->contexts[IWL_RXON_CTX_PAN].is_active = true;
  3198. priv->_agn.hw_roc_channel = channel;
  3199. priv->_agn.hw_roc_chantype = channel_type;
  3200. priv->_agn.hw_roc_duration = DIV_ROUND_UP(duration * 1000, 1024);
  3201. iwlagn_commit_rxon(priv, &priv->contexts[IWL_RXON_CTX_PAN]);
  3202. queue_delayed_work(priv->workqueue, &priv->_agn.hw_roc_work,
  3203. msecs_to_jiffies(duration + 20));
  3204. msleep(IWL_MIN_SLOT_TIME); /* TU is almost ms */
  3205. ieee80211_ready_on_channel(priv->hw);
  3206. out:
  3207. mutex_unlock(&priv->mutex);
  3208. return err;
  3209. }
  3210. static int iwl_mac_cancel_remain_on_channel(struct ieee80211_hw *hw)
  3211. {
  3212. struct iwl_priv *priv = hw->priv;
  3213. if (!(priv->valid_contexts & BIT(IWL_RXON_CTX_PAN)))
  3214. return -EOPNOTSUPP;
  3215. cancel_delayed_work_sync(&priv->_agn.hw_roc_work);
  3216. mutex_lock(&priv->mutex);
  3217. iwlagn_disable_roc(priv);
  3218. mutex_unlock(&priv->mutex);
  3219. return 0;
  3220. }
  3221. /*****************************************************************************
  3222. *
  3223. * driver setup and teardown
  3224. *
  3225. *****************************************************************************/
  3226. static void iwl_setup_deferred_work(struct iwl_priv *priv)
  3227. {
  3228. priv->workqueue = create_singlethread_workqueue(DRV_NAME);
  3229. init_waitqueue_head(&priv->wait_command_queue);
  3230. INIT_WORK(&priv->restart, iwl_bg_restart);
  3231. INIT_WORK(&priv->rx_replenish, iwl_bg_rx_replenish);
  3232. INIT_WORK(&priv->beacon_update, iwl_bg_beacon_update);
  3233. INIT_WORK(&priv->run_time_calib_work, iwl_bg_run_time_calib_work);
  3234. INIT_WORK(&priv->tx_flush, iwl_bg_tx_flush);
  3235. INIT_WORK(&priv->bt_full_concurrency, iwl_bg_bt_full_concurrency);
  3236. INIT_WORK(&priv->bt_runtime_config, iwl_bg_bt_runtime_config);
  3237. INIT_DELAYED_WORK(&priv->init_alive_start, iwl_bg_init_alive_start);
  3238. INIT_DELAYED_WORK(&priv->alive_start, iwl_bg_alive_start);
  3239. INIT_DELAYED_WORK(&priv->_agn.hw_roc_work, iwlagn_bg_roc_done);
  3240. iwl_setup_scan_deferred_work(priv);
  3241. if (priv->cfg->ops->lib->setup_deferred_work)
  3242. priv->cfg->ops->lib->setup_deferred_work(priv);
  3243. init_timer(&priv->statistics_periodic);
  3244. priv->statistics_periodic.data = (unsigned long)priv;
  3245. priv->statistics_periodic.function = iwl_bg_statistics_periodic;
  3246. init_timer(&priv->ucode_trace);
  3247. priv->ucode_trace.data = (unsigned long)priv;
  3248. priv->ucode_trace.function = iwl_bg_ucode_trace;
  3249. init_timer(&priv->watchdog);
  3250. priv->watchdog.data = (unsigned long)priv;
  3251. priv->watchdog.function = iwl_bg_watchdog;
  3252. if (!priv->cfg->base_params->use_isr_legacy)
  3253. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  3254. iwl_irq_tasklet, (unsigned long)priv);
  3255. else
  3256. tasklet_init(&priv->irq_tasklet, (void (*)(unsigned long))
  3257. iwl_irq_tasklet_legacy, (unsigned long)priv);
  3258. }
  3259. static void iwl_cancel_deferred_work(struct iwl_priv *priv)
  3260. {
  3261. if (priv->cfg->ops->lib->cancel_deferred_work)
  3262. priv->cfg->ops->lib->cancel_deferred_work(priv);
  3263. cancel_delayed_work_sync(&priv->init_alive_start);
  3264. cancel_delayed_work(&priv->alive_start);
  3265. cancel_work_sync(&priv->run_time_calib_work);
  3266. cancel_work_sync(&priv->beacon_update);
  3267. iwl_cancel_scan_deferred_work(priv);
  3268. cancel_work_sync(&priv->bt_full_concurrency);
  3269. cancel_work_sync(&priv->bt_runtime_config);
  3270. del_timer_sync(&priv->statistics_periodic);
  3271. del_timer_sync(&priv->ucode_trace);
  3272. }
  3273. static void iwl_init_hw_rates(struct iwl_priv *priv,
  3274. struct ieee80211_rate *rates)
  3275. {
  3276. int i;
  3277. for (i = 0; i < IWL_RATE_COUNT_LEGACY; i++) {
  3278. rates[i].bitrate = iwl_rates[i].ieee * 5;
  3279. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  3280. rates[i].hw_value_short = i;
  3281. rates[i].flags = 0;
  3282. if ((i >= IWL_FIRST_CCK_RATE) && (i <= IWL_LAST_CCK_RATE)) {
  3283. /*
  3284. * If CCK != 1M then set short preamble rate flag.
  3285. */
  3286. rates[i].flags |=
  3287. (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
  3288. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  3289. }
  3290. }
  3291. }
  3292. static int iwl_init_drv(struct iwl_priv *priv)
  3293. {
  3294. int ret;
  3295. spin_lock_init(&priv->sta_lock);
  3296. spin_lock_init(&priv->hcmd_lock);
  3297. INIT_LIST_HEAD(&priv->free_frames);
  3298. mutex_init(&priv->mutex);
  3299. mutex_init(&priv->sync_cmd_mutex);
  3300. priv->ieee_channels = NULL;
  3301. priv->ieee_rates = NULL;
  3302. priv->band = IEEE80211_BAND_2GHZ;
  3303. priv->iw_mode = NL80211_IFTYPE_STATION;
  3304. priv->current_ht_config.smps = IEEE80211_SMPS_STATIC;
  3305. priv->missed_beacon_threshold = IWL_MISSED_BEACON_THRESHOLD_DEF;
  3306. priv->_agn.agg_tids_count = 0;
  3307. /* initialize force reset */
  3308. priv->force_reset[IWL_RF_RESET].reset_duration =
  3309. IWL_DELAY_NEXT_FORCE_RF_RESET;
  3310. priv->force_reset[IWL_FW_RESET].reset_duration =
  3311. IWL_DELAY_NEXT_FORCE_FW_RELOAD;
  3312. /* Choose which receivers/antennas to use */
  3313. if (priv->cfg->ops->hcmd->set_rxon_chain)
  3314. priv->cfg->ops->hcmd->set_rxon_chain(priv,
  3315. &priv->contexts[IWL_RXON_CTX_BSS]);
  3316. iwl_init_scan_params(priv);
  3317. /* init bt coex */
  3318. if (priv->cfg->bt_params &&
  3319. priv->cfg->bt_params->advanced_bt_coexist) {
  3320. priv->kill_ack_mask = IWLAGN_BT_KILL_ACK_MASK_DEFAULT;
  3321. priv->kill_cts_mask = IWLAGN_BT_KILL_CTS_MASK_DEFAULT;
  3322. priv->bt_valid = IWLAGN_BT_ALL_VALID_MSK;
  3323. priv->bt_on_thresh = BT_ON_THRESHOLD_DEF;
  3324. priv->bt_duration = BT_DURATION_LIMIT_DEF;
  3325. priv->dynamic_frag_thresh = BT_FRAG_THRESHOLD_DEF;
  3326. }
  3327. /* Set the tx_power_user_lmt to the lowest power level
  3328. * this value will get overwritten by channel max power avg
  3329. * from eeprom */
  3330. priv->tx_power_user_lmt = IWLAGN_TX_POWER_TARGET_POWER_MIN;
  3331. priv->tx_power_next = IWLAGN_TX_POWER_TARGET_POWER_MIN;
  3332. ret = iwl_init_channel_map(priv);
  3333. if (ret) {
  3334. IWL_ERR(priv, "initializing regulatory failed: %d\n", ret);
  3335. goto err;
  3336. }
  3337. ret = iwlcore_init_geos(priv);
  3338. if (ret) {
  3339. IWL_ERR(priv, "initializing geos failed: %d\n", ret);
  3340. goto err_free_channel_map;
  3341. }
  3342. iwl_init_hw_rates(priv, priv->ieee_rates);
  3343. return 0;
  3344. err_free_channel_map:
  3345. iwl_free_channel_map(priv);
  3346. err:
  3347. return ret;
  3348. }
  3349. static void iwl_uninit_drv(struct iwl_priv *priv)
  3350. {
  3351. iwl_calib_free_results(priv);
  3352. iwlcore_free_geos(priv);
  3353. iwl_free_channel_map(priv);
  3354. kfree(priv->scan_cmd);
  3355. }
  3356. #ifdef CONFIG_IWL5000
  3357. struct ieee80211_ops iwlagn_hw_ops = {
  3358. .tx = iwlagn_mac_tx,
  3359. .start = iwlagn_mac_start,
  3360. .stop = iwlagn_mac_stop,
  3361. .add_interface = iwl_mac_add_interface,
  3362. .remove_interface = iwl_mac_remove_interface,
  3363. .change_interface = iwl_mac_change_interface,
  3364. .config = iwlagn_mac_config,
  3365. .configure_filter = iwlagn_configure_filter,
  3366. .set_key = iwlagn_mac_set_key,
  3367. .update_tkip_key = iwlagn_mac_update_tkip_key,
  3368. .conf_tx = iwl_mac_conf_tx,
  3369. .bss_info_changed = iwlagn_bss_info_changed,
  3370. .ampdu_action = iwlagn_mac_ampdu_action,
  3371. .hw_scan = iwl_mac_hw_scan,
  3372. .sta_notify = iwlagn_mac_sta_notify,
  3373. .sta_add = iwlagn_mac_sta_add,
  3374. .sta_remove = iwl_mac_sta_remove,
  3375. .channel_switch = iwlagn_mac_channel_switch,
  3376. .flush = iwlagn_mac_flush,
  3377. .tx_last_beacon = iwl_mac_tx_last_beacon,
  3378. .remain_on_channel = iwl_mac_remain_on_channel,
  3379. .cancel_remain_on_channel = iwl_mac_cancel_remain_on_channel,
  3380. };
  3381. #endif
  3382. static void iwl_hw_detect(struct iwl_priv *priv)
  3383. {
  3384. priv->hw_rev = _iwl_read32(priv, CSR_HW_REV);
  3385. priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG);
  3386. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &priv->rev_id);
  3387. IWL_DEBUG_INFO(priv, "HW Revision ID = 0x%X\n", priv->rev_id);
  3388. }
  3389. static int iwl_set_hw_params(struct iwl_priv *priv)
  3390. {
  3391. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  3392. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  3393. if (priv->cfg->mod_params->amsdu_size_8K)
  3394. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_8K);
  3395. else
  3396. priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_4K);
  3397. priv->hw_params.max_beacon_itrvl = IWL_MAX_UCODE_BEACON_INTERVAL;
  3398. if (priv->cfg->mod_params->disable_11n)
  3399. priv->cfg->sku &= ~IWL_SKU_N;
  3400. /* Device-specific setup */
  3401. return priv->cfg->ops->lib->set_hw_params(priv);
  3402. }
  3403. static const u8 iwlagn_bss_ac_to_fifo[] = {
  3404. IWL_TX_FIFO_VO,
  3405. IWL_TX_FIFO_VI,
  3406. IWL_TX_FIFO_BE,
  3407. IWL_TX_FIFO_BK,
  3408. };
  3409. static const u8 iwlagn_bss_ac_to_queue[] = {
  3410. 0, 1, 2, 3,
  3411. };
  3412. static const u8 iwlagn_pan_ac_to_fifo[] = {
  3413. IWL_TX_FIFO_VO_IPAN,
  3414. IWL_TX_FIFO_VI_IPAN,
  3415. IWL_TX_FIFO_BE_IPAN,
  3416. IWL_TX_FIFO_BK_IPAN,
  3417. };
  3418. static const u8 iwlagn_pan_ac_to_queue[] = {
  3419. 7, 6, 5, 4,
  3420. };
  3421. static int iwl_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  3422. {
  3423. int err = 0, i;
  3424. struct iwl_priv *priv;
  3425. struct ieee80211_hw *hw;
  3426. struct iwl_cfg *cfg = (struct iwl_cfg *)(ent->driver_data);
  3427. unsigned long flags;
  3428. u16 pci_cmd, num_mac;
  3429. /************************
  3430. * 1. Allocating HW data
  3431. ************************/
  3432. /* Disabling hardware scan means that mac80211 will perform scans
  3433. * "the hard way", rather than using device's scan. */
  3434. if (cfg->mod_params->disable_hw_scan) {
  3435. dev_printk(KERN_DEBUG, &(pdev->dev),
  3436. "sw scan support is deprecated\n");
  3437. #ifdef CONFIG_IWL5000
  3438. iwlagn_hw_ops.hw_scan = NULL;
  3439. #endif
  3440. #ifdef CONFIG_IWL4965
  3441. iwl4965_hw_ops.hw_scan = NULL;
  3442. #endif
  3443. }
  3444. hw = iwl_alloc_all(cfg);
  3445. if (!hw) {
  3446. err = -ENOMEM;
  3447. goto out;
  3448. }
  3449. priv = hw->priv;
  3450. /* At this point both hw and priv are allocated. */
  3451. /*
  3452. * The default context is always valid,
  3453. * more may be discovered when firmware
  3454. * is loaded.
  3455. */
  3456. priv->valid_contexts = BIT(IWL_RXON_CTX_BSS);
  3457. for (i = 0; i < NUM_IWL_RXON_CTX; i++)
  3458. priv->contexts[i].ctxid = i;
  3459. priv->contexts[IWL_RXON_CTX_BSS].always_active = true;
  3460. priv->contexts[IWL_RXON_CTX_BSS].is_active = true;
  3461. priv->contexts[IWL_RXON_CTX_BSS].rxon_cmd = REPLY_RXON;
  3462. priv->contexts[IWL_RXON_CTX_BSS].rxon_timing_cmd = REPLY_RXON_TIMING;
  3463. priv->contexts[IWL_RXON_CTX_BSS].rxon_assoc_cmd = REPLY_RXON_ASSOC;
  3464. priv->contexts[IWL_RXON_CTX_BSS].qos_cmd = REPLY_QOS_PARAM;
  3465. priv->contexts[IWL_RXON_CTX_BSS].ap_sta_id = IWL_AP_ID;
  3466. priv->contexts[IWL_RXON_CTX_BSS].wep_key_cmd = REPLY_WEPKEY;
  3467. priv->contexts[IWL_RXON_CTX_BSS].ac_to_fifo = iwlagn_bss_ac_to_fifo;
  3468. priv->contexts[IWL_RXON_CTX_BSS].ac_to_queue = iwlagn_bss_ac_to_queue;
  3469. priv->contexts[IWL_RXON_CTX_BSS].exclusive_interface_modes =
  3470. BIT(NL80211_IFTYPE_ADHOC);
  3471. priv->contexts[IWL_RXON_CTX_BSS].interface_modes =
  3472. BIT(NL80211_IFTYPE_STATION);
  3473. priv->contexts[IWL_RXON_CTX_BSS].ap_devtype = RXON_DEV_TYPE_AP;
  3474. priv->contexts[IWL_RXON_CTX_BSS].ibss_devtype = RXON_DEV_TYPE_IBSS;
  3475. priv->contexts[IWL_RXON_CTX_BSS].station_devtype = RXON_DEV_TYPE_ESS;
  3476. priv->contexts[IWL_RXON_CTX_BSS].unused_devtype = RXON_DEV_TYPE_ESS;
  3477. priv->contexts[IWL_RXON_CTX_PAN].rxon_cmd = REPLY_WIPAN_RXON;
  3478. priv->contexts[IWL_RXON_CTX_PAN].rxon_timing_cmd = REPLY_WIPAN_RXON_TIMING;
  3479. priv->contexts[IWL_RXON_CTX_PAN].rxon_assoc_cmd = REPLY_WIPAN_RXON_ASSOC;
  3480. priv->contexts[IWL_RXON_CTX_PAN].qos_cmd = REPLY_WIPAN_QOS_PARAM;
  3481. priv->contexts[IWL_RXON_CTX_PAN].ap_sta_id = IWL_AP_ID_PAN;
  3482. priv->contexts[IWL_RXON_CTX_PAN].wep_key_cmd = REPLY_WIPAN_WEPKEY;
  3483. priv->contexts[IWL_RXON_CTX_PAN].bcast_sta_id = IWLAGN_PAN_BCAST_ID;
  3484. priv->contexts[IWL_RXON_CTX_PAN].station_flags = STA_FLG_PAN_STATION;
  3485. priv->contexts[IWL_RXON_CTX_PAN].ac_to_fifo = iwlagn_pan_ac_to_fifo;
  3486. priv->contexts[IWL_RXON_CTX_PAN].ac_to_queue = iwlagn_pan_ac_to_queue;
  3487. priv->contexts[IWL_RXON_CTX_PAN].mcast_queue = IWL_IPAN_MCAST_QUEUE;
  3488. priv->contexts[IWL_RXON_CTX_PAN].interface_modes =
  3489. BIT(NL80211_IFTYPE_STATION) | BIT(NL80211_IFTYPE_AP);
  3490. #ifdef CONFIG_IWL_P2P
  3491. priv->contexts[IWL_RXON_CTX_PAN].interface_modes |=
  3492. BIT(NL80211_IFTYPE_P2P_CLIENT) | BIT(NL80211_IFTYPE_P2P_GO);
  3493. #endif
  3494. priv->contexts[IWL_RXON_CTX_PAN].ap_devtype = RXON_DEV_TYPE_CP;
  3495. priv->contexts[IWL_RXON_CTX_PAN].station_devtype = RXON_DEV_TYPE_2STA;
  3496. priv->contexts[IWL_RXON_CTX_PAN].unused_devtype = RXON_DEV_TYPE_P2P;
  3497. BUILD_BUG_ON(NUM_IWL_RXON_CTX != 2);
  3498. SET_IEEE80211_DEV(hw, &pdev->dev);
  3499. IWL_DEBUG_INFO(priv, "*** LOAD DRIVER ***\n");
  3500. priv->cfg = cfg;
  3501. priv->pci_dev = pdev;
  3502. priv->inta_mask = CSR_INI_SET_MASK;
  3503. /* is antenna coupling more than 35dB ? */
  3504. priv->bt_ant_couple_ok =
  3505. (iwlagn_ant_coupling > IWL_BT_ANTENNA_COUPLING_THRESHOLD) ?
  3506. true : false;
  3507. /* enable/disable bt channel inhibition */
  3508. priv->bt_ch_announce = iwlagn_bt_ch_announce;
  3509. IWL_DEBUG_INFO(priv, "BT channel inhibition is %s\n",
  3510. (priv->bt_ch_announce) ? "On" : "Off");
  3511. if (iwl_alloc_traffic_mem(priv))
  3512. IWL_ERR(priv, "Not enough memory to generate traffic log\n");
  3513. /**************************
  3514. * 2. Initializing PCI bus
  3515. **************************/
  3516. pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
  3517. PCIE_LINK_STATE_CLKPM);
  3518. if (pci_enable_device(pdev)) {
  3519. err = -ENODEV;
  3520. goto out_ieee80211_free_hw;
  3521. }
  3522. pci_set_master(pdev);
  3523. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  3524. if (!err)
  3525. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  3526. if (err) {
  3527. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3528. if (!err)
  3529. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  3530. /* both attempts failed: */
  3531. if (err) {
  3532. IWL_WARN(priv, "No suitable DMA available.\n");
  3533. goto out_pci_disable_device;
  3534. }
  3535. }
  3536. err = pci_request_regions(pdev, DRV_NAME);
  3537. if (err)
  3538. goto out_pci_disable_device;
  3539. pci_set_drvdata(pdev, priv);
  3540. /***********************
  3541. * 3. Read REV register
  3542. ***********************/
  3543. priv->hw_base = pci_iomap(pdev, 0, 0);
  3544. if (!priv->hw_base) {
  3545. err = -ENODEV;
  3546. goto out_pci_release_regions;
  3547. }
  3548. IWL_DEBUG_INFO(priv, "pci_resource_len = 0x%08llx\n",
  3549. (unsigned long long) pci_resource_len(pdev, 0));
  3550. IWL_DEBUG_INFO(priv, "pci_resource_base = %p\n", priv->hw_base);
  3551. /* these spin locks will be used in apm_ops.init and EEPROM access
  3552. * we should init now
  3553. */
  3554. spin_lock_init(&priv->reg_lock);
  3555. spin_lock_init(&priv->lock);
  3556. /*
  3557. * stop and reset the on-board processor just in case it is in a
  3558. * strange state ... like being left stranded by a primary kernel
  3559. * and this is now the kdump kernel trying to start up
  3560. */
  3561. iwl_write32(priv, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  3562. iwl_hw_detect(priv);
  3563. IWL_INFO(priv, "Detected %s, REV=0x%X\n",
  3564. priv->cfg->name, priv->hw_rev);
  3565. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  3566. * PCI Tx retries from interfering with C3 CPU state */
  3567. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  3568. iwl_prepare_card_hw(priv);
  3569. if (!priv->hw_ready) {
  3570. IWL_WARN(priv, "Failed, HW not ready\n");
  3571. goto out_iounmap;
  3572. }
  3573. /*****************
  3574. * 4. Read EEPROM
  3575. *****************/
  3576. /* Read the EEPROM */
  3577. err = iwl_eeprom_init(priv);
  3578. if (err) {
  3579. IWL_ERR(priv, "Unable to init EEPROM\n");
  3580. goto out_iounmap;
  3581. }
  3582. err = iwl_eeprom_check_version(priv);
  3583. if (err)
  3584. goto out_free_eeprom;
  3585. err = iwl_eeprom_check_sku(priv);
  3586. if (err)
  3587. goto out_free_eeprom;
  3588. /* extract MAC Address */
  3589. iwl_eeprom_get_mac(priv, priv->addresses[0].addr);
  3590. IWL_DEBUG_INFO(priv, "MAC address: %pM\n", priv->addresses[0].addr);
  3591. priv->hw->wiphy->addresses = priv->addresses;
  3592. priv->hw->wiphy->n_addresses = 1;
  3593. num_mac = iwl_eeprom_query16(priv, EEPROM_NUM_MAC_ADDRESS);
  3594. if (num_mac > 1) {
  3595. memcpy(priv->addresses[1].addr, priv->addresses[0].addr,
  3596. ETH_ALEN);
  3597. priv->addresses[1].addr[5]++;
  3598. priv->hw->wiphy->n_addresses++;
  3599. }
  3600. /************************
  3601. * 5. Setup HW constants
  3602. ************************/
  3603. if (iwl_set_hw_params(priv)) {
  3604. IWL_ERR(priv, "failed to set hw parameters\n");
  3605. goto out_free_eeprom;
  3606. }
  3607. /*******************
  3608. * 6. Setup priv
  3609. *******************/
  3610. err = iwl_init_drv(priv);
  3611. if (err)
  3612. goto out_free_eeprom;
  3613. /* At this point both hw and priv are initialized. */
  3614. /********************
  3615. * 7. Setup services
  3616. ********************/
  3617. spin_lock_irqsave(&priv->lock, flags);
  3618. iwl_disable_interrupts(priv);
  3619. spin_unlock_irqrestore(&priv->lock, flags);
  3620. pci_enable_msi(priv->pci_dev);
  3621. if (priv->cfg->ops->lib->isr_ops.alloc)
  3622. priv->cfg->ops->lib->isr_ops.alloc(priv);
  3623. err = request_irq(priv->pci_dev->irq, priv->cfg->ops->lib->isr_ops.isr,
  3624. IRQF_SHARED, DRV_NAME, priv);
  3625. if (err) {
  3626. IWL_ERR(priv, "Error allocating IRQ %d\n", priv->pci_dev->irq);
  3627. goto out_disable_msi;
  3628. }
  3629. iwl_setup_deferred_work(priv);
  3630. iwl_setup_rx_handlers(priv);
  3631. /*********************************************
  3632. * 8. Enable interrupts and read RFKILL state
  3633. *********************************************/
  3634. /* enable rfkill interrupt: hw bug w/a */
  3635. pci_read_config_word(priv->pci_dev, PCI_COMMAND, &pci_cmd);
  3636. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  3637. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  3638. pci_write_config_word(priv->pci_dev, PCI_COMMAND, pci_cmd);
  3639. }
  3640. iwl_enable_rfkill_int(priv);
  3641. /* If platform's RF_KILL switch is NOT set to KILL */
  3642. if (iwl_read32(priv, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW)
  3643. clear_bit(STATUS_RF_KILL_HW, &priv->status);
  3644. else
  3645. set_bit(STATUS_RF_KILL_HW, &priv->status);
  3646. wiphy_rfkill_set_hw_state(priv->hw->wiphy,
  3647. test_bit(STATUS_RF_KILL_HW, &priv->status));
  3648. iwl_power_initialize(priv);
  3649. iwl_tt_initialize(priv);
  3650. init_completion(&priv->_agn.firmware_loading_complete);
  3651. err = iwl_request_firmware(priv, true);
  3652. if (err)
  3653. goto out_destroy_workqueue;
  3654. return 0;
  3655. out_destroy_workqueue:
  3656. destroy_workqueue(priv->workqueue);
  3657. priv->workqueue = NULL;
  3658. free_irq(priv->pci_dev->irq, priv);
  3659. if (priv->cfg->ops->lib->isr_ops.free)
  3660. priv->cfg->ops->lib->isr_ops.free(priv);
  3661. out_disable_msi:
  3662. pci_disable_msi(priv->pci_dev);
  3663. iwl_uninit_drv(priv);
  3664. out_free_eeprom:
  3665. iwl_eeprom_free(priv);
  3666. out_iounmap:
  3667. pci_iounmap(pdev, priv->hw_base);
  3668. out_pci_release_regions:
  3669. pci_set_drvdata(pdev, NULL);
  3670. pci_release_regions(pdev);
  3671. out_pci_disable_device:
  3672. pci_disable_device(pdev);
  3673. out_ieee80211_free_hw:
  3674. iwl_free_traffic_mem(priv);
  3675. ieee80211_free_hw(priv->hw);
  3676. out:
  3677. return err;
  3678. }
  3679. static void __devexit iwl_pci_remove(struct pci_dev *pdev)
  3680. {
  3681. struct iwl_priv *priv = pci_get_drvdata(pdev);
  3682. unsigned long flags;
  3683. if (!priv)
  3684. return;
  3685. wait_for_completion(&priv->_agn.firmware_loading_complete);
  3686. IWL_DEBUG_INFO(priv, "*** UNLOAD DRIVER ***\n");
  3687. iwl_dbgfs_unregister(priv);
  3688. sysfs_remove_group(&pdev->dev.kobj, &iwl_attribute_group);
  3689. /* ieee80211_unregister_hw call wil cause iwl_mac_stop to
  3690. * to be called and iwl_down since we are removing the device
  3691. * we need to set STATUS_EXIT_PENDING bit.
  3692. */
  3693. set_bit(STATUS_EXIT_PENDING, &priv->status);
  3694. iwl_leds_exit(priv);
  3695. if (priv->mac80211_registered) {
  3696. ieee80211_unregister_hw(priv->hw);
  3697. priv->mac80211_registered = 0;
  3698. } else {
  3699. iwl_down(priv);
  3700. }
  3701. /*
  3702. * Make sure device is reset to low power before unloading driver.
  3703. * This may be redundant with iwl_down(), but there are paths to
  3704. * run iwl_down() without calling apm_ops.stop(), and there are
  3705. * paths to avoid running iwl_down() at all before leaving driver.
  3706. * This (inexpensive) call *makes sure* device is reset.
  3707. */
  3708. iwl_apm_stop(priv);
  3709. iwl_tt_exit(priv);
  3710. /* make sure we flush any pending irq or
  3711. * tasklet for the driver
  3712. */
  3713. spin_lock_irqsave(&priv->lock, flags);
  3714. iwl_disable_interrupts(priv);
  3715. spin_unlock_irqrestore(&priv->lock, flags);
  3716. iwl_synchronize_irq(priv);
  3717. iwl_dealloc_ucode_pci(priv);
  3718. if (priv->rxq.bd)
  3719. iwlagn_rx_queue_free(priv, &priv->rxq);
  3720. iwlagn_hw_txq_ctx_free(priv);
  3721. iwl_eeprom_free(priv);
  3722. /*netif_stop_queue(dev); */
  3723. flush_workqueue(priv->workqueue);
  3724. /* ieee80211_unregister_hw calls iwl_mac_stop, which flushes
  3725. * priv->workqueue... so we can't take down the workqueue
  3726. * until now... */
  3727. destroy_workqueue(priv->workqueue);
  3728. priv->workqueue = NULL;
  3729. iwl_free_traffic_mem(priv);
  3730. free_irq(priv->pci_dev->irq, priv);
  3731. pci_disable_msi(priv->pci_dev);
  3732. pci_iounmap(pdev, priv->hw_base);
  3733. pci_release_regions(pdev);
  3734. pci_disable_device(pdev);
  3735. pci_set_drvdata(pdev, NULL);
  3736. iwl_uninit_drv(priv);
  3737. if (priv->cfg->ops->lib->isr_ops.free)
  3738. priv->cfg->ops->lib->isr_ops.free(priv);
  3739. dev_kfree_skb(priv->beacon_skb);
  3740. ieee80211_free_hw(priv->hw);
  3741. }
  3742. /*****************************************************************************
  3743. *
  3744. * driver and module entry point
  3745. *
  3746. *****************************************************************************/
  3747. /* Hardware specific file defines the PCI IDs table for that hardware module */
  3748. static DEFINE_PCI_DEVICE_TABLE(iwl_hw_card_ids) = {
  3749. #ifdef CONFIG_IWL4965
  3750. {IWL_PCI_DEVICE(0x4229, PCI_ANY_ID, iwl4965_agn_cfg)},
  3751. {IWL_PCI_DEVICE(0x4230, PCI_ANY_ID, iwl4965_agn_cfg)},
  3752. #endif /* CONFIG_IWL4965 */
  3753. #ifdef CONFIG_IWL5000
  3754. /* 5100 Series WiFi */
  3755. {IWL_PCI_DEVICE(0x4232, 0x1201, iwl5100_agn_cfg)}, /* Mini Card */
  3756. {IWL_PCI_DEVICE(0x4232, 0x1301, iwl5100_agn_cfg)}, /* Half Mini Card */
  3757. {IWL_PCI_DEVICE(0x4232, 0x1204, iwl5100_agn_cfg)}, /* Mini Card */
  3758. {IWL_PCI_DEVICE(0x4232, 0x1304, iwl5100_agn_cfg)}, /* Half Mini Card */
  3759. {IWL_PCI_DEVICE(0x4232, 0x1205, iwl5100_bgn_cfg)}, /* Mini Card */
  3760. {IWL_PCI_DEVICE(0x4232, 0x1305, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3761. {IWL_PCI_DEVICE(0x4232, 0x1206, iwl5100_abg_cfg)}, /* Mini Card */
  3762. {IWL_PCI_DEVICE(0x4232, 0x1306, iwl5100_abg_cfg)}, /* Half Mini Card */
  3763. {IWL_PCI_DEVICE(0x4232, 0x1221, iwl5100_agn_cfg)}, /* Mini Card */
  3764. {IWL_PCI_DEVICE(0x4232, 0x1321, iwl5100_agn_cfg)}, /* Half Mini Card */
  3765. {IWL_PCI_DEVICE(0x4232, 0x1224, iwl5100_agn_cfg)}, /* Mini Card */
  3766. {IWL_PCI_DEVICE(0x4232, 0x1324, iwl5100_agn_cfg)}, /* Half Mini Card */
  3767. {IWL_PCI_DEVICE(0x4232, 0x1225, iwl5100_bgn_cfg)}, /* Mini Card */
  3768. {IWL_PCI_DEVICE(0x4232, 0x1325, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3769. {IWL_PCI_DEVICE(0x4232, 0x1226, iwl5100_abg_cfg)}, /* Mini Card */
  3770. {IWL_PCI_DEVICE(0x4232, 0x1326, iwl5100_abg_cfg)}, /* Half Mini Card */
  3771. {IWL_PCI_DEVICE(0x4237, 0x1211, iwl5100_agn_cfg)}, /* Mini Card */
  3772. {IWL_PCI_DEVICE(0x4237, 0x1311, iwl5100_agn_cfg)}, /* Half Mini Card */
  3773. {IWL_PCI_DEVICE(0x4237, 0x1214, iwl5100_agn_cfg)}, /* Mini Card */
  3774. {IWL_PCI_DEVICE(0x4237, 0x1314, iwl5100_agn_cfg)}, /* Half Mini Card */
  3775. {IWL_PCI_DEVICE(0x4237, 0x1215, iwl5100_bgn_cfg)}, /* Mini Card */
  3776. {IWL_PCI_DEVICE(0x4237, 0x1315, iwl5100_bgn_cfg)}, /* Half Mini Card */
  3777. {IWL_PCI_DEVICE(0x4237, 0x1216, iwl5100_abg_cfg)}, /* Mini Card */
  3778. {IWL_PCI_DEVICE(0x4237, 0x1316, iwl5100_abg_cfg)}, /* Half Mini Card */
  3779. /* 5300 Series WiFi */
  3780. {IWL_PCI_DEVICE(0x4235, 0x1021, iwl5300_agn_cfg)}, /* Mini Card */
  3781. {IWL_PCI_DEVICE(0x4235, 0x1121, iwl5300_agn_cfg)}, /* Half Mini Card */
  3782. {IWL_PCI_DEVICE(0x4235, 0x1024, iwl5300_agn_cfg)}, /* Mini Card */
  3783. {IWL_PCI_DEVICE(0x4235, 0x1124, iwl5300_agn_cfg)}, /* Half Mini Card */
  3784. {IWL_PCI_DEVICE(0x4235, 0x1001, iwl5300_agn_cfg)}, /* Mini Card */
  3785. {IWL_PCI_DEVICE(0x4235, 0x1101, iwl5300_agn_cfg)}, /* Half Mini Card */
  3786. {IWL_PCI_DEVICE(0x4235, 0x1004, iwl5300_agn_cfg)}, /* Mini Card */
  3787. {IWL_PCI_DEVICE(0x4235, 0x1104, iwl5300_agn_cfg)}, /* Half Mini Card */
  3788. {IWL_PCI_DEVICE(0x4236, 0x1011, iwl5300_agn_cfg)}, /* Mini Card */
  3789. {IWL_PCI_DEVICE(0x4236, 0x1111, iwl5300_agn_cfg)}, /* Half Mini Card */
  3790. {IWL_PCI_DEVICE(0x4236, 0x1014, iwl5300_agn_cfg)}, /* Mini Card */
  3791. {IWL_PCI_DEVICE(0x4236, 0x1114, iwl5300_agn_cfg)}, /* Half Mini Card */
  3792. /* 5350 Series WiFi/WiMax */
  3793. {IWL_PCI_DEVICE(0x423A, 0x1001, iwl5350_agn_cfg)}, /* Mini Card */
  3794. {IWL_PCI_DEVICE(0x423A, 0x1021, iwl5350_agn_cfg)}, /* Mini Card */
  3795. {IWL_PCI_DEVICE(0x423B, 0x1011, iwl5350_agn_cfg)}, /* Mini Card */
  3796. /* 5150 Series Wifi/WiMax */
  3797. {IWL_PCI_DEVICE(0x423C, 0x1201, iwl5150_agn_cfg)}, /* Mini Card */
  3798. {IWL_PCI_DEVICE(0x423C, 0x1301, iwl5150_agn_cfg)}, /* Half Mini Card */
  3799. {IWL_PCI_DEVICE(0x423C, 0x1206, iwl5150_abg_cfg)}, /* Mini Card */
  3800. {IWL_PCI_DEVICE(0x423C, 0x1306, iwl5150_abg_cfg)}, /* Half Mini Card */
  3801. {IWL_PCI_DEVICE(0x423C, 0x1221, iwl5150_agn_cfg)}, /* Mini Card */
  3802. {IWL_PCI_DEVICE(0x423C, 0x1321, iwl5150_agn_cfg)}, /* Half Mini Card */
  3803. {IWL_PCI_DEVICE(0x423D, 0x1211, iwl5150_agn_cfg)}, /* Mini Card */
  3804. {IWL_PCI_DEVICE(0x423D, 0x1311, iwl5150_agn_cfg)}, /* Half Mini Card */
  3805. {IWL_PCI_DEVICE(0x423D, 0x1216, iwl5150_abg_cfg)}, /* Mini Card */
  3806. {IWL_PCI_DEVICE(0x423D, 0x1316, iwl5150_abg_cfg)}, /* Half Mini Card */
  3807. /* 6x00 Series */
  3808. {IWL_PCI_DEVICE(0x422B, 0x1101, iwl6000_3agn_cfg)},
  3809. {IWL_PCI_DEVICE(0x422B, 0x1121, iwl6000_3agn_cfg)},
  3810. {IWL_PCI_DEVICE(0x422C, 0x1301, iwl6000i_2agn_cfg)},
  3811. {IWL_PCI_DEVICE(0x422C, 0x1306, iwl6000i_2abg_cfg)},
  3812. {IWL_PCI_DEVICE(0x422C, 0x1307, iwl6000i_2bg_cfg)},
  3813. {IWL_PCI_DEVICE(0x422C, 0x1321, iwl6000i_2agn_cfg)},
  3814. {IWL_PCI_DEVICE(0x422C, 0x1326, iwl6000i_2abg_cfg)},
  3815. {IWL_PCI_DEVICE(0x4238, 0x1111, iwl6000_3agn_cfg)},
  3816. {IWL_PCI_DEVICE(0x4239, 0x1311, iwl6000i_2agn_cfg)},
  3817. {IWL_PCI_DEVICE(0x4239, 0x1316, iwl6000i_2abg_cfg)},
  3818. /* 6x05 Series */
  3819. {IWL_PCI_DEVICE(0x0082, 0x1301, iwl6005_2agn_cfg)},
  3820. {IWL_PCI_DEVICE(0x0082, 0x1306, iwl6005_2abg_cfg)},
  3821. {IWL_PCI_DEVICE(0x0082, 0x1307, iwl6005_2bg_cfg)},
  3822. {IWL_PCI_DEVICE(0x0082, 0x1321, iwl6005_2agn_cfg)},
  3823. {IWL_PCI_DEVICE(0x0082, 0x1326, iwl6005_2abg_cfg)},
  3824. {IWL_PCI_DEVICE(0x0085, 0x1311, iwl6005_2agn_cfg)},
  3825. {IWL_PCI_DEVICE(0x0085, 0x1316, iwl6005_2abg_cfg)},
  3826. /* 6x30 Series */
  3827. {IWL_PCI_DEVICE(0x008A, 0x5305, iwl1030_bgn_cfg)},
  3828. {IWL_PCI_DEVICE(0x008A, 0x5307, iwl1030_bg_cfg)},
  3829. {IWL_PCI_DEVICE(0x008A, 0x5325, iwl1030_bgn_cfg)},
  3830. {IWL_PCI_DEVICE(0x008A, 0x5327, iwl1030_bg_cfg)},
  3831. {IWL_PCI_DEVICE(0x008B, 0x5315, iwl1030_bgn_cfg)},
  3832. {IWL_PCI_DEVICE(0x008B, 0x5317, iwl1030_bg_cfg)},
  3833. {IWL_PCI_DEVICE(0x0090, 0x5211, iwl6030_2agn_cfg)},
  3834. {IWL_PCI_DEVICE(0x0090, 0x5215, iwl6030_2bgn_cfg)},
  3835. {IWL_PCI_DEVICE(0x0090, 0x5216, iwl6030_2abg_cfg)},
  3836. {IWL_PCI_DEVICE(0x0091, 0x5201, iwl6030_2agn_cfg)},
  3837. {IWL_PCI_DEVICE(0x0091, 0x5205, iwl6030_2bgn_cfg)},
  3838. {IWL_PCI_DEVICE(0x0091, 0x5206, iwl6030_2abg_cfg)},
  3839. {IWL_PCI_DEVICE(0x0091, 0x5207, iwl6030_2bg_cfg)},
  3840. {IWL_PCI_DEVICE(0x0091, 0x5221, iwl6030_2agn_cfg)},
  3841. {IWL_PCI_DEVICE(0x0091, 0x5225, iwl6030_2bgn_cfg)},
  3842. {IWL_PCI_DEVICE(0x0091, 0x5226, iwl6030_2abg_cfg)},
  3843. /* 6x50 WiFi/WiMax Series */
  3844. {IWL_PCI_DEVICE(0x0087, 0x1301, iwl6050_2agn_cfg)},
  3845. {IWL_PCI_DEVICE(0x0087, 0x1306, iwl6050_2abg_cfg)},
  3846. {IWL_PCI_DEVICE(0x0087, 0x1321, iwl6050_2agn_cfg)},
  3847. {IWL_PCI_DEVICE(0x0087, 0x1326, iwl6050_2abg_cfg)},
  3848. {IWL_PCI_DEVICE(0x0089, 0x1311, iwl6050_2agn_cfg)},
  3849. {IWL_PCI_DEVICE(0x0089, 0x1316, iwl6050_2abg_cfg)},
  3850. /* 6150 WiFi/WiMax Series */
  3851. {IWL_PCI_DEVICE(0x0885, 0x1305, iwl6150_bgn_cfg)},
  3852. {IWL_PCI_DEVICE(0x0885, 0x1306, iwl6150_bgn_cfg)},
  3853. {IWL_PCI_DEVICE(0x0885, 0x1325, iwl6150_bgn_cfg)},
  3854. {IWL_PCI_DEVICE(0x0885, 0x1326, iwl6150_bgn_cfg)},
  3855. {IWL_PCI_DEVICE(0x0886, 0x1315, iwl6150_bgn_cfg)},
  3856. {IWL_PCI_DEVICE(0x0886, 0x1316, iwl6150_bgn_cfg)},
  3857. /* 1000 Series WiFi */
  3858. {IWL_PCI_DEVICE(0x0083, 0x1205, iwl1000_bgn_cfg)},
  3859. {IWL_PCI_DEVICE(0x0083, 0x1305, iwl1000_bgn_cfg)},
  3860. {IWL_PCI_DEVICE(0x0083, 0x1225, iwl1000_bgn_cfg)},
  3861. {IWL_PCI_DEVICE(0x0083, 0x1325, iwl1000_bgn_cfg)},
  3862. {IWL_PCI_DEVICE(0x0084, 0x1215, iwl1000_bgn_cfg)},
  3863. {IWL_PCI_DEVICE(0x0084, 0x1315, iwl1000_bgn_cfg)},
  3864. {IWL_PCI_DEVICE(0x0083, 0x1206, iwl1000_bg_cfg)},
  3865. {IWL_PCI_DEVICE(0x0083, 0x1306, iwl1000_bg_cfg)},
  3866. {IWL_PCI_DEVICE(0x0083, 0x1226, iwl1000_bg_cfg)},
  3867. {IWL_PCI_DEVICE(0x0083, 0x1326, iwl1000_bg_cfg)},
  3868. {IWL_PCI_DEVICE(0x0084, 0x1216, iwl1000_bg_cfg)},
  3869. {IWL_PCI_DEVICE(0x0084, 0x1316, iwl1000_bg_cfg)},
  3870. /* 100 Series WiFi */
  3871. {IWL_PCI_DEVICE(0x08AE, 0x1005, iwl100_bgn_cfg)},
  3872. {IWL_PCI_DEVICE(0x08AE, 0x1007, iwl100_bg_cfg)},
  3873. {IWL_PCI_DEVICE(0x08AF, 0x1015, iwl100_bgn_cfg)},
  3874. {IWL_PCI_DEVICE(0x08AF, 0x1017, iwl100_bg_cfg)},
  3875. {IWL_PCI_DEVICE(0x08AE, 0x1025, iwl100_bgn_cfg)},
  3876. {IWL_PCI_DEVICE(0x08AE, 0x1027, iwl100_bg_cfg)},
  3877. /* 130 Series WiFi */
  3878. {IWL_PCI_DEVICE(0x0896, 0x5005, iwl130_bgn_cfg)},
  3879. {IWL_PCI_DEVICE(0x0896, 0x5007, iwl130_bg_cfg)},
  3880. {IWL_PCI_DEVICE(0x0897, 0x5015, iwl130_bgn_cfg)},
  3881. {IWL_PCI_DEVICE(0x0897, 0x5017, iwl130_bg_cfg)},
  3882. {IWL_PCI_DEVICE(0x0896, 0x5025, iwl130_bgn_cfg)},
  3883. {IWL_PCI_DEVICE(0x0896, 0x5027, iwl130_bg_cfg)},
  3884. /* 2x00 Series */
  3885. {IWL_PCI_DEVICE(0x0890, 0x4022, iwl2000_2bgn_cfg)},
  3886. {IWL_PCI_DEVICE(0x0891, 0x4222, iwl2000_2bgn_cfg)},
  3887. {IWL_PCI_DEVICE(0x0890, 0x4422, iwl2000_2bgn_cfg)},
  3888. {IWL_PCI_DEVICE(0x0890, 0x4026, iwl2000_2bg_cfg)},
  3889. {IWL_PCI_DEVICE(0x0891, 0x4226, iwl2000_2bg_cfg)},
  3890. {IWL_PCI_DEVICE(0x0890, 0x4426, iwl2000_2bg_cfg)},
  3891. /* 2x30 Series */
  3892. {IWL_PCI_DEVICE(0x0887, 0x4062, iwl2030_2bgn_cfg)},
  3893. {IWL_PCI_DEVICE(0x0888, 0x4262, iwl2030_2bgn_cfg)},
  3894. {IWL_PCI_DEVICE(0x0887, 0x4462, iwl2030_2bgn_cfg)},
  3895. {IWL_PCI_DEVICE(0x0887, 0x4066, iwl2030_2bg_cfg)},
  3896. {IWL_PCI_DEVICE(0x0888, 0x4266, iwl2030_2bg_cfg)},
  3897. {IWL_PCI_DEVICE(0x0887, 0x4466, iwl2030_2bg_cfg)},
  3898. /* 6x35 Series */
  3899. {IWL_PCI_DEVICE(0x088E, 0x4060, iwl6035_2agn_cfg)},
  3900. {IWL_PCI_DEVICE(0x088F, 0x4260, iwl6035_2agn_cfg)},
  3901. {IWL_PCI_DEVICE(0x088E, 0x4460, iwl6035_2agn_cfg)},
  3902. {IWL_PCI_DEVICE(0x088E, 0x4064, iwl6035_2abg_cfg)},
  3903. {IWL_PCI_DEVICE(0x088F, 0x4264, iwl6035_2abg_cfg)},
  3904. {IWL_PCI_DEVICE(0x088E, 0x4464, iwl6035_2abg_cfg)},
  3905. {IWL_PCI_DEVICE(0x088E, 0x4066, iwl6035_2bg_cfg)},
  3906. {IWL_PCI_DEVICE(0x088F, 0x4266, iwl6035_2bg_cfg)},
  3907. {IWL_PCI_DEVICE(0x088E, 0x4466, iwl6035_2bg_cfg)},
  3908. /* 200 Series */
  3909. {IWL_PCI_DEVICE(0x0894, 0x0022, iwl200_bgn_cfg)},
  3910. {IWL_PCI_DEVICE(0x0895, 0x0222, iwl200_bgn_cfg)},
  3911. {IWL_PCI_DEVICE(0x0894, 0x0422, iwl200_bgn_cfg)},
  3912. {IWL_PCI_DEVICE(0x0894, 0x0026, iwl200_bg_cfg)},
  3913. {IWL_PCI_DEVICE(0x0895, 0x0226, iwl200_bg_cfg)},
  3914. {IWL_PCI_DEVICE(0x0894, 0x0426, iwl200_bg_cfg)},
  3915. /* 230 Series */
  3916. {IWL_PCI_DEVICE(0x0892, 0x0062, iwl230_bgn_cfg)},
  3917. {IWL_PCI_DEVICE(0x0893, 0x0262, iwl230_bgn_cfg)},
  3918. {IWL_PCI_DEVICE(0x0892, 0x0462, iwl230_bgn_cfg)},
  3919. {IWL_PCI_DEVICE(0x0892, 0x0066, iwl230_bg_cfg)},
  3920. {IWL_PCI_DEVICE(0x0893, 0x0266, iwl230_bg_cfg)},
  3921. {IWL_PCI_DEVICE(0x0892, 0x0466, iwl230_bg_cfg)},
  3922. #endif /* CONFIG_IWL5000 */
  3923. {0}
  3924. };
  3925. MODULE_DEVICE_TABLE(pci, iwl_hw_card_ids);
  3926. static struct pci_driver iwl_driver = {
  3927. .name = DRV_NAME,
  3928. .id_table = iwl_hw_card_ids,
  3929. .probe = iwl_pci_probe,
  3930. .remove = __devexit_p(iwl_pci_remove),
  3931. .driver.pm = IWL_PM_OPS,
  3932. };
  3933. static int __init iwl_init(void)
  3934. {
  3935. int ret;
  3936. pr_info(DRV_DESCRIPTION ", " DRV_VERSION "\n");
  3937. pr_info(DRV_COPYRIGHT "\n");
  3938. ret = iwlagn_rate_control_register();
  3939. if (ret) {
  3940. pr_err("Unable to register rate control algorithm: %d\n", ret);
  3941. return ret;
  3942. }
  3943. ret = pci_register_driver(&iwl_driver);
  3944. if (ret) {
  3945. pr_err("Unable to initialize PCI module\n");
  3946. goto error_register;
  3947. }
  3948. return ret;
  3949. error_register:
  3950. iwlagn_rate_control_unregister();
  3951. return ret;
  3952. }
  3953. static void __exit iwl_exit(void)
  3954. {
  3955. pci_unregister_driver(&iwl_driver);
  3956. iwlagn_rate_control_unregister();
  3957. }
  3958. module_exit(iwl_exit);
  3959. module_init(iwl_init);
  3960. #ifdef CONFIG_IWLWIFI_DEBUG
  3961. module_param_named(debug50, iwl_debug_level, uint, S_IRUGO);
  3962. MODULE_PARM_DESC(debug50, "50XX debug output mask (deprecated)");
  3963. module_param_named(debug, iwl_debug_level, uint, S_IRUGO | S_IWUSR);
  3964. MODULE_PARM_DESC(debug, "debug output mask");
  3965. #endif
  3966. module_param_named(swcrypto50, iwlagn_mod_params.sw_crypto, bool, S_IRUGO);
  3967. MODULE_PARM_DESC(swcrypto50,
  3968. "using crypto in software (default 0 [hardware]) (deprecated)");
  3969. module_param_named(swcrypto, iwlagn_mod_params.sw_crypto, int, S_IRUGO);
  3970. MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
  3971. module_param_named(queues_num50,
  3972. iwlagn_mod_params.num_of_queues, int, S_IRUGO);
  3973. MODULE_PARM_DESC(queues_num50,
  3974. "number of hw queues in 50xx series (deprecated)");
  3975. module_param_named(queues_num, iwlagn_mod_params.num_of_queues, int, S_IRUGO);
  3976. MODULE_PARM_DESC(queues_num, "number of hw queues.");
  3977. module_param_named(11n_disable50, iwlagn_mod_params.disable_11n, int, S_IRUGO);
  3978. MODULE_PARM_DESC(11n_disable50, "disable 50XX 11n functionality (deprecated)");
  3979. module_param_named(11n_disable, iwlagn_mod_params.disable_11n, int, S_IRUGO);
  3980. MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
  3981. module_param_named(amsdu_size_8K50, iwlagn_mod_params.amsdu_size_8K,
  3982. int, S_IRUGO);
  3983. MODULE_PARM_DESC(amsdu_size_8K50,
  3984. "enable 8K amsdu size in 50XX series (deprecated)");
  3985. module_param_named(amsdu_size_8K, iwlagn_mod_params.amsdu_size_8K,
  3986. int, S_IRUGO);
  3987. MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
  3988. module_param_named(fw_restart50, iwlagn_mod_params.restart_fw, int, S_IRUGO);
  3989. MODULE_PARM_DESC(fw_restart50,
  3990. "restart firmware in case of error (deprecated)");
  3991. module_param_named(fw_restart, iwlagn_mod_params.restart_fw, int, S_IRUGO);
  3992. MODULE_PARM_DESC(fw_restart, "restart firmware in case of error");
  3993. module_param_named(
  3994. disable_hw_scan, iwlagn_mod_params.disable_hw_scan, int, S_IRUGO);
  3995. MODULE_PARM_DESC(disable_hw_scan,
  3996. "disable hardware scanning (default 0) (deprecated)");
  3997. module_param_named(ucode_alternative, iwlagn_wanted_ucode_alternative, int,
  3998. S_IRUGO);
  3999. MODULE_PARM_DESC(ucode_alternative,
  4000. "specify ucode alternative to use from ucode file");
  4001. module_param_named(antenna_coupling, iwlagn_ant_coupling, int, S_IRUGO);
  4002. MODULE_PARM_DESC(antenna_coupling,
  4003. "specify antenna coupling in dB (defualt: 0 dB)");
  4004. module_param_named(bt_ch_inhibition, iwlagn_bt_ch_announce, bool, S_IRUGO);
  4005. MODULE_PARM_DESC(bt_ch_inhibition,
  4006. "Disable BT channel inhibition (default: enable)");