pciehp_hpc.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195
  1. /*
  2. * PCI Express PCI Hot Plug Driver
  3. *
  4. * Copyright (C) 1995,2001 Compaq Computer Corporation
  5. * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
  6. * Copyright (C) 2001 IBM Corp.
  7. * Copyright (C) 2003-2004 Intel Corporation
  8. *
  9. * All rights reserved.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or (at
  14. * your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful, but
  17. * WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  19. * NON INFRINGEMENT. See the GNU General Public License for more
  20. * details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
  27. *
  28. */
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/types.h>
  32. #include <linux/signal.h>
  33. #include <linux/jiffies.h>
  34. #include <linux/timer.h>
  35. #include <linux/pci.h>
  36. #include <linux/interrupt.h>
  37. #include <linux/time.h>
  38. #include "../pci.h"
  39. #include "pciehp.h"
  40. static atomic_t pciehp_num_controllers = ATOMIC_INIT(0);
  41. struct ctrl_reg {
  42. u8 cap_id;
  43. u8 nxt_ptr;
  44. u16 cap_reg;
  45. u32 dev_cap;
  46. u16 dev_ctrl;
  47. u16 dev_status;
  48. u32 lnk_cap;
  49. u16 lnk_ctrl;
  50. u16 lnk_status;
  51. u32 slot_cap;
  52. u16 slot_ctrl;
  53. u16 slot_status;
  54. u16 root_ctrl;
  55. u16 rsvp;
  56. u32 root_status;
  57. } __attribute__ ((packed));
  58. /* offsets to the controller registers based on the above structure layout */
  59. enum ctrl_offsets {
  60. PCIECAPID = offsetof(struct ctrl_reg, cap_id),
  61. NXTCAPPTR = offsetof(struct ctrl_reg, nxt_ptr),
  62. CAPREG = offsetof(struct ctrl_reg, cap_reg),
  63. DEVCAP = offsetof(struct ctrl_reg, dev_cap),
  64. DEVCTRL = offsetof(struct ctrl_reg, dev_ctrl),
  65. DEVSTATUS = offsetof(struct ctrl_reg, dev_status),
  66. LNKCAP = offsetof(struct ctrl_reg, lnk_cap),
  67. LNKCTRL = offsetof(struct ctrl_reg, lnk_ctrl),
  68. LNKSTATUS = offsetof(struct ctrl_reg, lnk_status),
  69. SLOTCAP = offsetof(struct ctrl_reg, slot_cap),
  70. SLOTCTRL = offsetof(struct ctrl_reg, slot_ctrl),
  71. SLOTSTATUS = offsetof(struct ctrl_reg, slot_status),
  72. ROOTCTRL = offsetof(struct ctrl_reg, root_ctrl),
  73. ROOTSTATUS = offsetof(struct ctrl_reg, root_status),
  74. };
  75. static inline int pciehp_readw(struct controller *ctrl, int reg, u16 *value)
  76. {
  77. struct pci_dev *dev = ctrl->pci_dev;
  78. return pci_read_config_word(dev, ctrl->cap_base + reg, value);
  79. }
  80. static inline int pciehp_readl(struct controller *ctrl, int reg, u32 *value)
  81. {
  82. struct pci_dev *dev = ctrl->pci_dev;
  83. return pci_read_config_dword(dev, ctrl->cap_base + reg, value);
  84. }
  85. static inline int pciehp_writew(struct controller *ctrl, int reg, u16 value)
  86. {
  87. struct pci_dev *dev = ctrl->pci_dev;
  88. return pci_write_config_word(dev, ctrl->cap_base + reg, value);
  89. }
  90. static inline int pciehp_writel(struct controller *ctrl, int reg, u32 value)
  91. {
  92. struct pci_dev *dev = ctrl->pci_dev;
  93. return pci_write_config_dword(dev, ctrl->cap_base + reg, value);
  94. }
  95. /* Field definitions in PCI Express Capabilities Register */
  96. #define CAP_VER 0x000F
  97. #define DEV_PORT_TYPE 0x00F0
  98. #define SLOT_IMPL 0x0100
  99. #define MSG_NUM 0x3E00
  100. /* Device or Port Type */
  101. #define NAT_ENDPT 0x00
  102. #define LEG_ENDPT 0x01
  103. #define ROOT_PORT 0x04
  104. #define UP_STREAM 0x05
  105. #define DN_STREAM 0x06
  106. #define PCIE_PCI_BRDG 0x07
  107. #define PCI_PCIE_BRDG 0x10
  108. /* Field definitions in Device Capabilities Register */
  109. #define DATTN_BUTTN_PRSN 0x1000
  110. #define DATTN_LED_PRSN 0x2000
  111. #define DPWR_LED_PRSN 0x4000
  112. /* Field definitions in Link Capabilities Register */
  113. #define MAX_LNK_SPEED 0x000F
  114. #define MAX_LNK_WIDTH 0x03F0
  115. /* Link Width Encoding */
  116. #define LNK_X1 0x01
  117. #define LNK_X2 0x02
  118. #define LNK_X4 0x04
  119. #define LNK_X8 0x08
  120. #define LNK_X12 0x0C
  121. #define LNK_X16 0x10
  122. #define LNK_X32 0x20
  123. /*Field definitions of Link Status Register */
  124. #define LNK_SPEED 0x000F
  125. #define NEG_LINK_WD 0x03F0
  126. #define LNK_TRN_ERR 0x0400
  127. #define LNK_TRN 0x0800
  128. #define SLOT_CLK_CONF 0x1000
  129. /* Field definitions in Slot Capabilities Register */
  130. #define ATTN_BUTTN_PRSN 0x00000001
  131. #define PWR_CTRL_PRSN 0x00000002
  132. #define MRL_SENS_PRSN 0x00000004
  133. #define ATTN_LED_PRSN 0x00000008
  134. #define PWR_LED_PRSN 0x00000010
  135. #define HP_SUPR_RM_SUP 0x00000020
  136. #define HP_CAP 0x00000040
  137. #define SLOT_PWR_VALUE 0x000003F8
  138. #define SLOT_PWR_LIMIT 0x00000C00
  139. #define PSN 0xFFF80000 /* PSN: Physical Slot Number */
  140. /* Field definitions in Slot Control Register */
  141. #define ATTN_BUTTN_ENABLE 0x0001
  142. #define PWR_FAULT_DETECT_ENABLE 0x0002
  143. #define MRL_DETECT_ENABLE 0x0004
  144. #define PRSN_DETECT_ENABLE 0x0008
  145. #define CMD_CMPL_INTR_ENABLE 0x0010
  146. #define HP_INTR_ENABLE 0x0020
  147. #define ATTN_LED_CTRL 0x00C0
  148. #define PWR_LED_CTRL 0x0300
  149. #define PWR_CTRL 0x0400
  150. #define EMI_CTRL 0x0800
  151. /* Attention indicator and Power indicator states */
  152. #define LED_ON 0x01
  153. #define LED_BLINK 0x10
  154. #define LED_OFF 0x11
  155. /* Power Control Command */
  156. #define POWER_ON 0
  157. #define POWER_OFF 0x0400
  158. /* EMI Status defines */
  159. #define EMI_DISENGAGED 0
  160. #define EMI_ENGAGED 1
  161. /* Field definitions in Slot Status Register */
  162. #define ATTN_BUTTN_PRESSED 0x0001
  163. #define PWR_FAULT_DETECTED 0x0002
  164. #define MRL_SENS_CHANGED 0x0004
  165. #define PRSN_DETECT_CHANGED 0x0008
  166. #define CMD_COMPLETED 0x0010
  167. #define MRL_STATE 0x0020
  168. #define PRSN_STATE 0x0040
  169. #define EMI_STATE 0x0080
  170. #define EMI_STATUS_BIT 7
  171. static irqreturn_t pcie_isr(int irq, void *dev_id);
  172. static void start_int_poll_timer(struct controller *ctrl, int sec);
  173. /* This is the interrupt polling timeout function. */
  174. static void int_poll_timeout(unsigned long data)
  175. {
  176. struct controller *ctrl = (struct controller *)data;
  177. /* Poll for interrupt events. regs == NULL => polling */
  178. pcie_isr(0, ctrl);
  179. init_timer(&ctrl->poll_timer);
  180. if (!pciehp_poll_time)
  181. pciehp_poll_time = 2; /* default polling interval is 2 sec */
  182. start_int_poll_timer(ctrl, pciehp_poll_time);
  183. }
  184. /* This function starts the interrupt polling timer. */
  185. static void start_int_poll_timer(struct controller *ctrl, int sec)
  186. {
  187. /* Clamp to sane value */
  188. if ((sec <= 0) || (sec > 60))
  189. sec = 2;
  190. ctrl->poll_timer.function = &int_poll_timeout;
  191. ctrl->poll_timer.data = (unsigned long)ctrl;
  192. ctrl->poll_timer.expires = jiffies + sec * HZ;
  193. add_timer(&ctrl->poll_timer);
  194. }
  195. static inline int pciehp_request_irq(struct controller *ctrl)
  196. {
  197. int retval, irq = ctrl->pci_dev->irq;
  198. /* Install interrupt polling timer. Start with 10 sec delay */
  199. if (pciehp_poll_mode) {
  200. init_timer(&ctrl->poll_timer);
  201. start_int_poll_timer(ctrl, 10);
  202. return 0;
  203. }
  204. /* Installs the interrupt handler */
  205. retval = request_irq(irq, pcie_isr, IRQF_SHARED, MY_NAME, ctrl);
  206. if (retval)
  207. err("Cannot get irq %d for the hotplug controller\n", irq);
  208. return retval;
  209. }
  210. static inline void pciehp_free_irq(struct controller *ctrl)
  211. {
  212. if (pciehp_poll_mode)
  213. del_timer_sync(&ctrl->poll_timer);
  214. else
  215. free_irq(ctrl->pci_dev->irq, ctrl);
  216. }
  217. static inline int pcie_wait_cmd(struct controller *ctrl)
  218. {
  219. int retval = 0;
  220. unsigned int msecs = pciehp_poll_mode ? 2500 : 1000;
  221. unsigned long timeout = msecs_to_jiffies(msecs);
  222. int rc;
  223. rc = wait_event_interruptible_timeout(ctrl->queue,
  224. !ctrl->cmd_busy, timeout);
  225. if (!rc)
  226. dbg("Command not completed in 1000 msec\n");
  227. else if (rc < 0) {
  228. retval = -EINTR;
  229. info("Command was interrupted by a signal\n");
  230. }
  231. return retval;
  232. }
  233. /**
  234. * pcie_write_cmd - Issue controller command
  235. * @ctrl: controller to which the command is issued
  236. * @cmd: command value written to slot control register
  237. * @mask: bitmask of slot control register to be modified
  238. */
  239. static int pcie_write_cmd(struct controller *ctrl, u16 cmd, u16 mask)
  240. {
  241. int retval = 0;
  242. u16 slot_status;
  243. u16 slot_ctrl;
  244. mutex_lock(&ctrl->ctrl_lock);
  245. retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
  246. if (retval) {
  247. err("%s: Cannot read SLOTSTATUS register\n", __func__);
  248. goto out;
  249. }
  250. if ((slot_status & CMD_COMPLETED) == CMD_COMPLETED ) {
  251. /* After 1 sec and CMD_COMPLETED still not set, just
  252. proceed forward to issue the next command according
  253. to spec. Just print out the error message */
  254. dbg("%s: CMD_COMPLETED not clear after 1 sec.\n",
  255. __func__);
  256. }
  257. retval = pciehp_readw(ctrl, SLOTCTRL, &slot_ctrl);
  258. if (retval) {
  259. err("%s: Cannot read SLOTCTRL register\n", __func__);
  260. goto out;
  261. }
  262. slot_ctrl &= ~mask;
  263. slot_ctrl |= (cmd & mask);
  264. /* Don't enable command completed if caller is changing it. */
  265. if (!(mask & CMD_CMPL_INTR_ENABLE))
  266. slot_ctrl |= CMD_CMPL_INTR_ENABLE;
  267. ctrl->cmd_busy = 1;
  268. smp_mb();
  269. retval = pciehp_writew(ctrl, SLOTCTRL, slot_ctrl);
  270. if (retval)
  271. err("%s: Cannot write to SLOTCTRL register\n", __func__);
  272. /*
  273. * Wait for command completion.
  274. */
  275. if (!retval)
  276. retval = pcie_wait_cmd(ctrl);
  277. out:
  278. mutex_unlock(&ctrl->ctrl_lock);
  279. return retval;
  280. }
  281. static int hpc_check_lnk_status(struct controller *ctrl)
  282. {
  283. u16 lnk_status;
  284. int retval = 0;
  285. retval = pciehp_readw(ctrl, LNKSTATUS, &lnk_status);
  286. if (retval) {
  287. err("%s: Cannot read LNKSTATUS register\n", __func__);
  288. return retval;
  289. }
  290. dbg("%s: lnk_status = %x\n", __func__, lnk_status);
  291. if ( (lnk_status & LNK_TRN) || (lnk_status & LNK_TRN_ERR) ||
  292. !(lnk_status & NEG_LINK_WD)) {
  293. err("%s : Link Training Error occurs \n", __func__);
  294. retval = -1;
  295. return retval;
  296. }
  297. return retval;
  298. }
  299. static int hpc_get_attention_status(struct slot *slot, u8 *status)
  300. {
  301. struct controller *ctrl = slot->ctrl;
  302. u16 slot_ctrl;
  303. u8 atten_led_state;
  304. int retval = 0;
  305. retval = pciehp_readw(ctrl, SLOTCTRL, &slot_ctrl);
  306. if (retval) {
  307. err("%s: Cannot read SLOTCTRL register\n", __func__);
  308. return retval;
  309. }
  310. dbg("%s: SLOTCTRL %x, value read %x\n",
  311. __func__, ctrl->cap_base + SLOTCTRL, slot_ctrl);
  312. atten_led_state = (slot_ctrl & ATTN_LED_CTRL) >> 6;
  313. switch (atten_led_state) {
  314. case 0:
  315. *status = 0xFF; /* Reserved */
  316. break;
  317. case 1:
  318. *status = 1; /* On */
  319. break;
  320. case 2:
  321. *status = 2; /* Blink */
  322. break;
  323. case 3:
  324. *status = 0; /* Off */
  325. break;
  326. default:
  327. *status = 0xFF;
  328. break;
  329. }
  330. return 0;
  331. }
  332. static int hpc_get_power_status(struct slot *slot, u8 *status)
  333. {
  334. struct controller *ctrl = slot->ctrl;
  335. u16 slot_ctrl;
  336. u8 pwr_state;
  337. int retval = 0;
  338. retval = pciehp_readw(ctrl, SLOTCTRL, &slot_ctrl);
  339. if (retval) {
  340. err("%s: Cannot read SLOTCTRL register\n", __func__);
  341. return retval;
  342. }
  343. dbg("%s: SLOTCTRL %x value read %x\n",
  344. __func__, ctrl->cap_base + SLOTCTRL, slot_ctrl);
  345. pwr_state = (slot_ctrl & PWR_CTRL) >> 10;
  346. switch (pwr_state) {
  347. case 0:
  348. *status = 1;
  349. break;
  350. case 1:
  351. *status = 0;
  352. break;
  353. default:
  354. *status = 0xFF;
  355. break;
  356. }
  357. return retval;
  358. }
  359. static int hpc_get_latch_status(struct slot *slot, u8 *status)
  360. {
  361. struct controller *ctrl = slot->ctrl;
  362. u16 slot_status;
  363. int retval = 0;
  364. retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
  365. if (retval) {
  366. err("%s: Cannot read SLOTSTATUS register\n", __func__);
  367. return retval;
  368. }
  369. *status = (((slot_status & MRL_STATE) >> 5) == 0) ? 0 : 1;
  370. return 0;
  371. }
  372. static int hpc_get_adapter_status(struct slot *slot, u8 *status)
  373. {
  374. struct controller *ctrl = slot->ctrl;
  375. u16 slot_status;
  376. u8 card_state;
  377. int retval = 0;
  378. retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
  379. if (retval) {
  380. err("%s: Cannot read SLOTSTATUS register\n", __func__);
  381. return retval;
  382. }
  383. card_state = (u8)((slot_status & PRSN_STATE) >> 6);
  384. *status = (card_state == 1) ? 1 : 0;
  385. return 0;
  386. }
  387. static int hpc_query_power_fault(struct slot *slot)
  388. {
  389. struct controller *ctrl = slot->ctrl;
  390. u16 slot_status;
  391. u8 pwr_fault;
  392. int retval = 0;
  393. retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
  394. if (retval) {
  395. err("%s: Cannot check for power fault\n", __func__);
  396. return retval;
  397. }
  398. pwr_fault = (u8)((slot_status & PWR_FAULT_DETECTED) >> 1);
  399. return pwr_fault;
  400. }
  401. static int hpc_get_emi_status(struct slot *slot, u8 *status)
  402. {
  403. struct controller *ctrl = slot->ctrl;
  404. u16 slot_status;
  405. int retval = 0;
  406. retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
  407. if (retval) {
  408. err("%s : Cannot check EMI status\n", __func__);
  409. return retval;
  410. }
  411. *status = (slot_status & EMI_STATE) >> EMI_STATUS_BIT;
  412. return retval;
  413. }
  414. static int hpc_toggle_emi(struct slot *slot)
  415. {
  416. u16 slot_cmd;
  417. u16 cmd_mask;
  418. int rc;
  419. slot_cmd = EMI_CTRL;
  420. cmd_mask = EMI_CTRL;
  421. rc = pcie_write_cmd(slot->ctrl, slot_cmd, cmd_mask);
  422. slot->last_emi_toggle = get_seconds();
  423. return rc;
  424. }
  425. static int hpc_set_attention_status(struct slot *slot, u8 value)
  426. {
  427. struct controller *ctrl = slot->ctrl;
  428. u16 slot_cmd;
  429. u16 cmd_mask;
  430. int rc;
  431. cmd_mask = ATTN_LED_CTRL;
  432. switch (value) {
  433. case 0 : /* turn off */
  434. slot_cmd = 0x00C0;
  435. break;
  436. case 1: /* turn on */
  437. slot_cmd = 0x0040;
  438. break;
  439. case 2: /* turn blink */
  440. slot_cmd = 0x0080;
  441. break;
  442. default:
  443. return -1;
  444. }
  445. rc = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  446. dbg("%s: SLOTCTRL %x write cmd %x\n",
  447. __func__, ctrl->cap_base + SLOTCTRL, slot_cmd);
  448. return rc;
  449. }
  450. static void hpc_set_green_led_on(struct slot *slot)
  451. {
  452. struct controller *ctrl = slot->ctrl;
  453. u16 slot_cmd;
  454. u16 cmd_mask;
  455. slot_cmd = 0x0100;
  456. cmd_mask = PWR_LED_CTRL;
  457. pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  458. dbg("%s: SLOTCTRL %x write cmd %x\n",
  459. __func__, ctrl->cap_base + SLOTCTRL, slot_cmd);
  460. }
  461. static void hpc_set_green_led_off(struct slot *slot)
  462. {
  463. struct controller *ctrl = slot->ctrl;
  464. u16 slot_cmd;
  465. u16 cmd_mask;
  466. slot_cmd = 0x0300;
  467. cmd_mask = PWR_LED_CTRL;
  468. pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  469. dbg("%s: SLOTCTRL %x write cmd %x\n",
  470. __func__, ctrl->cap_base + SLOTCTRL, slot_cmd);
  471. }
  472. static void hpc_set_green_led_blink(struct slot *slot)
  473. {
  474. struct controller *ctrl = slot->ctrl;
  475. u16 slot_cmd;
  476. u16 cmd_mask;
  477. slot_cmd = 0x0200;
  478. cmd_mask = PWR_LED_CTRL;
  479. pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  480. dbg("%s: SLOTCTRL %x write cmd %x\n",
  481. __func__, ctrl->cap_base + SLOTCTRL, slot_cmd);
  482. }
  483. static void hpc_release_ctlr(struct controller *ctrl)
  484. {
  485. /* Mask Hot-plug Interrupt Enable */
  486. if (pcie_write_cmd(ctrl, 0, HP_INTR_ENABLE | CMD_CMPL_INTR_ENABLE))
  487. err("%s: Cannot mask hotplut interrupt enable\n", __func__);
  488. /* Free interrupt handler or interrupt polling timer */
  489. pciehp_free_irq(ctrl);
  490. /*
  491. * If this is the last controller to be released, destroy the
  492. * pciehp work queue
  493. */
  494. if (atomic_dec_and_test(&pciehp_num_controllers))
  495. destroy_workqueue(pciehp_wq);
  496. }
  497. static int hpc_power_on_slot(struct slot * slot)
  498. {
  499. struct controller *ctrl = slot->ctrl;
  500. u16 slot_cmd;
  501. u16 cmd_mask;
  502. u16 slot_status;
  503. int retval = 0;
  504. dbg("%s: slot->hp_slot %x\n", __func__, slot->hp_slot);
  505. /* Clear sticky power-fault bit from previous power failures */
  506. retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
  507. if (retval) {
  508. err("%s: Cannot read SLOTSTATUS register\n", __func__);
  509. return retval;
  510. }
  511. slot_status &= PWR_FAULT_DETECTED;
  512. if (slot_status) {
  513. retval = pciehp_writew(ctrl, SLOTSTATUS, slot_status);
  514. if (retval) {
  515. err("%s: Cannot write to SLOTSTATUS register\n",
  516. __func__);
  517. return retval;
  518. }
  519. }
  520. slot_cmd = POWER_ON;
  521. cmd_mask = PWR_CTRL;
  522. /* Enable detection that we turned off at slot power-off time */
  523. if (!pciehp_poll_mode) {
  524. slot_cmd |= (PWR_FAULT_DETECT_ENABLE | MRL_DETECT_ENABLE |
  525. PRSN_DETECT_ENABLE);
  526. cmd_mask |= (PWR_FAULT_DETECT_ENABLE | MRL_DETECT_ENABLE |
  527. PRSN_DETECT_ENABLE);
  528. }
  529. retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  530. if (retval) {
  531. err("%s: Write %x command failed!\n", __func__, slot_cmd);
  532. return -1;
  533. }
  534. dbg("%s: SLOTCTRL %x write cmd %x\n",
  535. __func__, ctrl->cap_base + SLOTCTRL, slot_cmd);
  536. return retval;
  537. }
  538. static inline int pcie_mask_bad_dllp(struct controller *ctrl)
  539. {
  540. struct pci_dev *dev = ctrl->pci_dev;
  541. int pos;
  542. u32 reg;
  543. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
  544. if (!pos)
  545. return 0;
  546. pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg);
  547. if (reg & PCI_ERR_COR_BAD_DLLP)
  548. return 0;
  549. reg |= PCI_ERR_COR_BAD_DLLP;
  550. pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg);
  551. return 1;
  552. }
  553. static inline void pcie_unmask_bad_dllp(struct controller *ctrl)
  554. {
  555. struct pci_dev *dev = ctrl->pci_dev;
  556. u32 reg;
  557. int pos;
  558. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
  559. if (!pos)
  560. return;
  561. pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg);
  562. if (!(reg & PCI_ERR_COR_BAD_DLLP))
  563. return;
  564. reg &= ~PCI_ERR_COR_BAD_DLLP;
  565. pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg);
  566. }
  567. static int hpc_power_off_slot(struct slot * slot)
  568. {
  569. struct controller *ctrl = slot->ctrl;
  570. u16 slot_cmd;
  571. u16 cmd_mask;
  572. int retval = 0;
  573. int changed;
  574. dbg("%s: slot->hp_slot %x\n", __func__, slot->hp_slot);
  575. /*
  576. * Set Bad DLLP Mask bit in Correctable Error Mask
  577. * Register. This is the workaround against Bad DLLP error
  578. * that sometimes happens during turning power off the slot
  579. * which conforms to PCI Express 1.0a spec.
  580. */
  581. changed = pcie_mask_bad_dllp(ctrl);
  582. slot_cmd = POWER_OFF;
  583. cmd_mask = PWR_CTRL;
  584. /*
  585. * If we get MRL or presence detect interrupts now, the isr
  586. * will notice the sticky power-fault bit too and issue power
  587. * indicator change commands. This will lead to an endless loop
  588. * of command completions, since the power-fault bit remains on
  589. * till the slot is powered on again.
  590. */
  591. if (!pciehp_poll_mode) {
  592. slot_cmd &= ~(PWR_FAULT_DETECT_ENABLE | MRL_DETECT_ENABLE |
  593. PRSN_DETECT_ENABLE);
  594. cmd_mask |= (PWR_FAULT_DETECT_ENABLE | MRL_DETECT_ENABLE |
  595. PRSN_DETECT_ENABLE);
  596. }
  597. retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  598. if (retval) {
  599. err("%s: Write command failed!\n", __func__);
  600. retval = -1;
  601. goto out;
  602. }
  603. dbg("%s: SLOTCTRL %x write cmd %x\n",
  604. __func__, ctrl->cap_base + SLOTCTRL, slot_cmd);
  605. /*
  606. * After turning power off, we must wait for at least 1 second
  607. * before taking any action that relies on power having been
  608. * removed from the slot/adapter.
  609. */
  610. msleep(1000);
  611. out:
  612. if (changed)
  613. pcie_unmask_bad_dllp(ctrl);
  614. return retval;
  615. }
  616. static irqreturn_t pcie_isr(int irq, void *dev_id)
  617. {
  618. struct controller *ctrl = (struct controller *)dev_id;
  619. u16 detected, intr_loc;
  620. struct slot *p_slot;
  621. /*
  622. * In order to guarantee that all interrupt events are
  623. * serviced, we need to re-inspect Slot Status register after
  624. * clearing what is presumed to be the last pending interrupt.
  625. */
  626. intr_loc = 0;
  627. do {
  628. if (pciehp_readw(ctrl, SLOTSTATUS, &detected)) {
  629. err("%s: Cannot read SLOTSTATUS\n", __func__);
  630. return IRQ_NONE;
  631. }
  632. detected &= (ATTN_BUTTN_PRESSED | PWR_FAULT_DETECTED |
  633. MRL_SENS_CHANGED | PRSN_DETECT_CHANGED |
  634. CMD_COMPLETED);
  635. intr_loc |= detected;
  636. if (!intr_loc)
  637. return IRQ_NONE;
  638. if (pciehp_writew(ctrl, SLOTSTATUS, detected)) {
  639. err("%s: Cannot write to SLOTSTATUS\n", __func__);
  640. return IRQ_NONE;
  641. }
  642. } while (detected);
  643. dbg("%s: intr_loc %x\n", __FUNCTION__, intr_loc);
  644. /* Check Command Complete Interrupt Pending */
  645. if (intr_loc & CMD_COMPLETED) {
  646. ctrl->cmd_busy = 0;
  647. smp_mb();
  648. wake_up_interruptible(&ctrl->queue);
  649. }
  650. if (!(intr_loc & ~CMD_COMPLETED))
  651. return IRQ_HANDLED;
  652. /*
  653. * Return without handling events if this handler routine is
  654. * called before controller initialization is done. This may
  655. * happen if hotplug event or another interrupt that shares
  656. * the IRQ with pciehp arrives before slot initialization is
  657. * done after interrupt handler is registered.
  658. *
  659. * FIXME - Need more structural fixes. We need to be ready to
  660. * handle the event before installing interrupt handler.
  661. */
  662. p_slot = pciehp_find_slot(ctrl, ctrl->slot_device_offset);
  663. if (!p_slot || !p_slot->hpc_ops)
  664. return IRQ_HANDLED;
  665. /* Check MRL Sensor Changed */
  666. if (intr_loc & MRL_SENS_CHANGED)
  667. pciehp_handle_switch_change(p_slot);
  668. /* Check Attention Button Pressed */
  669. if (intr_loc & ATTN_BUTTN_PRESSED)
  670. pciehp_handle_attention_button(p_slot);
  671. /* Check Presence Detect Changed */
  672. if (intr_loc & PRSN_DETECT_CHANGED)
  673. pciehp_handle_presence_change(p_slot);
  674. /* Check Power Fault Detected */
  675. if (intr_loc & PWR_FAULT_DETECTED)
  676. pciehp_handle_power_fault(p_slot);
  677. return IRQ_HANDLED;
  678. }
  679. static int hpc_get_max_lnk_speed(struct slot *slot, enum pci_bus_speed *value)
  680. {
  681. struct controller *ctrl = slot->ctrl;
  682. enum pcie_link_speed lnk_speed;
  683. u32 lnk_cap;
  684. int retval = 0;
  685. retval = pciehp_readl(ctrl, LNKCAP, &lnk_cap);
  686. if (retval) {
  687. err("%s: Cannot read LNKCAP register\n", __func__);
  688. return retval;
  689. }
  690. switch (lnk_cap & 0x000F) {
  691. case 1:
  692. lnk_speed = PCIE_2PT5GB;
  693. break;
  694. default:
  695. lnk_speed = PCIE_LNK_SPEED_UNKNOWN;
  696. break;
  697. }
  698. *value = lnk_speed;
  699. dbg("Max link speed = %d\n", lnk_speed);
  700. return retval;
  701. }
  702. static int hpc_get_max_lnk_width(struct slot *slot,
  703. enum pcie_link_width *value)
  704. {
  705. struct controller *ctrl = slot->ctrl;
  706. enum pcie_link_width lnk_wdth;
  707. u32 lnk_cap;
  708. int retval = 0;
  709. retval = pciehp_readl(ctrl, LNKCAP, &lnk_cap);
  710. if (retval) {
  711. err("%s: Cannot read LNKCAP register\n", __func__);
  712. return retval;
  713. }
  714. switch ((lnk_cap & 0x03F0) >> 4){
  715. case 0:
  716. lnk_wdth = PCIE_LNK_WIDTH_RESRV;
  717. break;
  718. case 1:
  719. lnk_wdth = PCIE_LNK_X1;
  720. break;
  721. case 2:
  722. lnk_wdth = PCIE_LNK_X2;
  723. break;
  724. case 4:
  725. lnk_wdth = PCIE_LNK_X4;
  726. break;
  727. case 8:
  728. lnk_wdth = PCIE_LNK_X8;
  729. break;
  730. case 12:
  731. lnk_wdth = PCIE_LNK_X12;
  732. break;
  733. case 16:
  734. lnk_wdth = PCIE_LNK_X16;
  735. break;
  736. case 32:
  737. lnk_wdth = PCIE_LNK_X32;
  738. break;
  739. default:
  740. lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
  741. break;
  742. }
  743. *value = lnk_wdth;
  744. dbg("Max link width = %d\n", lnk_wdth);
  745. return retval;
  746. }
  747. static int hpc_get_cur_lnk_speed(struct slot *slot, enum pci_bus_speed *value)
  748. {
  749. struct controller *ctrl = slot->ctrl;
  750. enum pcie_link_speed lnk_speed = PCI_SPEED_UNKNOWN;
  751. int retval = 0;
  752. u16 lnk_status;
  753. retval = pciehp_readw(ctrl, LNKSTATUS, &lnk_status);
  754. if (retval) {
  755. err("%s: Cannot read LNKSTATUS register\n", __func__);
  756. return retval;
  757. }
  758. switch (lnk_status & 0x0F) {
  759. case 1:
  760. lnk_speed = PCIE_2PT5GB;
  761. break;
  762. default:
  763. lnk_speed = PCIE_LNK_SPEED_UNKNOWN;
  764. break;
  765. }
  766. *value = lnk_speed;
  767. dbg("Current link speed = %d\n", lnk_speed);
  768. return retval;
  769. }
  770. static int hpc_get_cur_lnk_width(struct slot *slot,
  771. enum pcie_link_width *value)
  772. {
  773. struct controller *ctrl = slot->ctrl;
  774. enum pcie_link_width lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
  775. int retval = 0;
  776. u16 lnk_status;
  777. retval = pciehp_readw(ctrl, LNKSTATUS, &lnk_status);
  778. if (retval) {
  779. err("%s: Cannot read LNKSTATUS register\n", __func__);
  780. return retval;
  781. }
  782. switch ((lnk_status & 0x03F0) >> 4){
  783. case 0:
  784. lnk_wdth = PCIE_LNK_WIDTH_RESRV;
  785. break;
  786. case 1:
  787. lnk_wdth = PCIE_LNK_X1;
  788. break;
  789. case 2:
  790. lnk_wdth = PCIE_LNK_X2;
  791. break;
  792. case 4:
  793. lnk_wdth = PCIE_LNK_X4;
  794. break;
  795. case 8:
  796. lnk_wdth = PCIE_LNK_X8;
  797. break;
  798. case 12:
  799. lnk_wdth = PCIE_LNK_X12;
  800. break;
  801. case 16:
  802. lnk_wdth = PCIE_LNK_X16;
  803. break;
  804. case 32:
  805. lnk_wdth = PCIE_LNK_X32;
  806. break;
  807. default:
  808. lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
  809. break;
  810. }
  811. *value = lnk_wdth;
  812. dbg("Current link width = %d\n", lnk_wdth);
  813. return retval;
  814. }
  815. static struct hpc_ops pciehp_hpc_ops = {
  816. .power_on_slot = hpc_power_on_slot,
  817. .power_off_slot = hpc_power_off_slot,
  818. .set_attention_status = hpc_set_attention_status,
  819. .get_power_status = hpc_get_power_status,
  820. .get_attention_status = hpc_get_attention_status,
  821. .get_latch_status = hpc_get_latch_status,
  822. .get_adapter_status = hpc_get_adapter_status,
  823. .get_emi_status = hpc_get_emi_status,
  824. .toggle_emi = hpc_toggle_emi,
  825. .get_max_bus_speed = hpc_get_max_lnk_speed,
  826. .get_cur_bus_speed = hpc_get_cur_lnk_speed,
  827. .get_max_lnk_width = hpc_get_max_lnk_width,
  828. .get_cur_lnk_width = hpc_get_cur_lnk_width,
  829. .query_power_fault = hpc_query_power_fault,
  830. .green_led_on = hpc_set_green_led_on,
  831. .green_led_off = hpc_set_green_led_off,
  832. .green_led_blink = hpc_set_green_led_blink,
  833. .release_ctlr = hpc_release_ctlr,
  834. .check_lnk_status = hpc_check_lnk_status,
  835. };
  836. #ifdef CONFIG_ACPI
  837. static int pciehp_acpi_get_hp_hw_control_from_firmware(struct pci_dev *dev)
  838. {
  839. acpi_status status;
  840. acpi_handle chandle, handle = DEVICE_ACPI_HANDLE(&(dev->dev));
  841. struct pci_dev *pdev = dev;
  842. struct pci_bus *parent;
  843. struct acpi_buffer string = { ACPI_ALLOCATE_BUFFER, NULL };
  844. /*
  845. * Per PCI firmware specification, we should run the ACPI _OSC
  846. * method to get control of hotplug hardware before using it.
  847. * If an _OSC is missing, we look for an OSHP to do the same thing.
  848. * To handle different BIOS behavior, we look for _OSC and OSHP
  849. * within the scope of the hotplug controller and its parents, upto
  850. * the host bridge under which this controller exists.
  851. */
  852. while (!handle) {
  853. /*
  854. * This hotplug controller was not listed in the ACPI name
  855. * space at all. Try to get acpi handle of parent pci bus.
  856. */
  857. if (!pdev || !pdev->bus->parent)
  858. break;
  859. parent = pdev->bus->parent;
  860. dbg("Could not find %s in acpi namespace, trying parent\n",
  861. pci_name(pdev));
  862. if (!parent->self)
  863. /* Parent must be a host bridge */
  864. handle = acpi_get_pci_rootbridge_handle(
  865. pci_domain_nr(parent),
  866. parent->number);
  867. else
  868. handle = DEVICE_ACPI_HANDLE(
  869. &(parent->self->dev));
  870. pdev = parent->self;
  871. }
  872. while (handle) {
  873. acpi_get_name(handle, ACPI_FULL_PATHNAME, &string);
  874. dbg("Trying to get hotplug control for %s \n",
  875. (char *)string.pointer);
  876. status = pci_osc_control_set(handle,
  877. OSC_PCI_EXPRESS_CAP_STRUCTURE_CONTROL |
  878. OSC_PCI_EXPRESS_NATIVE_HP_CONTROL);
  879. if (status == AE_NOT_FOUND)
  880. status = acpi_run_oshp(handle);
  881. if (ACPI_SUCCESS(status)) {
  882. dbg("Gained control for hotplug HW for pci %s (%s)\n",
  883. pci_name(dev), (char *)string.pointer);
  884. kfree(string.pointer);
  885. return 0;
  886. }
  887. if (acpi_root_bridge(handle))
  888. break;
  889. chandle = handle;
  890. status = acpi_get_parent(chandle, &handle);
  891. if (ACPI_FAILURE(status))
  892. break;
  893. }
  894. dbg("Cannot get control of hotplug hardware for pci %s\n",
  895. pci_name(dev));
  896. kfree(string.pointer);
  897. return -1;
  898. }
  899. #endif
  900. static int pcie_init_hardware_part1(struct controller *ctrl,
  901. struct pcie_device *dev)
  902. {
  903. /* Clear all remaining event bits in Slot Status register */
  904. if (pciehp_writew(ctrl, SLOTSTATUS, 0x1f)) {
  905. err("%s: Cannot write to SLOTSTATUS register\n", __func__);
  906. return -1;
  907. }
  908. /* Mask Hot-plug Interrupt Enable */
  909. if (pcie_write_cmd(ctrl, 0, HP_INTR_ENABLE | CMD_CMPL_INTR_ENABLE)) {
  910. err("%s: Cannot mask hotplug interrupt enable\n", __func__);
  911. return -1;
  912. }
  913. return 0;
  914. }
  915. int pcie_init_hardware_part2(struct controller *ctrl, struct pcie_device *dev)
  916. {
  917. u16 cmd, mask;
  918. cmd = PRSN_DETECT_ENABLE;
  919. if (ATTN_BUTTN(ctrl))
  920. cmd |= ATTN_BUTTN_ENABLE;
  921. if (POWER_CTRL(ctrl))
  922. cmd |= PWR_FAULT_DETECT_ENABLE;
  923. if (MRL_SENS(ctrl))
  924. cmd |= MRL_DETECT_ENABLE;
  925. if (!pciehp_poll_mode)
  926. cmd |= HP_INTR_ENABLE;
  927. mask = PRSN_DETECT_ENABLE | ATTN_BUTTN_ENABLE |
  928. PWR_FAULT_DETECT_ENABLE | MRL_DETECT_ENABLE | HP_INTR_ENABLE;
  929. if (pcie_write_cmd(ctrl, cmd, mask)) {
  930. err("%s: Cannot enable software notification\n", __func__);
  931. goto abort;
  932. }
  933. if (pciehp_force)
  934. dbg("Bypassing BIOS check for pciehp use on %s\n",
  935. pci_name(ctrl->pci_dev));
  936. else if (pciehp_get_hp_hw_control_from_firmware(ctrl->pci_dev))
  937. goto abort_disable_intr;
  938. return 0;
  939. /* We end up here for the many possible ways to fail this API. */
  940. abort_disable_intr:
  941. if (pcie_write_cmd(ctrl, 0, HP_INTR_ENABLE))
  942. err("%s : disabling interrupts failed\n", __func__);
  943. abort:
  944. return -1;
  945. }
  946. static inline void dbg_ctrl(struct controller *ctrl)
  947. {
  948. int i;
  949. u16 reg16;
  950. struct pci_dev *pdev = ctrl->pci_dev;
  951. if (!pciehp_debug)
  952. return;
  953. dbg("Hotplug Controller:\n");
  954. dbg(" Seg/Bus/Dev/Func/IRQ : %s IRQ %d\n", pci_name(pdev), pdev->irq);
  955. dbg(" Vendor ID : 0x%04x\n", pdev->vendor);
  956. dbg(" Device ID : 0x%04x\n", pdev->device);
  957. dbg(" Subsystem ID : 0x%04x\n", pdev->subsystem_device);
  958. dbg(" Subsystem Vendor ID : 0x%04x\n", pdev->subsystem_vendor);
  959. dbg(" PCIe Cap offset : 0x%02x\n", ctrl->cap_base);
  960. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  961. if (!pci_resource_len(pdev, i))
  962. continue;
  963. dbg(" PCI resource [%d] : 0x%llx@0x%llx\n", i,
  964. (unsigned long long)pci_resource_len(pdev, i),
  965. (unsigned long long)pci_resource_start(pdev, i));
  966. }
  967. dbg("Slot Capabilities : 0x%08x\n", ctrl->slot_cap);
  968. dbg(" Physical Slot Number : %d\n", ctrl->first_slot);
  969. dbg(" Attention Button : %3s\n", ATTN_BUTTN(ctrl) ? "yes" : "no");
  970. dbg(" Power Controller : %3s\n", POWER_CTRL(ctrl) ? "yes" : "no");
  971. dbg(" MRL Sensor : %3s\n", MRL_SENS(ctrl) ? "yes" : "no");
  972. dbg(" Attention Indicator : %3s\n", ATTN_LED(ctrl) ? "yes" : "no");
  973. dbg(" Power Indicator : %3s\n", PWR_LED(ctrl) ? "yes" : "no");
  974. dbg(" Hot-Plug Surprise : %3s\n", HP_SUPR_RM(ctrl) ? "yes" : "no");
  975. dbg(" EMI Present : %3s\n", EMI(ctrl) ? "yes" : "no");
  976. pciehp_readw(ctrl, SLOTSTATUS, &reg16);
  977. dbg("Slot Status : 0x%04x\n", reg16);
  978. pciehp_readw(ctrl, SLOTSTATUS, &reg16);
  979. dbg("Slot Control : 0x%04x\n", reg16);
  980. }
  981. int pcie_init(struct controller *ctrl, struct pcie_device *dev)
  982. {
  983. u32 slot_cap;
  984. struct pci_dev *pdev = dev->port;
  985. ctrl->pci_dev = pdev;
  986. ctrl->cap_base = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  987. if (!ctrl->cap_base) {
  988. err("%s: Cannot find PCI Express capability\n", __func__);
  989. goto abort;
  990. }
  991. if (pciehp_readl(ctrl, SLOTCAP, &slot_cap)) {
  992. err("%s: Cannot read SLOTCAP register\n", __func__);
  993. goto abort;
  994. }
  995. ctrl->slot_cap = slot_cap;
  996. ctrl->first_slot = slot_cap >> 19;
  997. ctrl->slot_device_offset = 0;
  998. ctrl->num_slots = 1;
  999. ctrl->hpc_ops = &pciehp_hpc_ops;
  1000. mutex_init(&ctrl->crit_sect);
  1001. mutex_init(&ctrl->ctrl_lock);
  1002. init_waitqueue_head(&ctrl->queue);
  1003. dbg_ctrl(ctrl);
  1004. info("HPC vendor_id %x device_id %x ss_vid %x ss_did %x\n",
  1005. pdev->vendor, pdev->device,
  1006. pdev->subsystem_vendor, pdev->subsystem_device);
  1007. if (pcie_init_hardware_part1(ctrl, dev))
  1008. goto abort;
  1009. if (pciehp_request_irq(ctrl))
  1010. goto abort;
  1011. /*
  1012. * If this is the first controller to be initialized,
  1013. * initialize the pciehp work queue
  1014. */
  1015. if (atomic_add_return(1, &pciehp_num_controllers) == 1) {
  1016. pciehp_wq = create_singlethread_workqueue("pciehpd");
  1017. if (!pciehp_wq) {
  1018. goto abort_free_irq;
  1019. }
  1020. }
  1021. if (pcie_init_hardware_part2(ctrl, dev))
  1022. goto abort_free_irq;
  1023. return 0;
  1024. abort_free_irq:
  1025. pciehp_free_irq(ctrl);
  1026. abort:
  1027. return -1;
  1028. }