phy_n.c 107 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include <linux/delay.h>
  19. #include <linux/slab.h>
  20. #include <linux/types.h>
  21. #include "b43.h"
  22. #include "phy_n.h"
  23. #include "tables_nphy.h"
  24. #include "radio_2055.h"
  25. #include "radio_2056.h"
  26. #include "main.h"
  27. struct nphy_txgains {
  28. u16 txgm[2];
  29. u16 pga[2];
  30. u16 pad[2];
  31. u16 ipa[2];
  32. };
  33. struct nphy_iqcal_params {
  34. u16 txgm;
  35. u16 pga;
  36. u16 pad;
  37. u16 ipa;
  38. u16 cal_gain;
  39. u16 ncorr[5];
  40. };
  41. struct nphy_iq_est {
  42. s32 iq0_prod;
  43. u32 i0_pwr;
  44. u32 q0_pwr;
  45. s32 iq1_prod;
  46. u32 i1_pwr;
  47. u32 q1_pwr;
  48. };
  49. enum b43_nphy_rf_sequence {
  50. B43_RFSEQ_RX2TX,
  51. B43_RFSEQ_TX2RX,
  52. B43_RFSEQ_RESET2RX,
  53. B43_RFSEQ_UPDATE_GAINH,
  54. B43_RFSEQ_UPDATE_GAINL,
  55. B43_RFSEQ_UPDATE_GAINU,
  56. };
  57. enum b43_nphy_rssi_type {
  58. B43_NPHY_RSSI_X = 0,
  59. B43_NPHY_RSSI_Y,
  60. B43_NPHY_RSSI_Z,
  61. B43_NPHY_RSSI_PWRDET,
  62. B43_NPHY_RSSI_TSSI_I,
  63. B43_NPHY_RSSI_TSSI_Q,
  64. B43_NPHY_RSSI_TBD,
  65. };
  66. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev,
  67. bool enable);
  68. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  69. u8 *events, u8 *delays, u8 length);
  70. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  71. enum b43_nphy_rf_sequence seq);
  72. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  73. u16 value, u8 core, bool off);
  74. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  75. u16 value, u8 core);
  76. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  77. {//TODO
  78. }
  79. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  80. {//TODO
  81. }
  82. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  83. bool ignore_tssi)
  84. {//TODO
  85. return B43_TXPWR_RES_DONE;
  86. }
  87. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  88. const struct b43_nphy_channeltab_entry_rev2 *e)
  89. {
  90. b43_radio_write(dev, B2055_PLL_REF, e->radio_pll_ref);
  91. b43_radio_write(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  92. b43_radio_write(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  93. b43_radio_write(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  94. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  95. b43_radio_write(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  96. b43_radio_write(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  97. b43_radio_write(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  98. b43_radio_write(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  99. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  100. b43_radio_write(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  101. b43_radio_write(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  102. b43_radio_write(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  103. b43_radio_write(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  104. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  105. b43_radio_write(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  106. b43_radio_write(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  107. b43_radio_write(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  108. b43_radio_write(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  109. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  110. b43_radio_write(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  111. b43_radio_write(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  112. b43_radio_write(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  113. b43_radio_write(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  114. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  115. b43_radio_write(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  116. b43_radio_write(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  117. }
  118. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  119. const struct b43_phy_n_sfo_cfg *e)
  120. {
  121. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  122. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  123. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  124. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  125. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  126. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  127. }
  128. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlEnable */
  129. static void b43_nphy_tx_power_ctrl(struct b43_wldev *dev, bool enable)
  130. {
  131. struct b43_phy_n *nphy = dev->phy.n;
  132. u8 i;
  133. u16 tmp;
  134. if (nphy->hang_avoid)
  135. b43_nphy_stay_in_carrier_search(dev, 1);
  136. nphy->txpwrctrl = enable;
  137. if (!enable) {
  138. if (dev->phy.rev >= 3)
  139. ; /* TODO */
  140. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6840);
  141. for (i = 0; i < 84; i++)
  142. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  143. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6C40);
  144. for (i = 0; i < 84; i++)
  145. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  146. tmp = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  147. if (dev->phy.rev >= 3)
  148. tmp |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  149. b43_phy_mask(dev, B43_NPHY_TXPCTL_CMD, ~tmp);
  150. if (dev->phy.rev >= 3) {
  151. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  152. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  153. } else {
  154. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  155. }
  156. if (dev->phy.rev == 2)
  157. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  158. ~B43_NPHY_BPHY_CTL3_SCALE, 0x53);
  159. else if (dev->phy.rev < 2)
  160. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  161. ~B43_NPHY_BPHY_CTL3_SCALE, 0x5A);
  162. if (dev->phy.rev < 2 && 0)
  163. ; /* TODO */
  164. } else {
  165. b43err(dev->wl, "enabling tx pwr ctrl not implemented yet\n");
  166. }
  167. if (nphy->hang_avoid)
  168. b43_nphy_stay_in_carrier_search(dev, 0);
  169. }
  170. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrFix */
  171. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  172. {
  173. struct b43_phy_n *nphy = dev->phy.n;
  174. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  175. u8 txpi[2], bbmult, i;
  176. u16 tmp, radio_gain, dac_gain;
  177. u16 freq = dev->phy.channel_freq;
  178. u32 txgain;
  179. /* u32 gaintbl; rev3+ */
  180. if (nphy->hang_avoid)
  181. b43_nphy_stay_in_carrier_search(dev, 1);
  182. if (dev->phy.rev >= 3) {
  183. txpi[0] = 40;
  184. txpi[1] = 40;
  185. } else if (sprom->revision < 4) {
  186. txpi[0] = 72;
  187. txpi[1] = 72;
  188. } else {
  189. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  190. txpi[0] = sprom->txpid2g[0];
  191. txpi[1] = sprom->txpid2g[1];
  192. } else if (freq >= 4900 && freq < 5100) {
  193. txpi[0] = sprom->txpid5gl[0];
  194. txpi[1] = sprom->txpid5gl[1];
  195. } else if (freq >= 5100 && freq < 5500) {
  196. txpi[0] = sprom->txpid5g[0];
  197. txpi[1] = sprom->txpid5g[1];
  198. } else if (freq >= 5500) {
  199. txpi[0] = sprom->txpid5gh[0];
  200. txpi[1] = sprom->txpid5gh[1];
  201. } else {
  202. txpi[0] = 91;
  203. txpi[1] = 91;
  204. }
  205. }
  206. /*
  207. for (i = 0; i < 2; i++) {
  208. nphy->txpwrindex[i].index_internal = txpi[i];
  209. nphy->txpwrindex[i].index_internal_save = txpi[i];
  210. }
  211. */
  212. for (i = 0; i < 2; i++) {
  213. if (dev->phy.rev >= 3) {
  214. /* FIXME: support 5GHz */
  215. txgain = b43_ntab_tx_gain_rev3plus_2ghz[txpi[i]];
  216. radio_gain = (txgain >> 16) & 0x1FFFF;
  217. } else {
  218. txgain = b43_ntab_tx_gain_rev0_1_2[txpi[i]];
  219. radio_gain = (txgain >> 16) & 0x1FFF;
  220. }
  221. dac_gain = (txgain >> 8) & 0x3F;
  222. bbmult = txgain & 0xFF;
  223. if (dev->phy.rev >= 3) {
  224. if (i == 0)
  225. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  226. else
  227. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  228. } else {
  229. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  230. }
  231. if (i == 0)
  232. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN1, dac_gain);
  233. else
  234. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN2, dac_gain);
  235. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D10 + i);
  236. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, radio_gain);
  237. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C57);
  238. tmp = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  239. if (i == 0)
  240. tmp = (tmp & 0x00FF) | (bbmult << 8);
  241. else
  242. tmp = (tmp & 0xFF00) | bbmult;
  243. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C57);
  244. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, tmp);
  245. if (0)
  246. ; /* TODO */
  247. }
  248. b43_phy_mask(dev, B43_NPHY_BPHY_CTL2, ~B43_NPHY_BPHY_CTL2_LUT);
  249. if (nphy->hang_avoid)
  250. b43_nphy_stay_in_carrier_search(dev, 0);
  251. }
  252. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2055Setup */
  253. static void b43_radio_2055_setup(struct b43_wldev *dev,
  254. const struct b43_nphy_channeltab_entry_rev2 *e)
  255. {
  256. B43_WARN_ON(dev->phy.rev >= 3);
  257. b43_chantab_radio_upload(dev, e);
  258. udelay(50);
  259. b43_radio_write(dev, B2055_VCO_CAL10, 0x05);
  260. b43_radio_write(dev, B2055_VCO_CAL10, 0x45);
  261. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  262. b43_radio_write(dev, B2055_VCO_CAL10, 0x65);
  263. udelay(300);
  264. }
  265. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  266. {
  267. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  268. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  269. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  270. B43_NPHY_RFCTL_CMD_CHIP0PU |
  271. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  272. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  273. B43_NPHY_RFCTL_CMD_PORFORCE);
  274. }
  275. static void b43_radio_init2055_post(struct b43_wldev *dev)
  276. {
  277. struct b43_phy_n *nphy = dev->phy.n;
  278. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  279. struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
  280. int i;
  281. u16 val;
  282. bool workaround = false;
  283. if (sprom->revision < 4)
  284. workaround = (binfo->vendor != PCI_VENDOR_ID_BROADCOM ||
  285. binfo->type != 0x46D ||
  286. binfo->rev < 0x41);
  287. else
  288. workaround =
  289. !(sprom->boardflags2_lo & B43_BFL2_RXBB_INT_REG_DIS);
  290. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  291. if (workaround) {
  292. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  293. b43_radio_mask(dev, B2055_C2_RX_BB_REG, 0x7F);
  294. }
  295. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0xFFC0, 0x2C);
  296. b43_radio_write(dev, B2055_CAL_MISC, 0x3C);
  297. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  298. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  299. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  300. msleep(1);
  301. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  302. for (i = 0; i < 200; i++) {
  303. val = b43_radio_read(dev, B2055_CAL_COUT2);
  304. if (val & 0x80) {
  305. i = 0;
  306. break;
  307. }
  308. udelay(10);
  309. }
  310. if (i)
  311. b43err(dev->wl, "radio post init timeout\n");
  312. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  313. b43_switch_channel(dev, dev->phy.channel);
  314. b43_radio_write(dev, B2055_C1_RX_BB_LPF, 0x9);
  315. b43_radio_write(dev, B2055_C2_RX_BB_LPF, 0x9);
  316. b43_radio_write(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  317. b43_radio_write(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  318. b43_radio_maskset(dev, B2055_C1_LNA_GAINBST, 0xFFF8, 0x6);
  319. b43_radio_maskset(dev, B2055_C2_LNA_GAINBST, 0xFFF8, 0x6);
  320. if (!nphy->gain_boost) {
  321. b43_radio_set(dev, B2055_C1_RX_RFSPC1, 0x2);
  322. b43_radio_set(dev, B2055_C2_RX_RFSPC1, 0x2);
  323. } else {
  324. b43_radio_mask(dev, B2055_C1_RX_RFSPC1, 0xFFFD);
  325. b43_radio_mask(dev, B2055_C2_RX_RFSPC1, 0xFFFD);
  326. }
  327. udelay(2);
  328. }
  329. /*
  330. * Initialize a Broadcom 2055 N-radio
  331. * http://bcm-v4.sipsolutions.net/802.11/Radio/2055/Init
  332. */
  333. static void b43_radio_init2055(struct b43_wldev *dev)
  334. {
  335. b43_radio_init2055_pre(dev);
  336. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  337. /* Follow wl, not specs. Do not force uploading all regs */
  338. b2055_upload_inittab(dev, 0, 0);
  339. } else {
  340. bool ghz5 = b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ;
  341. b2055_upload_inittab(dev, ghz5, 0);
  342. }
  343. b43_radio_init2055_post(dev);
  344. }
  345. /*
  346. * Initialize a Broadcom 2056 N-radio
  347. * http://bcm-v4.sipsolutions.net/802.11/Radio/2056/Init
  348. */
  349. static void b43_radio_init2056(struct b43_wldev *dev)
  350. {
  351. /* TODO */
  352. }
  353. /*
  354. * Upload the N-PHY tables.
  355. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  356. */
  357. static void b43_nphy_tables_init(struct b43_wldev *dev)
  358. {
  359. if (dev->phy.rev < 3)
  360. b43_nphy_rev0_1_2_tables_init(dev);
  361. else
  362. b43_nphy_rev3plus_tables_init(dev);
  363. }
  364. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  365. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  366. {
  367. struct b43_phy_n *nphy = dev->phy.n;
  368. enum ieee80211_band band;
  369. u16 tmp;
  370. if (!enable) {
  371. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  372. B43_NPHY_RFCTL_INTC1);
  373. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  374. B43_NPHY_RFCTL_INTC2);
  375. band = b43_current_band(dev->wl);
  376. if (dev->phy.rev >= 3) {
  377. if (band == IEEE80211_BAND_5GHZ)
  378. tmp = 0x600;
  379. else
  380. tmp = 0x480;
  381. } else {
  382. if (band == IEEE80211_BAND_5GHZ)
  383. tmp = 0x180;
  384. else
  385. tmp = 0x120;
  386. }
  387. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  388. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  389. } else {
  390. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  391. nphy->rfctrl_intc1_save);
  392. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  393. nphy->rfctrl_intc2_save);
  394. }
  395. }
  396. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  397. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  398. {
  399. struct b43_phy_n *nphy = dev->phy.n;
  400. u16 tmp;
  401. enum ieee80211_band band = b43_current_band(dev->wl);
  402. bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  403. (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
  404. if (dev->phy.rev >= 3) {
  405. if (ipa) {
  406. tmp = 4;
  407. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  408. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  409. }
  410. tmp = 1;
  411. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  412. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  413. }
  414. }
  415. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
  416. static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
  417. {
  418. u32 tmslow;
  419. if (dev->phy.type != B43_PHYTYPE_N)
  420. return;
  421. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  422. if (force)
  423. tmslow |= SSB_TMSLOW_FGC;
  424. else
  425. tmslow &= ~SSB_TMSLOW_FGC;
  426. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  427. }
  428. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  429. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  430. {
  431. u16 bbcfg;
  432. b43_nphy_bmac_clock_fgc(dev, 1);
  433. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  434. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  435. udelay(1);
  436. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  437. b43_nphy_bmac_clock_fgc(dev, 0);
  438. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  439. }
  440. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  441. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  442. {
  443. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  444. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  445. if (preamble == 1)
  446. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  447. else
  448. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  449. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  450. }
  451. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  452. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  453. {
  454. struct b43_phy_n *nphy = dev->phy.n;
  455. bool override = false;
  456. u16 chain = 0x33;
  457. if (nphy->txrx_chain == 0) {
  458. chain = 0x11;
  459. override = true;
  460. } else if (nphy->txrx_chain == 1) {
  461. chain = 0x22;
  462. override = true;
  463. }
  464. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  465. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  466. chain);
  467. if (override)
  468. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  469. B43_NPHY_RFSEQMODE_CAOVER);
  470. else
  471. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  472. ~B43_NPHY_RFSEQMODE_CAOVER);
  473. }
  474. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  475. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  476. u16 samps, u8 time, bool wait)
  477. {
  478. int i;
  479. u16 tmp;
  480. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  481. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  482. if (wait)
  483. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  484. else
  485. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  486. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  487. for (i = 1000; i; i--) {
  488. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  489. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  490. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  491. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  492. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  493. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  494. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  495. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  496. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  497. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  498. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  499. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  500. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  501. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  502. return;
  503. }
  504. udelay(10);
  505. }
  506. memset(est, 0, sizeof(*est));
  507. }
  508. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  509. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  510. struct b43_phy_n_iq_comp *pcomp)
  511. {
  512. if (write) {
  513. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  514. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  515. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  516. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  517. } else {
  518. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  519. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  520. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  521. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  522. }
  523. }
  524. #if 0
  525. /* Ready but not used anywhere */
  526. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  527. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  528. {
  529. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  530. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  531. if (core == 0) {
  532. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  533. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  534. } else {
  535. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  536. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  537. }
  538. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  539. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  540. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  541. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  542. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  543. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  544. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  545. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  546. }
  547. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  548. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  549. {
  550. u8 rxval, txval;
  551. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  552. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  553. if (core == 0) {
  554. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  555. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  556. } else {
  557. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  558. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  559. }
  560. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  561. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  562. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  563. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  564. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  565. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  566. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  567. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  568. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  569. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  570. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  571. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  572. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  573. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  574. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  575. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  576. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  577. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  578. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  579. if (core == 0) {
  580. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  581. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  582. } else {
  583. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  584. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  585. }
  586. b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
  587. b43_nphy_rf_control_override(dev, 8, 0, 3, false);
  588. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  589. if (core == 0) {
  590. rxval = 1;
  591. txval = 8;
  592. } else {
  593. rxval = 4;
  594. txval = 2;
  595. }
  596. b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
  597. b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
  598. }
  599. #endif
  600. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  601. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  602. {
  603. int i;
  604. s32 iq;
  605. u32 ii;
  606. u32 qq;
  607. int iq_nbits, qq_nbits;
  608. int arsh, brsh;
  609. u16 tmp, a, b;
  610. struct nphy_iq_est est;
  611. struct b43_phy_n_iq_comp old;
  612. struct b43_phy_n_iq_comp new = { };
  613. bool error = false;
  614. if (mask == 0)
  615. return;
  616. b43_nphy_rx_iq_coeffs(dev, false, &old);
  617. b43_nphy_rx_iq_coeffs(dev, true, &new);
  618. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  619. new = old;
  620. for (i = 0; i < 2; i++) {
  621. if (i == 0 && (mask & 1)) {
  622. iq = est.iq0_prod;
  623. ii = est.i0_pwr;
  624. qq = est.q0_pwr;
  625. } else if (i == 1 && (mask & 2)) {
  626. iq = est.iq1_prod;
  627. ii = est.i1_pwr;
  628. qq = est.q1_pwr;
  629. } else {
  630. continue;
  631. }
  632. if (ii + qq < 2) {
  633. error = true;
  634. break;
  635. }
  636. iq_nbits = fls(abs(iq));
  637. qq_nbits = fls(qq);
  638. arsh = iq_nbits - 20;
  639. if (arsh >= 0) {
  640. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  641. tmp = ii >> arsh;
  642. } else {
  643. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  644. tmp = ii << -arsh;
  645. }
  646. if (tmp == 0) {
  647. error = true;
  648. break;
  649. }
  650. a /= tmp;
  651. brsh = qq_nbits - 11;
  652. if (brsh >= 0) {
  653. b = (qq << (31 - qq_nbits));
  654. tmp = ii >> brsh;
  655. } else {
  656. b = (qq << (31 - qq_nbits));
  657. tmp = ii << -brsh;
  658. }
  659. if (tmp == 0) {
  660. error = true;
  661. break;
  662. }
  663. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  664. if (i == 0 && (mask & 0x1)) {
  665. if (dev->phy.rev >= 3) {
  666. new.a0 = a & 0x3FF;
  667. new.b0 = b & 0x3FF;
  668. } else {
  669. new.a0 = b & 0x3FF;
  670. new.b0 = a & 0x3FF;
  671. }
  672. } else if (i == 1 && (mask & 0x2)) {
  673. if (dev->phy.rev >= 3) {
  674. new.a1 = a & 0x3FF;
  675. new.b1 = b & 0x3FF;
  676. } else {
  677. new.a1 = b & 0x3FF;
  678. new.b1 = a & 0x3FF;
  679. }
  680. }
  681. }
  682. if (error)
  683. new = old;
  684. b43_nphy_rx_iq_coeffs(dev, true, &new);
  685. }
  686. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  687. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  688. {
  689. u16 array[4];
  690. int i;
  691. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
  692. for (i = 0; i < 4; i++)
  693. array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  694. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  695. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  696. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  697. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  698. }
  699. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  700. static void b43_nphy_write_clip_detection(struct b43_wldev *dev,
  701. const u16 *clip_st)
  702. {
  703. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  704. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  705. }
  706. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  707. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  708. {
  709. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  710. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  711. }
  712. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
  713. static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
  714. {
  715. if (dev->phy.rev >= 3) {
  716. if (!init)
  717. return;
  718. if (0 /* FIXME */) {
  719. b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
  720. b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
  721. b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
  722. b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
  723. }
  724. } else {
  725. b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
  726. b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
  727. ssb_chipco_gpio_control(&dev->dev->bus->chipco, 0xFC00,
  728. 0xFC00);
  729. b43_write32(dev, B43_MMIO_MACCTL,
  730. b43_read32(dev, B43_MMIO_MACCTL) &
  731. ~B43_MACCTL_GPOUTSMSK);
  732. b43_write16(dev, B43_MMIO_GPIO_MASK,
  733. b43_read16(dev, B43_MMIO_GPIO_MASK) | 0xFC00);
  734. b43_write16(dev, B43_MMIO_GPIO_CONTROL,
  735. b43_read16(dev, B43_MMIO_GPIO_CONTROL) & ~0xFC00);
  736. if (init) {
  737. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  738. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  739. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  740. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  741. }
  742. }
  743. }
  744. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  745. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  746. {
  747. u16 tmp;
  748. if (dev->dev->id.revision == 16)
  749. b43_mac_suspend(dev);
  750. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  751. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  752. B43_NPHY_CLASSCTL_WAITEDEN);
  753. tmp &= ~mask;
  754. tmp |= (val & mask);
  755. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  756. if (dev->dev->id.revision == 16)
  757. b43_mac_enable(dev);
  758. return tmp;
  759. }
  760. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  761. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  762. {
  763. struct b43_phy *phy = &dev->phy;
  764. struct b43_phy_n *nphy = phy->n;
  765. if (enable) {
  766. static const u16 clip[] = { 0xFFFF, 0xFFFF };
  767. if (nphy->deaf_count++ == 0) {
  768. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  769. b43_nphy_classifier(dev, 0x7, 0);
  770. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  771. b43_nphy_write_clip_detection(dev, clip);
  772. }
  773. b43_nphy_reset_cca(dev);
  774. } else {
  775. if (--nphy->deaf_count == 0) {
  776. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  777. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  778. }
  779. }
  780. }
  781. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  782. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  783. {
  784. struct b43_phy_n *nphy = dev->phy.n;
  785. u16 tmp;
  786. if (nphy->hang_avoid)
  787. b43_nphy_stay_in_carrier_search(dev, 1);
  788. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  789. if (tmp & 0x1)
  790. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  791. else if (tmp & 0x2)
  792. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  793. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  794. if (nphy->bb_mult_save & 0x80000000) {
  795. tmp = nphy->bb_mult_save & 0xFFFF;
  796. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  797. nphy->bb_mult_save = 0;
  798. }
  799. if (nphy->hang_avoid)
  800. b43_nphy_stay_in_carrier_search(dev, 0);
  801. }
  802. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
  803. static void b43_nphy_spur_workaround(struct b43_wldev *dev)
  804. {
  805. struct b43_phy_n *nphy = dev->phy.n;
  806. u8 channel = dev->phy.channel;
  807. int tone[2] = { 57, 58 };
  808. u32 noise[2] = { 0x3FF, 0x3FF };
  809. B43_WARN_ON(dev->phy.rev < 3);
  810. if (nphy->hang_avoid)
  811. b43_nphy_stay_in_carrier_search(dev, 1);
  812. if (nphy->gband_spurwar_en) {
  813. /* TODO: N PHY Adjust Analog Pfbw (7) */
  814. if (channel == 11 && dev->phy.is_40mhz)
  815. ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
  816. else
  817. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  818. /* TODO: N PHY Adjust CRS Min Power (0x1E) */
  819. }
  820. if (nphy->aband_spurwar_en) {
  821. if (channel == 54) {
  822. tone[0] = 0x20;
  823. noise[0] = 0x25F;
  824. } else if (channel == 38 || channel == 102 || channel == 118) {
  825. if (0 /* FIXME */) {
  826. tone[0] = 0x20;
  827. noise[0] = 0x21F;
  828. } else {
  829. tone[0] = 0;
  830. noise[0] = 0;
  831. }
  832. } else if (channel == 134) {
  833. tone[0] = 0x20;
  834. noise[0] = 0x21F;
  835. } else if (channel == 151) {
  836. tone[0] = 0x10;
  837. noise[0] = 0x23F;
  838. } else if (channel == 153 || channel == 161) {
  839. tone[0] = 0x30;
  840. noise[0] = 0x23F;
  841. } else {
  842. tone[0] = 0;
  843. noise[0] = 0;
  844. }
  845. if (!tone[0] && !noise[0])
  846. ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
  847. else
  848. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  849. }
  850. if (nphy->hang_avoid)
  851. b43_nphy_stay_in_carrier_search(dev, 0);
  852. }
  853. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/AdjustLnaGainTbl */
  854. static void b43_nphy_adjust_lna_gain_table(struct b43_wldev *dev)
  855. {
  856. struct b43_phy_n *nphy = dev->phy.n;
  857. u8 i;
  858. s16 tmp;
  859. u16 data[4];
  860. s16 gain[2];
  861. u16 minmax[2];
  862. static const u16 lna_gain[4] = { -2, 10, 19, 25 };
  863. if (nphy->hang_avoid)
  864. b43_nphy_stay_in_carrier_search(dev, 1);
  865. if (nphy->gain_boost) {
  866. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  867. gain[0] = 6;
  868. gain[1] = 6;
  869. } else {
  870. tmp = 40370 - 315 * dev->phy.channel;
  871. gain[0] = ((tmp >> 13) + ((tmp >> 12) & 1));
  872. tmp = 23242 - 224 * dev->phy.channel;
  873. gain[1] = ((tmp >> 13) + ((tmp >> 12) & 1));
  874. }
  875. } else {
  876. gain[0] = 0;
  877. gain[1] = 0;
  878. }
  879. for (i = 0; i < 2; i++) {
  880. if (nphy->elna_gain_config) {
  881. data[0] = 19 + gain[i];
  882. data[1] = 25 + gain[i];
  883. data[2] = 25 + gain[i];
  884. data[3] = 25 + gain[i];
  885. } else {
  886. data[0] = lna_gain[0] + gain[i];
  887. data[1] = lna_gain[1] + gain[i];
  888. data[2] = lna_gain[2] + gain[i];
  889. data[3] = lna_gain[3] + gain[i];
  890. }
  891. b43_ntab_write_bulk(dev, B43_NTAB16(i, 8), 4, data);
  892. minmax[i] = 23 + gain[i];
  893. }
  894. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN, ~B43_NPHY_C1_MINGAIN,
  895. minmax[0] << B43_NPHY_C1_MINGAIN_SHIFT);
  896. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN, ~B43_NPHY_C2_MINGAIN,
  897. minmax[1] << B43_NPHY_C2_MINGAIN_SHIFT);
  898. if (nphy->hang_avoid)
  899. b43_nphy_stay_in_carrier_search(dev, 0);
  900. }
  901. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
  902. static void b43_nphy_gain_ctrl_workarounds(struct b43_wldev *dev)
  903. {
  904. struct b43_phy_n *nphy = dev->phy.n;
  905. u8 i, j;
  906. u8 code;
  907. u16 tmp;
  908. /* TODO: for PHY >= 3
  909. s8 *lna1_gain, *lna2_gain;
  910. u8 *gain_db, *gain_bits;
  911. u16 *rfseq_init;
  912. u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
  913. u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
  914. */
  915. u8 rfseq_events[3] = { 6, 8, 7 };
  916. u8 rfseq_delays[3] = { 10, 30, 1 };
  917. if (dev->phy.rev >= 3) {
  918. /* TODO */
  919. } else {
  920. /* Set Clip 2 detect */
  921. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  922. B43_NPHY_C1_CGAINI_CL2DETECT);
  923. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  924. B43_NPHY_C2_CGAINI_CL2DETECT);
  925. /* Set narrowband clip threshold */
  926. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
  927. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
  928. if (!dev->phy.is_40mhz) {
  929. /* Set dwell lengths */
  930. b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
  931. b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
  932. b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
  933. b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
  934. }
  935. /* Set wideband clip 2 threshold */
  936. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  937. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  938. 21);
  939. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  940. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  941. 21);
  942. if (!dev->phy.is_40mhz) {
  943. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  944. ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
  945. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  946. ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
  947. b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
  948. ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
  949. b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
  950. ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
  951. }
  952. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  953. if (nphy->gain_boost) {
  954. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
  955. dev->phy.is_40mhz)
  956. code = 4;
  957. else
  958. code = 5;
  959. } else {
  960. code = dev->phy.is_40mhz ? 6 : 7;
  961. }
  962. /* Set HPVGA2 index */
  963. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  964. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  965. code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  966. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  967. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  968. code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  969. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  970. /* specs say about 2 loops, but wl does 4 */
  971. for (i = 0; i < 4; i++)
  972. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  973. (code << 8 | 0x7C));
  974. b43_nphy_adjust_lna_gain_table(dev);
  975. if (nphy->elna_gain_config) {
  976. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
  977. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  978. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  979. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  980. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  981. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
  982. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  983. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  984. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  985. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  986. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  987. /* specs say about 2 loops, but wl does 4 */
  988. for (i = 0; i < 4; i++)
  989. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  990. (code << 8 | 0x74));
  991. }
  992. if (dev->phy.rev == 2) {
  993. for (i = 0; i < 4; i++) {
  994. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  995. (0x0400 * i) + 0x0020);
  996. for (j = 0; j < 21; j++) {
  997. tmp = j * (i < 2 ? 3 : 1);
  998. b43_phy_write(dev,
  999. B43_NPHY_TABLE_DATALO, tmp);
  1000. }
  1001. }
  1002. b43_nphy_set_rf_sequence(dev, 5,
  1003. rfseq_events, rfseq_delays, 3);
  1004. b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
  1005. ~B43_NPHY_OVER_DGAIN_CCKDGECV & 0xFFFF,
  1006. 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
  1007. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1008. b43_phy_maskset(dev, B43_PHY_N(0xC5D),
  1009. 0xFF80, 4);
  1010. }
  1011. }
  1012. }
  1013. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
  1014. static void b43_nphy_workarounds(struct b43_wldev *dev)
  1015. {
  1016. struct ssb_bus *bus = dev->dev->bus;
  1017. struct b43_phy *phy = &dev->phy;
  1018. struct b43_phy_n *nphy = phy->n;
  1019. u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
  1020. u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
  1021. u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
  1022. u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
  1023. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1024. b43_nphy_classifier(dev, 1, 0);
  1025. else
  1026. b43_nphy_classifier(dev, 1, 1);
  1027. if (nphy->hang_avoid)
  1028. b43_nphy_stay_in_carrier_search(dev, 1);
  1029. b43_phy_set(dev, B43_NPHY_IQFLIP,
  1030. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  1031. if (dev->phy.rev >= 3) {
  1032. /* TODO */
  1033. } else {
  1034. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
  1035. nphy->band5g_pwrgain) {
  1036. b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
  1037. b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
  1038. } else {
  1039. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  1040. b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
  1041. }
  1042. /* TODO: convert to b43_ntab_write? */
  1043. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2000);
  1044. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
  1045. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2010);
  1046. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
  1047. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2002);
  1048. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
  1049. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2012);
  1050. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
  1051. if (dev->phy.rev < 2) {
  1052. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2008);
  1053. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
  1054. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2018);
  1055. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
  1056. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2007);
  1057. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
  1058. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2017);
  1059. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
  1060. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2006);
  1061. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
  1062. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2016);
  1063. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
  1064. }
  1065. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  1066. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  1067. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  1068. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  1069. if (bus->sprom.boardflags2_lo & 0x100 &&
  1070. bus->boardinfo.type == 0x8B) {
  1071. delays1[0] = 0x1;
  1072. delays1[5] = 0x14;
  1073. }
  1074. b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
  1075. b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
  1076. b43_nphy_gain_ctrl_workarounds(dev);
  1077. if (dev->phy.rev < 2) {
  1078. if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
  1079. b43_hf_write(dev, b43_hf_read(dev) |
  1080. B43_HF_MLADVW);
  1081. } else if (dev->phy.rev == 2) {
  1082. b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
  1083. b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
  1084. }
  1085. if (dev->phy.rev < 2)
  1086. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  1087. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  1088. /* Set phase track alpha and beta */
  1089. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  1090. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  1091. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  1092. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  1093. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  1094. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  1095. b43_phy_mask(dev, B43_NPHY_PIL_DW1,
  1096. ~B43_NPHY_PIL_DW_64QAM & 0xFFFF);
  1097. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
  1098. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
  1099. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
  1100. if (dev->phy.rev == 2)
  1101. b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
  1102. B43_NPHY_FINERX2_CGC_DECGC);
  1103. }
  1104. if (nphy->hang_avoid)
  1105. b43_nphy_stay_in_carrier_search(dev, 0);
  1106. }
  1107. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
  1108. static int b43_nphy_load_samples(struct b43_wldev *dev,
  1109. struct b43_c32 *samples, u16 len) {
  1110. struct b43_phy_n *nphy = dev->phy.n;
  1111. u16 i;
  1112. u32 *data;
  1113. data = kzalloc(len * sizeof(u32), GFP_KERNEL);
  1114. if (!data) {
  1115. b43err(dev->wl, "allocation for samples loading failed\n");
  1116. return -ENOMEM;
  1117. }
  1118. if (nphy->hang_avoid)
  1119. b43_nphy_stay_in_carrier_search(dev, 1);
  1120. for (i = 0; i < len; i++) {
  1121. data[i] = (samples[i].i & 0x3FF << 10);
  1122. data[i] |= samples[i].q & 0x3FF;
  1123. }
  1124. b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
  1125. kfree(data);
  1126. if (nphy->hang_avoid)
  1127. b43_nphy_stay_in_carrier_search(dev, 0);
  1128. return 0;
  1129. }
  1130. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  1131. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  1132. bool test)
  1133. {
  1134. int i;
  1135. u16 bw, len, rot, angle;
  1136. struct b43_c32 *samples;
  1137. bw = (dev->phy.is_40mhz) ? 40 : 20;
  1138. len = bw << 3;
  1139. if (test) {
  1140. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  1141. bw = 82;
  1142. else
  1143. bw = 80;
  1144. if (dev->phy.is_40mhz)
  1145. bw <<= 1;
  1146. len = bw << 1;
  1147. }
  1148. samples = kcalloc(len, sizeof(struct b43_c32), GFP_KERNEL);
  1149. if (!samples) {
  1150. b43err(dev->wl, "allocation for samples generation failed\n");
  1151. return 0;
  1152. }
  1153. rot = (((freq * 36) / bw) << 16) / 100;
  1154. angle = 0;
  1155. for (i = 0; i < len; i++) {
  1156. samples[i] = b43_cordic(angle);
  1157. angle += rot;
  1158. samples[i].q = CORDIC_CONVERT(samples[i].q * max);
  1159. samples[i].i = CORDIC_CONVERT(samples[i].i * max);
  1160. }
  1161. i = b43_nphy_load_samples(dev, samples, len);
  1162. kfree(samples);
  1163. return (i < 0) ? 0 : len;
  1164. }
  1165. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  1166. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  1167. u16 wait, bool iqmode, bool dac_test)
  1168. {
  1169. struct b43_phy_n *nphy = dev->phy.n;
  1170. int i;
  1171. u16 seq_mode;
  1172. u32 tmp;
  1173. if (nphy->hang_avoid)
  1174. b43_nphy_stay_in_carrier_search(dev, true);
  1175. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  1176. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  1177. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  1178. }
  1179. if (!dev->phy.is_40mhz)
  1180. tmp = 0x6464;
  1181. else
  1182. tmp = 0x4747;
  1183. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  1184. if (nphy->hang_avoid)
  1185. b43_nphy_stay_in_carrier_search(dev, false);
  1186. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  1187. if (loops != 0xFFFF)
  1188. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  1189. else
  1190. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  1191. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  1192. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1193. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  1194. if (iqmode) {
  1195. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  1196. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  1197. } else {
  1198. if (dac_test)
  1199. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  1200. else
  1201. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  1202. }
  1203. for (i = 0; i < 100; i++) {
  1204. if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
  1205. i = 0;
  1206. break;
  1207. }
  1208. udelay(10);
  1209. }
  1210. if (i)
  1211. b43err(dev->wl, "run samples timeout\n");
  1212. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1213. }
  1214. /*
  1215. * Transmits a known value for LO calibration
  1216. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  1217. */
  1218. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  1219. bool iqmode, bool dac_test)
  1220. {
  1221. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  1222. if (samp == 0)
  1223. return -1;
  1224. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  1225. return 0;
  1226. }
  1227. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  1228. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  1229. {
  1230. struct b43_phy_n *nphy = dev->phy.n;
  1231. int i, j;
  1232. u32 tmp;
  1233. u32 cur_real, cur_imag, real_part, imag_part;
  1234. u16 buffer[7];
  1235. if (nphy->hang_avoid)
  1236. b43_nphy_stay_in_carrier_search(dev, true);
  1237. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  1238. for (i = 0; i < 2; i++) {
  1239. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  1240. (buffer[i * 2 + 1] & 0x3FF);
  1241. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1242. (((i + 26) << 10) | 320));
  1243. for (j = 0; j < 128; j++) {
  1244. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1245. ((tmp >> 16) & 0xFFFF));
  1246. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1247. (tmp & 0xFFFF));
  1248. }
  1249. }
  1250. for (i = 0; i < 2; i++) {
  1251. tmp = buffer[5 + i];
  1252. real_part = (tmp >> 8) & 0xFF;
  1253. imag_part = (tmp & 0xFF);
  1254. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1255. (((i + 26) << 10) | 448));
  1256. if (dev->phy.rev >= 3) {
  1257. cur_real = real_part;
  1258. cur_imag = imag_part;
  1259. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  1260. }
  1261. for (j = 0; j < 128; j++) {
  1262. if (dev->phy.rev < 3) {
  1263. cur_real = (real_part * loscale[j] + 128) >> 8;
  1264. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  1265. tmp = ((cur_real & 0xFF) << 8) |
  1266. (cur_imag & 0xFF);
  1267. }
  1268. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1269. ((tmp >> 16) & 0xFFFF));
  1270. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1271. (tmp & 0xFFFF));
  1272. }
  1273. }
  1274. if (dev->phy.rev >= 3) {
  1275. b43_shm_write16(dev, B43_SHM_SHARED,
  1276. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  1277. b43_shm_write16(dev, B43_SHM_SHARED,
  1278. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  1279. }
  1280. if (nphy->hang_avoid)
  1281. b43_nphy_stay_in_carrier_search(dev, false);
  1282. }
  1283. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
  1284. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  1285. u8 *events, u8 *delays, u8 length)
  1286. {
  1287. struct b43_phy_n *nphy = dev->phy.n;
  1288. u8 i;
  1289. u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
  1290. u16 offset1 = cmd << 4;
  1291. u16 offset2 = offset1 + 0x80;
  1292. if (nphy->hang_avoid)
  1293. b43_nphy_stay_in_carrier_search(dev, true);
  1294. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
  1295. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
  1296. for (i = length; i < 16; i++) {
  1297. b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
  1298. b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
  1299. }
  1300. if (nphy->hang_avoid)
  1301. b43_nphy_stay_in_carrier_search(dev, false);
  1302. }
  1303. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  1304. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  1305. enum b43_nphy_rf_sequence seq)
  1306. {
  1307. static const u16 trigger[] = {
  1308. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  1309. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  1310. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  1311. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  1312. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  1313. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  1314. };
  1315. int i;
  1316. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1317. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  1318. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  1319. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  1320. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  1321. for (i = 0; i < 200; i++) {
  1322. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  1323. goto ok;
  1324. msleep(1);
  1325. }
  1326. b43err(dev->wl, "RF sequence status timeout\n");
  1327. ok:
  1328. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1329. }
  1330. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  1331. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  1332. u16 value, u8 core, bool off)
  1333. {
  1334. int i;
  1335. u8 index = fls(field);
  1336. u8 addr, en_addr, val_addr;
  1337. /* we expect only one bit set */
  1338. B43_WARN_ON(field & (~(1 << (index - 1))));
  1339. if (dev->phy.rev >= 3) {
  1340. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  1341. for (i = 0; i < 2; i++) {
  1342. if (index == 0 || index == 16) {
  1343. b43err(dev->wl,
  1344. "Unsupported RF Ctrl Override call\n");
  1345. return;
  1346. }
  1347. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  1348. en_addr = B43_PHY_N((i == 0) ?
  1349. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  1350. val_addr = B43_PHY_N((i == 0) ?
  1351. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  1352. if (off) {
  1353. b43_phy_mask(dev, en_addr, ~(field));
  1354. b43_phy_mask(dev, val_addr,
  1355. ~(rf_ctrl->val_mask));
  1356. } else {
  1357. if (core == 0 || ((1 << core) & i) != 0) {
  1358. b43_phy_set(dev, en_addr, field);
  1359. b43_phy_maskset(dev, val_addr,
  1360. ~(rf_ctrl->val_mask),
  1361. (value << rf_ctrl->val_shift));
  1362. }
  1363. }
  1364. }
  1365. } else {
  1366. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  1367. if (off) {
  1368. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  1369. value = 0;
  1370. } else {
  1371. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  1372. }
  1373. for (i = 0; i < 2; i++) {
  1374. if (index <= 1 || index == 16) {
  1375. b43err(dev->wl,
  1376. "Unsupported RF Ctrl Override call\n");
  1377. return;
  1378. }
  1379. if (index == 2 || index == 10 ||
  1380. (index >= 13 && index <= 15)) {
  1381. core = 1;
  1382. }
  1383. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  1384. addr = B43_PHY_N((i == 0) ?
  1385. rf_ctrl->addr0 : rf_ctrl->addr1);
  1386. if ((core & (1 << i)) != 0)
  1387. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  1388. (value << rf_ctrl->shift));
  1389. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  1390. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1391. B43_NPHY_RFCTL_CMD_START);
  1392. udelay(1);
  1393. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  1394. }
  1395. }
  1396. }
  1397. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
  1398. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  1399. u16 value, u8 core)
  1400. {
  1401. u8 i, j;
  1402. u16 reg, tmp, val;
  1403. B43_WARN_ON(dev->phy.rev < 3);
  1404. B43_WARN_ON(field > 4);
  1405. for (i = 0; i < 2; i++) {
  1406. if ((core == 1 && i == 1) || (core == 2 && !i))
  1407. continue;
  1408. reg = (i == 0) ?
  1409. B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
  1410. b43_phy_mask(dev, reg, 0xFBFF);
  1411. switch (field) {
  1412. case 0:
  1413. b43_phy_write(dev, reg, 0);
  1414. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1415. break;
  1416. case 1:
  1417. if (!i) {
  1418. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
  1419. 0xFC3F, (value << 6));
  1420. b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
  1421. 0xFFFE, 1);
  1422. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1423. B43_NPHY_RFCTL_CMD_START);
  1424. for (j = 0; j < 100; j++) {
  1425. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START) {
  1426. j = 0;
  1427. break;
  1428. }
  1429. udelay(10);
  1430. }
  1431. if (j)
  1432. b43err(dev->wl,
  1433. "intc override timeout\n");
  1434. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
  1435. 0xFFFE);
  1436. } else {
  1437. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
  1438. 0xFC3F, (value << 6));
  1439. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1440. 0xFFFE, 1);
  1441. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1442. B43_NPHY_RFCTL_CMD_RXTX);
  1443. for (j = 0; j < 100; j++) {
  1444. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX) {
  1445. j = 0;
  1446. break;
  1447. }
  1448. udelay(10);
  1449. }
  1450. if (j)
  1451. b43err(dev->wl,
  1452. "intc override timeout\n");
  1453. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1454. 0xFFFE);
  1455. }
  1456. break;
  1457. case 2:
  1458. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1459. tmp = 0x0020;
  1460. val = value << 5;
  1461. } else {
  1462. tmp = 0x0010;
  1463. val = value << 4;
  1464. }
  1465. b43_phy_maskset(dev, reg, ~tmp, val);
  1466. break;
  1467. case 3:
  1468. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1469. tmp = 0x0001;
  1470. val = value;
  1471. } else {
  1472. tmp = 0x0004;
  1473. val = value << 2;
  1474. }
  1475. b43_phy_maskset(dev, reg, ~tmp, val);
  1476. break;
  1477. case 4:
  1478. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1479. tmp = 0x0002;
  1480. val = value << 1;
  1481. } else {
  1482. tmp = 0x0008;
  1483. val = value << 3;
  1484. }
  1485. b43_phy_maskset(dev, reg, ~tmp, val);
  1486. break;
  1487. }
  1488. }
  1489. }
  1490. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BPHYInit */
  1491. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  1492. {
  1493. unsigned int i;
  1494. u16 val;
  1495. val = 0x1E1F;
  1496. for (i = 0; i < 16; i++) {
  1497. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  1498. val -= 0x202;
  1499. }
  1500. val = 0x3E3F;
  1501. for (i = 0; i < 16; i++) {
  1502. b43_phy_write(dev, B43_PHY_N_BMODE(0x98 + i), val);
  1503. val -= 0x202;
  1504. }
  1505. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  1506. }
  1507. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  1508. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  1509. s8 offset, u8 core, u8 rail,
  1510. enum b43_nphy_rssi_type type)
  1511. {
  1512. u16 tmp;
  1513. bool core1or5 = (core == 1) || (core == 5);
  1514. bool core2or5 = (core == 2) || (core == 5);
  1515. offset = clamp_val(offset, -32, 31);
  1516. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  1517. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
  1518. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  1519. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
  1520. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  1521. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Z))
  1522. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  1523. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Z))
  1524. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  1525. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
  1526. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  1527. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
  1528. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  1529. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_X))
  1530. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  1531. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_X))
  1532. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  1533. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
  1534. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  1535. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
  1536. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  1537. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_Y))
  1538. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  1539. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_Y))
  1540. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  1541. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
  1542. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  1543. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
  1544. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  1545. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_TBD))
  1546. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  1547. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_TBD))
  1548. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  1549. if (core1or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
  1550. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  1551. if (core1or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
  1552. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  1553. if (core2or5 && (rail == 0) && (type == B43_NPHY_RSSI_PWRDET))
  1554. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  1555. if (core2or5 && (rail == 1) && (type == B43_NPHY_RSSI_PWRDET))
  1556. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  1557. if (core1or5 && (type == B43_NPHY_RSSI_TSSI_I))
  1558. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  1559. if (core2or5 && (type == B43_NPHY_RSSI_TSSI_I))
  1560. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  1561. if (core1or5 && (type == B43_NPHY_RSSI_TSSI_Q))
  1562. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  1563. if (core2or5 && (type == B43_NPHY_RSSI_TSSI_Q))
  1564. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  1565. }
  1566. static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1567. {
  1568. u16 val;
  1569. if (type < 3)
  1570. val = 0;
  1571. else if (type == 6)
  1572. val = 1;
  1573. else if (type == 3)
  1574. val = 2;
  1575. else
  1576. val = 3;
  1577. val = (val << 12) | (val << 14);
  1578. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  1579. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  1580. if (type < 3) {
  1581. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  1582. (type + 1) << 4);
  1583. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  1584. (type + 1) << 4);
  1585. }
  1586. if (code == 0) {
  1587. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x3000);
  1588. if (type < 3) {
  1589. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  1590. ~(B43_NPHY_RFCTL_CMD_RXEN |
  1591. B43_NPHY_RFCTL_CMD_CORESEL));
  1592. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1593. ~(0x1 << 12 |
  1594. 0x1 << 5 |
  1595. 0x1 << 1 |
  1596. 0x1));
  1597. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  1598. ~B43_NPHY_RFCTL_CMD_START);
  1599. udelay(20);
  1600. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  1601. }
  1602. } else {
  1603. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x3000);
  1604. if (type < 3) {
  1605. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1606. ~(B43_NPHY_RFCTL_CMD_RXEN |
  1607. B43_NPHY_RFCTL_CMD_CORESEL),
  1608. (B43_NPHY_RFCTL_CMD_RXEN |
  1609. code << B43_NPHY_RFCTL_CMD_CORESEL_SHIFT));
  1610. b43_phy_set(dev, B43_NPHY_RFCTL_OVER,
  1611. (0x1 << 12 |
  1612. 0x1 << 5 |
  1613. 0x1 << 1 |
  1614. 0x1));
  1615. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1616. B43_NPHY_RFCTL_CMD_START);
  1617. udelay(20);
  1618. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  1619. }
  1620. }
  1621. }
  1622. static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1623. {
  1624. struct b43_phy_n *nphy = dev->phy.n;
  1625. u8 i;
  1626. u16 reg, val;
  1627. if (code == 0) {
  1628. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
  1629. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
  1630. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
  1631. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
  1632. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
  1633. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
  1634. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
  1635. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
  1636. } else {
  1637. for (i = 0; i < 2; i++) {
  1638. if ((code == 1 && i == 1) || (code == 2 && !i))
  1639. continue;
  1640. reg = (i == 0) ?
  1641. B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
  1642. b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
  1643. if (type < 3) {
  1644. reg = (i == 0) ?
  1645. B43_NPHY_AFECTL_C1 :
  1646. B43_NPHY_AFECTL_C2;
  1647. b43_phy_maskset(dev, reg, 0xFCFF, 0);
  1648. reg = (i == 0) ?
  1649. B43_NPHY_RFCTL_LUT_TRSW_UP1 :
  1650. B43_NPHY_RFCTL_LUT_TRSW_UP2;
  1651. b43_phy_maskset(dev, reg, 0xFFC3, 0);
  1652. if (type == 0)
  1653. val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
  1654. else if (type == 1)
  1655. val = 16;
  1656. else
  1657. val = 32;
  1658. b43_phy_set(dev, reg, val);
  1659. reg = (i == 0) ?
  1660. B43_NPHY_TXF_40CO_B1S0 :
  1661. B43_NPHY_TXF_40CO_B32S1;
  1662. b43_phy_set(dev, reg, 0x0020);
  1663. } else {
  1664. if (type == 6)
  1665. val = 0x0100;
  1666. else if (type == 3)
  1667. val = 0x0200;
  1668. else
  1669. val = 0x0300;
  1670. reg = (i == 0) ?
  1671. B43_NPHY_AFECTL_C1 :
  1672. B43_NPHY_AFECTL_C2;
  1673. b43_phy_maskset(dev, reg, 0xFCFF, val);
  1674. b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
  1675. if (type != 3 && type != 6) {
  1676. enum ieee80211_band band =
  1677. b43_current_band(dev->wl);
  1678. if ((nphy->ipa2g_on &&
  1679. band == IEEE80211_BAND_2GHZ) ||
  1680. (nphy->ipa5g_on &&
  1681. band == IEEE80211_BAND_5GHZ))
  1682. val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  1683. else
  1684. val = 0x11;
  1685. reg = (i == 0) ? 0x2000 : 0x3000;
  1686. reg |= B2055_PADDRV;
  1687. b43_radio_write16(dev, reg, val);
  1688. reg = (i == 0) ?
  1689. B43_NPHY_AFECTL_OVER1 :
  1690. B43_NPHY_AFECTL_OVER;
  1691. b43_phy_set(dev, reg, 0x0200);
  1692. }
  1693. }
  1694. }
  1695. }
  1696. }
  1697. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  1698. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1699. {
  1700. if (dev->phy.rev >= 3)
  1701. b43_nphy_rev3_rssi_select(dev, code, type);
  1702. else
  1703. b43_nphy_rev2_rssi_select(dev, code, type);
  1704. }
  1705. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  1706. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  1707. {
  1708. int i;
  1709. for (i = 0; i < 2; i++) {
  1710. if (type == 2) {
  1711. if (i == 0) {
  1712. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  1713. 0xFC, buf[0]);
  1714. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1715. 0xFC, buf[1]);
  1716. } else {
  1717. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  1718. 0xFC, buf[2 * i]);
  1719. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1720. 0xFC, buf[2 * i + 1]);
  1721. }
  1722. } else {
  1723. if (i == 0)
  1724. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1725. 0xF3, buf[0] << 2);
  1726. else
  1727. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1728. 0xF3, buf[2 * i + 1] << 2);
  1729. }
  1730. }
  1731. }
  1732. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  1733. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  1734. u8 nsamp)
  1735. {
  1736. int i;
  1737. int out;
  1738. u16 save_regs_phy[9];
  1739. u16 s[2];
  1740. if (dev->phy.rev >= 3) {
  1741. save_regs_phy[0] = b43_phy_read(dev,
  1742. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  1743. save_regs_phy[1] = b43_phy_read(dev,
  1744. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  1745. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1746. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1747. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1748. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1749. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  1750. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  1751. } else if (dev->phy.rev == 2) {
  1752. save_regs_phy[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1753. save_regs_phy[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1754. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1755. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_RFCTL_CMD);
  1756. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  1757. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  1758. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  1759. }
  1760. b43_nphy_rssi_select(dev, 5, type);
  1761. if (dev->phy.rev < 2) {
  1762. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  1763. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  1764. }
  1765. for (i = 0; i < 4; i++)
  1766. buf[i] = 0;
  1767. for (i = 0; i < nsamp; i++) {
  1768. if (dev->phy.rev < 2) {
  1769. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  1770. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  1771. } else {
  1772. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  1773. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  1774. }
  1775. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  1776. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  1777. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  1778. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  1779. }
  1780. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  1781. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  1782. if (dev->phy.rev < 2)
  1783. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  1784. if (dev->phy.rev >= 3) {
  1785. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  1786. save_regs_phy[0]);
  1787. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  1788. save_regs_phy[1]);
  1789. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  1790. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  1791. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  1792. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  1793. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  1794. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  1795. } else if (dev->phy.rev == 2) {
  1796. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[0]);
  1797. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[1]);
  1798. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[2]);
  1799. b43_phy_write(dev, B43_NPHY_RFCTL_CMD, save_regs_phy[3]);
  1800. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, save_regs_phy[4]);
  1801. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, save_regs_phy[5]);
  1802. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, save_regs_phy[6]);
  1803. }
  1804. return out;
  1805. }
  1806. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  1807. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  1808. {
  1809. int i, j;
  1810. u8 state[4];
  1811. u8 code, val;
  1812. u16 class, override;
  1813. u8 regs_save_radio[2];
  1814. u16 regs_save_phy[2];
  1815. s8 offset[4];
  1816. u8 core;
  1817. u8 rail;
  1818. u16 clip_state[2];
  1819. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  1820. s32 results_min[4] = { };
  1821. u8 vcm_final[4] = { };
  1822. s32 results[4][4] = { };
  1823. s32 miniq[4][2] = { };
  1824. if (type == 2) {
  1825. code = 0;
  1826. val = 6;
  1827. } else if (type < 2) {
  1828. code = 25;
  1829. val = 4;
  1830. } else {
  1831. B43_WARN_ON(1);
  1832. return;
  1833. }
  1834. class = b43_nphy_classifier(dev, 0, 0);
  1835. b43_nphy_classifier(dev, 7, 4);
  1836. b43_nphy_read_clip_detection(dev, clip_state);
  1837. b43_nphy_write_clip_detection(dev, clip_off);
  1838. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1839. override = 0x140;
  1840. else
  1841. override = 0x110;
  1842. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1843. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  1844. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  1845. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  1846. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1847. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  1848. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  1849. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  1850. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  1851. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  1852. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  1853. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  1854. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  1855. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  1856. b43_nphy_rssi_select(dev, 5, type);
  1857. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  1858. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  1859. for (i = 0; i < 4; i++) {
  1860. u8 tmp[4];
  1861. for (j = 0; j < 4; j++)
  1862. tmp[j] = i;
  1863. if (type != 1)
  1864. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  1865. b43_nphy_poll_rssi(dev, type, results[i], 8);
  1866. if (type < 2)
  1867. for (j = 0; j < 2; j++)
  1868. miniq[i][j] = min(results[i][2 * j],
  1869. results[i][2 * j + 1]);
  1870. }
  1871. for (i = 0; i < 4; i++) {
  1872. s32 mind = 40;
  1873. u8 minvcm = 0;
  1874. s32 minpoll = 249;
  1875. s32 curr;
  1876. for (j = 0; j < 4; j++) {
  1877. if (type == 2)
  1878. curr = abs(results[j][i]);
  1879. else
  1880. curr = abs(miniq[j][i / 2] - code * 8);
  1881. if (curr < mind) {
  1882. mind = curr;
  1883. minvcm = j;
  1884. }
  1885. if (results[j][i] < minpoll)
  1886. minpoll = results[j][i];
  1887. }
  1888. results_min[i] = minpoll;
  1889. vcm_final[i] = minvcm;
  1890. }
  1891. if (type != 1)
  1892. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  1893. for (i = 0; i < 4; i++) {
  1894. offset[i] = (code * 8) - results[vcm_final[i]][i];
  1895. if (offset[i] < 0)
  1896. offset[i] = -((abs(offset[i]) + 4) / 8);
  1897. else
  1898. offset[i] = (offset[i] + 4) / 8;
  1899. if (results_min[i] == 248)
  1900. offset[i] = code - 32;
  1901. core = (i / 2) ? 2 : 1;
  1902. rail = (i % 2) ? 1 : 0;
  1903. b43_nphy_scale_offset_rssi(dev, 0, offset[i], core, rail,
  1904. type);
  1905. }
  1906. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  1907. b43_radio_maskset(dev, B2055_C2_PD_RSSIMISC, 0xF8, state[1]);
  1908. switch (state[2]) {
  1909. case 1:
  1910. b43_nphy_rssi_select(dev, 1, 2);
  1911. break;
  1912. case 4:
  1913. b43_nphy_rssi_select(dev, 1, 0);
  1914. break;
  1915. case 2:
  1916. b43_nphy_rssi_select(dev, 1, 1);
  1917. break;
  1918. default:
  1919. b43_nphy_rssi_select(dev, 1, 1);
  1920. break;
  1921. }
  1922. switch (state[3]) {
  1923. case 1:
  1924. b43_nphy_rssi_select(dev, 2, 2);
  1925. break;
  1926. case 4:
  1927. b43_nphy_rssi_select(dev, 2, 0);
  1928. break;
  1929. default:
  1930. b43_nphy_rssi_select(dev, 2, 1);
  1931. break;
  1932. }
  1933. b43_nphy_rssi_select(dev, 0, type);
  1934. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  1935. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  1936. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  1937. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  1938. b43_nphy_classifier(dev, 7, class);
  1939. b43_nphy_write_clip_detection(dev, clip_state);
  1940. /* Specs don't say about reset here, but it makes wl and b43 dumps
  1941. identical, it really seems wl performs this */
  1942. b43_nphy_reset_cca(dev);
  1943. }
  1944. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  1945. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  1946. {
  1947. /* TODO */
  1948. }
  1949. /*
  1950. * RSSI Calibration
  1951. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  1952. */
  1953. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  1954. {
  1955. if (dev->phy.rev >= 3) {
  1956. b43_nphy_rev3_rssi_cal(dev);
  1957. } else {
  1958. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Z);
  1959. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_X);
  1960. b43_nphy_rev2_rssi_cal(dev, B43_NPHY_RSSI_Y);
  1961. }
  1962. }
  1963. /*
  1964. * Restore RSSI Calibration
  1965. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  1966. */
  1967. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  1968. {
  1969. struct b43_phy_n *nphy = dev->phy.n;
  1970. u16 *rssical_radio_regs = NULL;
  1971. u16 *rssical_phy_regs = NULL;
  1972. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1973. if (!nphy->rssical_chanspec_2G.center_freq)
  1974. return;
  1975. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  1976. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  1977. } else {
  1978. if (!nphy->rssical_chanspec_5G.center_freq)
  1979. return;
  1980. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  1981. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  1982. }
  1983. /* TODO use some definitions */
  1984. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  1985. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  1986. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  1987. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  1988. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  1989. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  1990. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  1991. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  1992. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  1993. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  1994. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  1995. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  1996. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  1997. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  1998. }
  1999. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  2000. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  2001. {
  2002. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2003. if (dev->phy.rev >= 6) {
  2004. /* TODO If the chip is 47162
  2005. return txpwrctrl_tx_gain_ipa_rev5 */
  2006. return txpwrctrl_tx_gain_ipa_rev6;
  2007. } else if (dev->phy.rev >= 5) {
  2008. return txpwrctrl_tx_gain_ipa_rev5;
  2009. } else {
  2010. return txpwrctrl_tx_gain_ipa;
  2011. }
  2012. } else {
  2013. return txpwrctrl_tx_gain_ipa_5g;
  2014. }
  2015. }
  2016. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  2017. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  2018. {
  2019. struct b43_phy_n *nphy = dev->phy.n;
  2020. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  2021. u16 tmp;
  2022. u8 offset, i;
  2023. if (dev->phy.rev >= 3) {
  2024. for (i = 0; i < 2; i++) {
  2025. tmp = (i == 0) ? 0x2000 : 0x3000;
  2026. offset = i * 11;
  2027. save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
  2028. save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
  2029. save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
  2030. save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
  2031. save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
  2032. save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
  2033. save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
  2034. save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
  2035. save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
  2036. save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
  2037. save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
  2038. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2039. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
  2040. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  2041. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  2042. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  2043. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  2044. if (nphy->ipa5g_on) {
  2045. b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
  2046. b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
  2047. } else {
  2048. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  2049. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
  2050. }
  2051. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  2052. } else {
  2053. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
  2054. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  2055. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  2056. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  2057. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  2058. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
  2059. if (nphy->ipa2g_on) {
  2060. b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
  2061. b43_radio_write16(dev, tmp | B2055_XOCTL2,
  2062. (dev->phy.rev < 5) ? 0x11 : 0x01);
  2063. } else {
  2064. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  2065. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  2066. }
  2067. }
  2068. b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
  2069. b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
  2070. b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
  2071. }
  2072. } else {
  2073. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  2074. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  2075. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  2076. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  2077. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  2078. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  2079. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  2080. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  2081. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  2082. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  2083. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  2084. B43_NPHY_BANDCTL_5GHZ)) {
  2085. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  2086. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  2087. } else {
  2088. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  2089. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  2090. }
  2091. if (dev->phy.rev < 2) {
  2092. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  2093. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  2094. } else {
  2095. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  2096. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  2097. }
  2098. }
  2099. }
  2100. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  2101. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  2102. struct nphy_txgains target,
  2103. struct nphy_iqcal_params *params)
  2104. {
  2105. int i, j, indx;
  2106. u16 gain;
  2107. if (dev->phy.rev >= 3) {
  2108. params->txgm = target.txgm[core];
  2109. params->pga = target.pga[core];
  2110. params->pad = target.pad[core];
  2111. params->ipa = target.ipa[core];
  2112. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  2113. (params->pad << 4) | (params->ipa);
  2114. for (j = 0; j < 5; j++)
  2115. params->ncorr[j] = 0x79;
  2116. } else {
  2117. gain = (target.pad[core]) | (target.pga[core] << 4) |
  2118. (target.txgm[core] << 8);
  2119. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  2120. 1 : 0;
  2121. for (i = 0; i < 9; i++)
  2122. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  2123. break;
  2124. i = min(i, 8);
  2125. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  2126. params->pga = tbl_iqcal_gainparams[indx][i][2];
  2127. params->pad = tbl_iqcal_gainparams[indx][i][3];
  2128. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  2129. (params->pad << 2);
  2130. for (j = 0; j < 4; j++)
  2131. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  2132. }
  2133. }
  2134. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  2135. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  2136. {
  2137. struct b43_phy_n *nphy = dev->phy.n;
  2138. int i;
  2139. u16 scale, entry;
  2140. u16 tmp = nphy->txcal_bbmult;
  2141. if (core == 0)
  2142. tmp >>= 8;
  2143. tmp &= 0xff;
  2144. for (i = 0; i < 18; i++) {
  2145. scale = (ladder_lo[i].percent * tmp) / 100;
  2146. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  2147. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  2148. scale = (ladder_iq[i].percent * tmp) / 100;
  2149. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  2150. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  2151. }
  2152. }
  2153. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  2154. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2155. {
  2156. int i;
  2157. for (i = 0; i < 15; i++)
  2158. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  2159. tbl_tx_filter_coef_rev4[2][i]);
  2160. }
  2161. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  2162. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2163. {
  2164. int i, j;
  2165. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  2166. static const u16 offset[] = { 0x186, 0x195, 0x2C5 };
  2167. for (i = 0; i < 3; i++)
  2168. for (j = 0; j < 15; j++)
  2169. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  2170. tbl_tx_filter_coef_rev4[i][j]);
  2171. if (dev->phy.is_40mhz) {
  2172. for (j = 0; j < 15; j++)
  2173. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2174. tbl_tx_filter_coef_rev4[3][j]);
  2175. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2176. for (j = 0; j < 15; j++)
  2177. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2178. tbl_tx_filter_coef_rev4[5][j]);
  2179. }
  2180. if (dev->phy.channel == 14)
  2181. for (j = 0; j < 15; j++)
  2182. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2183. tbl_tx_filter_coef_rev4[6][j]);
  2184. }
  2185. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  2186. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  2187. {
  2188. struct b43_phy_n *nphy = dev->phy.n;
  2189. u16 curr_gain[2];
  2190. struct nphy_txgains target;
  2191. const u32 *table = NULL;
  2192. if (!nphy->txpwrctrl) {
  2193. int i;
  2194. if (nphy->hang_avoid)
  2195. b43_nphy_stay_in_carrier_search(dev, true);
  2196. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  2197. if (nphy->hang_avoid)
  2198. b43_nphy_stay_in_carrier_search(dev, false);
  2199. for (i = 0; i < 2; ++i) {
  2200. if (dev->phy.rev >= 3) {
  2201. target.ipa[i] = curr_gain[i] & 0x000F;
  2202. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  2203. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  2204. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  2205. } else {
  2206. target.ipa[i] = curr_gain[i] & 0x0003;
  2207. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  2208. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  2209. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  2210. }
  2211. }
  2212. } else {
  2213. int i;
  2214. u16 index[2];
  2215. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  2216. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2217. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2218. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  2219. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2220. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2221. for (i = 0; i < 2; ++i) {
  2222. if (dev->phy.rev >= 3) {
  2223. enum ieee80211_band band =
  2224. b43_current_band(dev->wl);
  2225. if ((nphy->ipa2g_on &&
  2226. band == IEEE80211_BAND_2GHZ) ||
  2227. (nphy->ipa5g_on &&
  2228. band == IEEE80211_BAND_5GHZ)) {
  2229. table = b43_nphy_get_ipa_gain_table(dev);
  2230. } else {
  2231. if (band == IEEE80211_BAND_5GHZ) {
  2232. if (dev->phy.rev == 3)
  2233. table = b43_ntab_tx_gain_rev3_5ghz;
  2234. else if (dev->phy.rev == 4)
  2235. table = b43_ntab_tx_gain_rev4_5ghz;
  2236. else
  2237. table = b43_ntab_tx_gain_rev5plus_5ghz;
  2238. } else {
  2239. table = b43_ntab_tx_gain_rev3plus_2ghz;
  2240. }
  2241. }
  2242. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  2243. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  2244. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  2245. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  2246. } else {
  2247. table = b43_ntab_tx_gain_rev0_1_2;
  2248. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  2249. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  2250. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  2251. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  2252. }
  2253. }
  2254. }
  2255. return target;
  2256. }
  2257. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  2258. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  2259. {
  2260. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2261. if (dev->phy.rev >= 3) {
  2262. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  2263. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  2264. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  2265. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  2266. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  2267. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  2268. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  2269. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  2270. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  2271. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  2272. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  2273. b43_nphy_reset_cca(dev);
  2274. } else {
  2275. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  2276. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  2277. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  2278. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  2279. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  2280. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  2281. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  2282. }
  2283. }
  2284. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  2285. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  2286. {
  2287. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2288. u16 tmp;
  2289. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2290. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2291. if (dev->phy.rev >= 3) {
  2292. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  2293. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  2294. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2295. regs[2] = tmp;
  2296. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  2297. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2298. regs[3] = tmp;
  2299. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  2300. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  2301. b43_phy_mask(dev, B43_NPHY_BBCFG,
  2302. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  2303. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  2304. regs[5] = tmp;
  2305. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  2306. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  2307. regs[6] = tmp;
  2308. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  2309. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2310. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2311. b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
  2312. b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
  2313. b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
  2314. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  2315. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  2316. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  2317. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  2318. } else {
  2319. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  2320. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  2321. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2322. regs[2] = tmp;
  2323. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  2324. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  2325. regs[3] = tmp;
  2326. tmp |= 0x2000;
  2327. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  2328. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  2329. regs[4] = tmp;
  2330. tmp |= 0x2000;
  2331. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  2332. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2333. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2334. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2335. tmp = 0x0180;
  2336. else
  2337. tmp = 0x0120;
  2338. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  2339. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  2340. }
  2341. }
  2342. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
  2343. static void b43_nphy_save_cal(struct b43_wldev *dev)
  2344. {
  2345. struct b43_phy_n *nphy = dev->phy.n;
  2346. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2347. u16 *txcal_radio_regs = NULL;
  2348. struct b43_chanspec *iqcal_chanspec;
  2349. u16 *table = NULL;
  2350. if (nphy->hang_avoid)
  2351. b43_nphy_stay_in_carrier_search(dev, 1);
  2352. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2353. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2354. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2355. iqcal_chanspec = &nphy->iqcal_chanspec_2G;
  2356. table = nphy->cal_cache.txcal_coeffs_2G;
  2357. } else {
  2358. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2359. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2360. iqcal_chanspec = &nphy->iqcal_chanspec_5G;
  2361. table = nphy->cal_cache.txcal_coeffs_5G;
  2362. }
  2363. b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
  2364. /* TODO use some definitions */
  2365. if (dev->phy.rev >= 3) {
  2366. txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
  2367. txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
  2368. txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
  2369. txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
  2370. txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
  2371. txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
  2372. txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
  2373. txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
  2374. } else {
  2375. txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
  2376. txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
  2377. txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
  2378. txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
  2379. }
  2380. iqcal_chanspec->center_freq = dev->phy.channel_freq;
  2381. iqcal_chanspec->channel_type = dev->phy.channel_type;
  2382. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 8, table);
  2383. if (nphy->hang_avoid)
  2384. b43_nphy_stay_in_carrier_search(dev, 0);
  2385. }
  2386. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  2387. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  2388. {
  2389. struct b43_phy_n *nphy = dev->phy.n;
  2390. u16 coef[4];
  2391. u16 *loft = NULL;
  2392. u16 *table = NULL;
  2393. int i;
  2394. u16 *txcal_radio_regs = NULL;
  2395. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2396. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2397. if (!nphy->iqcal_chanspec_2G.center_freq)
  2398. return;
  2399. table = nphy->cal_cache.txcal_coeffs_2G;
  2400. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  2401. } else {
  2402. if (!nphy->iqcal_chanspec_5G.center_freq)
  2403. return;
  2404. table = nphy->cal_cache.txcal_coeffs_5G;
  2405. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  2406. }
  2407. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  2408. for (i = 0; i < 4; i++) {
  2409. if (dev->phy.rev >= 3)
  2410. table[i] = coef[i];
  2411. else
  2412. coef[i] = 0;
  2413. }
  2414. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  2415. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  2416. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  2417. if (dev->phy.rev < 2)
  2418. b43_nphy_tx_iq_workaround(dev);
  2419. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2420. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2421. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2422. } else {
  2423. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2424. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2425. }
  2426. /* TODO use some definitions */
  2427. if (dev->phy.rev >= 3) {
  2428. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  2429. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  2430. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  2431. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  2432. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  2433. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  2434. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  2435. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  2436. } else {
  2437. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  2438. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  2439. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  2440. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  2441. }
  2442. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  2443. }
  2444. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  2445. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  2446. struct nphy_txgains target,
  2447. bool full, bool mphase)
  2448. {
  2449. struct b43_phy_n *nphy = dev->phy.n;
  2450. int i;
  2451. int error = 0;
  2452. int freq;
  2453. bool avoid = false;
  2454. u8 length;
  2455. u16 tmp, core, type, count, max, numb, last, cmd;
  2456. const u16 *table;
  2457. bool phy6or5x;
  2458. u16 buffer[11];
  2459. u16 diq_start = 0;
  2460. u16 save[2];
  2461. u16 gain[2];
  2462. struct nphy_iqcal_params params[2];
  2463. bool updated[2] = { };
  2464. b43_nphy_stay_in_carrier_search(dev, true);
  2465. if (dev->phy.rev >= 4) {
  2466. avoid = nphy->hang_avoid;
  2467. nphy->hang_avoid = 0;
  2468. }
  2469. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2470. for (i = 0; i < 2; i++) {
  2471. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  2472. gain[i] = params[i].cal_gain;
  2473. }
  2474. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  2475. b43_nphy_tx_cal_radio_setup(dev);
  2476. b43_nphy_tx_cal_phy_setup(dev);
  2477. phy6or5x = dev->phy.rev >= 6 ||
  2478. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  2479. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  2480. if (phy6or5x) {
  2481. if (dev->phy.is_40mhz) {
  2482. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2483. tbl_tx_iqlo_cal_loft_ladder_40);
  2484. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2485. tbl_tx_iqlo_cal_iqimb_ladder_40);
  2486. } else {
  2487. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2488. tbl_tx_iqlo_cal_loft_ladder_20);
  2489. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2490. tbl_tx_iqlo_cal_iqimb_ladder_20);
  2491. }
  2492. }
  2493. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  2494. if (!dev->phy.is_40mhz)
  2495. freq = 2500;
  2496. else
  2497. freq = 5000;
  2498. if (nphy->mphase_cal_phase_id > 2)
  2499. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  2500. 0xFFFF, 0, true, false);
  2501. else
  2502. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  2503. if (error == 0) {
  2504. if (nphy->mphase_cal_phase_id > 2) {
  2505. table = nphy->mphase_txcal_bestcoeffs;
  2506. length = 11;
  2507. if (dev->phy.rev < 3)
  2508. length -= 2;
  2509. } else {
  2510. if (!full && nphy->txiqlocal_coeffsvalid) {
  2511. table = nphy->txiqlocal_bestc;
  2512. length = 11;
  2513. if (dev->phy.rev < 3)
  2514. length -= 2;
  2515. } else {
  2516. full = true;
  2517. if (dev->phy.rev >= 3) {
  2518. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  2519. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  2520. } else {
  2521. table = tbl_tx_iqlo_cal_startcoefs;
  2522. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  2523. }
  2524. }
  2525. }
  2526. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  2527. if (full) {
  2528. if (dev->phy.rev >= 3)
  2529. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  2530. else
  2531. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  2532. } else {
  2533. if (dev->phy.rev >= 3)
  2534. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  2535. else
  2536. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  2537. }
  2538. if (mphase) {
  2539. count = nphy->mphase_txcal_cmdidx;
  2540. numb = min(max,
  2541. (u16)(count + nphy->mphase_txcal_numcmds));
  2542. } else {
  2543. count = 0;
  2544. numb = max;
  2545. }
  2546. for (; count < numb; count++) {
  2547. if (full) {
  2548. if (dev->phy.rev >= 3)
  2549. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  2550. else
  2551. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  2552. } else {
  2553. if (dev->phy.rev >= 3)
  2554. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  2555. else
  2556. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  2557. }
  2558. core = (cmd & 0x3000) >> 12;
  2559. type = (cmd & 0x0F00) >> 8;
  2560. if (phy6or5x && updated[core] == 0) {
  2561. b43_nphy_update_tx_cal_ladder(dev, core);
  2562. updated[core] = 1;
  2563. }
  2564. tmp = (params[core].ncorr[type] << 8) | 0x66;
  2565. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  2566. if (type == 1 || type == 3 || type == 4) {
  2567. buffer[0] = b43_ntab_read(dev,
  2568. B43_NTAB16(15, 69 + core));
  2569. diq_start = buffer[0];
  2570. buffer[0] = 0;
  2571. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  2572. 0);
  2573. }
  2574. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  2575. for (i = 0; i < 2000; i++) {
  2576. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  2577. if (tmp & 0xC000)
  2578. break;
  2579. udelay(10);
  2580. }
  2581. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2582. buffer);
  2583. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  2584. buffer);
  2585. if (type == 1 || type == 3 || type == 4)
  2586. buffer[0] = diq_start;
  2587. }
  2588. if (mphase)
  2589. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  2590. last = (dev->phy.rev < 3) ? 6 : 7;
  2591. if (!mphase || nphy->mphase_cal_phase_id == last) {
  2592. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  2593. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  2594. if (dev->phy.rev < 3) {
  2595. buffer[0] = 0;
  2596. buffer[1] = 0;
  2597. buffer[2] = 0;
  2598. buffer[3] = 0;
  2599. }
  2600. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2601. buffer);
  2602. b43_ntab_read_bulk(dev, B43_NTAB16(15, 101), 2,
  2603. buffer);
  2604. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2605. buffer);
  2606. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2607. buffer);
  2608. length = 11;
  2609. if (dev->phy.rev < 3)
  2610. length -= 2;
  2611. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2612. nphy->txiqlocal_bestc);
  2613. nphy->txiqlocal_coeffsvalid = true;
  2614. nphy->txiqlocal_chanspec.center_freq =
  2615. dev->phy.channel_freq;
  2616. nphy->txiqlocal_chanspec.channel_type =
  2617. dev->phy.channel_type;
  2618. } else {
  2619. length = 11;
  2620. if (dev->phy.rev < 3)
  2621. length -= 2;
  2622. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2623. nphy->mphase_txcal_bestcoeffs);
  2624. }
  2625. b43_nphy_stop_playback(dev);
  2626. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  2627. }
  2628. b43_nphy_tx_cal_phy_cleanup(dev);
  2629. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2630. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  2631. b43_nphy_tx_iq_workaround(dev);
  2632. if (dev->phy.rev >= 4)
  2633. nphy->hang_avoid = avoid;
  2634. b43_nphy_stay_in_carrier_search(dev, false);
  2635. return error;
  2636. }
  2637. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
  2638. static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
  2639. {
  2640. struct b43_phy_n *nphy = dev->phy.n;
  2641. u8 i;
  2642. u16 buffer[7];
  2643. bool equal = true;
  2644. if (!nphy->txiqlocal_coeffsvalid ||
  2645. nphy->txiqlocal_chanspec.center_freq != dev->phy.channel_freq ||
  2646. nphy->txiqlocal_chanspec.channel_type != dev->phy.channel_type)
  2647. return;
  2648. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  2649. for (i = 0; i < 4; i++) {
  2650. if (buffer[i] != nphy->txiqlocal_bestc[i]) {
  2651. equal = false;
  2652. break;
  2653. }
  2654. }
  2655. if (!equal) {
  2656. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
  2657. nphy->txiqlocal_bestc);
  2658. for (i = 0; i < 4; i++)
  2659. buffer[i] = 0;
  2660. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2661. buffer);
  2662. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2663. &nphy->txiqlocal_bestc[5]);
  2664. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2665. &nphy->txiqlocal_bestc[5]);
  2666. }
  2667. }
  2668. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  2669. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  2670. struct nphy_txgains target, u8 type, bool debug)
  2671. {
  2672. struct b43_phy_n *nphy = dev->phy.n;
  2673. int i, j, index;
  2674. u8 rfctl[2];
  2675. u8 afectl_core;
  2676. u16 tmp[6];
  2677. u16 uninitialized_var(cur_hpf1), uninitialized_var(cur_hpf2), cur_lna;
  2678. u32 real, imag;
  2679. enum ieee80211_band band;
  2680. u8 use;
  2681. u16 cur_hpf;
  2682. u16 lna[3] = { 3, 3, 1 };
  2683. u16 hpf1[3] = { 7, 2, 0 };
  2684. u16 hpf2[3] = { 2, 0, 0 };
  2685. u32 power[3] = { };
  2686. u16 gain_save[2];
  2687. u16 cal_gain[2];
  2688. struct nphy_iqcal_params cal_params[2];
  2689. struct nphy_iq_est est;
  2690. int ret = 0;
  2691. bool playtone = true;
  2692. int desired = 13;
  2693. b43_nphy_stay_in_carrier_search(dev, 1);
  2694. if (dev->phy.rev < 2)
  2695. b43_nphy_reapply_tx_cal_coeffs(dev);
  2696. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2697. for (i = 0; i < 2; i++) {
  2698. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  2699. cal_gain[i] = cal_params[i].cal_gain;
  2700. }
  2701. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  2702. for (i = 0; i < 2; i++) {
  2703. if (i == 0) {
  2704. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  2705. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  2706. afectl_core = B43_NPHY_AFECTL_C1;
  2707. } else {
  2708. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  2709. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  2710. afectl_core = B43_NPHY_AFECTL_C2;
  2711. }
  2712. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  2713. tmp[2] = b43_phy_read(dev, afectl_core);
  2714. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2715. tmp[4] = b43_phy_read(dev, rfctl[0]);
  2716. tmp[5] = b43_phy_read(dev, rfctl[1]);
  2717. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  2718. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  2719. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  2720. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  2721. (1 - i));
  2722. b43_phy_set(dev, afectl_core, 0x0006);
  2723. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  2724. band = b43_current_band(dev->wl);
  2725. if (nphy->rxcalparams & 0xFF000000) {
  2726. if (band == IEEE80211_BAND_5GHZ)
  2727. b43_phy_write(dev, rfctl[0], 0x140);
  2728. else
  2729. b43_phy_write(dev, rfctl[0], 0x110);
  2730. } else {
  2731. if (band == IEEE80211_BAND_5GHZ)
  2732. b43_phy_write(dev, rfctl[0], 0x180);
  2733. else
  2734. b43_phy_write(dev, rfctl[0], 0x120);
  2735. }
  2736. if (band == IEEE80211_BAND_5GHZ)
  2737. b43_phy_write(dev, rfctl[1], 0x148);
  2738. else
  2739. b43_phy_write(dev, rfctl[1], 0x114);
  2740. if (nphy->rxcalparams & 0x10000) {
  2741. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  2742. (i + 1));
  2743. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  2744. (2 - i));
  2745. }
  2746. for (j = 0; j < 4; j++) {
  2747. if (j < 3) {
  2748. cur_lna = lna[j];
  2749. cur_hpf1 = hpf1[j];
  2750. cur_hpf2 = hpf2[j];
  2751. } else {
  2752. if (power[1] > 10000) {
  2753. use = 1;
  2754. cur_hpf = cur_hpf1;
  2755. index = 2;
  2756. } else {
  2757. if (power[0] > 10000) {
  2758. use = 1;
  2759. cur_hpf = cur_hpf1;
  2760. index = 1;
  2761. } else {
  2762. index = 0;
  2763. use = 2;
  2764. cur_hpf = cur_hpf2;
  2765. }
  2766. }
  2767. cur_lna = lna[index];
  2768. cur_hpf1 = hpf1[index];
  2769. cur_hpf2 = hpf2[index];
  2770. cur_hpf += desired - hweight32(power[index]);
  2771. cur_hpf = clamp_val(cur_hpf, 0, 10);
  2772. if (use == 1)
  2773. cur_hpf1 = cur_hpf;
  2774. else
  2775. cur_hpf2 = cur_hpf;
  2776. }
  2777. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  2778. (cur_lna << 2));
  2779. b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
  2780. false);
  2781. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2782. b43_nphy_stop_playback(dev);
  2783. if (playtone) {
  2784. ret = b43_nphy_tx_tone(dev, 4000,
  2785. (nphy->rxcalparams & 0xFFFF),
  2786. false, false);
  2787. playtone = false;
  2788. } else {
  2789. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  2790. false, false);
  2791. }
  2792. if (ret == 0) {
  2793. if (j < 3) {
  2794. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  2795. false);
  2796. if (i == 0) {
  2797. real = est.i0_pwr;
  2798. imag = est.q0_pwr;
  2799. } else {
  2800. real = est.i1_pwr;
  2801. imag = est.q1_pwr;
  2802. }
  2803. power[i] = ((real + imag) / 1024) + 1;
  2804. } else {
  2805. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  2806. }
  2807. b43_nphy_stop_playback(dev);
  2808. }
  2809. if (ret != 0)
  2810. break;
  2811. }
  2812. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  2813. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  2814. b43_phy_write(dev, rfctl[1], tmp[5]);
  2815. b43_phy_write(dev, rfctl[0], tmp[4]);
  2816. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  2817. b43_phy_write(dev, afectl_core, tmp[2]);
  2818. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  2819. if (ret != 0)
  2820. break;
  2821. }
  2822. b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
  2823. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2824. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2825. b43_nphy_stay_in_carrier_search(dev, 0);
  2826. return ret;
  2827. }
  2828. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  2829. struct nphy_txgains target, u8 type, bool debug)
  2830. {
  2831. return -1;
  2832. }
  2833. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  2834. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  2835. struct nphy_txgains target, u8 type, bool debug)
  2836. {
  2837. if (dev->phy.rev >= 3)
  2838. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  2839. else
  2840. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  2841. }
  2842. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MacPhyClkSet */
  2843. static void b43_nphy_mac_phy_clock_set(struct b43_wldev *dev, bool on)
  2844. {
  2845. u32 tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  2846. if (on)
  2847. tmslow |= SSB_TMSLOW_PHYCLK;
  2848. else
  2849. tmslow &= ~SSB_TMSLOW_PHYCLK;
  2850. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  2851. }
  2852. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreSetState */
  2853. static void b43_nphy_set_rx_core_state(struct b43_wldev *dev, u8 mask)
  2854. {
  2855. struct b43_phy *phy = &dev->phy;
  2856. struct b43_phy_n *nphy = phy->n;
  2857. /* u16 buf[16]; it's rev3+ */
  2858. nphy->phyrxchain = mask;
  2859. if (0 /* FIXME clk */)
  2860. return;
  2861. b43_mac_suspend(dev);
  2862. if (nphy->hang_avoid)
  2863. b43_nphy_stay_in_carrier_search(dev, true);
  2864. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  2865. (mask & 0x3) << B43_NPHY_RFSEQCA_RXEN_SHIFT);
  2866. if ((mask & 0x3) != 0x3) {
  2867. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 1);
  2868. if (dev->phy.rev >= 3) {
  2869. /* TODO */
  2870. }
  2871. } else {
  2872. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 0x1E);
  2873. if (dev->phy.rev >= 3) {
  2874. /* TODO */
  2875. }
  2876. }
  2877. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2878. if (nphy->hang_avoid)
  2879. b43_nphy_stay_in_carrier_search(dev, false);
  2880. b43_mac_enable(dev);
  2881. }
  2882. /*
  2883. * Init N-PHY
  2884. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  2885. */
  2886. int b43_phy_initn(struct b43_wldev *dev)
  2887. {
  2888. struct ssb_bus *bus = dev->dev->bus;
  2889. struct b43_phy *phy = &dev->phy;
  2890. struct b43_phy_n *nphy = phy->n;
  2891. u8 tx_pwr_state;
  2892. struct nphy_txgains target;
  2893. u16 tmp;
  2894. enum ieee80211_band tmp2;
  2895. bool do_rssi_cal;
  2896. u16 clip[2];
  2897. bool do_cal = false;
  2898. if ((dev->phy.rev >= 3) &&
  2899. (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) &&
  2900. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  2901. chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
  2902. }
  2903. nphy->deaf_count = 0;
  2904. b43_nphy_tables_init(dev);
  2905. nphy->crsminpwr_adjusted = false;
  2906. nphy->noisevars_adjusted = false;
  2907. /* Clear all overrides */
  2908. if (dev->phy.rev >= 3) {
  2909. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  2910. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2911. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  2912. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  2913. } else {
  2914. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2915. }
  2916. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  2917. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  2918. if (dev->phy.rev < 6) {
  2919. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  2920. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  2921. }
  2922. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  2923. ~(B43_NPHY_RFSEQMODE_CAOVER |
  2924. B43_NPHY_RFSEQMODE_TROVER));
  2925. if (dev->phy.rev >= 3)
  2926. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  2927. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  2928. if (dev->phy.rev <= 2) {
  2929. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  2930. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  2931. ~B43_NPHY_BPHY_CTL3_SCALE,
  2932. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  2933. }
  2934. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  2935. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  2936. if (bus->sprom.boardflags2_lo & 0x100 ||
  2937. (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  2938. bus->boardinfo.type == 0x8B))
  2939. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  2940. else
  2941. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  2942. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  2943. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  2944. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  2945. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  2946. b43_nphy_update_txrx_chain(dev);
  2947. if (phy->rev < 2) {
  2948. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  2949. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  2950. }
  2951. tmp2 = b43_current_band(dev->wl);
  2952. if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
  2953. (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
  2954. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  2955. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  2956. nphy->papd_epsilon_offset[0] << 7);
  2957. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  2958. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  2959. nphy->papd_epsilon_offset[1] << 7);
  2960. b43_nphy_int_pa_set_tx_dig_filters(dev);
  2961. } else if (phy->rev >= 5) {
  2962. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  2963. }
  2964. b43_nphy_workarounds(dev);
  2965. /* Reset CCA, in init code it differs a little from standard way */
  2966. b43_nphy_bmac_clock_fgc(dev, 1);
  2967. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  2968. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  2969. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  2970. b43_nphy_bmac_clock_fgc(dev, 0);
  2971. b43_nphy_mac_phy_clock_set(dev, true);
  2972. b43_nphy_pa_override(dev, false);
  2973. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  2974. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2975. b43_nphy_pa_override(dev, true);
  2976. b43_nphy_classifier(dev, 0, 0);
  2977. b43_nphy_read_clip_detection(dev, clip);
  2978. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2979. b43_nphy_bphy_init(dev);
  2980. tx_pwr_state = nphy->txpwrctrl;
  2981. b43_nphy_tx_power_ctrl(dev, false);
  2982. b43_nphy_tx_power_fix(dev);
  2983. /* TODO N PHY TX Power Control Idle TSSI */
  2984. /* TODO N PHY TX Power Control Setup */
  2985. if (phy->rev >= 3) {
  2986. /* TODO */
  2987. } else {
  2988. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128,
  2989. b43_ntab_tx_gain_rev0_1_2);
  2990. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128,
  2991. b43_ntab_tx_gain_rev0_1_2);
  2992. }
  2993. if (nphy->phyrxchain != 3)
  2994. b43_nphy_set_rx_core_state(dev, nphy->phyrxchain);
  2995. if (nphy->mphase_cal_phase_id > 0)
  2996. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  2997. do_rssi_cal = false;
  2998. if (phy->rev >= 3) {
  2999. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3000. do_rssi_cal = !nphy->rssical_chanspec_2G.center_freq;
  3001. else
  3002. do_rssi_cal = !nphy->rssical_chanspec_5G.center_freq;
  3003. if (do_rssi_cal)
  3004. b43_nphy_rssi_cal(dev);
  3005. else
  3006. b43_nphy_restore_rssi_cal(dev);
  3007. } else {
  3008. b43_nphy_rssi_cal(dev);
  3009. }
  3010. if (!((nphy->measure_hold & 0x6) != 0)) {
  3011. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3012. do_cal = !nphy->iqcal_chanspec_2G.center_freq;
  3013. else
  3014. do_cal = !nphy->iqcal_chanspec_5G.center_freq;
  3015. if (nphy->mute)
  3016. do_cal = false;
  3017. if (do_cal) {
  3018. target = b43_nphy_get_tx_gains(dev);
  3019. if (nphy->antsel_type == 2)
  3020. b43_nphy_superswitch_init(dev, true);
  3021. if (nphy->perical != 2) {
  3022. b43_nphy_rssi_cal(dev);
  3023. if (phy->rev >= 3) {
  3024. nphy->cal_orig_pwr_idx[0] =
  3025. nphy->txpwrindex[0].index_internal;
  3026. nphy->cal_orig_pwr_idx[1] =
  3027. nphy->txpwrindex[1].index_internal;
  3028. /* TODO N PHY Pre Calibrate TX Gain */
  3029. target = b43_nphy_get_tx_gains(dev);
  3030. }
  3031. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false))
  3032. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  3033. b43_nphy_save_cal(dev);
  3034. } else if (nphy->mphase_cal_phase_id == 0)
  3035. ;/* N PHY Periodic Calibration with arg 3 */
  3036. } else {
  3037. b43_nphy_restore_cal(dev);
  3038. }
  3039. }
  3040. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  3041. b43_nphy_tx_power_ctrl(dev, tx_pwr_state);
  3042. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  3043. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  3044. if (phy->rev >= 3 && phy->rev <= 6)
  3045. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  3046. b43_nphy_tx_lp_fbw(dev);
  3047. if (phy->rev >= 3)
  3048. b43_nphy_spur_workaround(dev);
  3049. return 0;
  3050. }
  3051. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ChanspecSetup */
  3052. static void b43_nphy_channel_setup(struct b43_wldev *dev,
  3053. const struct b43_phy_n_sfo_cfg *e,
  3054. struct ieee80211_channel *new_channel)
  3055. {
  3056. struct b43_phy *phy = &dev->phy;
  3057. struct b43_phy_n *nphy = dev->phy.n;
  3058. u16 old_band_5ghz;
  3059. u32 tmp32;
  3060. old_band_5ghz =
  3061. b43_phy_read(dev, B43_NPHY_BANDCTL) & B43_NPHY_BANDCTL_5GHZ;
  3062. if (new_channel->band == IEEE80211_BAND_5GHZ && !old_band_5ghz) {
  3063. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  3064. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  3065. b43_phy_set(dev, B43_PHY_B_BBCFG, 0xC000);
  3066. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  3067. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  3068. } else if (new_channel->band == IEEE80211_BAND_2GHZ && old_band_5ghz) {
  3069. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  3070. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  3071. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  3072. b43_phy_mask(dev, B43_PHY_B_BBCFG, 0x3FFF);
  3073. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  3074. }
  3075. b43_chantab_phy_upload(dev, e);
  3076. if (new_channel->hw_value == 14) {
  3077. b43_nphy_classifier(dev, 2, 0);
  3078. b43_phy_set(dev, B43_PHY_B_TEST, 0x0800);
  3079. } else {
  3080. b43_nphy_classifier(dev, 2, 2);
  3081. if (new_channel->band == IEEE80211_BAND_2GHZ)
  3082. b43_phy_mask(dev, B43_PHY_B_TEST, ~0x840);
  3083. }
  3084. if (!nphy->txpwrctrl)
  3085. b43_nphy_tx_power_fix(dev);
  3086. if (dev->phy.rev < 3)
  3087. b43_nphy_adjust_lna_gain_table(dev);
  3088. b43_nphy_tx_lp_fbw(dev);
  3089. if (dev->phy.rev >= 3 && 0) {
  3090. /* TODO */
  3091. }
  3092. b43_phy_write(dev, B43_NPHY_NDATAT_DUP40, 0x3830);
  3093. if (phy->rev >= 3)
  3094. b43_nphy_spur_workaround(dev);
  3095. }
  3096. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetChanspec */
  3097. static int b43_nphy_set_channel(struct b43_wldev *dev,
  3098. struct ieee80211_channel *channel,
  3099. enum nl80211_channel_type channel_type)
  3100. {
  3101. struct b43_phy *phy = &dev->phy;
  3102. const struct b43_nphy_channeltab_entry_rev2 *tabent_r2;
  3103. const struct b43_nphy_channeltab_entry_rev3 *tabent_r3;
  3104. u8 tmp;
  3105. if (dev->phy.rev >= 3) {
  3106. tabent_r3 = b43_nphy_get_chantabent_rev3(dev,
  3107. channel->center_freq);
  3108. tabent_r3 = NULL;
  3109. if (!tabent_r3)
  3110. return -ESRCH;
  3111. } else {
  3112. tabent_r2 = b43_nphy_get_chantabent_rev2(dev,
  3113. channel->hw_value);
  3114. if (!tabent_r2)
  3115. return -ESRCH;
  3116. }
  3117. /* Channel is set later in common code, but we need to set it on our
  3118. own to let this function's subcalls work properly. */
  3119. phy->channel = channel->hw_value;
  3120. phy->channel_freq = channel->center_freq;
  3121. if (b43_channel_type_is_40mhz(phy->channel_type) !=
  3122. b43_channel_type_is_40mhz(channel_type))
  3123. ; /* TODO: BMAC BW Set (channel_type) */
  3124. if (channel_type == NL80211_CHAN_HT40PLUS)
  3125. b43_phy_set(dev, B43_NPHY_RXCTL,
  3126. B43_NPHY_RXCTL_BSELU20);
  3127. else if (channel_type == NL80211_CHAN_HT40MINUS)
  3128. b43_phy_mask(dev, B43_NPHY_RXCTL,
  3129. ~B43_NPHY_RXCTL_BSELU20);
  3130. if (dev->phy.rev >= 3) {
  3131. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 4 : 0;
  3132. b43_radio_maskset(dev, 0x08, 0xFFFB, tmp);
  3133. /* TODO: PHY Radio2056 Setup (dev, tabent_r3); */
  3134. b43_nphy_channel_setup(dev, &(tabent_r3->phy_regs), channel);
  3135. } else {
  3136. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 0x0020 : 0x0050;
  3137. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, tmp);
  3138. b43_radio_2055_setup(dev, tabent_r2);
  3139. b43_nphy_channel_setup(dev, &(tabent_r2->phy_regs), channel);
  3140. }
  3141. return 0;
  3142. }
  3143. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  3144. {
  3145. struct b43_phy_n *nphy;
  3146. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  3147. if (!nphy)
  3148. return -ENOMEM;
  3149. dev->phy.n = nphy;
  3150. return 0;
  3151. }
  3152. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  3153. {
  3154. struct b43_phy *phy = &dev->phy;
  3155. struct b43_phy_n *nphy = phy->n;
  3156. memset(nphy, 0, sizeof(*nphy));
  3157. nphy->gain_boost = true; /* this way we follow wl, assume it is true */
  3158. nphy->txrx_chain = 2; /* sth different than 0 and 1 for now */
  3159. nphy->phyrxchain = 3; /* to avoid b43_nphy_set_rx_core_state like wl */
  3160. nphy->perical = 2; /* avoid additional rssi cal on init (like wl) */
  3161. }
  3162. static void b43_nphy_op_free(struct b43_wldev *dev)
  3163. {
  3164. struct b43_phy *phy = &dev->phy;
  3165. struct b43_phy_n *nphy = phy->n;
  3166. kfree(nphy);
  3167. phy->n = NULL;
  3168. }
  3169. static int b43_nphy_op_init(struct b43_wldev *dev)
  3170. {
  3171. return b43_phy_initn(dev);
  3172. }
  3173. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  3174. {
  3175. #if B43_DEBUG
  3176. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  3177. /* OFDM registers are onnly available on A/G-PHYs */
  3178. b43err(dev->wl, "Invalid OFDM PHY access at "
  3179. "0x%04X on N-PHY\n", offset);
  3180. dump_stack();
  3181. }
  3182. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  3183. /* Ext-G registers are only available on G-PHYs */
  3184. b43err(dev->wl, "Invalid EXT-G PHY access at "
  3185. "0x%04X on N-PHY\n", offset);
  3186. dump_stack();
  3187. }
  3188. #endif /* B43_DEBUG */
  3189. }
  3190. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  3191. {
  3192. check_phyreg(dev, reg);
  3193. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3194. return b43_read16(dev, B43_MMIO_PHY_DATA);
  3195. }
  3196. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  3197. {
  3198. check_phyreg(dev, reg);
  3199. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3200. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  3201. }
  3202. static void b43_nphy_op_maskset(struct b43_wldev *dev, u16 reg, u16 mask,
  3203. u16 set)
  3204. {
  3205. check_phyreg(dev, reg);
  3206. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3207. b43_write16(dev, B43_MMIO_PHY_DATA,
  3208. (b43_read16(dev, B43_MMIO_PHY_DATA) & mask) | set);
  3209. }
  3210. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  3211. {
  3212. /* Register 1 is a 32-bit register. */
  3213. B43_WARN_ON(reg == 1);
  3214. /* N-PHY needs 0x100 for read access */
  3215. reg |= 0x100;
  3216. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3217. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3218. }
  3219. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  3220. {
  3221. /* Register 1 is a 32-bit register. */
  3222. B43_WARN_ON(reg == 1);
  3223. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3224. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  3225. }
  3226. /* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
  3227. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  3228. bool blocked)
  3229. {
  3230. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  3231. b43err(dev->wl, "MAC not suspended\n");
  3232. if (blocked) {
  3233. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  3234. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  3235. if (dev->phy.rev >= 3) {
  3236. b43_radio_mask(dev, 0x09, ~0x2);
  3237. b43_radio_write(dev, 0x204D, 0);
  3238. b43_radio_write(dev, 0x2053, 0);
  3239. b43_radio_write(dev, 0x2058, 0);
  3240. b43_radio_write(dev, 0x205E, 0);
  3241. b43_radio_mask(dev, 0x2062, ~0xF0);
  3242. b43_radio_write(dev, 0x2064, 0);
  3243. b43_radio_write(dev, 0x304D, 0);
  3244. b43_radio_write(dev, 0x3053, 0);
  3245. b43_radio_write(dev, 0x3058, 0);
  3246. b43_radio_write(dev, 0x305E, 0);
  3247. b43_radio_mask(dev, 0x3062, ~0xF0);
  3248. b43_radio_write(dev, 0x3064, 0);
  3249. }
  3250. } else {
  3251. if (dev->phy.rev >= 3) {
  3252. b43_radio_init2056(dev);
  3253. b43_switch_channel(dev, dev->phy.channel);
  3254. } else {
  3255. b43_radio_init2055(dev);
  3256. }
  3257. }
  3258. }
  3259. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  3260. {
  3261. b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
  3262. on ? 0 : 0x7FFF);
  3263. }
  3264. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  3265. unsigned int new_channel)
  3266. {
  3267. struct ieee80211_channel *channel = dev->wl->hw->conf.channel;
  3268. enum nl80211_channel_type channel_type = dev->wl->hw->conf.channel_type;
  3269. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3270. if ((new_channel < 1) || (new_channel > 14))
  3271. return -EINVAL;
  3272. } else {
  3273. if (new_channel > 200)
  3274. return -EINVAL;
  3275. }
  3276. return b43_nphy_set_channel(dev, channel, channel_type);
  3277. }
  3278. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  3279. {
  3280. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3281. return 1;
  3282. return 36;
  3283. }
  3284. const struct b43_phy_operations b43_phyops_n = {
  3285. .allocate = b43_nphy_op_allocate,
  3286. .free = b43_nphy_op_free,
  3287. .prepare_structs = b43_nphy_op_prepare_structs,
  3288. .init = b43_nphy_op_init,
  3289. .phy_read = b43_nphy_op_read,
  3290. .phy_write = b43_nphy_op_write,
  3291. .phy_maskset = b43_nphy_op_maskset,
  3292. .radio_read = b43_nphy_op_radio_read,
  3293. .radio_write = b43_nphy_op_radio_write,
  3294. .software_rfkill = b43_nphy_op_software_rfkill,
  3295. .switch_analog = b43_nphy_op_switch_analog,
  3296. .switch_channel = b43_nphy_op_switch_channel,
  3297. .get_default_chan = b43_nphy_op_get_default_chan,
  3298. .recalc_txpower = b43_nphy_op_recalc_txpower,
  3299. .adjust_txpower = b43_nphy_op_adjust_txpower,
  3300. };