ath9k.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef ATH9K_H
  17. #define ATH9K_H
  18. #include <linux/etherdevice.h>
  19. #include <linux/device.h>
  20. #include <linux/leds.h>
  21. #include <linux/completion.h>
  22. #include <linux/pm_qos_params.h>
  23. #include "debug.h"
  24. #include "common.h"
  25. /*
  26. * Header for the ath9k.ko driver core *only* -- hw code nor any other driver
  27. * should rely on this file or its contents.
  28. */
  29. struct ath_node;
  30. /* Macro to expand scalars to 64-bit objects */
  31. #define ito64(x) (sizeof(x) == 1) ? \
  32. (((unsigned long long int)(x)) & (0xff)) : \
  33. (sizeof(x) == 2) ? \
  34. (((unsigned long long int)(x)) & 0xffff) : \
  35. ((sizeof(x) == 4) ? \
  36. (((unsigned long long int)(x)) & 0xffffffff) : \
  37. (unsigned long long int)(x))
  38. /* increment with wrap-around */
  39. #define INCR(_l, _sz) do { \
  40. (_l)++; \
  41. (_l) &= ((_sz) - 1); \
  42. } while (0)
  43. /* decrement with wrap-around */
  44. #define DECR(_l, _sz) do { \
  45. (_l)--; \
  46. (_l) &= ((_sz) - 1); \
  47. } while (0)
  48. #define A_MAX(a, b) ((a) > (b) ? (a) : (b))
  49. #define TSF_TO_TU(_h,_l) \
  50. ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
  51. #define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
  52. struct ath_config {
  53. u32 ath_aggr_prot;
  54. u16 txpowlimit;
  55. u8 cabqReadytime;
  56. };
  57. /*************************/
  58. /* Descriptor Management */
  59. /*************************/
  60. #define ATH_TXBUF_RESET(_bf) do { \
  61. (_bf)->bf_stale = false; \
  62. (_bf)->bf_lastbf = NULL; \
  63. (_bf)->bf_next = NULL; \
  64. memset(&((_bf)->bf_state), 0, \
  65. sizeof(struct ath_buf_state)); \
  66. } while (0)
  67. #define ATH_RXBUF_RESET(_bf) do { \
  68. (_bf)->bf_stale = false; \
  69. } while (0)
  70. /**
  71. * enum buffer_type - Buffer type flags
  72. *
  73. * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
  74. * @BUF_AGGR: Indicates whether the buffer can be aggregated
  75. * (used in aggregation scheduling)
  76. * @BUF_XRETRY: To denote excessive retries of the buffer
  77. */
  78. enum buffer_type {
  79. BUF_AMPDU = BIT(2),
  80. BUF_AGGR = BIT(3),
  81. BUF_XRETRY = BIT(5),
  82. };
  83. #define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
  84. #define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
  85. #define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
  86. #define ATH_TXSTATUS_RING_SIZE 64
  87. struct ath_descdma {
  88. void *dd_desc;
  89. dma_addr_t dd_desc_paddr;
  90. u32 dd_desc_len;
  91. struct ath_buf *dd_bufptr;
  92. };
  93. int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
  94. struct list_head *head, const char *name,
  95. int nbuf, int ndesc, bool is_tx);
  96. void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
  97. struct list_head *head);
  98. /***********/
  99. /* RX / TX */
  100. /***********/
  101. #define ATH_MAX_ANTENNA 3
  102. #define ATH_RXBUF 512
  103. #define ATH_TXBUF 512
  104. #define ATH_TXBUF_RESERVE 5
  105. #define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
  106. #define ATH_TXMAXTRY 13
  107. #define ATH_MGT_TXMAXTRY 4
  108. #define TID_TO_WME_AC(_tid) \
  109. ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
  110. (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
  111. (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
  112. WME_AC_VO)
  113. #define ADDBA_EXCHANGE_ATTEMPTS 10
  114. #define ATH_AGGR_DELIM_SZ 4
  115. #define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
  116. /* number of delimiters for encryption padding */
  117. #define ATH_AGGR_ENCRYPTDELIM 10
  118. /* minimum h/w qdepth to be sustained to maximize aggregation */
  119. #define ATH_AGGR_MIN_QDEPTH 2
  120. #define ATH_AMPDU_SUBFRAME_DEFAULT 32
  121. #define IEEE80211_SEQ_SEQ_SHIFT 4
  122. #define IEEE80211_SEQ_MAX 4096
  123. #define IEEE80211_WEP_IVLEN 3
  124. #define IEEE80211_WEP_KIDLEN 1
  125. #define IEEE80211_WEP_CRCLEN 4
  126. #define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
  127. (IEEE80211_WEP_IVLEN + \
  128. IEEE80211_WEP_KIDLEN + \
  129. IEEE80211_WEP_CRCLEN))
  130. /* return whether a bit at index _n in bitmap _bm is set
  131. * _sz is the size of the bitmap */
  132. #define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
  133. ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
  134. /* return block-ack bitmap index given sequence and starting sequence */
  135. #define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
  136. /* returns delimiter padding required given the packet length */
  137. #define ATH_AGGR_GET_NDELIM(_len) \
  138. (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
  139. DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
  140. #define BAW_WITHIN(_start, _bawsz, _seqno) \
  141. ((((_seqno) - (_start)) & 4095) < (_bawsz))
  142. #define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
  143. #define ATH_TX_COMPLETE_POLL_INT 1000
  144. enum ATH_AGGR_STATUS {
  145. ATH_AGGR_DONE,
  146. ATH_AGGR_BAW_CLOSED,
  147. ATH_AGGR_LIMITED,
  148. };
  149. #define ATH_TXFIFO_DEPTH 8
  150. struct ath_txq {
  151. u32 axq_qnum;
  152. u32 *axq_link;
  153. struct list_head axq_q;
  154. spinlock_t axq_lock;
  155. u32 axq_depth;
  156. bool stopped;
  157. bool axq_tx_inprogress;
  158. struct list_head axq_acq;
  159. struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
  160. struct list_head txq_fifo_pending;
  161. u8 txq_headidx;
  162. u8 txq_tailidx;
  163. int pending_frames;
  164. };
  165. struct ath_atx_ac {
  166. struct ath_txq *txq;
  167. int sched;
  168. struct list_head list;
  169. struct list_head tid_q;
  170. };
  171. struct ath_frame_info {
  172. int framelen;
  173. u32 keyix;
  174. enum ath9k_key_type keytype;
  175. u8 retries;
  176. u16 seqno;
  177. };
  178. struct ath_buf_state {
  179. u8 bf_type;
  180. u8 bfs_paprd;
  181. enum ath9k_internal_frame_type bfs_ftype;
  182. };
  183. struct ath_buf {
  184. struct list_head list;
  185. struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
  186. an aggregate) */
  187. struct ath_buf *bf_next; /* next subframe in the aggregate */
  188. struct sk_buff *bf_mpdu; /* enclosing frame structure */
  189. void *bf_desc; /* virtual addr of desc */
  190. dma_addr_t bf_daddr; /* physical addr of desc */
  191. dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
  192. bool bf_stale;
  193. u16 bf_flags;
  194. struct ath_buf_state bf_state;
  195. struct ath_wiphy *aphy;
  196. };
  197. struct ath_atx_tid {
  198. struct list_head list;
  199. struct list_head buf_q;
  200. struct ath_node *an;
  201. struct ath_atx_ac *ac;
  202. unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
  203. u16 seq_start;
  204. u16 seq_next;
  205. u16 baw_size;
  206. int tidno;
  207. int baw_head; /* first un-acked tx buffer */
  208. int baw_tail; /* next unused tx buffer slot */
  209. int sched;
  210. int paused;
  211. u8 state;
  212. };
  213. struct ath_node {
  214. struct ath_common *common;
  215. struct ath_atx_tid tid[WME_NUM_TID];
  216. struct ath_atx_ac ac[WME_NUM_AC];
  217. u16 maxampdu;
  218. u8 mpdudensity;
  219. };
  220. #define AGGR_CLEANUP BIT(1)
  221. #define AGGR_ADDBA_COMPLETE BIT(2)
  222. #define AGGR_ADDBA_PROGRESS BIT(3)
  223. struct ath_tx_control {
  224. struct ath_txq *txq;
  225. struct ath_node *an;
  226. int if_id;
  227. enum ath9k_internal_frame_type frame_type;
  228. u8 paprd;
  229. };
  230. #define ATH_TX_ERROR 0x01
  231. #define ATH_TX_XRETRY 0x02
  232. #define ATH_TX_BAR 0x04
  233. struct ath_tx {
  234. u16 seq_no;
  235. u32 txqsetup;
  236. spinlock_t txbuflock;
  237. struct list_head txbuf;
  238. struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
  239. struct ath_descdma txdma;
  240. struct ath_txq *txq_map[WME_NUM_AC];
  241. };
  242. struct ath_rx_edma {
  243. struct sk_buff_head rx_fifo;
  244. struct sk_buff_head rx_buffers;
  245. u32 rx_fifo_hwsize;
  246. };
  247. struct ath_rx {
  248. u8 defant;
  249. u8 rxotherant;
  250. u32 *rxlink;
  251. unsigned int rxfilter;
  252. spinlock_t rxbuflock;
  253. struct list_head rxbuf;
  254. struct ath_descdma rxdma;
  255. struct ath_buf *rx_bufptr;
  256. struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
  257. };
  258. int ath_startrecv(struct ath_softc *sc);
  259. bool ath_stoprecv(struct ath_softc *sc);
  260. void ath_flushrecv(struct ath_softc *sc);
  261. u32 ath_calcrxfilter(struct ath_softc *sc);
  262. int ath_rx_init(struct ath_softc *sc, int nbufs);
  263. void ath_rx_cleanup(struct ath_softc *sc);
  264. int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
  265. struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
  266. void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
  267. bool ath_drain_all_txq(struct ath_softc *sc, bool retry_tx);
  268. void ath_draintxq(struct ath_softc *sc,
  269. struct ath_txq *txq, bool retry_tx);
  270. void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
  271. void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
  272. void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
  273. int ath_tx_init(struct ath_softc *sc, int nbufs);
  274. void ath_tx_cleanup(struct ath_softc *sc);
  275. int ath_txq_update(struct ath_softc *sc, int qnum,
  276. struct ath9k_tx_queue_info *q);
  277. int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
  278. struct ath_tx_control *txctl);
  279. void ath_tx_tasklet(struct ath_softc *sc);
  280. void ath_tx_edma_tasklet(struct ath_softc *sc);
  281. int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  282. u16 tid, u16 *ssn);
  283. void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  284. void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  285. /********/
  286. /* VIFs */
  287. /********/
  288. struct ath_vif {
  289. int av_bslot;
  290. __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
  291. enum nl80211_iftype av_opmode;
  292. struct ath_buf *av_bcbuf;
  293. struct ath_tx_control av_btxctl;
  294. u8 bssid[ETH_ALEN]; /* current BSSID from config_interface */
  295. };
  296. /*******************/
  297. /* Beacon Handling */
  298. /*******************/
  299. /*
  300. * Regardless of the number of beacons we stagger, (i.e. regardless of the
  301. * number of BSSIDs) if a given beacon does not go out even after waiting this
  302. * number of beacon intervals, the game's up.
  303. */
  304. #define BSTUCK_THRESH (9 * ATH_BCBUF)
  305. #define ATH_BCBUF 4
  306. #define ATH_DEFAULT_BINTVAL 100 /* TU */
  307. #define ATH_DEFAULT_BMISS_LIMIT 10
  308. #define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
  309. struct ath_beacon_config {
  310. u16 beacon_interval;
  311. u16 listen_interval;
  312. u16 dtim_period;
  313. u16 bmiss_timeout;
  314. u8 dtim_count;
  315. };
  316. struct ath_beacon {
  317. enum {
  318. OK, /* no change needed */
  319. UPDATE, /* update pending */
  320. COMMIT /* beacon sent, commit change */
  321. } updateslot; /* slot time update fsm */
  322. u32 beaconq;
  323. u32 bmisscnt;
  324. u32 ast_be_xmit;
  325. u64 bc_tstamp;
  326. struct ieee80211_vif *bslot[ATH_BCBUF];
  327. struct ath_wiphy *bslot_aphy[ATH_BCBUF];
  328. int slottime;
  329. int slotupdate;
  330. struct ath9k_tx_queue_info beacon_qi;
  331. struct ath_descdma bdma;
  332. struct ath_txq *cabq;
  333. struct list_head bbuf;
  334. };
  335. void ath_beacon_tasklet(unsigned long data);
  336. void ath_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif);
  337. int ath_beacon_alloc(struct ath_wiphy *aphy, struct ieee80211_vif *vif);
  338. void ath_beacon_return(struct ath_softc *sc, struct ath_vif *avp);
  339. int ath_beaconq_config(struct ath_softc *sc);
  340. /*******/
  341. /* ANI */
  342. /*******/
  343. #define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
  344. #define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
  345. #define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
  346. #define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
  347. #define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
  348. #define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
  349. #define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
  350. #define ATH_PAPRD_TIMEOUT 100 /* msecs */
  351. void ath_hw_check(struct work_struct *work);
  352. void ath_paprd_calibrate(struct work_struct *work);
  353. void ath_ani_calibrate(unsigned long data);
  354. /**********/
  355. /* BTCOEX */
  356. /**********/
  357. struct ath_btcoex {
  358. bool hw_timer_enabled;
  359. spinlock_t btcoex_lock;
  360. struct timer_list period_timer; /* Timer for BT period */
  361. u32 bt_priority_cnt;
  362. unsigned long bt_priority_time;
  363. int bt_stomp_type; /* Types of BT stomping */
  364. u32 btcoex_no_stomp; /* in usec */
  365. u32 btcoex_period; /* in usec */
  366. u32 btscan_no_stomp; /* in usec */
  367. struct ath_gen_timer *no_stomp_timer; /* Timer for no BT stomping */
  368. };
  369. int ath_init_btcoex_timer(struct ath_softc *sc);
  370. void ath9k_btcoex_timer_resume(struct ath_softc *sc);
  371. void ath9k_btcoex_timer_pause(struct ath_softc *sc);
  372. /********************/
  373. /* LED Control */
  374. /********************/
  375. #define ATH_LED_PIN_DEF 1
  376. #define ATH_LED_PIN_9287 8
  377. #define ATH_LED_ON_DURATION_IDLE 350 /* in msecs */
  378. #define ATH_LED_OFF_DURATION_IDLE 250 /* in msecs */
  379. enum ath_led_type {
  380. ATH_LED_RADIO,
  381. ATH_LED_ASSOC,
  382. ATH_LED_TX,
  383. ATH_LED_RX
  384. };
  385. struct ath_led {
  386. struct ath_softc *sc;
  387. struct led_classdev led_cdev;
  388. enum ath_led_type led_type;
  389. char name[32];
  390. bool registered;
  391. };
  392. void ath_init_leds(struct ath_softc *sc);
  393. void ath_deinit_leds(struct ath_softc *sc);
  394. /* Antenna diversity/combining */
  395. #define ATH_ANT_RX_CURRENT_SHIFT 4
  396. #define ATH_ANT_RX_MAIN_SHIFT 2
  397. #define ATH_ANT_RX_MASK 0x3
  398. #define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
  399. #define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
  400. #define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
  401. #define ATH_ANT_DIV_COMB_INIT_COUNT 95
  402. #define ATH_ANT_DIV_COMB_MAX_COUNT 100
  403. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
  404. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
  405. #define ATH_ANT_DIV_COMB_LNA1_LNA2_DELTA -3
  406. #define ATH_ANT_DIV_COMB_LNA1_LNA2_SWITCH_DELTA -1
  407. #define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
  408. #define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
  409. #define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
  410. enum ath9k_ant_div_comb_lna_conf {
  411. ATH_ANT_DIV_COMB_LNA1_MINUS_LNA2,
  412. ATH_ANT_DIV_COMB_LNA2,
  413. ATH_ANT_DIV_COMB_LNA1,
  414. ATH_ANT_DIV_COMB_LNA1_PLUS_LNA2,
  415. };
  416. struct ath_ant_comb {
  417. u16 count;
  418. u16 total_pkt_count;
  419. bool scan;
  420. bool scan_not_start;
  421. int main_total_rssi;
  422. int alt_total_rssi;
  423. int alt_recv_cnt;
  424. int main_recv_cnt;
  425. int rssi_lna1;
  426. int rssi_lna2;
  427. int rssi_add;
  428. int rssi_sub;
  429. int rssi_first;
  430. int rssi_second;
  431. int rssi_third;
  432. bool alt_good;
  433. int quick_scan_cnt;
  434. int main_conf;
  435. enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
  436. enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
  437. int first_bias;
  438. int second_bias;
  439. bool first_ratio;
  440. bool second_ratio;
  441. unsigned long scan_start_time;
  442. };
  443. /********************/
  444. /* Main driver core */
  445. /********************/
  446. /*
  447. * Default cache line size, in bytes.
  448. * Used when PCI device not fully initialized by bootrom/BIOS
  449. */
  450. #define DEFAULT_CACHELINE 32
  451. #define ATH_REGCLASSIDS_MAX 10
  452. #define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
  453. #define ATH_MAX_SW_RETRIES 10
  454. #define ATH_CHAN_MAX 255
  455. #define IEEE80211_WEP_NKID 4 /* number of key ids */
  456. #define ATH_TXPOWER_MAX 100 /* .5 dBm units */
  457. #define ATH_RATE_DUMMY_MARKER 0
  458. #define SC_OP_INVALID BIT(0)
  459. #define SC_OP_BEACONS BIT(1)
  460. #define SC_OP_RXAGGR BIT(2)
  461. #define SC_OP_TXAGGR BIT(3)
  462. #define SC_OP_OFFCHANNEL BIT(4)
  463. #define SC_OP_PREAMBLE_SHORT BIT(5)
  464. #define SC_OP_PROTECT_ENABLE BIT(6)
  465. #define SC_OP_RXFLUSH BIT(7)
  466. #define SC_OP_LED_ASSOCIATED BIT(8)
  467. #define SC_OP_LED_ON BIT(9)
  468. #define SC_OP_TSF_RESET BIT(11)
  469. #define SC_OP_BT_PRIORITY_DETECTED BIT(12)
  470. #define SC_OP_BT_SCAN BIT(13)
  471. #define SC_OP_ANI_RUN BIT(14)
  472. #define SC_OP_ENABLE_APM BIT(15)
  473. /* Powersave flags */
  474. #define PS_WAIT_FOR_BEACON BIT(0)
  475. #define PS_WAIT_FOR_CAB BIT(1)
  476. #define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
  477. #define PS_WAIT_FOR_TX_ACK BIT(3)
  478. #define PS_BEACON_SYNC BIT(4)
  479. struct ath_wiphy;
  480. struct ath_rate_table;
  481. struct ath_softc {
  482. struct ieee80211_hw *hw;
  483. struct device *dev;
  484. spinlock_t wiphy_lock; /* spinlock to protect ath_wiphy data */
  485. struct ath_wiphy *pri_wiphy;
  486. struct ath_wiphy **sec_wiphy; /* secondary wiphys (virtual radios); may
  487. * have NULL entries */
  488. int num_sec_wiphy; /* number of sec_wiphy pointers in the array */
  489. int chan_idx;
  490. int chan_is_ht;
  491. struct ath_wiphy *next_wiphy;
  492. struct work_struct chan_work;
  493. int wiphy_select_failures;
  494. unsigned long wiphy_select_first_fail;
  495. struct delayed_work wiphy_work;
  496. unsigned long wiphy_scheduler_int;
  497. int wiphy_scheduler_index;
  498. struct survey_info *cur_survey;
  499. struct survey_info survey[ATH9K_NUM_CHANNELS];
  500. struct tasklet_struct intr_tq;
  501. struct tasklet_struct bcon_tasklet;
  502. struct ath_hw *sc_ah;
  503. void __iomem *mem;
  504. int irq;
  505. spinlock_t sc_serial_rw;
  506. spinlock_t sc_pm_lock;
  507. spinlock_t sc_pcu_lock;
  508. struct mutex mutex;
  509. struct work_struct paprd_work;
  510. struct work_struct hw_check_work;
  511. struct completion paprd_complete;
  512. bool paprd_pending;
  513. u32 intrstatus;
  514. u32 sc_flags; /* SC_OP_* */
  515. u16 ps_flags; /* PS_* */
  516. u16 curtxpow;
  517. u8 nbcnvifs;
  518. u16 nvifs;
  519. bool ps_enabled;
  520. bool ps_idle;
  521. unsigned long ps_usecount;
  522. struct ath_config config;
  523. struct ath_rx rx;
  524. struct ath_tx tx;
  525. struct ath_beacon beacon;
  526. struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
  527. struct ath_led radio_led;
  528. struct ath_led assoc_led;
  529. struct ath_led tx_led;
  530. struct ath_led rx_led;
  531. struct delayed_work ath_led_blink_work;
  532. int led_on_duration;
  533. int led_off_duration;
  534. int led_on_cnt;
  535. int led_off_cnt;
  536. int beacon_interval;
  537. #ifdef CONFIG_ATH9K_DEBUGFS
  538. struct ath9k_debug debug;
  539. #endif
  540. struct ath_beacon_config cur_beacon_conf;
  541. struct delayed_work tx_complete_work;
  542. struct ath_btcoex btcoex;
  543. struct ath_descdma txsdma;
  544. struct ath_ant_comb ant_comb;
  545. struct pm_qos_request_list pm_qos_req;
  546. };
  547. struct ath_wiphy {
  548. struct ath_softc *sc; /* shared for all virtual wiphys */
  549. struct ieee80211_hw *hw;
  550. struct ath9k_hw_cal_data caldata;
  551. enum ath_wiphy_state {
  552. ATH_WIPHY_INACTIVE,
  553. ATH_WIPHY_ACTIVE,
  554. ATH_WIPHY_PAUSING,
  555. ATH_WIPHY_PAUSED,
  556. ATH_WIPHY_SCAN,
  557. } state;
  558. bool idle;
  559. int chan_idx;
  560. int chan_is_ht;
  561. int last_rssi;
  562. };
  563. void ath9k_tasklet(unsigned long data);
  564. int ath_reset(struct ath_softc *sc, bool retry_tx);
  565. int ath_cabq_update(struct ath_softc *);
  566. static inline void ath_read_cachesize(struct ath_common *common, int *csz)
  567. {
  568. common->bus_ops->read_cachesize(common, csz);
  569. }
  570. extern struct ieee80211_ops ath9k_ops;
  571. extern int modparam_nohwcrypt;
  572. extern int led_blink;
  573. irqreturn_t ath_isr(int irq, void *dev);
  574. int ath9k_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
  575. const struct ath_bus_ops *bus_ops);
  576. void ath9k_deinit_device(struct ath_softc *sc);
  577. void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw);
  578. void ath9k_update_ichannel(struct ath_softc *sc, struct ieee80211_hw *hw,
  579. struct ath9k_channel *ichan);
  580. void ath_update_chainmask(struct ath_softc *sc, int is_ht);
  581. int ath_set_channel(struct ath_softc *sc, struct ieee80211_hw *hw,
  582. struct ath9k_channel *hchan);
  583. void ath_radio_enable(struct ath_softc *sc, struct ieee80211_hw *hw);
  584. void ath_radio_disable(struct ath_softc *sc, struct ieee80211_hw *hw);
  585. bool ath9k_setpower(struct ath_softc *sc, enum ath9k_power_mode mode);
  586. #ifdef CONFIG_PCI
  587. int ath_pci_init(void);
  588. void ath_pci_exit(void);
  589. #else
  590. static inline int ath_pci_init(void) { return 0; };
  591. static inline void ath_pci_exit(void) {};
  592. #endif
  593. #ifdef CONFIG_ATHEROS_AR71XX
  594. int ath_ahb_init(void);
  595. void ath_ahb_exit(void);
  596. #else
  597. static inline int ath_ahb_init(void) { return 0; };
  598. static inline void ath_ahb_exit(void) {};
  599. #endif
  600. void ath9k_ps_wakeup(struct ath_softc *sc);
  601. void ath9k_ps_restore(struct ath_softc *sc);
  602. u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
  603. void ath9k_set_bssid_mask(struct ieee80211_hw *hw, struct ieee80211_vif *vif);
  604. int ath9k_wiphy_add(struct ath_softc *sc);
  605. int ath9k_wiphy_del(struct ath_wiphy *aphy);
  606. void ath9k_tx_status(struct ieee80211_hw *hw, struct sk_buff *skb, int ftype);
  607. int ath9k_wiphy_pause(struct ath_wiphy *aphy);
  608. int ath9k_wiphy_unpause(struct ath_wiphy *aphy);
  609. int ath9k_wiphy_select(struct ath_wiphy *aphy);
  610. void ath9k_wiphy_set_scheduler(struct ath_softc *sc, unsigned int msec_int);
  611. void ath9k_wiphy_chan_work(struct work_struct *work);
  612. bool ath9k_wiphy_started(struct ath_softc *sc);
  613. void ath9k_wiphy_pause_all_forced(struct ath_softc *sc,
  614. struct ath_wiphy *selected);
  615. bool ath9k_wiphy_scanning(struct ath_softc *sc);
  616. void ath9k_wiphy_work(struct work_struct *work);
  617. bool ath9k_all_wiphys_idle(struct ath_softc *sc);
  618. void ath9k_set_wiphy_idle(struct ath_wiphy *aphy, bool idle);
  619. void ath_mac80211_stop_queue(struct ath_softc *sc, u16 skb_queue);
  620. bool ath_mac80211_start_queue(struct ath_softc *sc, u16 skb_queue);
  621. void ath_start_rfkill_poll(struct ath_softc *sc);
  622. extern void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
  623. #endif /* ATH9K_H */