ar9003_eeprom.h 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347
  1. #ifndef AR9003_EEPROM_H
  2. #define AR9003_EEPROM_H
  3. #include <linux/types.h>
  4. #define AR9300_EEP_VER 0xD000
  5. #define AR9300_EEP_VER_MINOR_MASK 0xFFF
  6. #define AR9300_EEP_MINOR_VER_1 0x1
  7. #define AR9300_EEP_MINOR_VER AR9300_EEP_MINOR_VER_1
  8. /* 16-bit offset location start of calibration struct */
  9. #define AR9300_EEP_START_LOC 256
  10. #define AR9300_NUM_5G_CAL_PIERS 8
  11. #define AR9300_NUM_2G_CAL_PIERS 3
  12. #define AR9300_NUM_5G_20_TARGET_POWERS 8
  13. #define AR9300_NUM_5G_40_TARGET_POWERS 8
  14. #define AR9300_NUM_2G_CCK_TARGET_POWERS 2
  15. #define AR9300_NUM_2G_20_TARGET_POWERS 3
  16. #define AR9300_NUM_2G_40_TARGET_POWERS 3
  17. /* #define AR9300_NUM_CTLS 21 */
  18. #define AR9300_NUM_CTLS_5G 9
  19. #define AR9300_NUM_CTLS_2G 12
  20. #define AR9300_CTL_MODE_M 0xF
  21. #define AR9300_NUM_BAND_EDGES_5G 8
  22. #define AR9300_NUM_BAND_EDGES_2G 4
  23. #define AR9300_NUM_PD_GAINS 4
  24. #define AR9300_PD_GAINS_IN_MASK 4
  25. #define AR9300_PD_GAIN_ICEPTS 5
  26. #define AR9300_EEPROM_MODAL_SPURS 5
  27. #define AR9300_MAX_RATE_POWER 63
  28. #define AR9300_NUM_PDADC_VALUES 128
  29. #define AR9300_NUM_RATES 16
  30. #define AR9300_BCHAN_UNUSED 0xFF
  31. #define AR9300_MAX_PWR_RANGE_IN_HALF_DB 64
  32. #define AR9300_OPFLAGS_11A 0x01
  33. #define AR9300_OPFLAGS_11G 0x02
  34. #define AR9300_OPFLAGS_5G_HT40 0x04
  35. #define AR9300_OPFLAGS_2G_HT40 0x08
  36. #define AR9300_OPFLAGS_5G_HT20 0x10
  37. #define AR9300_OPFLAGS_2G_HT20 0x20
  38. #define AR9300_EEPMISC_BIG_ENDIAN 0x01
  39. #define AR9300_EEPMISC_WOW 0x02
  40. #define AR9300_CUSTOMER_DATA_SIZE 20
  41. #define FREQ2FBIN(x, y) ((y) ? ((x) - 2300) : (((x) - 4800) / 5))
  42. #define FBIN2FREQ(x, y) ((y) ? (2300 + x) : (4800 + 5 * x))
  43. #define AR9300_MAX_CHAINS 3
  44. #define AR9300_ANT_16S 25
  45. #define AR9300_FUTURE_MODAL_SZ 6
  46. #define AR9300_NUM_ANT_CHAIN_FIELDS 7
  47. #define AR9300_NUM_ANT_COMMON_FIELDS 4
  48. #define AR9300_SIZE_ANT_CHAIN_FIELD 3
  49. #define AR9300_SIZE_ANT_COMMON_FIELD 4
  50. #define AR9300_ANT_CHAIN_MASK 0x7
  51. #define AR9300_ANT_COMMON_MASK 0xf
  52. #define AR9300_CHAIN_0_IDX 0
  53. #define AR9300_CHAIN_1_IDX 1
  54. #define AR9300_CHAIN_2_IDX 2
  55. #define AR928X_NUM_ANT_CHAIN_FIELDS 6
  56. #define AR928X_SIZE_ANT_CHAIN_FIELD 2
  57. #define AR928X_ANT_CHAIN_MASK 0x3
  58. /* Delta from which to start power to pdadc table */
  59. /* This offset is used in both open loop and closed loop power control
  60. * schemes. In open loop power control, it is not really needed, but for
  61. * the "sake of consistency" it was kept. For certain AP designs, this
  62. * value is overwritten by the value in the flag "pwrTableOffset" just
  63. * before writing the pdadc vs pwr into the chip registers.
  64. */
  65. #define AR9300_PWR_TABLE_OFFSET 0
  66. /* enable flags for voltage and temp compensation */
  67. #define ENABLE_TEMP_COMPENSATION 0x01
  68. #define ENABLE_VOLT_COMPENSATION 0x02
  69. /* byte addressable */
  70. #define AR9300_EEPROM_SIZE (16*1024)
  71. #define FIXED_CCA_THRESHOLD 15
  72. #define AR9300_BASE_ADDR_4K 0xfff
  73. #define AR9300_BASE_ADDR 0x3ff
  74. #define AR9300_BASE_ADDR_512 0x1ff
  75. #define AR9300_OTP_BASE 0x14000
  76. #define AR9300_OTP_STATUS 0x15f18
  77. #define AR9300_OTP_STATUS_TYPE 0x7
  78. #define AR9300_OTP_STATUS_VALID 0x4
  79. #define AR9300_OTP_STATUS_ACCESS_BUSY 0x2
  80. #define AR9300_OTP_STATUS_SM_BUSY 0x1
  81. #define AR9300_OTP_READ_DATA 0x15f1c
  82. enum targetPowerHTRates {
  83. HT_TARGET_RATE_0_8_16,
  84. HT_TARGET_RATE_1_3_9_11_17_19,
  85. HT_TARGET_RATE_4,
  86. HT_TARGET_RATE_5,
  87. HT_TARGET_RATE_6,
  88. HT_TARGET_RATE_7,
  89. HT_TARGET_RATE_12,
  90. HT_TARGET_RATE_13,
  91. HT_TARGET_RATE_14,
  92. HT_TARGET_RATE_15,
  93. HT_TARGET_RATE_20,
  94. HT_TARGET_RATE_21,
  95. HT_TARGET_RATE_22,
  96. HT_TARGET_RATE_23
  97. };
  98. enum targetPowerLegacyRates {
  99. LEGACY_TARGET_RATE_6_24,
  100. LEGACY_TARGET_RATE_36,
  101. LEGACY_TARGET_RATE_48,
  102. LEGACY_TARGET_RATE_54
  103. };
  104. enum targetPowerCckRates {
  105. LEGACY_TARGET_RATE_1L_5L,
  106. LEGACY_TARGET_RATE_5S,
  107. LEGACY_TARGET_RATE_11L,
  108. LEGACY_TARGET_RATE_11S
  109. };
  110. enum ar9300_Rates {
  111. ALL_TARGET_LEGACY_6_24,
  112. ALL_TARGET_LEGACY_36,
  113. ALL_TARGET_LEGACY_48,
  114. ALL_TARGET_LEGACY_54,
  115. ALL_TARGET_LEGACY_1L_5L,
  116. ALL_TARGET_LEGACY_5S,
  117. ALL_TARGET_LEGACY_11L,
  118. ALL_TARGET_LEGACY_11S,
  119. ALL_TARGET_HT20_0_8_16,
  120. ALL_TARGET_HT20_1_3_9_11_17_19,
  121. ALL_TARGET_HT20_4,
  122. ALL_TARGET_HT20_5,
  123. ALL_TARGET_HT20_6,
  124. ALL_TARGET_HT20_7,
  125. ALL_TARGET_HT20_12,
  126. ALL_TARGET_HT20_13,
  127. ALL_TARGET_HT20_14,
  128. ALL_TARGET_HT20_15,
  129. ALL_TARGET_HT20_20,
  130. ALL_TARGET_HT20_21,
  131. ALL_TARGET_HT20_22,
  132. ALL_TARGET_HT20_23,
  133. ALL_TARGET_HT40_0_8_16,
  134. ALL_TARGET_HT40_1_3_9_11_17_19,
  135. ALL_TARGET_HT40_4,
  136. ALL_TARGET_HT40_5,
  137. ALL_TARGET_HT40_6,
  138. ALL_TARGET_HT40_7,
  139. ALL_TARGET_HT40_12,
  140. ALL_TARGET_HT40_13,
  141. ALL_TARGET_HT40_14,
  142. ALL_TARGET_HT40_15,
  143. ALL_TARGET_HT40_20,
  144. ALL_TARGET_HT40_21,
  145. ALL_TARGET_HT40_22,
  146. ALL_TARGET_HT40_23,
  147. ar9300RateSize,
  148. };
  149. struct eepFlags {
  150. u8 opFlags;
  151. u8 eepMisc;
  152. } __packed;
  153. enum CompressAlgorithm {
  154. _CompressNone = 0,
  155. _CompressLzma,
  156. _CompressPairs,
  157. _CompressBlock,
  158. _Compress4,
  159. _Compress5,
  160. _Compress6,
  161. _Compress7,
  162. };
  163. struct ar9300_base_eep_hdr {
  164. __le16 regDmn[2];
  165. /* 4 bits tx and 4 bits rx */
  166. u8 txrxMask;
  167. struct eepFlags opCapFlags;
  168. u8 rfSilent;
  169. u8 blueToothOptions;
  170. u8 deviceCap;
  171. /* takes lower byte in eeprom location */
  172. u8 deviceType;
  173. /* offset in dB to be added to beginning
  174. * of pdadc table in calibration
  175. */
  176. int8_t pwrTableOffset;
  177. u8 params_for_tuning_caps[2];
  178. /*
  179. * bit0 - enable tx temp comp
  180. * bit1 - enable tx volt comp
  181. * bit2 - enable fastClock - default to 1
  182. * bit3 - enable doubling - default to 1
  183. * bit4 - enable internal regulator - default to 1
  184. */
  185. u8 featureEnable;
  186. /* misc flags: bit0 - turn down drivestrength */
  187. u8 miscConfiguration;
  188. u8 eepromWriteEnableGpio;
  189. u8 wlanDisableGpio;
  190. u8 wlanLedGpio;
  191. u8 rxBandSelectGpio;
  192. u8 txrxgain;
  193. /* SW controlled internal regulator fields */
  194. __le32 swreg;
  195. } __packed;
  196. struct ar9300_modal_eep_header {
  197. /* 4 idle, t1, t2, b (4 bits per setting) */
  198. __le32 antCtrlCommon;
  199. /* 4 ra1l1, ra2l1, ra1l2, ra2l2, ra12 */
  200. __le32 antCtrlCommon2;
  201. /* 6 idle, t, r, rx1, rx12, b (2 bits each) */
  202. __le16 antCtrlChain[AR9300_MAX_CHAINS];
  203. /* 3 xatten1_db for AR9280 (0xa20c/b20c 5:0) */
  204. u8 xatten1DB[AR9300_MAX_CHAINS];
  205. /* 3 xatten1_margin for merlin (0xa20c/b20c 16:12 */
  206. u8 xatten1Margin[AR9300_MAX_CHAINS];
  207. int8_t tempSlope;
  208. int8_t voltSlope;
  209. /* spur channels in usual fbin coding format */
  210. u8 spurChans[AR9300_EEPROM_MODAL_SPURS];
  211. /* 3 Check if the register is per chain */
  212. int8_t noiseFloorThreshCh[AR9300_MAX_CHAINS];
  213. u8 ob[AR9300_MAX_CHAINS];
  214. u8 db_stage2[AR9300_MAX_CHAINS];
  215. u8 db_stage3[AR9300_MAX_CHAINS];
  216. u8 db_stage4[AR9300_MAX_CHAINS];
  217. u8 xpaBiasLvl;
  218. u8 txFrameToDataStart;
  219. u8 txFrameToPaOn;
  220. u8 txClip;
  221. int8_t antennaGain;
  222. u8 switchSettling;
  223. int8_t adcDesiredSize;
  224. u8 txEndToXpaOff;
  225. u8 txEndToRxOn;
  226. u8 txFrameToXpaOn;
  227. u8 thresh62;
  228. __le32 papdRateMaskHt20;
  229. __le32 papdRateMaskHt40;
  230. u8 futureModal[10];
  231. } __packed;
  232. struct ar9300_cal_data_per_freq_op_loop {
  233. int8_t refPower;
  234. /* pdadc voltage at power measurement */
  235. u8 voltMeas;
  236. /* pcdac used for power measurement */
  237. u8 tempMeas;
  238. /* range is -60 to -127 create a mapping equation 1db resolution */
  239. int8_t rxNoisefloorCal;
  240. /*range is same as noisefloor */
  241. int8_t rxNoisefloorPower;
  242. /* temp measured when noisefloor cal was performed */
  243. u8 rxTempMeas;
  244. } __packed;
  245. struct cal_tgt_pow_legacy {
  246. u8 tPow2x[4];
  247. } __packed;
  248. struct cal_tgt_pow_ht {
  249. u8 tPow2x[14];
  250. } __packed;
  251. struct cal_ctl_data_2g {
  252. u8 ctlEdges[AR9300_NUM_BAND_EDGES_2G];
  253. } __packed;
  254. struct cal_ctl_data_5g {
  255. u8 ctlEdges[AR9300_NUM_BAND_EDGES_5G];
  256. } __packed;
  257. struct ar9300_BaseExtension_1 {
  258. u8 ant_div_control;
  259. u8 future[13];
  260. } __packed;
  261. struct ar9300_BaseExtension_2 {
  262. int8_t tempSlopeLow;
  263. int8_t tempSlopeHigh;
  264. u8 xatten1DBLow[AR9300_MAX_CHAINS];
  265. u8 xatten1MarginLow[AR9300_MAX_CHAINS];
  266. u8 xatten1DBHigh[AR9300_MAX_CHAINS];
  267. u8 xatten1MarginHigh[AR9300_MAX_CHAINS];
  268. } __packed;
  269. struct ar9300_eeprom {
  270. u8 eepromVersion;
  271. u8 templateVersion;
  272. u8 macAddr[6];
  273. u8 custData[AR9300_CUSTOMER_DATA_SIZE];
  274. struct ar9300_base_eep_hdr baseEepHeader;
  275. struct ar9300_modal_eep_header modalHeader2G;
  276. struct ar9300_BaseExtension_1 base_ext1;
  277. u8 calFreqPier2G[AR9300_NUM_2G_CAL_PIERS];
  278. struct ar9300_cal_data_per_freq_op_loop
  279. calPierData2G[AR9300_MAX_CHAINS][AR9300_NUM_2G_CAL_PIERS];
  280. u8 calTarget_freqbin_Cck[AR9300_NUM_2G_CCK_TARGET_POWERS];
  281. u8 calTarget_freqbin_2G[AR9300_NUM_2G_20_TARGET_POWERS];
  282. u8 calTarget_freqbin_2GHT20[AR9300_NUM_2G_20_TARGET_POWERS];
  283. u8 calTarget_freqbin_2GHT40[AR9300_NUM_2G_40_TARGET_POWERS];
  284. struct cal_tgt_pow_legacy
  285. calTargetPowerCck[AR9300_NUM_2G_CCK_TARGET_POWERS];
  286. struct cal_tgt_pow_legacy
  287. calTargetPower2G[AR9300_NUM_2G_20_TARGET_POWERS];
  288. struct cal_tgt_pow_ht
  289. calTargetPower2GHT20[AR9300_NUM_2G_20_TARGET_POWERS];
  290. struct cal_tgt_pow_ht
  291. calTargetPower2GHT40[AR9300_NUM_2G_40_TARGET_POWERS];
  292. u8 ctlIndex_2G[AR9300_NUM_CTLS_2G];
  293. u8 ctl_freqbin_2G[AR9300_NUM_CTLS_2G][AR9300_NUM_BAND_EDGES_2G];
  294. struct cal_ctl_data_2g ctlPowerData_2G[AR9300_NUM_CTLS_2G];
  295. struct ar9300_modal_eep_header modalHeader5G;
  296. struct ar9300_BaseExtension_2 base_ext2;
  297. u8 calFreqPier5G[AR9300_NUM_5G_CAL_PIERS];
  298. struct ar9300_cal_data_per_freq_op_loop
  299. calPierData5G[AR9300_MAX_CHAINS][AR9300_NUM_5G_CAL_PIERS];
  300. u8 calTarget_freqbin_5G[AR9300_NUM_5G_20_TARGET_POWERS];
  301. u8 calTarget_freqbin_5GHT20[AR9300_NUM_5G_20_TARGET_POWERS];
  302. u8 calTarget_freqbin_5GHT40[AR9300_NUM_5G_40_TARGET_POWERS];
  303. struct cal_tgt_pow_legacy
  304. calTargetPower5G[AR9300_NUM_5G_20_TARGET_POWERS];
  305. struct cal_tgt_pow_ht
  306. calTargetPower5GHT20[AR9300_NUM_5G_20_TARGET_POWERS];
  307. struct cal_tgt_pow_ht
  308. calTargetPower5GHT40[AR9300_NUM_5G_40_TARGET_POWERS];
  309. u8 ctlIndex_5G[AR9300_NUM_CTLS_5G];
  310. u8 ctl_freqbin_5G[AR9300_NUM_CTLS_5G][AR9300_NUM_BAND_EDGES_5G];
  311. struct cal_ctl_data_5g ctlPowerData_5G[AR9300_NUM_CTLS_5G];
  312. } __packed;
  313. s32 ar9003_hw_get_tx_gain_idx(struct ath_hw *ah);
  314. s32 ar9003_hw_get_rx_gain_idx(struct ath_hw *ah);
  315. u8 *ar9003_get_spur_chan_ptr(struct ath_hw *ah, bool is_2ghz);
  316. #endif