ar5008_phy.c 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654
  1. /*
  2. * Copyright (c) 2008-2010 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include "hw.h"
  17. #include "hw-ops.h"
  18. #include "../regd.h"
  19. #include "ar9002_phy.h"
  20. /* All code below is for AR5008, AR9001, AR9002 */
  21. static const int firstep_table[] =
  22. /* level: 0 1 2 3 4 5 6 7 8 */
  23. { -4, -2, 0, 2, 4, 6, 8, 10, 12 }; /* lvl 0-8, default 2 */
  24. static const int cycpwrThr1_table[] =
  25. /* level: 0 1 2 3 4 5 6 7 8 */
  26. { -6, -4, -2, 0, 2, 4, 6, 8 }; /* lvl 0-7, default 3 */
  27. /*
  28. * register values to turn OFDM weak signal detection OFF
  29. */
  30. static const int m1ThreshLow_off = 127;
  31. static const int m2ThreshLow_off = 127;
  32. static const int m1Thresh_off = 127;
  33. static const int m2Thresh_off = 127;
  34. static const int m2CountThr_off = 31;
  35. static const int m2CountThrLow_off = 63;
  36. static const int m1ThreshLowExt_off = 127;
  37. static const int m2ThreshLowExt_off = 127;
  38. static const int m1ThreshExt_off = 127;
  39. static const int m2ThreshExt_off = 127;
  40. /**
  41. * ar5008_hw_phy_modify_rx_buffer() - perform analog swizzling of parameters
  42. * @rfbuf:
  43. * @reg32:
  44. * @numBits:
  45. * @firstBit:
  46. * @column:
  47. *
  48. * Performs analog "swizzling" of parameters into their location.
  49. * Used on external AR2133/AR5133 radios.
  50. */
  51. static void ar5008_hw_phy_modify_rx_buffer(u32 *rfBuf, u32 reg32,
  52. u32 numBits, u32 firstBit,
  53. u32 column)
  54. {
  55. u32 tmp32, mask, arrayEntry, lastBit;
  56. int32_t bitPosition, bitsLeft;
  57. tmp32 = ath9k_hw_reverse_bits(reg32, numBits);
  58. arrayEntry = (firstBit - 1) / 8;
  59. bitPosition = (firstBit - 1) % 8;
  60. bitsLeft = numBits;
  61. while (bitsLeft > 0) {
  62. lastBit = (bitPosition + bitsLeft > 8) ?
  63. 8 : bitPosition + bitsLeft;
  64. mask = (((1 << lastBit) - 1) ^ ((1 << bitPosition) - 1)) <<
  65. (column * 8);
  66. rfBuf[arrayEntry] &= ~mask;
  67. rfBuf[arrayEntry] |= ((tmp32 << bitPosition) <<
  68. (column * 8)) & mask;
  69. bitsLeft -= 8 - bitPosition;
  70. tmp32 = tmp32 >> (8 - bitPosition);
  71. bitPosition = 0;
  72. arrayEntry++;
  73. }
  74. }
  75. /*
  76. * Fix on 2.4 GHz band for orientation sensitivity issue by increasing
  77. * rf_pwd_icsyndiv.
  78. *
  79. * Theoretical Rules:
  80. * if 2 GHz band
  81. * if forceBiasAuto
  82. * if synth_freq < 2412
  83. * bias = 0
  84. * else if 2412 <= synth_freq <= 2422
  85. * bias = 1
  86. * else // synth_freq > 2422
  87. * bias = 2
  88. * else if forceBias > 0
  89. * bias = forceBias & 7
  90. * else
  91. * no change, use value from ini file
  92. * else
  93. * no change, invalid band
  94. *
  95. * 1st Mod:
  96. * 2422 also uses value of 2
  97. * <approved>
  98. *
  99. * 2nd Mod:
  100. * Less than 2412 uses value of 0, 2412 and above uses value of 2
  101. */
  102. static void ar5008_hw_force_bias(struct ath_hw *ah, u16 synth_freq)
  103. {
  104. struct ath_common *common = ath9k_hw_common(ah);
  105. u32 tmp_reg;
  106. int reg_writes = 0;
  107. u32 new_bias = 0;
  108. if (!AR_SREV_5416(ah) || synth_freq >= 3000)
  109. return;
  110. BUG_ON(AR_SREV_9280_20_OR_LATER(ah));
  111. if (synth_freq < 2412)
  112. new_bias = 0;
  113. else if (synth_freq < 2422)
  114. new_bias = 1;
  115. else
  116. new_bias = 2;
  117. /* pre-reverse this field */
  118. tmp_reg = ath9k_hw_reverse_bits(new_bias, 3);
  119. ath_dbg(common, ATH_DBG_CONFIG, "Force rf_pwd_icsyndiv to %1d on %4d\n",
  120. new_bias, synth_freq);
  121. /* swizzle rf_pwd_icsyndiv */
  122. ar5008_hw_phy_modify_rx_buffer(ah->analogBank6Data, tmp_reg, 3, 181, 3);
  123. /* write Bank 6 with new params */
  124. REG_WRITE_RF_ARRAY(&ah->iniBank6, ah->analogBank6Data, reg_writes);
  125. }
  126. /**
  127. * ar5008_hw_set_channel - tune to a channel on the external AR2133/AR5133 radios
  128. * @ah: atheros hardware stucture
  129. * @chan:
  130. *
  131. * For the external AR2133/AR5133 radios, takes the MHz channel value and set
  132. * the channel value. Assumes writes enabled to analog bus and bank6 register
  133. * cache in ah->analogBank6Data.
  134. */
  135. static int ar5008_hw_set_channel(struct ath_hw *ah, struct ath9k_channel *chan)
  136. {
  137. struct ath_common *common = ath9k_hw_common(ah);
  138. u32 channelSel = 0;
  139. u32 bModeSynth = 0;
  140. u32 aModeRefSel = 0;
  141. u32 reg32 = 0;
  142. u16 freq;
  143. struct chan_centers centers;
  144. ath9k_hw_get_channel_centers(ah, chan, &centers);
  145. freq = centers.synth_center;
  146. if (freq < 4800) {
  147. u32 txctl;
  148. if (((freq - 2192) % 5) == 0) {
  149. channelSel = ((freq - 672) * 2 - 3040) / 10;
  150. bModeSynth = 0;
  151. } else if (((freq - 2224) % 5) == 0) {
  152. channelSel = ((freq - 704) * 2 - 3040) / 10;
  153. bModeSynth = 1;
  154. } else {
  155. ath_err(common, "Invalid channel %u MHz\n", freq);
  156. return -EINVAL;
  157. }
  158. channelSel = (channelSel << 2) & 0xff;
  159. channelSel = ath9k_hw_reverse_bits(channelSel, 8);
  160. txctl = REG_READ(ah, AR_PHY_CCK_TX_CTRL);
  161. if (freq == 2484) {
  162. REG_WRITE(ah, AR_PHY_CCK_TX_CTRL,
  163. txctl | AR_PHY_CCK_TX_CTRL_JAPAN);
  164. } else {
  165. REG_WRITE(ah, AR_PHY_CCK_TX_CTRL,
  166. txctl & ~AR_PHY_CCK_TX_CTRL_JAPAN);
  167. }
  168. } else if ((freq % 20) == 0 && freq >= 5120) {
  169. channelSel =
  170. ath9k_hw_reverse_bits(((freq - 4800) / 20 << 2), 8);
  171. aModeRefSel = ath9k_hw_reverse_bits(1, 2);
  172. } else if ((freq % 10) == 0) {
  173. channelSel =
  174. ath9k_hw_reverse_bits(((freq - 4800) / 10 << 1), 8);
  175. if (AR_SREV_9100(ah) || AR_SREV_9160_10_OR_LATER(ah))
  176. aModeRefSel = ath9k_hw_reverse_bits(2, 2);
  177. else
  178. aModeRefSel = ath9k_hw_reverse_bits(1, 2);
  179. } else if ((freq % 5) == 0) {
  180. channelSel = ath9k_hw_reverse_bits((freq - 4800) / 5, 8);
  181. aModeRefSel = ath9k_hw_reverse_bits(1, 2);
  182. } else {
  183. ath_err(common, "Invalid channel %u MHz\n", freq);
  184. return -EINVAL;
  185. }
  186. ar5008_hw_force_bias(ah, freq);
  187. reg32 =
  188. (channelSel << 8) | (aModeRefSel << 2) | (bModeSynth << 1) |
  189. (1 << 5) | 0x1;
  190. REG_WRITE(ah, AR_PHY(0x37), reg32);
  191. ah->curchan = chan;
  192. ah->curchan_rad_index = -1;
  193. return 0;
  194. }
  195. /**
  196. * ar5008_hw_spur_mitigate - convert baseband spur frequency for external radios
  197. * @ah: atheros hardware structure
  198. * @chan:
  199. *
  200. * For non single-chip solutions. Converts to baseband spur frequency given the
  201. * input channel frequency and compute register settings below.
  202. */
  203. static void ar5008_hw_spur_mitigate(struct ath_hw *ah,
  204. struct ath9k_channel *chan)
  205. {
  206. int bb_spur = AR_NO_SPUR;
  207. int bin, cur_bin;
  208. int spur_freq_sd;
  209. int spur_delta_phase;
  210. int denominator;
  211. int upper, lower, cur_vit_mask;
  212. int tmp, new;
  213. int i;
  214. static int pilot_mask_reg[4] = {
  215. AR_PHY_TIMING7, AR_PHY_TIMING8,
  216. AR_PHY_PILOT_MASK_01_30, AR_PHY_PILOT_MASK_31_60
  217. };
  218. static int chan_mask_reg[4] = {
  219. AR_PHY_TIMING9, AR_PHY_TIMING10,
  220. AR_PHY_CHANNEL_MASK_01_30, AR_PHY_CHANNEL_MASK_31_60
  221. };
  222. static int inc[4] = { 0, 100, 0, 0 };
  223. int8_t mask_m[123];
  224. int8_t mask_p[123];
  225. int8_t mask_amt;
  226. int tmp_mask;
  227. int cur_bb_spur;
  228. bool is2GHz = IS_CHAN_2GHZ(chan);
  229. memset(&mask_m, 0, sizeof(int8_t) * 123);
  230. memset(&mask_p, 0, sizeof(int8_t) * 123);
  231. for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
  232. cur_bb_spur = ah->eep_ops->get_spur_channel(ah, i, is2GHz);
  233. if (AR_NO_SPUR == cur_bb_spur)
  234. break;
  235. cur_bb_spur = cur_bb_spur - (chan->channel * 10);
  236. if ((cur_bb_spur > -95) && (cur_bb_spur < 95)) {
  237. bb_spur = cur_bb_spur;
  238. break;
  239. }
  240. }
  241. if (AR_NO_SPUR == bb_spur)
  242. return;
  243. bin = bb_spur * 32;
  244. tmp = REG_READ(ah, AR_PHY_TIMING_CTRL4(0));
  245. new = tmp | (AR_PHY_TIMING_CTRL4_ENABLE_SPUR_RSSI |
  246. AR_PHY_TIMING_CTRL4_ENABLE_SPUR_FILTER |
  247. AR_PHY_TIMING_CTRL4_ENABLE_CHAN_MASK |
  248. AR_PHY_TIMING_CTRL4_ENABLE_PILOT_MASK);
  249. REG_WRITE(ah, AR_PHY_TIMING_CTRL4(0), new);
  250. new = (AR_PHY_SPUR_REG_MASK_RATE_CNTL |
  251. AR_PHY_SPUR_REG_ENABLE_MASK_PPM |
  252. AR_PHY_SPUR_REG_MASK_RATE_SELECT |
  253. AR_PHY_SPUR_REG_ENABLE_VIT_SPUR_RSSI |
  254. SM(SPUR_RSSI_THRESH, AR_PHY_SPUR_REG_SPUR_RSSI_THRESH));
  255. REG_WRITE(ah, AR_PHY_SPUR_REG, new);
  256. spur_delta_phase = ((bb_spur * 524288) / 100) &
  257. AR_PHY_TIMING11_SPUR_DELTA_PHASE;
  258. denominator = IS_CHAN_2GHZ(chan) ? 440 : 400;
  259. spur_freq_sd = ((bb_spur * 2048) / denominator) & 0x3ff;
  260. new = (AR_PHY_TIMING11_USE_SPUR_IN_AGC |
  261. SM(spur_freq_sd, AR_PHY_TIMING11_SPUR_FREQ_SD) |
  262. SM(spur_delta_phase, AR_PHY_TIMING11_SPUR_DELTA_PHASE));
  263. REG_WRITE(ah, AR_PHY_TIMING11, new);
  264. cur_bin = -6000;
  265. upper = bin + 100;
  266. lower = bin - 100;
  267. for (i = 0; i < 4; i++) {
  268. int pilot_mask = 0;
  269. int chan_mask = 0;
  270. int bp = 0;
  271. for (bp = 0; bp < 30; bp++) {
  272. if ((cur_bin > lower) && (cur_bin < upper)) {
  273. pilot_mask = pilot_mask | 0x1 << bp;
  274. chan_mask = chan_mask | 0x1 << bp;
  275. }
  276. cur_bin += 100;
  277. }
  278. cur_bin += inc[i];
  279. REG_WRITE(ah, pilot_mask_reg[i], pilot_mask);
  280. REG_WRITE(ah, chan_mask_reg[i], chan_mask);
  281. }
  282. cur_vit_mask = 6100;
  283. upper = bin + 120;
  284. lower = bin - 120;
  285. for (i = 0; i < 123; i++) {
  286. if ((cur_vit_mask > lower) && (cur_vit_mask < upper)) {
  287. /* workaround for gcc bug #37014 */
  288. volatile int tmp_v = abs(cur_vit_mask - bin);
  289. if (tmp_v < 75)
  290. mask_amt = 1;
  291. else
  292. mask_amt = 0;
  293. if (cur_vit_mask < 0)
  294. mask_m[abs(cur_vit_mask / 100)] = mask_amt;
  295. else
  296. mask_p[cur_vit_mask / 100] = mask_amt;
  297. }
  298. cur_vit_mask -= 100;
  299. }
  300. tmp_mask = (mask_m[46] << 30) | (mask_m[47] << 28)
  301. | (mask_m[48] << 26) | (mask_m[49] << 24)
  302. | (mask_m[50] << 22) | (mask_m[51] << 20)
  303. | (mask_m[52] << 18) | (mask_m[53] << 16)
  304. | (mask_m[54] << 14) | (mask_m[55] << 12)
  305. | (mask_m[56] << 10) | (mask_m[57] << 8)
  306. | (mask_m[58] << 6) | (mask_m[59] << 4)
  307. | (mask_m[60] << 2) | (mask_m[61] << 0);
  308. REG_WRITE(ah, AR_PHY_BIN_MASK_1, tmp_mask);
  309. REG_WRITE(ah, AR_PHY_VIT_MASK2_M_46_61, tmp_mask);
  310. tmp_mask = (mask_m[31] << 28)
  311. | (mask_m[32] << 26) | (mask_m[33] << 24)
  312. | (mask_m[34] << 22) | (mask_m[35] << 20)
  313. | (mask_m[36] << 18) | (mask_m[37] << 16)
  314. | (mask_m[48] << 14) | (mask_m[39] << 12)
  315. | (mask_m[40] << 10) | (mask_m[41] << 8)
  316. | (mask_m[42] << 6) | (mask_m[43] << 4)
  317. | (mask_m[44] << 2) | (mask_m[45] << 0);
  318. REG_WRITE(ah, AR_PHY_BIN_MASK_2, tmp_mask);
  319. REG_WRITE(ah, AR_PHY_MASK2_M_31_45, tmp_mask);
  320. tmp_mask = (mask_m[16] << 30) | (mask_m[16] << 28)
  321. | (mask_m[18] << 26) | (mask_m[18] << 24)
  322. | (mask_m[20] << 22) | (mask_m[20] << 20)
  323. | (mask_m[22] << 18) | (mask_m[22] << 16)
  324. | (mask_m[24] << 14) | (mask_m[24] << 12)
  325. | (mask_m[25] << 10) | (mask_m[26] << 8)
  326. | (mask_m[27] << 6) | (mask_m[28] << 4)
  327. | (mask_m[29] << 2) | (mask_m[30] << 0);
  328. REG_WRITE(ah, AR_PHY_BIN_MASK_3, tmp_mask);
  329. REG_WRITE(ah, AR_PHY_MASK2_M_16_30, tmp_mask);
  330. tmp_mask = (mask_m[0] << 30) | (mask_m[1] << 28)
  331. | (mask_m[2] << 26) | (mask_m[3] << 24)
  332. | (mask_m[4] << 22) | (mask_m[5] << 20)
  333. | (mask_m[6] << 18) | (mask_m[7] << 16)
  334. | (mask_m[8] << 14) | (mask_m[9] << 12)
  335. | (mask_m[10] << 10) | (mask_m[11] << 8)
  336. | (mask_m[12] << 6) | (mask_m[13] << 4)
  337. | (mask_m[14] << 2) | (mask_m[15] << 0);
  338. REG_WRITE(ah, AR_PHY_MASK_CTL, tmp_mask);
  339. REG_WRITE(ah, AR_PHY_MASK2_M_00_15, tmp_mask);
  340. tmp_mask = (mask_p[15] << 28)
  341. | (mask_p[14] << 26) | (mask_p[13] << 24)
  342. | (mask_p[12] << 22) | (mask_p[11] << 20)
  343. | (mask_p[10] << 18) | (mask_p[9] << 16)
  344. | (mask_p[8] << 14) | (mask_p[7] << 12)
  345. | (mask_p[6] << 10) | (mask_p[5] << 8)
  346. | (mask_p[4] << 6) | (mask_p[3] << 4)
  347. | (mask_p[2] << 2) | (mask_p[1] << 0);
  348. REG_WRITE(ah, AR_PHY_BIN_MASK2_1, tmp_mask);
  349. REG_WRITE(ah, AR_PHY_MASK2_P_15_01, tmp_mask);
  350. tmp_mask = (mask_p[30] << 28)
  351. | (mask_p[29] << 26) | (mask_p[28] << 24)
  352. | (mask_p[27] << 22) | (mask_p[26] << 20)
  353. | (mask_p[25] << 18) | (mask_p[24] << 16)
  354. | (mask_p[23] << 14) | (mask_p[22] << 12)
  355. | (mask_p[21] << 10) | (mask_p[20] << 8)
  356. | (mask_p[19] << 6) | (mask_p[18] << 4)
  357. | (mask_p[17] << 2) | (mask_p[16] << 0);
  358. REG_WRITE(ah, AR_PHY_BIN_MASK2_2, tmp_mask);
  359. REG_WRITE(ah, AR_PHY_MASK2_P_30_16, tmp_mask);
  360. tmp_mask = (mask_p[45] << 28)
  361. | (mask_p[44] << 26) | (mask_p[43] << 24)
  362. | (mask_p[42] << 22) | (mask_p[41] << 20)
  363. | (mask_p[40] << 18) | (mask_p[39] << 16)
  364. | (mask_p[38] << 14) | (mask_p[37] << 12)
  365. | (mask_p[36] << 10) | (mask_p[35] << 8)
  366. | (mask_p[34] << 6) | (mask_p[33] << 4)
  367. | (mask_p[32] << 2) | (mask_p[31] << 0);
  368. REG_WRITE(ah, AR_PHY_BIN_MASK2_3, tmp_mask);
  369. REG_WRITE(ah, AR_PHY_MASK2_P_45_31, tmp_mask);
  370. tmp_mask = (mask_p[61] << 30) | (mask_p[60] << 28)
  371. | (mask_p[59] << 26) | (mask_p[58] << 24)
  372. | (mask_p[57] << 22) | (mask_p[56] << 20)
  373. | (mask_p[55] << 18) | (mask_p[54] << 16)
  374. | (mask_p[53] << 14) | (mask_p[52] << 12)
  375. | (mask_p[51] << 10) | (mask_p[50] << 8)
  376. | (mask_p[49] << 6) | (mask_p[48] << 4)
  377. | (mask_p[47] << 2) | (mask_p[46] << 0);
  378. REG_WRITE(ah, AR_PHY_BIN_MASK2_4, tmp_mask);
  379. REG_WRITE(ah, AR_PHY_MASK2_P_61_45, tmp_mask);
  380. }
  381. /**
  382. * ar5008_hw_rf_alloc_ext_banks - allocates banks for external radio programming
  383. * @ah: atheros hardware structure
  384. *
  385. * Only required for older devices with external AR2133/AR5133 radios.
  386. */
  387. static int ar5008_hw_rf_alloc_ext_banks(struct ath_hw *ah)
  388. {
  389. #define ATH_ALLOC_BANK(bank, size) do { \
  390. bank = kzalloc((sizeof(u32) * size), GFP_KERNEL); \
  391. if (!bank) { \
  392. ath_err(common, "Cannot allocate RF banks\n"); \
  393. return -ENOMEM; \
  394. } \
  395. } while (0);
  396. struct ath_common *common = ath9k_hw_common(ah);
  397. BUG_ON(AR_SREV_9280_20_OR_LATER(ah));
  398. ATH_ALLOC_BANK(ah->analogBank0Data, ah->iniBank0.ia_rows);
  399. ATH_ALLOC_BANK(ah->analogBank1Data, ah->iniBank1.ia_rows);
  400. ATH_ALLOC_BANK(ah->analogBank2Data, ah->iniBank2.ia_rows);
  401. ATH_ALLOC_BANK(ah->analogBank3Data, ah->iniBank3.ia_rows);
  402. ATH_ALLOC_BANK(ah->analogBank6Data, ah->iniBank6.ia_rows);
  403. ATH_ALLOC_BANK(ah->analogBank6TPCData, ah->iniBank6TPC.ia_rows);
  404. ATH_ALLOC_BANK(ah->analogBank7Data, ah->iniBank7.ia_rows);
  405. ATH_ALLOC_BANK(ah->addac5416_21,
  406. ah->iniAddac.ia_rows * ah->iniAddac.ia_columns);
  407. ATH_ALLOC_BANK(ah->bank6Temp, ah->iniBank6.ia_rows);
  408. return 0;
  409. #undef ATH_ALLOC_BANK
  410. }
  411. /**
  412. * ar5008_hw_rf_free_ext_banks - Free memory for analog bank scratch buffers
  413. * @ah: atheros hardware struture
  414. * For the external AR2133/AR5133 radios banks.
  415. */
  416. static void ar5008_hw_rf_free_ext_banks(struct ath_hw *ah)
  417. {
  418. #define ATH_FREE_BANK(bank) do { \
  419. kfree(bank); \
  420. bank = NULL; \
  421. } while (0);
  422. BUG_ON(AR_SREV_9280_20_OR_LATER(ah));
  423. ATH_FREE_BANK(ah->analogBank0Data);
  424. ATH_FREE_BANK(ah->analogBank1Data);
  425. ATH_FREE_BANK(ah->analogBank2Data);
  426. ATH_FREE_BANK(ah->analogBank3Data);
  427. ATH_FREE_BANK(ah->analogBank6Data);
  428. ATH_FREE_BANK(ah->analogBank6TPCData);
  429. ATH_FREE_BANK(ah->analogBank7Data);
  430. ATH_FREE_BANK(ah->addac5416_21);
  431. ATH_FREE_BANK(ah->bank6Temp);
  432. #undef ATH_FREE_BANK
  433. }
  434. /* *
  435. * ar5008_hw_set_rf_regs - programs rf registers based on EEPROM
  436. * @ah: atheros hardware structure
  437. * @chan:
  438. * @modesIndex:
  439. *
  440. * Used for the external AR2133/AR5133 radios.
  441. *
  442. * Reads the EEPROM header info from the device structure and programs
  443. * all rf registers. This routine requires access to the analog
  444. * rf device. This is not required for single-chip devices.
  445. */
  446. static bool ar5008_hw_set_rf_regs(struct ath_hw *ah,
  447. struct ath9k_channel *chan,
  448. u16 modesIndex)
  449. {
  450. u32 eepMinorRev;
  451. u32 ob5GHz = 0, db5GHz = 0;
  452. u32 ob2GHz = 0, db2GHz = 0;
  453. int regWrites = 0;
  454. /*
  455. * Software does not need to program bank data
  456. * for single chip devices, that is AR9280 or anything
  457. * after that.
  458. */
  459. if (AR_SREV_9280_20_OR_LATER(ah))
  460. return true;
  461. /* Setup rf parameters */
  462. eepMinorRev = ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV);
  463. /* Setup Bank 0 Write */
  464. RF_BANK_SETUP(ah->analogBank0Data, &ah->iniBank0, 1);
  465. /* Setup Bank 1 Write */
  466. RF_BANK_SETUP(ah->analogBank1Data, &ah->iniBank1, 1);
  467. /* Setup Bank 2 Write */
  468. RF_BANK_SETUP(ah->analogBank2Data, &ah->iniBank2, 1);
  469. /* Setup Bank 6 Write */
  470. RF_BANK_SETUP(ah->analogBank3Data, &ah->iniBank3,
  471. modesIndex);
  472. {
  473. int i;
  474. for (i = 0; i < ah->iniBank6TPC.ia_rows; i++) {
  475. ah->analogBank6Data[i] =
  476. INI_RA(&ah->iniBank6TPC, i, modesIndex);
  477. }
  478. }
  479. /* Only the 5 or 2 GHz OB/DB need to be set for a mode */
  480. if (eepMinorRev >= 2) {
  481. if (IS_CHAN_2GHZ(chan)) {
  482. ob2GHz = ah->eep_ops->get_eeprom(ah, EEP_OB_2);
  483. db2GHz = ah->eep_ops->get_eeprom(ah, EEP_DB_2);
  484. ar5008_hw_phy_modify_rx_buffer(ah->analogBank6Data,
  485. ob2GHz, 3, 197, 0);
  486. ar5008_hw_phy_modify_rx_buffer(ah->analogBank6Data,
  487. db2GHz, 3, 194, 0);
  488. } else {
  489. ob5GHz = ah->eep_ops->get_eeprom(ah, EEP_OB_5);
  490. db5GHz = ah->eep_ops->get_eeprom(ah, EEP_DB_5);
  491. ar5008_hw_phy_modify_rx_buffer(ah->analogBank6Data,
  492. ob5GHz, 3, 203, 0);
  493. ar5008_hw_phy_modify_rx_buffer(ah->analogBank6Data,
  494. db5GHz, 3, 200, 0);
  495. }
  496. }
  497. /* Setup Bank 7 Setup */
  498. RF_BANK_SETUP(ah->analogBank7Data, &ah->iniBank7, 1);
  499. /* Write Analog registers */
  500. REG_WRITE_RF_ARRAY(&ah->iniBank0, ah->analogBank0Data,
  501. regWrites);
  502. REG_WRITE_RF_ARRAY(&ah->iniBank1, ah->analogBank1Data,
  503. regWrites);
  504. REG_WRITE_RF_ARRAY(&ah->iniBank2, ah->analogBank2Data,
  505. regWrites);
  506. REG_WRITE_RF_ARRAY(&ah->iniBank3, ah->analogBank3Data,
  507. regWrites);
  508. REG_WRITE_RF_ARRAY(&ah->iniBank6TPC, ah->analogBank6Data,
  509. regWrites);
  510. REG_WRITE_RF_ARRAY(&ah->iniBank7, ah->analogBank7Data,
  511. regWrites);
  512. return true;
  513. }
  514. static void ar5008_hw_init_bb(struct ath_hw *ah,
  515. struct ath9k_channel *chan)
  516. {
  517. u32 synthDelay;
  518. synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
  519. if (IS_CHAN_B(chan))
  520. synthDelay = (4 * synthDelay) / 22;
  521. else
  522. synthDelay /= 10;
  523. REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_EN);
  524. udelay(synthDelay + BASE_ACTIVATE_DELAY);
  525. }
  526. static void ar5008_hw_init_chain_masks(struct ath_hw *ah)
  527. {
  528. int rx_chainmask, tx_chainmask;
  529. rx_chainmask = ah->rxchainmask;
  530. tx_chainmask = ah->txchainmask;
  531. switch (rx_chainmask) {
  532. case 0x5:
  533. REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
  534. AR_PHY_SWAP_ALT_CHAIN);
  535. case 0x3:
  536. if (ah->hw_version.macVersion == AR_SREV_REVISION_5416_10) {
  537. REG_WRITE(ah, AR_PHY_RX_CHAINMASK, 0x7);
  538. REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, 0x7);
  539. break;
  540. }
  541. case 0x1:
  542. case 0x2:
  543. case 0x7:
  544. ENABLE_REGWRITE_BUFFER(ah);
  545. REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
  546. REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
  547. break;
  548. default:
  549. ENABLE_REGWRITE_BUFFER(ah);
  550. break;
  551. }
  552. REG_WRITE(ah, AR_SELFGEN_MASK, tx_chainmask);
  553. REGWRITE_BUFFER_FLUSH(ah);
  554. if (tx_chainmask == 0x5) {
  555. REG_SET_BIT(ah, AR_PHY_ANALOG_SWAP,
  556. AR_PHY_SWAP_ALT_CHAIN);
  557. }
  558. if (AR_SREV_9100(ah))
  559. REG_WRITE(ah, AR_PHY_ANALOG_SWAP,
  560. REG_READ(ah, AR_PHY_ANALOG_SWAP) | 0x00000001);
  561. }
  562. static void ar5008_hw_override_ini(struct ath_hw *ah,
  563. struct ath9k_channel *chan)
  564. {
  565. u32 val;
  566. /*
  567. * Set the RX_ABORT and RX_DIS and clear if off only after
  568. * RXE is set for MAC. This prevents frames with corrupted
  569. * descriptor status.
  570. */
  571. REG_SET_BIT(ah, AR_DIAG_SW, (AR_DIAG_RX_DIS | AR_DIAG_RX_ABORT));
  572. if (AR_SREV_9280_20_OR_LATER(ah)) {
  573. val = REG_READ(ah, AR_PCU_MISC_MODE2);
  574. if (!AR_SREV_9271(ah))
  575. val &= ~AR_PCU_MISC_MODE2_HWWAR1;
  576. if (AR_SREV_9287_11_OR_LATER(ah))
  577. val = val & (~AR_PCU_MISC_MODE2_HWWAR2);
  578. REG_WRITE(ah, AR_PCU_MISC_MODE2, val);
  579. }
  580. if (!AR_SREV_5416_20_OR_LATER(ah) ||
  581. AR_SREV_9280_20_OR_LATER(ah))
  582. return;
  583. /*
  584. * Disable BB clock gating
  585. * Necessary to avoid issues on AR5416 2.0
  586. */
  587. REG_WRITE(ah, 0x9800 + (651 << 2), 0x11);
  588. /*
  589. * Disable RIFS search on some chips to avoid baseband
  590. * hang issues.
  591. */
  592. if (AR_SREV_9100(ah) || AR_SREV_9160(ah)) {
  593. val = REG_READ(ah, AR_PHY_HEAVY_CLIP_FACTOR_RIFS);
  594. val &= ~AR_PHY_RIFS_INIT_DELAY;
  595. REG_WRITE(ah, AR_PHY_HEAVY_CLIP_FACTOR_RIFS, val);
  596. }
  597. }
  598. static void ar5008_hw_set_channel_regs(struct ath_hw *ah,
  599. struct ath9k_channel *chan)
  600. {
  601. u32 phymode;
  602. u32 enableDacFifo = 0;
  603. if (AR_SREV_9285_12_OR_LATER(ah))
  604. enableDacFifo = (REG_READ(ah, AR_PHY_TURBO) &
  605. AR_PHY_FC_ENABLE_DAC_FIFO);
  606. phymode = AR_PHY_FC_HT_EN | AR_PHY_FC_SHORT_GI_40
  607. | AR_PHY_FC_SINGLE_HT_LTF1 | AR_PHY_FC_WALSH | enableDacFifo;
  608. if (IS_CHAN_HT40(chan)) {
  609. phymode |= AR_PHY_FC_DYN2040_EN;
  610. if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
  611. (chan->chanmode == CHANNEL_G_HT40PLUS))
  612. phymode |= AR_PHY_FC_DYN2040_PRI_CH;
  613. }
  614. REG_WRITE(ah, AR_PHY_TURBO, phymode);
  615. ath9k_hw_set11nmac2040(ah);
  616. ENABLE_REGWRITE_BUFFER(ah);
  617. REG_WRITE(ah, AR_GTXTO, 25 << AR_GTXTO_TIMEOUT_LIMIT_S);
  618. REG_WRITE(ah, AR_CST, 0xF << AR_CST_TIMEOUT_LIMIT_S);
  619. REGWRITE_BUFFER_FLUSH(ah);
  620. }
  621. static int ar5008_hw_process_ini(struct ath_hw *ah,
  622. struct ath9k_channel *chan)
  623. {
  624. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  625. int i, regWrites = 0;
  626. struct ieee80211_channel *channel = chan->chan;
  627. u32 modesIndex, freqIndex;
  628. switch (chan->chanmode) {
  629. case CHANNEL_A:
  630. case CHANNEL_A_HT20:
  631. modesIndex = 1;
  632. freqIndex = 1;
  633. break;
  634. case CHANNEL_A_HT40PLUS:
  635. case CHANNEL_A_HT40MINUS:
  636. modesIndex = 2;
  637. freqIndex = 1;
  638. break;
  639. case CHANNEL_G:
  640. case CHANNEL_G_HT20:
  641. case CHANNEL_B:
  642. modesIndex = 4;
  643. freqIndex = 2;
  644. break;
  645. case CHANNEL_G_HT40PLUS:
  646. case CHANNEL_G_HT40MINUS:
  647. modesIndex = 3;
  648. freqIndex = 2;
  649. break;
  650. default:
  651. return -EINVAL;
  652. }
  653. /*
  654. * Set correct baseband to analog shift setting to
  655. * access analog chips.
  656. */
  657. REG_WRITE(ah, AR_PHY(0), 0x00000007);
  658. /* Write ADDAC shifts */
  659. REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_EXTERNAL_RADIO);
  660. ah->eep_ops->set_addac(ah, chan);
  661. if (AR_SREV_5416_22_OR_LATER(ah)) {
  662. REG_WRITE_ARRAY(&ah->iniAddac, 1, regWrites);
  663. } else {
  664. struct ar5416IniArray temp;
  665. u32 addacSize =
  666. sizeof(u32) * ah->iniAddac.ia_rows *
  667. ah->iniAddac.ia_columns;
  668. /* For AR5416 2.0/2.1 */
  669. memcpy(ah->addac5416_21,
  670. ah->iniAddac.ia_array, addacSize);
  671. /* override CLKDRV value at [row, column] = [31, 1] */
  672. (ah->addac5416_21)[31 * ah->iniAddac.ia_columns + 1] = 0;
  673. temp.ia_array = ah->addac5416_21;
  674. temp.ia_columns = ah->iniAddac.ia_columns;
  675. temp.ia_rows = ah->iniAddac.ia_rows;
  676. REG_WRITE_ARRAY(&temp, 1, regWrites);
  677. }
  678. REG_WRITE(ah, AR_PHY_ADC_SERIAL_CTL, AR_PHY_SEL_INTERNAL_ADDAC);
  679. ENABLE_REGWRITE_BUFFER(ah);
  680. for (i = 0; i < ah->iniModes.ia_rows; i++) {
  681. u32 reg = INI_RA(&ah->iniModes, i, 0);
  682. u32 val = INI_RA(&ah->iniModes, i, modesIndex);
  683. if (reg == AR_AN_TOP2 && ah->need_an_top2_fixup)
  684. val &= ~AR_AN_TOP2_PWDCLKIND;
  685. REG_WRITE(ah, reg, val);
  686. if (reg >= 0x7800 && reg < 0x78a0
  687. && ah->config.analog_shiftreg) {
  688. udelay(100);
  689. }
  690. DO_DELAY(regWrites);
  691. }
  692. REGWRITE_BUFFER_FLUSH(ah);
  693. if (AR_SREV_9280(ah) || AR_SREV_9287_11_OR_LATER(ah))
  694. REG_WRITE_ARRAY(&ah->iniModesRxGain, modesIndex, regWrites);
  695. if (AR_SREV_9280(ah) || AR_SREV_9285_12_OR_LATER(ah) ||
  696. AR_SREV_9287_11_OR_LATER(ah))
  697. REG_WRITE_ARRAY(&ah->iniModesTxGain, modesIndex, regWrites);
  698. if (AR_SREV_9271_10(ah))
  699. REG_WRITE_ARRAY(&ah->iniModes_9271_1_0_only,
  700. modesIndex, regWrites);
  701. ENABLE_REGWRITE_BUFFER(ah);
  702. /* Write common array parameters */
  703. for (i = 0; i < ah->iniCommon.ia_rows; i++) {
  704. u32 reg = INI_RA(&ah->iniCommon, i, 0);
  705. u32 val = INI_RA(&ah->iniCommon, i, 1);
  706. REG_WRITE(ah, reg, val);
  707. if (reg >= 0x7800 && reg < 0x78a0
  708. && ah->config.analog_shiftreg) {
  709. udelay(100);
  710. }
  711. DO_DELAY(regWrites);
  712. }
  713. REGWRITE_BUFFER_FLUSH(ah);
  714. if (AR_SREV_9271(ah)) {
  715. if (ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE) == 1)
  716. REG_WRITE_ARRAY(&ah->iniModes_high_power_tx_gain_9271,
  717. modesIndex, regWrites);
  718. else
  719. REG_WRITE_ARRAY(&ah->iniModes_normal_power_tx_gain_9271,
  720. modesIndex, regWrites);
  721. }
  722. REG_WRITE_ARRAY(&ah->iniBB_RfGain, freqIndex, regWrites);
  723. if (IS_CHAN_A_FAST_CLOCK(ah, chan)) {
  724. REG_WRITE_ARRAY(&ah->iniModesAdditional, modesIndex,
  725. regWrites);
  726. }
  727. ar5008_hw_override_ini(ah, chan);
  728. ar5008_hw_set_channel_regs(ah, chan);
  729. ar5008_hw_init_chain_masks(ah);
  730. ath9k_olc_init(ah);
  731. /* Set TX power */
  732. ah->eep_ops->set_txpower(ah, chan,
  733. ath9k_regd_get_ctl(regulatory, chan),
  734. channel->max_antenna_gain * 2,
  735. channel->max_power * 2,
  736. min((u32) MAX_RATE_POWER,
  737. (u32) regulatory->power_limit), false);
  738. /* Write analog registers */
  739. if (!ath9k_hw_set_rf_regs(ah, chan, freqIndex)) {
  740. ath_err(ath9k_hw_common(ah), "ar5416SetRfRegs failed\n");
  741. return -EIO;
  742. }
  743. return 0;
  744. }
  745. static void ar5008_hw_set_rfmode(struct ath_hw *ah, struct ath9k_channel *chan)
  746. {
  747. u32 rfMode = 0;
  748. if (chan == NULL)
  749. return;
  750. rfMode |= (IS_CHAN_B(chan) || IS_CHAN_G(chan))
  751. ? AR_PHY_MODE_DYNAMIC : AR_PHY_MODE_OFDM;
  752. if (!AR_SREV_9280_20_OR_LATER(ah))
  753. rfMode |= (IS_CHAN_5GHZ(chan)) ?
  754. AR_PHY_MODE_RF5GHZ : AR_PHY_MODE_RF2GHZ;
  755. if (IS_CHAN_A_FAST_CLOCK(ah, chan))
  756. rfMode |= (AR_PHY_MODE_DYNAMIC | AR_PHY_MODE_DYN_CCK_DISABLE);
  757. REG_WRITE(ah, AR_PHY_MODE, rfMode);
  758. }
  759. static void ar5008_hw_mark_phy_inactive(struct ath_hw *ah)
  760. {
  761. REG_WRITE(ah, AR_PHY_ACTIVE, AR_PHY_ACTIVE_DIS);
  762. }
  763. static void ar5008_hw_set_delta_slope(struct ath_hw *ah,
  764. struct ath9k_channel *chan)
  765. {
  766. u32 coef_scaled, ds_coef_exp, ds_coef_man;
  767. u32 clockMhzScaled = 0x64000000;
  768. struct chan_centers centers;
  769. if (IS_CHAN_HALF_RATE(chan))
  770. clockMhzScaled = clockMhzScaled >> 1;
  771. else if (IS_CHAN_QUARTER_RATE(chan))
  772. clockMhzScaled = clockMhzScaled >> 2;
  773. ath9k_hw_get_channel_centers(ah, chan, &centers);
  774. coef_scaled = clockMhzScaled / centers.synth_center;
  775. ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
  776. &ds_coef_exp);
  777. REG_RMW_FIELD(ah, AR_PHY_TIMING3,
  778. AR_PHY_TIMING3_DSC_MAN, ds_coef_man);
  779. REG_RMW_FIELD(ah, AR_PHY_TIMING3,
  780. AR_PHY_TIMING3_DSC_EXP, ds_coef_exp);
  781. coef_scaled = (9 * coef_scaled) / 10;
  782. ath9k_hw_get_delta_slope_vals(ah, coef_scaled, &ds_coef_man,
  783. &ds_coef_exp);
  784. REG_RMW_FIELD(ah, AR_PHY_HALFGI,
  785. AR_PHY_HALFGI_DSC_MAN, ds_coef_man);
  786. REG_RMW_FIELD(ah, AR_PHY_HALFGI,
  787. AR_PHY_HALFGI_DSC_EXP, ds_coef_exp);
  788. }
  789. static bool ar5008_hw_rfbus_req(struct ath_hw *ah)
  790. {
  791. REG_WRITE(ah, AR_PHY_RFBUS_REQ, AR_PHY_RFBUS_REQ_EN);
  792. return ath9k_hw_wait(ah, AR_PHY_RFBUS_GRANT, AR_PHY_RFBUS_GRANT_EN,
  793. AR_PHY_RFBUS_GRANT_EN, AH_WAIT_TIMEOUT);
  794. }
  795. static void ar5008_hw_rfbus_done(struct ath_hw *ah)
  796. {
  797. u32 synthDelay = REG_READ(ah, AR_PHY_RX_DELAY) & AR_PHY_RX_DELAY_DELAY;
  798. if (IS_CHAN_B(ah->curchan))
  799. synthDelay = (4 * synthDelay) / 22;
  800. else
  801. synthDelay /= 10;
  802. udelay(synthDelay + BASE_ACTIVATE_DELAY);
  803. REG_WRITE(ah, AR_PHY_RFBUS_REQ, 0);
  804. }
  805. static void ar5008_hw_enable_rfkill(struct ath_hw *ah)
  806. {
  807. REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL,
  808. AR_GPIO_INPUT_EN_VAL_RFSILENT_BB);
  809. REG_CLR_BIT(ah, AR_GPIO_INPUT_MUX2,
  810. AR_GPIO_INPUT_MUX2_RFSILENT);
  811. ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
  812. REG_SET_BIT(ah, AR_PHY_TEST, RFSILENT_BB);
  813. }
  814. static void ar5008_restore_chainmask(struct ath_hw *ah)
  815. {
  816. int rx_chainmask = ah->rxchainmask;
  817. if ((rx_chainmask == 0x5) || (rx_chainmask == 0x3)) {
  818. REG_WRITE(ah, AR_PHY_RX_CHAINMASK, rx_chainmask);
  819. REG_WRITE(ah, AR_PHY_CAL_CHAINMASK, rx_chainmask);
  820. }
  821. }
  822. static void ar5008_set_diversity(struct ath_hw *ah, bool value)
  823. {
  824. u32 v = REG_READ(ah, AR_PHY_CCK_DETECT);
  825. if (value)
  826. v |= AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
  827. else
  828. v &= ~AR_PHY_CCK_DETECT_BB_ENABLE_ANT_FAST_DIV;
  829. REG_WRITE(ah, AR_PHY_CCK_DETECT, v);
  830. }
  831. static u32 ar9100_hw_compute_pll_control(struct ath_hw *ah,
  832. struct ath9k_channel *chan)
  833. {
  834. if (chan && IS_CHAN_5GHZ(chan))
  835. return 0x1450;
  836. return 0x1458;
  837. }
  838. static u32 ar9160_hw_compute_pll_control(struct ath_hw *ah,
  839. struct ath9k_channel *chan)
  840. {
  841. u32 pll;
  842. pll = SM(0x5, AR_RTC_9160_PLL_REFDIV);
  843. if (chan && IS_CHAN_HALF_RATE(chan))
  844. pll |= SM(0x1, AR_RTC_9160_PLL_CLKSEL);
  845. else if (chan && IS_CHAN_QUARTER_RATE(chan))
  846. pll |= SM(0x2, AR_RTC_9160_PLL_CLKSEL);
  847. if (chan && IS_CHAN_5GHZ(chan))
  848. pll |= SM(0x50, AR_RTC_9160_PLL_DIV);
  849. else
  850. pll |= SM(0x58, AR_RTC_9160_PLL_DIV);
  851. return pll;
  852. }
  853. static u32 ar5008_hw_compute_pll_control(struct ath_hw *ah,
  854. struct ath9k_channel *chan)
  855. {
  856. u32 pll;
  857. pll = AR_RTC_PLL_REFDIV_5 | AR_RTC_PLL_DIV2;
  858. if (chan && IS_CHAN_HALF_RATE(chan))
  859. pll |= SM(0x1, AR_RTC_PLL_CLKSEL);
  860. else if (chan && IS_CHAN_QUARTER_RATE(chan))
  861. pll |= SM(0x2, AR_RTC_PLL_CLKSEL);
  862. if (chan && IS_CHAN_5GHZ(chan))
  863. pll |= SM(0xa, AR_RTC_PLL_DIV);
  864. else
  865. pll |= SM(0xb, AR_RTC_PLL_DIV);
  866. return pll;
  867. }
  868. static bool ar5008_hw_ani_control_old(struct ath_hw *ah,
  869. enum ath9k_ani_cmd cmd,
  870. int param)
  871. {
  872. struct ar5416AniState *aniState = &ah->curchan->ani;
  873. struct ath_common *common = ath9k_hw_common(ah);
  874. switch (cmd & ah->ani_function) {
  875. case ATH9K_ANI_NOISE_IMMUNITY_LEVEL:{
  876. u32 level = param;
  877. if (level >= ARRAY_SIZE(ah->totalSizeDesired)) {
  878. ath_dbg(common, ATH_DBG_ANI,
  879. "level out of range (%u > %zu)\n",
  880. level, ARRAY_SIZE(ah->totalSizeDesired));
  881. return false;
  882. }
  883. REG_RMW_FIELD(ah, AR_PHY_DESIRED_SZ,
  884. AR_PHY_DESIRED_SZ_TOT_DES,
  885. ah->totalSizeDesired[level]);
  886. REG_RMW_FIELD(ah, AR_PHY_AGC_CTL1,
  887. AR_PHY_AGC_CTL1_COARSE_LOW,
  888. ah->coarse_low[level]);
  889. REG_RMW_FIELD(ah, AR_PHY_AGC_CTL1,
  890. AR_PHY_AGC_CTL1_COARSE_HIGH,
  891. ah->coarse_high[level]);
  892. REG_RMW_FIELD(ah, AR_PHY_FIND_SIG,
  893. AR_PHY_FIND_SIG_FIRPWR,
  894. ah->firpwr[level]);
  895. if (level > aniState->noiseImmunityLevel)
  896. ah->stats.ast_ani_niup++;
  897. else if (level < aniState->noiseImmunityLevel)
  898. ah->stats.ast_ani_nidown++;
  899. aniState->noiseImmunityLevel = level;
  900. break;
  901. }
  902. case ATH9K_ANI_OFDM_WEAK_SIGNAL_DETECTION:{
  903. static const int m1ThreshLow[] = { 127, 50 };
  904. static const int m2ThreshLow[] = { 127, 40 };
  905. static const int m1Thresh[] = { 127, 0x4d };
  906. static const int m2Thresh[] = { 127, 0x40 };
  907. static const int m2CountThr[] = { 31, 16 };
  908. static const int m2CountThrLow[] = { 63, 48 };
  909. u32 on = param ? 1 : 0;
  910. REG_RMW_FIELD(ah, AR_PHY_SFCORR_LOW,
  911. AR_PHY_SFCORR_LOW_M1_THRESH_LOW,
  912. m1ThreshLow[on]);
  913. REG_RMW_FIELD(ah, AR_PHY_SFCORR_LOW,
  914. AR_PHY_SFCORR_LOW_M2_THRESH_LOW,
  915. m2ThreshLow[on]);
  916. REG_RMW_FIELD(ah, AR_PHY_SFCORR,
  917. AR_PHY_SFCORR_M1_THRESH,
  918. m1Thresh[on]);
  919. REG_RMW_FIELD(ah, AR_PHY_SFCORR,
  920. AR_PHY_SFCORR_M2_THRESH,
  921. m2Thresh[on]);
  922. REG_RMW_FIELD(ah, AR_PHY_SFCORR,
  923. AR_PHY_SFCORR_M2COUNT_THR,
  924. m2CountThr[on]);
  925. REG_RMW_FIELD(ah, AR_PHY_SFCORR_LOW,
  926. AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW,
  927. m2CountThrLow[on]);
  928. REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
  929. AR_PHY_SFCORR_EXT_M1_THRESH_LOW,
  930. m1ThreshLow[on]);
  931. REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
  932. AR_PHY_SFCORR_EXT_M2_THRESH_LOW,
  933. m2ThreshLow[on]);
  934. REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
  935. AR_PHY_SFCORR_EXT_M1_THRESH,
  936. m1Thresh[on]);
  937. REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
  938. AR_PHY_SFCORR_EXT_M2_THRESH,
  939. m2Thresh[on]);
  940. if (on)
  941. REG_SET_BIT(ah, AR_PHY_SFCORR_LOW,
  942. AR_PHY_SFCORR_LOW_USE_SELF_CORR_LOW);
  943. else
  944. REG_CLR_BIT(ah, AR_PHY_SFCORR_LOW,
  945. AR_PHY_SFCORR_LOW_USE_SELF_CORR_LOW);
  946. if (!on != aniState->ofdmWeakSigDetectOff) {
  947. if (on)
  948. ah->stats.ast_ani_ofdmon++;
  949. else
  950. ah->stats.ast_ani_ofdmoff++;
  951. aniState->ofdmWeakSigDetectOff = !on;
  952. }
  953. break;
  954. }
  955. case ATH9K_ANI_CCK_WEAK_SIGNAL_THR:{
  956. static const int weakSigThrCck[] = { 8, 6 };
  957. u32 high = param ? 1 : 0;
  958. REG_RMW_FIELD(ah, AR_PHY_CCK_DETECT,
  959. AR_PHY_CCK_DETECT_WEAK_SIG_THR_CCK,
  960. weakSigThrCck[high]);
  961. if (high != aniState->cckWeakSigThreshold) {
  962. if (high)
  963. ah->stats.ast_ani_cckhigh++;
  964. else
  965. ah->stats.ast_ani_ccklow++;
  966. aniState->cckWeakSigThreshold = high;
  967. }
  968. break;
  969. }
  970. case ATH9K_ANI_FIRSTEP_LEVEL:{
  971. static const int firstep[] = { 0, 4, 8 };
  972. u32 level = param;
  973. if (level >= ARRAY_SIZE(firstep)) {
  974. ath_dbg(common, ATH_DBG_ANI,
  975. "level out of range (%u > %zu)\n",
  976. level, ARRAY_SIZE(firstep));
  977. return false;
  978. }
  979. REG_RMW_FIELD(ah, AR_PHY_FIND_SIG,
  980. AR_PHY_FIND_SIG_FIRSTEP,
  981. firstep[level]);
  982. if (level > aniState->firstepLevel)
  983. ah->stats.ast_ani_stepup++;
  984. else if (level < aniState->firstepLevel)
  985. ah->stats.ast_ani_stepdown++;
  986. aniState->firstepLevel = level;
  987. break;
  988. }
  989. case ATH9K_ANI_SPUR_IMMUNITY_LEVEL:{
  990. static const int cycpwrThr1[] = { 2, 4, 6, 8, 10, 12, 14, 16 };
  991. u32 level = param;
  992. if (level >= ARRAY_SIZE(cycpwrThr1)) {
  993. ath_dbg(common, ATH_DBG_ANI,
  994. "level out of range (%u > %zu)\n",
  995. level, ARRAY_SIZE(cycpwrThr1));
  996. return false;
  997. }
  998. REG_RMW_FIELD(ah, AR_PHY_TIMING5,
  999. AR_PHY_TIMING5_CYCPWR_THR1,
  1000. cycpwrThr1[level]);
  1001. if (level > aniState->spurImmunityLevel)
  1002. ah->stats.ast_ani_spurup++;
  1003. else if (level < aniState->spurImmunityLevel)
  1004. ah->stats.ast_ani_spurdown++;
  1005. aniState->spurImmunityLevel = level;
  1006. break;
  1007. }
  1008. case ATH9K_ANI_PRESENT:
  1009. break;
  1010. default:
  1011. ath_dbg(common, ATH_DBG_ANI, "invalid cmd %u\n", cmd);
  1012. return false;
  1013. }
  1014. ath_dbg(common, ATH_DBG_ANI, "ANI parameters:\n");
  1015. ath_dbg(common, ATH_DBG_ANI,
  1016. "noiseImmunityLevel=%d, spurImmunityLevel=%d, ofdmWeakSigDetectOff=%d\n",
  1017. aniState->noiseImmunityLevel,
  1018. aniState->spurImmunityLevel,
  1019. !aniState->ofdmWeakSigDetectOff);
  1020. ath_dbg(common, ATH_DBG_ANI,
  1021. "cckWeakSigThreshold=%d, firstepLevel=%d, listenTime=%d\n",
  1022. aniState->cckWeakSigThreshold,
  1023. aniState->firstepLevel,
  1024. aniState->listenTime);
  1025. ath_dbg(common, ATH_DBG_ANI,
  1026. "ofdmPhyErrCount=%d, cckPhyErrCount=%d\n\n",
  1027. aniState->ofdmPhyErrCount,
  1028. aniState->cckPhyErrCount);
  1029. return true;
  1030. }
  1031. static bool ar5008_hw_ani_control_new(struct ath_hw *ah,
  1032. enum ath9k_ani_cmd cmd,
  1033. int param)
  1034. {
  1035. struct ath_common *common = ath9k_hw_common(ah);
  1036. struct ath9k_channel *chan = ah->curchan;
  1037. struct ar5416AniState *aniState = &chan->ani;
  1038. s32 value, value2;
  1039. switch (cmd & ah->ani_function) {
  1040. case ATH9K_ANI_OFDM_WEAK_SIGNAL_DETECTION:{
  1041. /*
  1042. * on == 1 means ofdm weak signal detection is ON
  1043. * on == 1 is the default, for less noise immunity
  1044. *
  1045. * on == 0 means ofdm weak signal detection is OFF
  1046. * on == 0 means more noise imm
  1047. */
  1048. u32 on = param ? 1 : 0;
  1049. /*
  1050. * make register setting for default
  1051. * (weak sig detect ON) come from INI file
  1052. */
  1053. int m1ThreshLow = on ?
  1054. aniState->iniDef.m1ThreshLow : m1ThreshLow_off;
  1055. int m2ThreshLow = on ?
  1056. aniState->iniDef.m2ThreshLow : m2ThreshLow_off;
  1057. int m1Thresh = on ?
  1058. aniState->iniDef.m1Thresh : m1Thresh_off;
  1059. int m2Thresh = on ?
  1060. aniState->iniDef.m2Thresh : m2Thresh_off;
  1061. int m2CountThr = on ?
  1062. aniState->iniDef.m2CountThr : m2CountThr_off;
  1063. int m2CountThrLow = on ?
  1064. aniState->iniDef.m2CountThrLow : m2CountThrLow_off;
  1065. int m1ThreshLowExt = on ?
  1066. aniState->iniDef.m1ThreshLowExt : m1ThreshLowExt_off;
  1067. int m2ThreshLowExt = on ?
  1068. aniState->iniDef.m2ThreshLowExt : m2ThreshLowExt_off;
  1069. int m1ThreshExt = on ?
  1070. aniState->iniDef.m1ThreshExt : m1ThreshExt_off;
  1071. int m2ThreshExt = on ?
  1072. aniState->iniDef.m2ThreshExt : m2ThreshExt_off;
  1073. REG_RMW_FIELD(ah, AR_PHY_SFCORR_LOW,
  1074. AR_PHY_SFCORR_LOW_M1_THRESH_LOW,
  1075. m1ThreshLow);
  1076. REG_RMW_FIELD(ah, AR_PHY_SFCORR_LOW,
  1077. AR_PHY_SFCORR_LOW_M2_THRESH_LOW,
  1078. m2ThreshLow);
  1079. REG_RMW_FIELD(ah, AR_PHY_SFCORR,
  1080. AR_PHY_SFCORR_M1_THRESH, m1Thresh);
  1081. REG_RMW_FIELD(ah, AR_PHY_SFCORR,
  1082. AR_PHY_SFCORR_M2_THRESH, m2Thresh);
  1083. REG_RMW_FIELD(ah, AR_PHY_SFCORR,
  1084. AR_PHY_SFCORR_M2COUNT_THR, m2CountThr);
  1085. REG_RMW_FIELD(ah, AR_PHY_SFCORR_LOW,
  1086. AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW,
  1087. m2CountThrLow);
  1088. REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
  1089. AR_PHY_SFCORR_EXT_M1_THRESH_LOW, m1ThreshLowExt);
  1090. REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
  1091. AR_PHY_SFCORR_EXT_M2_THRESH_LOW, m2ThreshLowExt);
  1092. REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
  1093. AR_PHY_SFCORR_EXT_M1_THRESH, m1ThreshExt);
  1094. REG_RMW_FIELD(ah, AR_PHY_SFCORR_EXT,
  1095. AR_PHY_SFCORR_EXT_M2_THRESH, m2ThreshExt);
  1096. if (on)
  1097. REG_SET_BIT(ah, AR_PHY_SFCORR_LOW,
  1098. AR_PHY_SFCORR_LOW_USE_SELF_CORR_LOW);
  1099. else
  1100. REG_CLR_BIT(ah, AR_PHY_SFCORR_LOW,
  1101. AR_PHY_SFCORR_LOW_USE_SELF_CORR_LOW);
  1102. if (!on != aniState->ofdmWeakSigDetectOff) {
  1103. ath_dbg(common, ATH_DBG_ANI,
  1104. "** ch %d: ofdm weak signal: %s=>%s\n",
  1105. chan->channel,
  1106. !aniState->ofdmWeakSigDetectOff ?
  1107. "on" : "off",
  1108. on ? "on" : "off");
  1109. if (on)
  1110. ah->stats.ast_ani_ofdmon++;
  1111. else
  1112. ah->stats.ast_ani_ofdmoff++;
  1113. aniState->ofdmWeakSigDetectOff = !on;
  1114. }
  1115. break;
  1116. }
  1117. case ATH9K_ANI_FIRSTEP_LEVEL:{
  1118. u32 level = param;
  1119. if (level >= ARRAY_SIZE(firstep_table)) {
  1120. ath_dbg(common, ATH_DBG_ANI,
  1121. "ATH9K_ANI_FIRSTEP_LEVEL: level out of range (%u > %zu)\n",
  1122. level, ARRAY_SIZE(firstep_table));
  1123. return false;
  1124. }
  1125. /*
  1126. * make register setting relative to default
  1127. * from INI file & cap value
  1128. */
  1129. value = firstep_table[level] -
  1130. firstep_table[ATH9K_ANI_FIRSTEP_LVL_NEW] +
  1131. aniState->iniDef.firstep;
  1132. if (value < ATH9K_SIG_FIRSTEP_SETTING_MIN)
  1133. value = ATH9K_SIG_FIRSTEP_SETTING_MIN;
  1134. if (value > ATH9K_SIG_FIRSTEP_SETTING_MAX)
  1135. value = ATH9K_SIG_FIRSTEP_SETTING_MAX;
  1136. REG_RMW_FIELD(ah, AR_PHY_FIND_SIG,
  1137. AR_PHY_FIND_SIG_FIRSTEP,
  1138. value);
  1139. /*
  1140. * we need to set first step low register too
  1141. * make register setting relative to default
  1142. * from INI file & cap value
  1143. */
  1144. value2 = firstep_table[level] -
  1145. firstep_table[ATH9K_ANI_FIRSTEP_LVL_NEW] +
  1146. aniState->iniDef.firstepLow;
  1147. if (value2 < ATH9K_SIG_FIRSTEP_SETTING_MIN)
  1148. value2 = ATH9K_SIG_FIRSTEP_SETTING_MIN;
  1149. if (value2 > ATH9K_SIG_FIRSTEP_SETTING_MAX)
  1150. value2 = ATH9K_SIG_FIRSTEP_SETTING_MAX;
  1151. REG_RMW_FIELD(ah, AR_PHY_FIND_SIG_LOW,
  1152. AR_PHY_FIND_SIG_FIRSTEP_LOW, value2);
  1153. if (level != aniState->firstepLevel) {
  1154. ath_dbg(common, ATH_DBG_ANI,
  1155. "** ch %d: level %d=>%d[def:%d] firstep[level]=%d ini=%d\n",
  1156. chan->channel,
  1157. aniState->firstepLevel,
  1158. level,
  1159. ATH9K_ANI_FIRSTEP_LVL_NEW,
  1160. value,
  1161. aniState->iniDef.firstep);
  1162. ath_dbg(common, ATH_DBG_ANI,
  1163. "** ch %d: level %d=>%d[def:%d] firstep_low[level]=%d ini=%d\n",
  1164. chan->channel,
  1165. aniState->firstepLevel,
  1166. level,
  1167. ATH9K_ANI_FIRSTEP_LVL_NEW,
  1168. value2,
  1169. aniState->iniDef.firstepLow);
  1170. if (level > aniState->firstepLevel)
  1171. ah->stats.ast_ani_stepup++;
  1172. else if (level < aniState->firstepLevel)
  1173. ah->stats.ast_ani_stepdown++;
  1174. aniState->firstepLevel = level;
  1175. }
  1176. break;
  1177. }
  1178. case ATH9K_ANI_SPUR_IMMUNITY_LEVEL:{
  1179. u32 level = param;
  1180. if (level >= ARRAY_SIZE(cycpwrThr1_table)) {
  1181. ath_dbg(common, ATH_DBG_ANI,
  1182. "ATH9K_ANI_SPUR_IMMUNITY_LEVEL: level out of range (%u > %zu)\n",
  1183. level, ARRAY_SIZE(cycpwrThr1_table));
  1184. return false;
  1185. }
  1186. /*
  1187. * make register setting relative to default
  1188. * from INI file & cap value
  1189. */
  1190. value = cycpwrThr1_table[level] -
  1191. cycpwrThr1_table[ATH9K_ANI_SPUR_IMMUNE_LVL_NEW] +
  1192. aniState->iniDef.cycpwrThr1;
  1193. if (value < ATH9K_SIG_SPUR_IMM_SETTING_MIN)
  1194. value = ATH9K_SIG_SPUR_IMM_SETTING_MIN;
  1195. if (value > ATH9K_SIG_SPUR_IMM_SETTING_MAX)
  1196. value = ATH9K_SIG_SPUR_IMM_SETTING_MAX;
  1197. REG_RMW_FIELD(ah, AR_PHY_TIMING5,
  1198. AR_PHY_TIMING5_CYCPWR_THR1,
  1199. value);
  1200. /*
  1201. * set AR_PHY_EXT_CCA for extension channel
  1202. * make register setting relative to default
  1203. * from INI file & cap value
  1204. */
  1205. value2 = cycpwrThr1_table[level] -
  1206. cycpwrThr1_table[ATH9K_ANI_SPUR_IMMUNE_LVL_NEW] +
  1207. aniState->iniDef.cycpwrThr1Ext;
  1208. if (value2 < ATH9K_SIG_SPUR_IMM_SETTING_MIN)
  1209. value2 = ATH9K_SIG_SPUR_IMM_SETTING_MIN;
  1210. if (value2 > ATH9K_SIG_SPUR_IMM_SETTING_MAX)
  1211. value2 = ATH9K_SIG_SPUR_IMM_SETTING_MAX;
  1212. REG_RMW_FIELD(ah, AR_PHY_EXT_CCA,
  1213. AR_PHY_EXT_TIMING5_CYCPWR_THR1, value2);
  1214. if (level != aniState->spurImmunityLevel) {
  1215. ath_dbg(common, ATH_DBG_ANI,
  1216. "** ch %d: level %d=>%d[def:%d] cycpwrThr1[level]=%d ini=%d\n",
  1217. chan->channel,
  1218. aniState->spurImmunityLevel,
  1219. level,
  1220. ATH9K_ANI_SPUR_IMMUNE_LVL_NEW,
  1221. value,
  1222. aniState->iniDef.cycpwrThr1);
  1223. ath_dbg(common, ATH_DBG_ANI,
  1224. "** ch %d: level %d=>%d[def:%d] cycpwrThr1Ext[level]=%d ini=%d\n",
  1225. chan->channel,
  1226. aniState->spurImmunityLevel,
  1227. level,
  1228. ATH9K_ANI_SPUR_IMMUNE_LVL_NEW,
  1229. value2,
  1230. aniState->iniDef.cycpwrThr1Ext);
  1231. if (level > aniState->spurImmunityLevel)
  1232. ah->stats.ast_ani_spurup++;
  1233. else if (level < aniState->spurImmunityLevel)
  1234. ah->stats.ast_ani_spurdown++;
  1235. aniState->spurImmunityLevel = level;
  1236. }
  1237. break;
  1238. }
  1239. case ATH9K_ANI_MRC_CCK:
  1240. /*
  1241. * You should not see this as AR5008, AR9001, AR9002
  1242. * does not have hardware support for MRC CCK.
  1243. */
  1244. WARN_ON(1);
  1245. break;
  1246. case ATH9K_ANI_PRESENT:
  1247. break;
  1248. default:
  1249. ath_dbg(common, ATH_DBG_ANI, "invalid cmd %u\n", cmd);
  1250. return false;
  1251. }
  1252. ath_dbg(common, ATH_DBG_ANI,
  1253. "ANI parameters: SI=%d, ofdmWS=%s FS=%d MRCcck=%s listenTime=%d ofdmErrs=%d cckErrs=%d\n",
  1254. aniState->spurImmunityLevel,
  1255. !aniState->ofdmWeakSigDetectOff ? "on" : "off",
  1256. aniState->firstepLevel,
  1257. !aniState->mrcCCKOff ? "on" : "off",
  1258. aniState->listenTime,
  1259. aniState->ofdmPhyErrCount,
  1260. aniState->cckPhyErrCount);
  1261. return true;
  1262. }
  1263. static void ar5008_hw_do_getnf(struct ath_hw *ah,
  1264. int16_t nfarray[NUM_NF_READINGS])
  1265. {
  1266. int16_t nf;
  1267. nf = MS(REG_READ(ah, AR_PHY_CCA), AR_PHY_MINCCA_PWR);
  1268. nfarray[0] = sign_extend32(nf, 8);
  1269. nf = MS(REG_READ(ah, AR_PHY_CH1_CCA), AR_PHY_CH1_MINCCA_PWR);
  1270. nfarray[1] = sign_extend32(nf, 8);
  1271. nf = MS(REG_READ(ah, AR_PHY_CH2_CCA), AR_PHY_CH2_MINCCA_PWR);
  1272. nfarray[2] = sign_extend32(nf, 8);
  1273. if (!IS_CHAN_HT40(ah->curchan))
  1274. return;
  1275. nf = MS(REG_READ(ah, AR_PHY_EXT_CCA), AR_PHY_EXT_MINCCA_PWR);
  1276. nfarray[3] = sign_extend32(nf, 8);
  1277. nf = MS(REG_READ(ah, AR_PHY_CH1_EXT_CCA), AR_PHY_CH1_EXT_MINCCA_PWR);
  1278. nfarray[4] = sign_extend32(nf, 8);
  1279. nf = MS(REG_READ(ah, AR_PHY_CH2_EXT_CCA), AR_PHY_CH2_EXT_MINCCA_PWR);
  1280. nfarray[5] = sign_extend32(nf, 8);
  1281. }
  1282. /*
  1283. * Initialize the ANI register values with default (ini) values.
  1284. * This routine is called during a (full) hardware reset after
  1285. * all the registers are initialised from the INI.
  1286. */
  1287. static void ar5008_hw_ani_cache_ini_regs(struct ath_hw *ah)
  1288. {
  1289. struct ath_common *common = ath9k_hw_common(ah);
  1290. struct ath9k_channel *chan = ah->curchan;
  1291. struct ar5416AniState *aniState = &chan->ani;
  1292. struct ath9k_ani_default *iniDef;
  1293. u32 val;
  1294. iniDef = &aniState->iniDef;
  1295. ath_dbg(common, ATH_DBG_ANI, "ver %d.%d opmode %u chan %d Mhz/0x%x\n",
  1296. ah->hw_version.macVersion,
  1297. ah->hw_version.macRev,
  1298. ah->opmode,
  1299. chan->channel,
  1300. chan->channelFlags);
  1301. val = REG_READ(ah, AR_PHY_SFCORR);
  1302. iniDef->m1Thresh = MS(val, AR_PHY_SFCORR_M1_THRESH);
  1303. iniDef->m2Thresh = MS(val, AR_PHY_SFCORR_M2_THRESH);
  1304. iniDef->m2CountThr = MS(val, AR_PHY_SFCORR_M2COUNT_THR);
  1305. val = REG_READ(ah, AR_PHY_SFCORR_LOW);
  1306. iniDef->m1ThreshLow = MS(val, AR_PHY_SFCORR_LOW_M1_THRESH_LOW);
  1307. iniDef->m2ThreshLow = MS(val, AR_PHY_SFCORR_LOW_M2_THRESH_LOW);
  1308. iniDef->m2CountThrLow = MS(val, AR_PHY_SFCORR_LOW_M2COUNT_THR_LOW);
  1309. val = REG_READ(ah, AR_PHY_SFCORR_EXT);
  1310. iniDef->m1ThreshExt = MS(val, AR_PHY_SFCORR_EXT_M1_THRESH);
  1311. iniDef->m2ThreshExt = MS(val, AR_PHY_SFCORR_EXT_M2_THRESH);
  1312. iniDef->m1ThreshLowExt = MS(val, AR_PHY_SFCORR_EXT_M1_THRESH_LOW);
  1313. iniDef->m2ThreshLowExt = MS(val, AR_PHY_SFCORR_EXT_M2_THRESH_LOW);
  1314. iniDef->firstep = REG_READ_FIELD(ah,
  1315. AR_PHY_FIND_SIG,
  1316. AR_PHY_FIND_SIG_FIRSTEP);
  1317. iniDef->firstepLow = REG_READ_FIELD(ah,
  1318. AR_PHY_FIND_SIG_LOW,
  1319. AR_PHY_FIND_SIG_FIRSTEP_LOW);
  1320. iniDef->cycpwrThr1 = REG_READ_FIELD(ah,
  1321. AR_PHY_TIMING5,
  1322. AR_PHY_TIMING5_CYCPWR_THR1);
  1323. iniDef->cycpwrThr1Ext = REG_READ_FIELD(ah,
  1324. AR_PHY_EXT_CCA,
  1325. AR_PHY_EXT_TIMING5_CYCPWR_THR1);
  1326. /* these levels just got reset to defaults by the INI */
  1327. aniState->spurImmunityLevel = ATH9K_ANI_SPUR_IMMUNE_LVL_NEW;
  1328. aniState->firstepLevel = ATH9K_ANI_FIRSTEP_LVL_NEW;
  1329. aniState->ofdmWeakSigDetectOff = !ATH9K_ANI_USE_OFDM_WEAK_SIG;
  1330. aniState->mrcCCKOff = true; /* not available on pre AR9003 */
  1331. }
  1332. static void ar5008_hw_set_nf_limits(struct ath_hw *ah)
  1333. {
  1334. ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_5416_2GHZ;
  1335. ah->nf_2g.min = AR_PHY_CCA_MIN_GOOD_VAL_5416_2GHZ;
  1336. ah->nf_2g.nominal = AR_PHY_CCA_NOM_VAL_5416_2GHZ;
  1337. ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_5416_5GHZ;
  1338. ah->nf_5g.min = AR_PHY_CCA_MIN_GOOD_VAL_5416_5GHZ;
  1339. ah->nf_5g.nominal = AR_PHY_CCA_NOM_VAL_5416_5GHZ;
  1340. }
  1341. static void ar5008_hw_set_radar_params(struct ath_hw *ah,
  1342. struct ath_hw_radar_conf *conf)
  1343. {
  1344. u32 radar_0 = 0, radar_1 = 0;
  1345. if (!conf) {
  1346. REG_CLR_BIT(ah, AR_PHY_RADAR_0, AR_PHY_RADAR_0_ENA);
  1347. return;
  1348. }
  1349. radar_0 |= AR_PHY_RADAR_0_ENA | AR_PHY_RADAR_0_FFT_ENA;
  1350. radar_0 |= SM(conf->fir_power, AR_PHY_RADAR_0_FIRPWR);
  1351. radar_0 |= SM(conf->radar_rssi, AR_PHY_RADAR_0_RRSSI);
  1352. radar_0 |= SM(conf->pulse_height, AR_PHY_RADAR_0_HEIGHT);
  1353. radar_0 |= SM(conf->pulse_rssi, AR_PHY_RADAR_0_PRSSI);
  1354. radar_0 |= SM(conf->pulse_inband, AR_PHY_RADAR_0_INBAND);
  1355. radar_1 |= AR_PHY_RADAR_1_MAX_RRSSI;
  1356. radar_1 |= AR_PHY_RADAR_1_BLOCK_CHECK;
  1357. radar_1 |= SM(conf->pulse_maxlen, AR_PHY_RADAR_1_MAXLEN);
  1358. radar_1 |= SM(conf->pulse_inband_step, AR_PHY_RADAR_1_RELSTEP_THRESH);
  1359. radar_1 |= SM(conf->radar_inband, AR_PHY_RADAR_1_RELPWR_THRESH);
  1360. REG_WRITE(ah, AR_PHY_RADAR_0, radar_0);
  1361. REG_WRITE(ah, AR_PHY_RADAR_1, radar_1);
  1362. if (conf->ext_channel)
  1363. REG_SET_BIT(ah, AR_PHY_RADAR_EXT, AR_PHY_RADAR_EXT_ENA);
  1364. else
  1365. REG_CLR_BIT(ah, AR_PHY_RADAR_EXT, AR_PHY_RADAR_EXT_ENA);
  1366. }
  1367. static void ar5008_hw_set_radar_conf(struct ath_hw *ah)
  1368. {
  1369. struct ath_hw_radar_conf *conf = &ah->radar_conf;
  1370. conf->fir_power = -33;
  1371. conf->radar_rssi = 20;
  1372. conf->pulse_height = 10;
  1373. conf->pulse_rssi = 24;
  1374. conf->pulse_inband = 15;
  1375. conf->pulse_maxlen = 255;
  1376. conf->pulse_inband_step = 12;
  1377. conf->radar_inband = 8;
  1378. }
  1379. void ar5008_hw_attach_phy_ops(struct ath_hw *ah)
  1380. {
  1381. struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
  1382. static const u32 ar5416_cca_regs[6] = {
  1383. AR_PHY_CCA,
  1384. AR_PHY_CH1_CCA,
  1385. AR_PHY_CH2_CCA,
  1386. AR_PHY_EXT_CCA,
  1387. AR_PHY_CH1_EXT_CCA,
  1388. AR_PHY_CH2_EXT_CCA
  1389. };
  1390. priv_ops->rf_set_freq = ar5008_hw_set_channel;
  1391. priv_ops->spur_mitigate_freq = ar5008_hw_spur_mitigate;
  1392. priv_ops->rf_alloc_ext_banks = ar5008_hw_rf_alloc_ext_banks;
  1393. priv_ops->rf_free_ext_banks = ar5008_hw_rf_free_ext_banks;
  1394. priv_ops->set_rf_regs = ar5008_hw_set_rf_regs;
  1395. priv_ops->set_channel_regs = ar5008_hw_set_channel_regs;
  1396. priv_ops->init_bb = ar5008_hw_init_bb;
  1397. priv_ops->process_ini = ar5008_hw_process_ini;
  1398. priv_ops->set_rfmode = ar5008_hw_set_rfmode;
  1399. priv_ops->mark_phy_inactive = ar5008_hw_mark_phy_inactive;
  1400. priv_ops->set_delta_slope = ar5008_hw_set_delta_slope;
  1401. priv_ops->rfbus_req = ar5008_hw_rfbus_req;
  1402. priv_ops->rfbus_done = ar5008_hw_rfbus_done;
  1403. priv_ops->enable_rfkill = ar5008_hw_enable_rfkill;
  1404. priv_ops->restore_chainmask = ar5008_restore_chainmask;
  1405. priv_ops->set_diversity = ar5008_set_diversity;
  1406. priv_ops->do_getnf = ar5008_hw_do_getnf;
  1407. priv_ops->set_radar_params = ar5008_hw_set_radar_params;
  1408. if (modparam_force_new_ani) {
  1409. priv_ops->ani_control = ar5008_hw_ani_control_new;
  1410. priv_ops->ani_cache_ini_regs = ar5008_hw_ani_cache_ini_regs;
  1411. } else
  1412. priv_ops->ani_control = ar5008_hw_ani_control_old;
  1413. if (AR_SREV_9100(ah))
  1414. priv_ops->compute_pll_control = ar9100_hw_compute_pll_control;
  1415. else if (AR_SREV_9160_10_OR_LATER(ah))
  1416. priv_ops->compute_pll_control = ar9160_hw_compute_pll_control;
  1417. else
  1418. priv_ops->compute_pll_control = ar5008_hw_compute_pll_control;
  1419. ar5008_hw_set_nf_limits(ah);
  1420. ar5008_hw_set_radar_conf(ah);
  1421. memcpy(ah->nf_regs, ar5416_cca_regs, sizeof(ah->nf_regs));
  1422. }