quirks.c 80 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317
  1. /*
  2. * This file contains work-arounds for many known PCI hardware
  3. * bugs. Devices present only on certain architectures (host
  4. * bridges et cetera) should be handled in arch-specific code.
  5. *
  6. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  7. *
  8. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  9. *
  10. * Init/reset quirks for USB host controllers should be in the
  11. * USB quirks file, where their drivers can access reuse it.
  12. *
  13. * The bridge optimization stuff has been removed. If you really
  14. * have a silly BIOS which is unable to set your host bridge right,
  15. * use the PowerTweak utility (see http://powertweak.sourceforge.net).
  16. */
  17. #include <linux/types.h>
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/init.h>
  21. #include <linux/delay.h>
  22. #include <linux/acpi.h>
  23. #include <linux/kallsyms.h>
  24. #include <linux/dmi.h>
  25. #include "pci.h"
  26. int isa_dma_bridge_buggy;
  27. EXPORT_SYMBOL(isa_dma_bridge_buggy);
  28. int pci_pci_problems;
  29. EXPORT_SYMBOL(pci_pci_problems);
  30. int pcie_mch_quirk;
  31. EXPORT_SYMBOL(pcie_mch_quirk);
  32. #ifdef CONFIG_PCI_QUIRKS
  33. /* The Mellanox Tavor device gives false positive parity errors
  34. * Mark this device with a broken_parity_status, to allow
  35. * PCI scanning code to "skip" this now blacklisted device.
  36. */
  37. static void __devinit quirk_mellanox_tavor(struct pci_dev *dev)
  38. {
  39. dev->broken_parity_status = 1; /* This device gives false positives */
  40. }
  41. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
  42. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
  43. /* Deal with broken BIOS'es that neglect to enable passive release,
  44. which can cause problems in combination with the 82441FX/PPro MTRRs */
  45. static void quirk_passive_release(struct pci_dev *dev)
  46. {
  47. struct pci_dev *d = NULL;
  48. unsigned char dlc;
  49. /* We have to make sure a particular bit is set in the PIIX3
  50. ISA bridge, so we have to go out and find it. */
  51. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  52. pci_read_config_byte(d, 0x82, &dlc);
  53. if (!(dlc & 1<<1)) {
  54. dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
  55. dlc |= 1<<1;
  56. pci_write_config_byte(d, 0x82, dlc);
  57. }
  58. }
  59. }
  60. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  61. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  62. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  63. but VIA don't answer queries. If you happen to have good contacts at VIA
  64. ask them for me please -- Alan
  65. This appears to be BIOS not version dependent. So presumably there is a
  66. chipset level fix */
  67. static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
  68. {
  69. if (!isa_dma_bridge_buggy) {
  70. isa_dma_bridge_buggy=1;
  71. dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
  72. }
  73. }
  74. /*
  75. * Its not totally clear which chipsets are the problematic ones
  76. * We know 82C586 and 82C596 variants are affected.
  77. */
  78. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
  79. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
  80. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
  81. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
  82. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
  83. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
  84. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
  85. /*
  86. * Chipsets where PCI->PCI transfers vanish or hang
  87. */
  88. static void __devinit quirk_nopcipci(struct pci_dev *dev)
  89. {
  90. if ((pci_pci_problems & PCIPCI_FAIL)==0) {
  91. dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
  92. pci_pci_problems |= PCIPCI_FAIL;
  93. }
  94. }
  95. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
  96. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
  97. static void __devinit quirk_nopciamd(struct pci_dev *dev)
  98. {
  99. u8 rev;
  100. pci_read_config_byte(dev, 0x08, &rev);
  101. if (rev == 0x13) {
  102. /* Erratum 24 */
  103. dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
  104. pci_pci_problems |= PCIAGP_FAIL;
  105. }
  106. }
  107. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
  108. /*
  109. * Triton requires workarounds to be used by the drivers
  110. */
  111. static void __devinit quirk_triton(struct pci_dev *dev)
  112. {
  113. if ((pci_pci_problems&PCIPCI_TRITON)==0) {
  114. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  115. pci_pci_problems |= PCIPCI_TRITON;
  116. }
  117. }
  118. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
  119. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
  120. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
  121. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
  122. /*
  123. * VIA Apollo KT133 needs PCI latency patch
  124. * Made according to a windows driver based patch by George E. Breese
  125. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  126. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  127. * the info on which Mr Breese based his work.
  128. *
  129. * Updated based on further information from the site and also on
  130. * information provided by VIA
  131. */
  132. static void quirk_vialatency(struct pci_dev *dev)
  133. {
  134. struct pci_dev *p;
  135. u8 busarb;
  136. /* Ok we have a potential problem chipset here. Now see if we have
  137. a buggy southbridge */
  138. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  139. if (p!=NULL) {
  140. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  141. /* Check for buggy part revisions */
  142. if (p->revision < 0x40 || p->revision > 0x42)
  143. goto exit;
  144. } else {
  145. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  146. if (p==NULL) /* No problem parts */
  147. goto exit;
  148. /* Check for buggy part revisions */
  149. if (p->revision < 0x10 || p->revision > 0x12)
  150. goto exit;
  151. }
  152. /*
  153. * Ok we have the problem. Now set the PCI master grant to
  154. * occur every master grant. The apparent bug is that under high
  155. * PCI load (quite common in Linux of course) you can get data
  156. * loss when the CPU is held off the bus for 3 bus master requests
  157. * This happens to include the IDE controllers....
  158. *
  159. * VIA only apply this fix when an SB Live! is present but under
  160. * both Linux and Windows this isnt enough, and we have seen
  161. * corruption without SB Live! but with things like 3 UDMA IDE
  162. * controllers. So we ignore that bit of the VIA recommendation..
  163. */
  164. pci_read_config_byte(dev, 0x76, &busarb);
  165. /* Set bit 4 and bi 5 of byte 76 to 0x01
  166. "Master priority rotation on every PCI master grant */
  167. busarb &= ~(1<<5);
  168. busarb |= (1<<4);
  169. pci_write_config_byte(dev, 0x76, busarb);
  170. dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
  171. exit:
  172. pci_dev_put(p);
  173. }
  174. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  175. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  176. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  177. /* Must restore this on a resume from RAM */
  178. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  179. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  180. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  181. /*
  182. * VIA Apollo VP3 needs ETBF on BT848/878
  183. */
  184. static void __devinit quirk_viaetbf(struct pci_dev *dev)
  185. {
  186. if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
  187. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  188. pci_pci_problems |= PCIPCI_VIAETBF;
  189. }
  190. }
  191. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
  192. static void __devinit quirk_vsfx(struct pci_dev *dev)
  193. {
  194. if ((pci_pci_problems&PCIPCI_VSFX)==0) {
  195. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  196. pci_pci_problems |= PCIPCI_VSFX;
  197. }
  198. }
  199. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
  200. /*
  201. * Ali Magik requires workarounds to be used by the drivers
  202. * that DMA to AGP space. Latency must be set to 0xA and triton
  203. * workaround applied too
  204. * [Info kindly provided by ALi]
  205. */
  206. static void __init quirk_alimagik(struct pci_dev *dev)
  207. {
  208. if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
  209. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  210. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  211. }
  212. }
  213. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
  214. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
  215. /*
  216. * Natoma has some interesting boundary conditions with Zoran stuff
  217. * at least
  218. */
  219. static void __devinit quirk_natoma(struct pci_dev *dev)
  220. {
  221. if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
  222. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  223. pci_pci_problems |= PCIPCI_NATOMA;
  224. }
  225. }
  226. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
  227. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
  228. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
  229. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
  230. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
  231. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
  232. /*
  233. * This chip can cause PCI parity errors if config register 0xA0 is read
  234. * while DMAs are occurring.
  235. */
  236. static void __devinit quirk_citrine(struct pci_dev *dev)
  237. {
  238. dev->cfg_size = 0xA0;
  239. }
  240. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
  241. /*
  242. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  243. * If it's needed, re-allocate the region.
  244. */
  245. static void __devinit quirk_s3_64M(struct pci_dev *dev)
  246. {
  247. struct resource *r = &dev->resource[0];
  248. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  249. r->start = 0;
  250. r->end = 0x3ffffff;
  251. }
  252. }
  253. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
  254. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
  255. static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
  256. unsigned size, int nr, const char *name)
  257. {
  258. region &= ~(size-1);
  259. if (region) {
  260. struct pci_bus_region bus_region;
  261. struct resource *res = dev->resource + nr;
  262. res->name = pci_name(dev);
  263. res->start = region;
  264. res->end = region + size - 1;
  265. res->flags = IORESOURCE_IO;
  266. /* Convert from PCI bus to resource space. */
  267. bus_region.start = res->start;
  268. bus_region.end = res->end;
  269. pcibios_bus_to_resource(dev, res, &bus_region);
  270. pci_claim_resource(dev, nr);
  271. dev_info(&dev->dev, "quirk: region %04x-%04x claimed by %s\n", region, region + size - 1, name);
  272. }
  273. }
  274. /*
  275. * ATI Northbridge setups MCE the processor if you even
  276. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  277. */
  278. static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
  279. {
  280. dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
  281. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  282. request_region(0x3b0, 0x0C, "RadeonIGP");
  283. request_region(0x3d3, 0x01, "RadeonIGP");
  284. }
  285. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
  286. /*
  287. * Let's make the southbridge information explicit instead
  288. * of having to worry about people probing the ACPI areas,
  289. * for example.. (Yes, it happens, and if you read the wrong
  290. * ACPI register it will put the machine to sleep with no
  291. * way of waking it up again. Bummer).
  292. *
  293. * ALI M7101: Two IO regions pointed to by words at
  294. * 0xE0 (64 bytes of ACPI registers)
  295. * 0xE2 (32 bytes of SMB registers)
  296. */
  297. static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
  298. {
  299. u16 region;
  300. pci_read_config_word(dev, 0xE0, &region);
  301. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  302. pci_read_config_word(dev, 0xE2, &region);
  303. quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  304. }
  305. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
  306. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  307. {
  308. u32 devres;
  309. u32 mask, size, base;
  310. pci_read_config_dword(dev, port, &devres);
  311. if ((devres & enable) != enable)
  312. return;
  313. mask = (devres >> 16) & 15;
  314. base = devres & 0xffff;
  315. size = 16;
  316. for (;;) {
  317. unsigned bit = size >> 1;
  318. if ((bit & mask) == bit)
  319. break;
  320. size = bit;
  321. }
  322. /*
  323. * For now we only print it out. Eventually we'll want to
  324. * reserve it (at least if it's in the 0x1000+ range), but
  325. * let's get enough confirmation reports first.
  326. */
  327. base &= -size;
  328. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
  329. }
  330. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  331. {
  332. u32 devres;
  333. u32 mask, size, base;
  334. pci_read_config_dword(dev, port, &devres);
  335. if ((devres & enable) != enable)
  336. return;
  337. base = devres & 0xffff0000;
  338. mask = (devres & 0x3f) << 16;
  339. size = 128 << 16;
  340. for (;;) {
  341. unsigned bit = size >> 1;
  342. if ((bit & mask) == bit)
  343. break;
  344. size = bit;
  345. }
  346. /*
  347. * For now we only print it out. Eventually we'll want to
  348. * reserve it, but let's get enough confirmation reports first.
  349. */
  350. base &= -size;
  351. dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
  352. }
  353. /*
  354. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  355. * 0x40 (64 bytes of ACPI registers)
  356. * 0x90 (16 bytes of SMB registers)
  357. * and a few strange programmable PIIX4 device resources.
  358. */
  359. static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
  360. {
  361. u32 region, res_a;
  362. pci_read_config_dword(dev, 0x40, &region);
  363. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  364. pci_read_config_dword(dev, 0x90, &region);
  365. quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  366. /* Device resource A has enables for some of the other ones */
  367. pci_read_config_dword(dev, 0x5c, &res_a);
  368. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  369. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  370. /* Device resource D is just bitfields for static resources */
  371. /* Device 12 enabled? */
  372. if (res_a & (1 << 29)) {
  373. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  374. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  375. }
  376. /* Device 13 enabled? */
  377. if (res_a & (1 << 30)) {
  378. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  379. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  380. }
  381. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  382. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  383. }
  384. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
  385. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
  386. /*
  387. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  388. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  389. * 0x58 (64 bytes of GPIO I/O space)
  390. */
  391. static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
  392. {
  393. u32 region;
  394. pci_read_config_dword(dev, 0x40, &region);
  395. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH4 ACPI/GPIO/TCO");
  396. pci_read_config_dword(dev, 0x58, &region);
  397. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH4 GPIO");
  398. }
  399. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
  400. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
  401. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
  402. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
  403. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
  404. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
  405. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
  406. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
  407. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
  408. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
  409. static void __devinit ich6_lpc_acpi_gpio(struct pci_dev *dev)
  410. {
  411. u32 region;
  412. pci_read_config_dword(dev, 0x40, &region);
  413. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH6 ACPI/GPIO/TCO");
  414. pci_read_config_dword(dev, 0x48, &region);
  415. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH6 GPIO");
  416. }
  417. static void __devinit ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
  418. {
  419. u32 val;
  420. u32 size, base;
  421. pci_read_config_dword(dev, reg, &val);
  422. /* Enabled? */
  423. if (!(val & 1))
  424. return;
  425. base = val & 0xfffc;
  426. if (dynsize) {
  427. /*
  428. * This is not correct. It is 16, 32 or 64 bytes depending on
  429. * register D31:F0:ADh bits 5:4.
  430. *
  431. * But this gets us at least _part_ of it.
  432. */
  433. size = 16;
  434. } else {
  435. size = 128;
  436. }
  437. base &= ~(size-1);
  438. /* Just print it out for now. We should reserve it after more debugging */
  439. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
  440. }
  441. static void __devinit quirk_ich6_lpc(struct pci_dev *dev)
  442. {
  443. /* Shared ACPI/GPIO decode with all ICH6+ */
  444. ich6_lpc_acpi_gpio(dev);
  445. /* ICH6-specific generic IO decode */
  446. ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
  447. ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
  448. }
  449. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
  450. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
  451. static void __devinit ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
  452. {
  453. u32 val;
  454. u32 mask, base;
  455. pci_read_config_dword(dev, reg, &val);
  456. /* Enabled? */
  457. if (!(val & 1))
  458. return;
  459. /*
  460. * IO base in bits 15:2, mask in bits 23:18, both
  461. * are dword-based
  462. */
  463. base = val & 0xfffc;
  464. mask = (val >> 16) & 0xfc;
  465. mask |= 3;
  466. /* Just print it out for now. We should reserve it after more debugging */
  467. dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
  468. }
  469. /* ICH7-10 has the same common LPC generic IO decode registers */
  470. static void __devinit quirk_ich7_lpc(struct pci_dev *dev)
  471. {
  472. /* We share the common ACPI/DPIO decode with ICH6 */
  473. ich6_lpc_acpi_gpio(dev);
  474. /* And have 4 ICH7+ generic decodes */
  475. ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
  476. ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
  477. ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
  478. ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
  479. }
  480. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
  481. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
  482. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
  483. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
  484. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
  485. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
  486. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
  487. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
  488. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
  489. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
  490. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
  491. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
  492. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
  493. /*
  494. * VIA ACPI: One IO region pointed to by longword at
  495. * 0x48 or 0x20 (256 bytes of ACPI registers)
  496. */
  497. static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
  498. {
  499. u32 region;
  500. if (dev->revision & 0x10) {
  501. pci_read_config_dword(dev, 0x48, &region);
  502. region &= PCI_BASE_ADDRESS_IO_MASK;
  503. quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
  504. }
  505. }
  506. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
  507. /*
  508. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  509. * 0x48 (256 bytes of ACPI registers)
  510. * 0x70 (128 bytes of hardware monitoring register)
  511. * 0x90 (16 bytes of SMB registers)
  512. */
  513. static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
  514. {
  515. u16 hm;
  516. u32 smb;
  517. quirk_vt82c586_acpi(dev);
  518. pci_read_config_word(dev, 0x70, &hm);
  519. hm &= PCI_BASE_ADDRESS_IO_MASK;
  520. quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
  521. pci_read_config_dword(dev, 0x90, &smb);
  522. smb &= PCI_BASE_ADDRESS_IO_MASK;
  523. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
  524. }
  525. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
  526. /*
  527. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  528. * 0x88 (128 bytes of power management registers)
  529. * 0xd0 (16 bytes of SMB registers)
  530. */
  531. static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
  532. {
  533. u16 pm, smb;
  534. pci_read_config_word(dev, 0x88, &pm);
  535. pm &= PCI_BASE_ADDRESS_IO_MASK;
  536. quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  537. pci_read_config_word(dev, 0xd0, &smb);
  538. smb &= PCI_BASE_ADDRESS_IO_MASK;
  539. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
  540. }
  541. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  542. #ifdef CONFIG_X86_IO_APIC
  543. #include <asm/io_apic.h>
  544. /*
  545. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  546. * devices to the external APIC.
  547. *
  548. * TODO: When we have device-specific interrupt routers,
  549. * this code will go away from quirks.
  550. */
  551. static void quirk_via_ioapic(struct pci_dev *dev)
  552. {
  553. u8 tmp;
  554. if (nr_ioapics < 1)
  555. tmp = 0; /* nothing routed to external APIC */
  556. else
  557. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  558. dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
  559. tmp == 0 ? "Disa" : "Ena");
  560. /* Offset 0x58: External APIC IRQ output control */
  561. pci_write_config_byte (dev, 0x58, tmp);
  562. }
  563. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  564. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  565. /*
  566. * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
  567. * This leads to doubled level interrupt rates.
  568. * Set this bit to get rid of cycle wastage.
  569. * Otherwise uncritical.
  570. */
  571. static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  572. {
  573. u8 misc_control2;
  574. #define BYPASS_APIC_DEASSERT 8
  575. pci_read_config_byte(dev, 0x5B, &misc_control2);
  576. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  577. dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
  578. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  579. }
  580. }
  581. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  582. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  583. /*
  584. * The AMD io apic can hang the box when an apic irq is masked.
  585. * We check all revs >= B0 (yet not in the pre production!) as the bug
  586. * is currently marked NoFix
  587. *
  588. * We have multiple reports of hangs with this chipset that went away with
  589. * noapic specified. For the moment we assume it's the erratum. We may be wrong
  590. * of course. However the advice is demonstrably good even if so..
  591. */
  592. static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
  593. {
  594. if (dev->revision >= 0x02) {
  595. dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
  596. dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
  597. }
  598. }
  599. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
  600. static void __init quirk_ioapic_rmw(struct pci_dev *dev)
  601. {
  602. if (dev->devfn == 0 && dev->bus->number == 0)
  603. sis_apic_bug = 1;
  604. }
  605. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw);
  606. #endif /* CONFIG_X86_IO_APIC */
  607. /*
  608. * Some settings of MMRBC can lead to data corruption so block changes.
  609. * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
  610. */
  611. static void __init quirk_amd_8131_mmrbc(struct pci_dev *dev)
  612. {
  613. if (dev->subordinate && dev->revision <= 0x12) {
  614. dev_info(&dev->dev, "AMD8131 rev %x detected; "
  615. "disabling PCI-X MMRBC\n", dev->revision);
  616. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
  617. }
  618. }
  619. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
  620. /*
  621. * FIXME: it is questionable that quirk_via_acpi
  622. * is needed. It shows up as an ISA bridge, and does not
  623. * support the PCI_INTERRUPT_LINE register at all. Therefore
  624. * it seems like setting the pci_dev's 'irq' to the
  625. * value of the ACPI SCI interrupt is only done for convenience.
  626. * -jgarzik
  627. */
  628. static void __devinit quirk_via_acpi(struct pci_dev *d)
  629. {
  630. /*
  631. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  632. */
  633. u8 irq;
  634. pci_read_config_byte(d, 0x42, &irq);
  635. irq &= 0xf;
  636. if (irq && (irq != 2))
  637. d->irq = irq;
  638. }
  639. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
  640. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
  641. /*
  642. * VIA bridges which have VLink
  643. */
  644. static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
  645. static void quirk_via_bridge(struct pci_dev *dev)
  646. {
  647. /* See what bridge we have and find the device ranges */
  648. switch (dev->device) {
  649. case PCI_DEVICE_ID_VIA_82C686:
  650. /* The VT82C686 is special, it attaches to PCI and can have
  651. any device number. All its subdevices are functions of
  652. that single device. */
  653. via_vlink_dev_lo = PCI_SLOT(dev->devfn);
  654. via_vlink_dev_hi = PCI_SLOT(dev->devfn);
  655. break;
  656. case PCI_DEVICE_ID_VIA_8237:
  657. case PCI_DEVICE_ID_VIA_8237A:
  658. via_vlink_dev_lo = 15;
  659. break;
  660. case PCI_DEVICE_ID_VIA_8235:
  661. via_vlink_dev_lo = 16;
  662. break;
  663. case PCI_DEVICE_ID_VIA_8231:
  664. case PCI_DEVICE_ID_VIA_8233_0:
  665. case PCI_DEVICE_ID_VIA_8233A:
  666. case PCI_DEVICE_ID_VIA_8233C_0:
  667. via_vlink_dev_lo = 17;
  668. break;
  669. }
  670. }
  671. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
  672. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
  673. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
  674. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
  675. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
  676. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
  677. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
  678. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
  679. /**
  680. * quirk_via_vlink - VIA VLink IRQ number update
  681. * @dev: PCI device
  682. *
  683. * If the device we are dealing with is on a PIC IRQ we need to
  684. * ensure that the IRQ line register which usually is not relevant
  685. * for PCI cards, is actually written so that interrupts get sent
  686. * to the right place.
  687. * We only do this on systems where a VIA south bridge was detected,
  688. * and only for VIA devices on the motherboard (see quirk_via_bridge
  689. * above).
  690. */
  691. static void quirk_via_vlink(struct pci_dev *dev)
  692. {
  693. u8 irq, new_irq;
  694. /* Check if we have VLink at all */
  695. if (via_vlink_dev_lo == -1)
  696. return;
  697. new_irq = dev->irq;
  698. /* Don't quirk interrupts outside the legacy IRQ range */
  699. if (!new_irq || new_irq > 15)
  700. return;
  701. /* Internal device ? */
  702. if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
  703. PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
  704. return;
  705. /* This is an internal VLink device on a PIC interrupt. The BIOS
  706. ought to have set this but may not have, so we redo it */
  707. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  708. if (new_irq != irq) {
  709. dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
  710. irq, new_irq);
  711. udelay(15); /* unknown if delay really needed */
  712. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  713. }
  714. }
  715. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
  716. /*
  717. * VIA VT82C598 has its device ID settable and many BIOSes
  718. * set it to the ID of VT82C597 for backward compatibility.
  719. * We need to switch it off to be able to recognize the real
  720. * type of the chip.
  721. */
  722. static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
  723. {
  724. pci_write_config_byte(dev, 0xfc, 0);
  725. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  726. }
  727. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
  728. /*
  729. * CardBus controllers have a legacy base address that enables them
  730. * to respond as i82365 pcmcia controllers. We don't want them to
  731. * do this even if the Linux CardBus driver is not loaded, because
  732. * the Linux i82365 driver does not (and should not) handle CardBus.
  733. */
  734. static void quirk_cardbus_legacy(struct pci_dev *dev)
  735. {
  736. if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
  737. return;
  738. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  739. }
  740. DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  741. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  742. /*
  743. * Following the PCI ordering rules is optional on the AMD762. I'm not
  744. * sure what the designers were smoking but let's not inhale...
  745. *
  746. * To be fair to AMD, it follows the spec by default, its BIOS people
  747. * who turn it off!
  748. */
  749. static void quirk_amd_ordering(struct pci_dev *dev)
  750. {
  751. u32 pcic;
  752. pci_read_config_dword(dev, 0x4C, &pcic);
  753. if ((pcic&6)!=6) {
  754. pcic |= 6;
  755. dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
  756. pci_write_config_dword(dev, 0x4C, pcic);
  757. pci_read_config_dword(dev, 0x84, &pcic);
  758. pcic |= (1<<23); /* Required in this mode */
  759. pci_write_config_dword(dev, 0x84, pcic);
  760. }
  761. }
  762. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  763. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  764. /*
  765. * DreamWorks provided workaround for Dunord I-3000 problem
  766. *
  767. * This card decodes and responds to addresses not apparently
  768. * assigned to it. We force a larger allocation to ensure that
  769. * nothing gets put too close to it.
  770. */
  771. static void __devinit quirk_dunord ( struct pci_dev * dev )
  772. {
  773. struct resource *r = &dev->resource [1];
  774. r->start = 0;
  775. r->end = 0xffffff;
  776. }
  777. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
  778. /*
  779. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  780. * is subtractive decoding (transparent), and does indicate this
  781. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  782. * instead of 0x01.
  783. */
  784. static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
  785. {
  786. dev->transparent = 1;
  787. }
  788. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
  789. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
  790. /*
  791. * Common misconfiguration of the MediaGX/Geode PCI master that will
  792. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  793. * datasheets found at http://www.national.com/ds/GX for info on what
  794. * these bits do. <christer@weinigel.se>
  795. */
  796. static void quirk_mediagx_master(struct pci_dev *dev)
  797. {
  798. u8 reg;
  799. pci_read_config_byte(dev, 0x41, &reg);
  800. if (reg & 2) {
  801. reg &= ~2;
  802. dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
  803. pci_write_config_byte(dev, 0x41, reg);
  804. }
  805. }
  806. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  807. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  808. /*
  809. * Ensure C0 rev restreaming is off. This is normally done by
  810. * the BIOS but in the odd case it is not the results are corruption
  811. * hence the presence of a Linux check
  812. */
  813. static void quirk_disable_pxb(struct pci_dev *pdev)
  814. {
  815. u16 config;
  816. if (pdev->revision != 0x04) /* Only C0 requires this */
  817. return;
  818. pci_read_config_word(pdev, 0x40, &config);
  819. if (config & (1<<6)) {
  820. config &= ~(1<<6);
  821. pci_write_config_word(pdev, 0x40, config);
  822. dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
  823. }
  824. }
  825. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  826. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  827. static void __devinit quirk_amd_ide_mode(struct pci_dev *pdev)
  828. {
  829. /* set sb600/sb700/sb800 sata to ahci mode */
  830. u8 tmp;
  831. pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
  832. if (tmp == 0x01) {
  833. pci_read_config_byte(pdev, 0x40, &tmp);
  834. pci_write_config_byte(pdev, 0x40, tmp|1);
  835. pci_write_config_byte(pdev, 0x9, 1);
  836. pci_write_config_byte(pdev, 0xa, 6);
  837. pci_write_config_byte(pdev, 0x40, tmp);
  838. pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
  839. dev_info(&pdev->dev, "set SATA to AHCI mode\n");
  840. }
  841. }
  842. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  843. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  844. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  845. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  846. /*
  847. * Serverworks CSB5 IDE does not fully support native mode
  848. */
  849. static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
  850. {
  851. u8 prog;
  852. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  853. if (prog & 5) {
  854. prog &= ~5;
  855. pdev->class &= ~5;
  856. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  857. /* PCI layer will sort out resources */
  858. }
  859. }
  860. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
  861. /*
  862. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  863. */
  864. static void __init quirk_ide_samemode(struct pci_dev *pdev)
  865. {
  866. u8 prog;
  867. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  868. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  869. dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
  870. prog &= ~5;
  871. pdev->class &= ~5;
  872. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  873. }
  874. }
  875. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  876. /*
  877. * Some ATA devices break if put into D3
  878. */
  879. static void __devinit quirk_no_ata_d3(struct pci_dev *pdev)
  880. {
  881. /* Quirk the legacy ATA devices only. The AHCI ones are ok */
  882. if ((pdev->class >> 8) == PCI_CLASS_STORAGE_IDE)
  883. pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
  884. }
  885. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID, quirk_no_ata_d3);
  886. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID, quirk_no_ata_d3);
  887. /* This was originally an Alpha specific thing, but it really fits here.
  888. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  889. */
  890. static void __init quirk_eisa_bridge(struct pci_dev *dev)
  891. {
  892. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  893. }
  894. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
  895. /*
  896. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  897. * is not activated. The myth is that Asus said that they do not want the
  898. * users to be irritated by just another PCI Device in the Win98 device
  899. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  900. * package 2.7.0 for details)
  901. *
  902. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  903. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  904. * becomes necessary to do this tweak in two steps -- the chosen trigger
  905. * is either the Host bridge (preferred) or on-board VGA controller.
  906. *
  907. * Note that we used to unhide the SMBus that way on Toshiba laptops
  908. * (Satellite A40 and Tecra M2) but then found that the thermal management
  909. * was done by SMM code, which could cause unsynchronized concurrent
  910. * accesses to the SMBus registers, with potentially bad effects. Thus you
  911. * should be very careful when adding new entries: if SMM is accessing the
  912. * Intel SMBus, this is a very good reason to leave it hidden.
  913. *
  914. * Likewise, many recent laptops use ACPI for thermal management. If the
  915. * ACPI DSDT code accesses the SMBus, then Linux should not access it
  916. * natively, and keeping the SMBus hidden is the right thing to do. If you
  917. * are about to add an entry in the table below, please first disassemble
  918. * the DSDT and double-check that there is no code accessing the SMBus.
  919. */
  920. static int asus_hides_smbus;
  921. static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
  922. {
  923. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  924. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  925. switch(dev->subsystem_device) {
  926. case 0x8025: /* P4B-LX */
  927. case 0x8070: /* P4B */
  928. case 0x8088: /* P4B533 */
  929. case 0x1626: /* L3C notebook */
  930. asus_hides_smbus = 1;
  931. }
  932. else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  933. switch(dev->subsystem_device) {
  934. case 0x80b1: /* P4GE-V */
  935. case 0x80b2: /* P4PE */
  936. case 0x8093: /* P4B533-V */
  937. asus_hides_smbus = 1;
  938. }
  939. else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  940. switch(dev->subsystem_device) {
  941. case 0x8030: /* P4T533 */
  942. asus_hides_smbus = 1;
  943. }
  944. else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  945. switch (dev->subsystem_device) {
  946. case 0x8070: /* P4G8X Deluxe */
  947. asus_hides_smbus = 1;
  948. }
  949. else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
  950. switch (dev->subsystem_device) {
  951. case 0x80c9: /* PU-DLS */
  952. asus_hides_smbus = 1;
  953. }
  954. else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  955. switch (dev->subsystem_device) {
  956. case 0x1751: /* M2N notebook */
  957. case 0x1821: /* M5N notebook */
  958. asus_hides_smbus = 1;
  959. }
  960. else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  961. switch (dev->subsystem_device) {
  962. case 0x184b: /* W1N notebook */
  963. case 0x186a: /* M6Ne notebook */
  964. asus_hides_smbus = 1;
  965. }
  966. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  967. switch (dev->subsystem_device) {
  968. case 0x80f2: /* P4P800-X */
  969. asus_hides_smbus = 1;
  970. }
  971. else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
  972. switch (dev->subsystem_device) {
  973. case 0x1882: /* M6V notebook */
  974. case 0x1977: /* A6VA notebook */
  975. asus_hides_smbus = 1;
  976. }
  977. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  978. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  979. switch(dev->subsystem_device) {
  980. case 0x088C: /* HP Compaq nc8000 */
  981. case 0x0890: /* HP Compaq nc6000 */
  982. asus_hides_smbus = 1;
  983. }
  984. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  985. switch (dev->subsystem_device) {
  986. case 0x12bc: /* HP D330L */
  987. case 0x12bd: /* HP D530 */
  988. asus_hides_smbus = 1;
  989. }
  990. else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
  991. switch (dev->subsystem_device) {
  992. case 0x12bf: /* HP xw4100 */
  993. asus_hides_smbus = 1;
  994. }
  995. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  996. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  997. switch(dev->subsystem_device) {
  998. case 0xC00C: /* Samsung P35 notebook */
  999. asus_hides_smbus = 1;
  1000. }
  1001. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  1002. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1003. switch(dev->subsystem_device) {
  1004. case 0x0058: /* Compaq Evo N620c */
  1005. asus_hides_smbus = 1;
  1006. }
  1007. else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
  1008. switch(dev->subsystem_device) {
  1009. case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
  1010. /* Motherboard doesn't have Host bridge
  1011. * subvendor/subdevice IDs, therefore checking
  1012. * its on-board VGA controller */
  1013. asus_hides_smbus = 1;
  1014. }
  1015. else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_IG)
  1016. switch(dev->subsystem_device) {
  1017. case 0x00b8: /* Compaq Evo D510 CMT */
  1018. case 0x00b9: /* Compaq Evo D510 SFF */
  1019. asus_hides_smbus = 1;
  1020. }
  1021. else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
  1022. switch (dev->subsystem_device) {
  1023. case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
  1024. /* Motherboard doesn't have host bridge
  1025. * subvendor/subdevice IDs, therefore checking
  1026. * its on-board VGA controller */
  1027. asus_hides_smbus = 1;
  1028. }
  1029. }
  1030. }
  1031. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
  1032. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
  1033. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
  1034. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
  1035. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
  1036. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
  1037. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
  1038. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
  1039. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
  1040. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
  1041. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
  1042. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_IG, asus_hides_smbus_hostbridge);
  1043. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
  1044. static void asus_hides_smbus_lpc(struct pci_dev *dev)
  1045. {
  1046. u16 val;
  1047. if (likely(!asus_hides_smbus))
  1048. return;
  1049. pci_read_config_word(dev, 0xF2, &val);
  1050. if (val & 0x8) {
  1051. pci_write_config_word(dev, 0xF2, val & (~0x8));
  1052. pci_read_config_word(dev, 0xF2, &val);
  1053. if (val & 0x8)
  1054. dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
  1055. else
  1056. dev_info(&dev->dev, "Enabled i801 SMBus device\n");
  1057. }
  1058. }
  1059. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1060. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1061. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1062. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1063. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1064. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1065. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1066. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1067. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1068. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1069. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1070. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1071. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1072. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1073. /* It appears we just have one such device. If not, we have a warning */
  1074. static void __iomem *asus_rcba_base;
  1075. static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
  1076. {
  1077. u32 rcba;
  1078. if (likely(!asus_hides_smbus))
  1079. return;
  1080. WARN_ON(asus_rcba_base);
  1081. pci_read_config_dword(dev, 0xF0, &rcba);
  1082. /* use bits 31:14, 16 kB aligned */
  1083. asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
  1084. if (asus_rcba_base == NULL)
  1085. return;
  1086. }
  1087. static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
  1088. {
  1089. u32 val;
  1090. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1091. return;
  1092. /* read the Function Disable register, dword mode only */
  1093. val = readl(asus_rcba_base + 0x3418);
  1094. writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
  1095. }
  1096. static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
  1097. {
  1098. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1099. return;
  1100. iounmap(asus_rcba_base);
  1101. asus_rcba_base = NULL;
  1102. dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
  1103. }
  1104. static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
  1105. {
  1106. asus_hides_smbus_lpc_ich6_suspend(dev);
  1107. asus_hides_smbus_lpc_ich6_resume_early(dev);
  1108. asus_hides_smbus_lpc_ich6_resume(dev);
  1109. }
  1110. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
  1111. DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
  1112. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
  1113. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
  1114. /*
  1115. * SiS 96x south bridge: BIOS typically hides SMBus device...
  1116. */
  1117. static void quirk_sis_96x_smbus(struct pci_dev *dev)
  1118. {
  1119. u8 val = 0;
  1120. pci_read_config_byte(dev, 0x77, &val);
  1121. if (val & 0x10) {
  1122. dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
  1123. pci_write_config_byte(dev, 0x77, val & ~0x10);
  1124. }
  1125. }
  1126. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1127. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1128. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1129. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1130. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1131. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1132. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1133. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1134. /*
  1135. * ... This is further complicated by the fact that some SiS96x south
  1136. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1137. * spotted a compatible north bridge to make sure.
  1138. * (pci_find_device doesn't work yet)
  1139. *
  1140. * We can also enable the sis96x bit in the discovery register..
  1141. */
  1142. #define SIS_DETECT_REGISTER 0x40
  1143. static void quirk_sis_503(struct pci_dev *dev)
  1144. {
  1145. u8 reg;
  1146. u16 devid;
  1147. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1148. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1149. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1150. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1151. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1152. return;
  1153. }
  1154. /*
  1155. * Ok, it now shows up as a 96x.. run the 96x quirk by
  1156. * hand in case it has already been processed.
  1157. * (depends on link order, which is apparently not guaranteed)
  1158. */
  1159. dev->device = devid;
  1160. quirk_sis_96x_smbus(dev);
  1161. }
  1162. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1163. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1164. /*
  1165. * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
  1166. * and MC97 modem controller are disabled when a second PCI soundcard is
  1167. * present. This patch, tweaking the VT8237 ISA bridge, enables them.
  1168. * -- bjd
  1169. */
  1170. static void asus_hides_ac97_lpc(struct pci_dev *dev)
  1171. {
  1172. u8 val;
  1173. int asus_hides_ac97 = 0;
  1174. if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1175. if (dev->device == PCI_DEVICE_ID_VIA_8237)
  1176. asus_hides_ac97 = 1;
  1177. }
  1178. if (!asus_hides_ac97)
  1179. return;
  1180. pci_read_config_byte(dev, 0x50, &val);
  1181. if (val & 0xc0) {
  1182. pci_write_config_byte(dev, 0x50, val & (~0xc0));
  1183. pci_read_config_byte(dev, 0x50, &val);
  1184. if (val & 0xc0)
  1185. dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
  1186. else
  1187. dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
  1188. }
  1189. }
  1190. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1191. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1192. #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
  1193. /*
  1194. * If we are using libata we can drive this chip properly but must
  1195. * do this early on to make the additional device appear during
  1196. * the PCI scanning.
  1197. */
  1198. static void quirk_jmicron_ata(struct pci_dev *pdev)
  1199. {
  1200. u32 conf1, conf5, class;
  1201. u8 hdr;
  1202. /* Only poke fn 0 */
  1203. if (PCI_FUNC(pdev->devfn))
  1204. return;
  1205. pci_read_config_dword(pdev, 0x40, &conf1);
  1206. pci_read_config_dword(pdev, 0x80, &conf5);
  1207. conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
  1208. conf5 &= ~(1 << 24); /* Clear bit 24 */
  1209. switch (pdev->device) {
  1210. case PCI_DEVICE_ID_JMICRON_JMB360:
  1211. /* The controller should be in single function ahci mode */
  1212. conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
  1213. break;
  1214. case PCI_DEVICE_ID_JMICRON_JMB365:
  1215. case PCI_DEVICE_ID_JMICRON_JMB366:
  1216. /* Redirect IDE second PATA port to the right spot */
  1217. conf5 |= (1 << 24);
  1218. /* Fall through */
  1219. case PCI_DEVICE_ID_JMICRON_JMB361:
  1220. case PCI_DEVICE_ID_JMICRON_JMB363:
  1221. /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
  1222. /* Set the class codes correctly and then direct IDE 0 */
  1223. conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
  1224. break;
  1225. case PCI_DEVICE_ID_JMICRON_JMB368:
  1226. /* The controller should be in single function IDE mode */
  1227. conf1 |= 0x00C00000; /* Set 22, 23 */
  1228. break;
  1229. }
  1230. pci_write_config_dword(pdev, 0x40, conf1);
  1231. pci_write_config_dword(pdev, 0x80, conf5);
  1232. /* Update pdev accordingly */
  1233. pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
  1234. pdev->hdr_type = hdr & 0x7f;
  1235. pdev->multifunction = !!(hdr & 0x80);
  1236. pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
  1237. pdev->class = class >> 8;
  1238. }
  1239. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1240. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1241. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1242. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1243. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1244. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1245. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1246. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1247. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1248. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1249. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1250. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1251. #endif
  1252. #ifdef CONFIG_X86_IO_APIC
  1253. static void __init quirk_alder_ioapic(struct pci_dev *pdev)
  1254. {
  1255. int i;
  1256. if ((pdev->class >> 8) != 0xff00)
  1257. return;
  1258. /* the first BAR is the location of the IO APIC...we must
  1259. * not touch this (and it's already covered by the fixmap), so
  1260. * forcibly insert it into the resource tree */
  1261. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1262. insert_resource(&iomem_resource, &pdev->resource[0]);
  1263. /* The next five BARs all seem to be rubbish, so just clean
  1264. * them out */
  1265. for (i=1; i < 6; i++) {
  1266. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1267. }
  1268. }
  1269. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
  1270. #endif
  1271. static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
  1272. {
  1273. pcie_mch_quirk = 1;
  1274. }
  1275. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
  1276. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
  1277. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
  1278. /*
  1279. * It's possible for the MSI to get corrupted if shpc and acpi
  1280. * are used together on certain PXH-based systems.
  1281. */
  1282. static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
  1283. {
  1284. pci_msi_off(dev);
  1285. dev->no_msi = 1;
  1286. dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
  1287. }
  1288. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1289. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1290. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1291. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1292. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1293. /*
  1294. * Some Intel PCI Express chipsets have trouble with downstream
  1295. * device power management.
  1296. */
  1297. static void quirk_intel_pcie_pm(struct pci_dev * dev)
  1298. {
  1299. pci_pm_d3_delay = 120;
  1300. dev->no_d1d2 = 1;
  1301. }
  1302. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
  1303. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
  1304. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
  1305. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
  1306. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
  1307. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
  1308. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
  1309. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
  1310. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
  1311. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
  1312. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
  1313. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
  1314. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
  1315. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
  1316. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
  1317. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
  1318. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
  1319. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
  1320. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
  1321. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
  1322. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
  1323. #ifdef CONFIG_X86_IO_APIC
  1324. /*
  1325. * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
  1326. * remap the original interrupt in the linux kernel to the boot interrupt, so
  1327. * that a PCI device's interrupt handler is installed on the boot interrupt
  1328. * line instead.
  1329. */
  1330. static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
  1331. {
  1332. if (noioapicquirk || noioapicreroute)
  1333. return;
  1334. dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
  1335. printk(KERN_INFO "PCI quirk: reroute interrupts for 0x%04x:0x%04x\n",
  1336. dev->vendor, dev->device);
  1337. return;
  1338. }
  1339. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1340. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1341. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1342. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1343. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1344. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1345. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1346. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1347. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1348. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1349. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1350. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1351. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1352. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1353. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1354. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1355. /*
  1356. * On some chipsets we can disable the generation of legacy INTx boot
  1357. * interrupts.
  1358. */
  1359. /*
  1360. * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
  1361. * 300641-004US, section 5.7.3.
  1362. */
  1363. #define INTEL_6300_IOAPIC_ABAR 0x40
  1364. #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
  1365. static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
  1366. {
  1367. u16 pci_config_word;
  1368. if (noioapicquirk)
  1369. return;
  1370. pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
  1371. pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
  1372. pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
  1373. printk(KERN_INFO "disabled boot interrupt on device 0x%04x:0x%04x\n",
  1374. dev->vendor, dev->device);
  1375. }
  1376. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1377. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1378. /*
  1379. * disable boot interrupts on HT-1000
  1380. */
  1381. #define BC_HT1000_FEATURE_REG 0x64
  1382. #define BC_HT1000_PIC_REGS_ENABLE (1<<0)
  1383. #define BC_HT1000_MAP_IDX 0xC00
  1384. #define BC_HT1000_MAP_DATA 0xC01
  1385. static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
  1386. {
  1387. u32 pci_config_dword;
  1388. u8 irq;
  1389. if (noioapicquirk)
  1390. return;
  1391. pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
  1392. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
  1393. BC_HT1000_PIC_REGS_ENABLE);
  1394. for (irq = 0x10; irq < 0x10 + 32; irq++) {
  1395. outb(irq, BC_HT1000_MAP_IDX);
  1396. outb(0x00, BC_HT1000_MAP_DATA);
  1397. }
  1398. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
  1399. printk(KERN_INFO "disabled boot interrupts on PCI device"
  1400. "0x%04x:0x%04x\n", dev->vendor, dev->device);
  1401. }
  1402. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1403. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1404. /*
  1405. * disable boot interrupts on AMD and ATI chipsets
  1406. */
  1407. /*
  1408. * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
  1409. * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
  1410. * (due to an erratum).
  1411. */
  1412. #define AMD_813X_MISC 0x40
  1413. #define AMD_813X_NOIOAMODE (1<<0)
  1414. static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
  1415. {
  1416. u32 pci_config_dword;
  1417. if (noioapicquirk)
  1418. return;
  1419. pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
  1420. pci_config_dword &= ~AMD_813X_NOIOAMODE;
  1421. pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
  1422. printk(KERN_INFO "disabled boot interrupts on PCI device "
  1423. "0x%04x:0x%04x\n", dev->vendor, dev->device);
  1424. }
  1425. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1426. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1427. #define AMD_8111_PCI_IRQ_ROUTING 0x56
  1428. static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
  1429. {
  1430. u16 pci_config_word;
  1431. if (noioapicquirk)
  1432. return;
  1433. pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
  1434. if (!pci_config_word) {
  1435. printk(KERN_INFO "boot interrupts on PCI device 0x%04x:0x%04x "
  1436. "already disabled\n",
  1437. dev->vendor, dev->device);
  1438. return;
  1439. }
  1440. pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
  1441. printk(KERN_INFO "disabled boot interrupts on PCI device "
  1442. "0x%04x:0x%04x\n", dev->vendor, dev->device);
  1443. }
  1444. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1445. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1446. #endif /* CONFIG_X86_IO_APIC */
  1447. /*
  1448. * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
  1449. * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
  1450. * Re-allocate the region if needed...
  1451. */
  1452. static void __init quirk_tc86c001_ide(struct pci_dev *dev)
  1453. {
  1454. struct resource *r = &dev->resource[0];
  1455. if (r->start & 0x8) {
  1456. r->start = 0;
  1457. r->end = 0xf;
  1458. }
  1459. }
  1460. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
  1461. PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
  1462. quirk_tc86c001_ide);
  1463. static void __devinit quirk_netmos(struct pci_dev *dev)
  1464. {
  1465. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1466. unsigned int num_serial = dev->subsystem_device & 0xf;
  1467. /*
  1468. * These Netmos parts are multiport serial devices with optional
  1469. * parallel ports. Even when parallel ports are present, they
  1470. * are identified as class SERIAL, which means the serial driver
  1471. * will claim them. To prevent this, mark them as class OTHER.
  1472. * These combo devices should be claimed by parport_serial.
  1473. *
  1474. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1475. * of parallel ports and <S> is the number of serial ports.
  1476. */
  1477. switch (dev->device) {
  1478. case PCI_DEVICE_ID_NETMOS_9735:
  1479. case PCI_DEVICE_ID_NETMOS_9745:
  1480. case PCI_DEVICE_ID_NETMOS_9835:
  1481. case PCI_DEVICE_ID_NETMOS_9845:
  1482. case PCI_DEVICE_ID_NETMOS_9855:
  1483. if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
  1484. num_parallel) {
  1485. dev_info(&dev->dev, "Netmos %04x (%u parallel, "
  1486. "%u serial); changing class SERIAL to OTHER "
  1487. "(use parport_serial)\n",
  1488. dev->device, num_parallel, num_serial);
  1489. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1490. (dev->class & 0xff);
  1491. }
  1492. }
  1493. }
  1494. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
  1495. static void __devinit quirk_e100_interrupt(struct pci_dev *dev)
  1496. {
  1497. u16 command, pmcsr;
  1498. u8 __iomem *csr;
  1499. u8 cmd_hi;
  1500. int pm;
  1501. switch (dev->device) {
  1502. /* PCI IDs taken from drivers/net/e100.c */
  1503. case 0x1029:
  1504. case 0x1030 ... 0x1034:
  1505. case 0x1038 ... 0x103E:
  1506. case 0x1050 ... 0x1057:
  1507. case 0x1059:
  1508. case 0x1064 ... 0x106B:
  1509. case 0x1091 ... 0x1095:
  1510. case 0x1209:
  1511. case 0x1229:
  1512. case 0x2449:
  1513. case 0x2459:
  1514. case 0x245D:
  1515. case 0x27DC:
  1516. break;
  1517. default:
  1518. return;
  1519. }
  1520. /*
  1521. * Some firmware hands off the e100 with interrupts enabled,
  1522. * which can cause a flood of interrupts if packets are
  1523. * received before the driver attaches to the device. So
  1524. * disable all e100 interrupts here. The driver will
  1525. * re-enable them when it's ready.
  1526. */
  1527. pci_read_config_word(dev, PCI_COMMAND, &command);
  1528. if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
  1529. return;
  1530. /*
  1531. * Check that the device is in the D0 power state. If it's not,
  1532. * there is no point to look any further.
  1533. */
  1534. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  1535. if (pm) {
  1536. pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
  1537. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
  1538. return;
  1539. }
  1540. /* Convert from PCI bus to resource space. */
  1541. csr = ioremap(pci_resource_start(dev, 0), 8);
  1542. if (!csr) {
  1543. dev_warn(&dev->dev, "Can't map e100 registers\n");
  1544. return;
  1545. }
  1546. cmd_hi = readb(csr + 3);
  1547. if (cmd_hi == 0) {
  1548. dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; "
  1549. "disabling\n");
  1550. writeb(1, csr + 3);
  1551. }
  1552. iounmap(csr);
  1553. }
  1554. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_e100_interrupt);
  1555. static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
  1556. {
  1557. /* rev 1 ncr53c810 chips don't set the class at all which means
  1558. * they don't get their resources remapped. Fix that here.
  1559. */
  1560. if (dev->class == PCI_CLASS_NOT_DEFINED) {
  1561. dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
  1562. dev->class = PCI_CLASS_STORAGE_SCSI;
  1563. }
  1564. }
  1565. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
  1566. /* Enable 1k I/O space granularity on the Intel P64H2 */
  1567. static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
  1568. {
  1569. u16 en1k;
  1570. u8 io_base_lo, io_limit_lo;
  1571. unsigned long base, limit;
  1572. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1573. pci_read_config_word(dev, 0x40, &en1k);
  1574. if (en1k & 0x200) {
  1575. dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
  1576. pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
  1577. pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
  1578. base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1579. limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1580. if (base <= limit) {
  1581. res->start = base;
  1582. res->end = limit + 0x3ff;
  1583. }
  1584. }
  1585. }
  1586. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
  1587. /* Fix the IOBL_ADR for 1k I/O space granularity on the Intel P64H2
  1588. * The IOBL_ADR gets re-written to 4k boundaries in pci_setup_bridge()
  1589. * in drivers/pci/setup-bus.c
  1590. */
  1591. static void __devinit quirk_p64h2_1k_io_fix_iobl(struct pci_dev *dev)
  1592. {
  1593. u16 en1k, iobl_adr, iobl_adr_1k;
  1594. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1595. pci_read_config_word(dev, 0x40, &en1k);
  1596. if (en1k & 0x200) {
  1597. pci_read_config_word(dev, PCI_IO_BASE, &iobl_adr);
  1598. iobl_adr_1k = iobl_adr | (res->start >> 8) | (res->end & 0xfc00);
  1599. if (iobl_adr != iobl_adr_1k) {
  1600. dev_info(&dev->dev, "Fixing P64H2 IOBL_ADR from 0x%x to 0x%x for 1KB granularity\n",
  1601. iobl_adr,iobl_adr_1k);
  1602. pci_write_config_word(dev, PCI_IO_BASE, iobl_adr_1k);
  1603. }
  1604. }
  1605. }
  1606. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io_fix_iobl);
  1607. /* Under some circumstances, AER is not linked with extended capabilities.
  1608. * Force it to be linked by setting the corresponding control bit in the
  1609. * config space.
  1610. */
  1611. static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
  1612. {
  1613. uint8_t b;
  1614. if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
  1615. if (!(b & 0x20)) {
  1616. pci_write_config_byte(dev, 0xf41, b | 0x20);
  1617. dev_info(&dev->dev,
  1618. "Linking AER extended capability\n");
  1619. }
  1620. }
  1621. }
  1622. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1623. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1624. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1625. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1626. static void __devinit quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
  1627. {
  1628. /*
  1629. * Disable PCI Bus Parking and PCI Master read caching on CX700
  1630. * which causes unspecified timing errors with a VT6212L on the PCI
  1631. * bus leading to USB2.0 packet loss. The defaults are that these
  1632. * features are turned off but some BIOSes turn them on.
  1633. */
  1634. uint8_t b;
  1635. if (pci_read_config_byte(dev, 0x76, &b) == 0) {
  1636. if (b & 0x40) {
  1637. /* Turn off PCI Bus Parking */
  1638. pci_write_config_byte(dev, 0x76, b ^ 0x40);
  1639. dev_info(&dev->dev,
  1640. "Disabling VIA CX700 PCI parking\n");
  1641. }
  1642. }
  1643. if (pci_read_config_byte(dev, 0x72, &b) == 0) {
  1644. if (b != 0) {
  1645. /* Turn off PCI Master read caching */
  1646. pci_write_config_byte(dev, 0x72, 0x0);
  1647. /* Set PCI Master Bus time-out to "1x16 PCLK" */
  1648. pci_write_config_byte(dev, 0x75, 0x1);
  1649. /* Disable "Read FIFO Timer" */
  1650. pci_write_config_byte(dev, 0x77, 0x0);
  1651. dev_info(&dev->dev,
  1652. "Disabling VIA CX700 PCI caching\n");
  1653. }
  1654. }
  1655. }
  1656. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
  1657. /*
  1658. * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
  1659. * VPD end tag will hang the device. This problem was initially
  1660. * observed when a vpd entry was created in sysfs
  1661. * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
  1662. * will dump 32k of data. Reading a full 32k will cause an access
  1663. * beyond the VPD end tag causing the device to hang. Once the device
  1664. * is hung, the bnx2 driver will not be able to reset the device.
  1665. * We believe that it is legal to read beyond the end tag and
  1666. * therefore the solution is to limit the read/write length.
  1667. */
  1668. static void __devinit quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
  1669. {
  1670. /*
  1671. * Only disable the VPD capability for 5706, 5706S, 5708,
  1672. * 5708S and 5709 rev. A
  1673. */
  1674. if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
  1675. (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
  1676. (dev->device == PCI_DEVICE_ID_NX2_5708) ||
  1677. (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
  1678. ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
  1679. (dev->revision & 0xf0) == 0x0)) {
  1680. if (dev->vpd)
  1681. dev->vpd->len = 0x80;
  1682. }
  1683. }
  1684. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1685. PCI_DEVICE_ID_NX2_5706,
  1686. quirk_brcm_570x_limit_vpd);
  1687. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1688. PCI_DEVICE_ID_NX2_5706S,
  1689. quirk_brcm_570x_limit_vpd);
  1690. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1691. PCI_DEVICE_ID_NX2_5708,
  1692. quirk_brcm_570x_limit_vpd);
  1693. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1694. PCI_DEVICE_ID_NX2_5708S,
  1695. quirk_brcm_570x_limit_vpd);
  1696. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1697. PCI_DEVICE_ID_NX2_5709,
  1698. quirk_brcm_570x_limit_vpd);
  1699. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1700. PCI_DEVICE_ID_NX2_5709S,
  1701. quirk_brcm_570x_limit_vpd);
  1702. #ifdef CONFIG_PCI_MSI
  1703. /* Some chipsets do not support MSI. We cannot easily rely on setting
  1704. * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
  1705. * some other busses controlled by the chipset even if Linux is not
  1706. * aware of it. Instead of setting the flag on all busses in the
  1707. * machine, simply disable MSI globally.
  1708. */
  1709. static void __init quirk_disable_all_msi(struct pci_dev *dev)
  1710. {
  1711. pci_no_msi();
  1712. dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
  1713. }
  1714. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
  1715. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
  1716. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
  1717. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
  1718. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
  1719. /* Disable MSI on chipsets that are known to not support it */
  1720. static void __devinit quirk_disable_msi(struct pci_dev *dev)
  1721. {
  1722. if (dev->subordinate) {
  1723. dev_warn(&dev->dev, "MSI quirk detected; "
  1724. "subordinate MSI disabled\n");
  1725. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1726. }
  1727. }
  1728. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
  1729. /* Go through the list of Hypertransport capabilities and
  1730. * return 1 if a HT MSI capability is found and enabled */
  1731. static int __devinit msi_ht_cap_enabled(struct pci_dev *dev)
  1732. {
  1733. int pos, ttl = 48;
  1734. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  1735. while (pos && ttl--) {
  1736. u8 flags;
  1737. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  1738. &flags) == 0)
  1739. {
  1740. dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
  1741. flags & HT_MSI_FLAGS_ENABLE ?
  1742. "enabled" : "disabled");
  1743. return (flags & HT_MSI_FLAGS_ENABLE) != 0;
  1744. }
  1745. pos = pci_find_next_ht_capability(dev, pos,
  1746. HT_CAPTYPE_MSI_MAPPING);
  1747. }
  1748. return 0;
  1749. }
  1750. /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
  1751. static void __devinit quirk_msi_ht_cap(struct pci_dev *dev)
  1752. {
  1753. if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
  1754. dev_warn(&dev->dev, "MSI quirk detected; "
  1755. "subordinate MSI disabled\n");
  1756. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1757. }
  1758. }
  1759. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
  1760. quirk_msi_ht_cap);
  1761. /* The nVidia CK804 chipset may have 2 HT MSI mappings.
  1762. * MSI are supported if the MSI capability set in any of these mappings.
  1763. */
  1764. static void __devinit quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
  1765. {
  1766. struct pci_dev *pdev;
  1767. if (!dev->subordinate)
  1768. return;
  1769. /* check HT MSI cap on this chipset and the root one.
  1770. * a single one having MSI is enough to be sure that MSI are supported.
  1771. */
  1772. pdev = pci_get_slot(dev->bus, 0);
  1773. if (!pdev)
  1774. return;
  1775. if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
  1776. dev_warn(&dev->dev, "MSI quirk detected; "
  1777. "subordinate MSI disabled\n");
  1778. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1779. }
  1780. pci_dev_put(pdev);
  1781. }
  1782. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1783. quirk_nvidia_ck804_msi_ht_cap);
  1784. /* Force enable MSI mapping capability on HT bridges */
  1785. static void __devinit ht_enable_msi_mapping(struct pci_dev *dev)
  1786. {
  1787. int pos, ttl = 48;
  1788. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  1789. while (pos && ttl--) {
  1790. u8 flags;
  1791. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  1792. &flags) == 0) {
  1793. dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
  1794. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  1795. flags | HT_MSI_FLAGS_ENABLE);
  1796. }
  1797. pos = pci_find_next_ht_capability(dev, pos,
  1798. HT_CAPTYPE_MSI_MAPPING);
  1799. }
  1800. }
  1801. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
  1802. PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
  1803. ht_enable_msi_mapping);
  1804. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
  1805. ht_enable_msi_mapping);
  1806. /* The P5N32-SLI Premium motherboard from Asus has a problem with msi
  1807. * for the MCP55 NIC. It is not yet determined whether the msi problem
  1808. * also affects other devices. As for now, turn off msi for this device.
  1809. */
  1810. static void __devinit nvenet_msi_disable(struct pci_dev *dev)
  1811. {
  1812. if (dmi_name_in_vendors("P5N32-SLI PREMIUM")) {
  1813. dev_info(&dev->dev,
  1814. "Disabling msi for MCP55 NIC on P5N32-SLI Premium\n");
  1815. dev->no_msi = 1;
  1816. }
  1817. }
  1818. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  1819. PCI_DEVICE_ID_NVIDIA_NVENET_15,
  1820. nvenet_msi_disable);
  1821. static void __devinit nv_ht_enable_msi_mapping(struct pci_dev *dev)
  1822. {
  1823. struct pci_dev *host_bridge;
  1824. int pos;
  1825. int i, dev_no;
  1826. int found = 0;
  1827. dev_no = dev->devfn >> 3;
  1828. for (i = dev_no; i >= 0; i--) {
  1829. host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
  1830. if (!host_bridge)
  1831. continue;
  1832. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  1833. if (pos != 0) {
  1834. found = 1;
  1835. break;
  1836. }
  1837. pci_dev_put(host_bridge);
  1838. }
  1839. if (!found)
  1840. return;
  1841. /* root did that ! */
  1842. if (msi_ht_cap_enabled(host_bridge))
  1843. goto out;
  1844. ht_enable_msi_mapping(dev);
  1845. out:
  1846. pci_dev_put(host_bridge);
  1847. }
  1848. static void __devinit ht_disable_msi_mapping(struct pci_dev *dev)
  1849. {
  1850. int pos, ttl = 48;
  1851. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  1852. while (pos && ttl--) {
  1853. u8 flags;
  1854. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  1855. &flags) == 0) {
  1856. dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
  1857. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  1858. flags & ~HT_MSI_FLAGS_ENABLE);
  1859. }
  1860. pos = pci_find_next_ht_capability(dev, pos,
  1861. HT_CAPTYPE_MSI_MAPPING);
  1862. }
  1863. }
  1864. static int __devinit ht_check_msi_mapping(struct pci_dev *dev)
  1865. {
  1866. int pos, ttl = 48;
  1867. int found = 0;
  1868. /* check if there is HT MSI cap or enabled on this device */
  1869. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  1870. while (pos && ttl--) {
  1871. u8 flags;
  1872. if (found < 1)
  1873. found = 1;
  1874. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  1875. &flags) == 0) {
  1876. if (flags & HT_MSI_FLAGS_ENABLE) {
  1877. if (found < 2) {
  1878. found = 2;
  1879. break;
  1880. }
  1881. }
  1882. }
  1883. pos = pci_find_next_ht_capability(dev, pos,
  1884. HT_CAPTYPE_MSI_MAPPING);
  1885. }
  1886. return found;
  1887. }
  1888. static void __devinit nv_msi_ht_cap_quirk(struct pci_dev *dev)
  1889. {
  1890. struct pci_dev *host_bridge;
  1891. int pos;
  1892. int found;
  1893. /* check if there is HT MSI cap or enabled on this device */
  1894. found = ht_check_msi_mapping(dev);
  1895. /* no HT MSI CAP */
  1896. if (found == 0)
  1897. return;
  1898. /*
  1899. * HT MSI mapping should be disabled on devices that are below
  1900. * a non-Hypertransport host bridge. Locate the host bridge...
  1901. */
  1902. host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  1903. if (host_bridge == NULL) {
  1904. dev_warn(&dev->dev,
  1905. "nv_msi_ht_cap_quirk didn't locate host bridge\n");
  1906. return;
  1907. }
  1908. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  1909. if (pos != 0) {
  1910. /* Host bridge is to HT */
  1911. if (found == 1) {
  1912. /* it is not enabled, try to enable it */
  1913. nv_ht_enable_msi_mapping(dev);
  1914. }
  1915. return;
  1916. }
  1917. /* HT MSI is not enabled */
  1918. if (found == 1)
  1919. return;
  1920. /* Host bridge is not to HT, disable HT MSI mapping on this device */
  1921. ht_disable_msi_mapping(dev);
  1922. }
  1923. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk);
  1924. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk);
  1925. static void __devinit quirk_msi_intx_disable_bug(struct pci_dev *dev)
  1926. {
  1927. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  1928. }
  1929. static void __devinit quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
  1930. {
  1931. struct pci_dev *p;
  1932. /* SB700 MSI issue will be fixed at HW level from revision A21,
  1933. * we need check PCI REVISION ID of SMBus controller to get SB700
  1934. * revision.
  1935. */
  1936. p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
  1937. NULL);
  1938. if (!p)
  1939. return;
  1940. if ((p->revision < 0x3B) && (p->revision >= 0x30))
  1941. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  1942. pci_dev_put(p);
  1943. }
  1944. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1945. PCI_DEVICE_ID_TIGON3_5780,
  1946. quirk_msi_intx_disable_bug);
  1947. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1948. PCI_DEVICE_ID_TIGON3_5780S,
  1949. quirk_msi_intx_disable_bug);
  1950. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1951. PCI_DEVICE_ID_TIGON3_5714,
  1952. quirk_msi_intx_disable_bug);
  1953. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1954. PCI_DEVICE_ID_TIGON3_5714S,
  1955. quirk_msi_intx_disable_bug);
  1956. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1957. PCI_DEVICE_ID_TIGON3_5715,
  1958. quirk_msi_intx_disable_bug);
  1959. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1960. PCI_DEVICE_ID_TIGON3_5715S,
  1961. quirk_msi_intx_disable_bug);
  1962. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
  1963. quirk_msi_intx_disable_ati_bug);
  1964. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
  1965. quirk_msi_intx_disable_ati_bug);
  1966. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
  1967. quirk_msi_intx_disable_ati_bug);
  1968. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
  1969. quirk_msi_intx_disable_ati_bug);
  1970. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
  1971. quirk_msi_intx_disable_ati_bug);
  1972. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
  1973. quirk_msi_intx_disable_bug);
  1974. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
  1975. quirk_msi_intx_disable_bug);
  1976. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
  1977. quirk_msi_intx_disable_bug);
  1978. #endif /* CONFIG_PCI_MSI */
  1979. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
  1980. struct pci_fixup *end)
  1981. {
  1982. while (f < end) {
  1983. if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
  1984. (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
  1985. dev_dbg(&dev->dev, "calling %pF\n", f->hook);
  1986. f->hook(dev);
  1987. }
  1988. f++;
  1989. }
  1990. }
  1991. extern struct pci_fixup __start_pci_fixups_early[];
  1992. extern struct pci_fixup __end_pci_fixups_early[];
  1993. extern struct pci_fixup __start_pci_fixups_header[];
  1994. extern struct pci_fixup __end_pci_fixups_header[];
  1995. extern struct pci_fixup __start_pci_fixups_final[];
  1996. extern struct pci_fixup __end_pci_fixups_final[];
  1997. extern struct pci_fixup __start_pci_fixups_enable[];
  1998. extern struct pci_fixup __end_pci_fixups_enable[];
  1999. extern struct pci_fixup __start_pci_fixups_resume[];
  2000. extern struct pci_fixup __end_pci_fixups_resume[];
  2001. extern struct pci_fixup __start_pci_fixups_resume_early[];
  2002. extern struct pci_fixup __end_pci_fixups_resume_early[];
  2003. extern struct pci_fixup __start_pci_fixups_suspend[];
  2004. extern struct pci_fixup __end_pci_fixups_suspend[];
  2005. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  2006. {
  2007. struct pci_fixup *start, *end;
  2008. switch(pass) {
  2009. case pci_fixup_early:
  2010. start = __start_pci_fixups_early;
  2011. end = __end_pci_fixups_early;
  2012. break;
  2013. case pci_fixup_header:
  2014. start = __start_pci_fixups_header;
  2015. end = __end_pci_fixups_header;
  2016. break;
  2017. case pci_fixup_final:
  2018. start = __start_pci_fixups_final;
  2019. end = __end_pci_fixups_final;
  2020. break;
  2021. case pci_fixup_enable:
  2022. start = __start_pci_fixups_enable;
  2023. end = __end_pci_fixups_enable;
  2024. break;
  2025. case pci_fixup_resume:
  2026. start = __start_pci_fixups_resume;
  2027. end = __end_pci_fixups_resume;
  2028. break;
  2029. case pci_fixup_resume_early:
  2030. start = __start_pci_fixups_resume_early;
  2031. end = __end_pci_fixups_resume_early;
  2032. break;
  2033. case pci_fixup_suspend:
  2034. start = __start_pci_fixups_suspend;
  2035. end = __end_pci_fixups_suspend;
  2036. break;
  2037. default:
  2038. /* stupid compiler warning, you would think with an enum... */
  2039. return;
  2040. }
  2041. pci_do_fixups(dev, start, end);
  2042. }
  2043. #else
  2044. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev) {}
  2045. #endif
  2046. EXPORT_SYMBOL(pci_fixup_device);