qlcnic_83xx_init.c 53 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2013 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic_sriov.h"
  8. #include "qlcnic.h"
  9. #include "qlcnic_hw.h"
  10. /* Reset template definitions */
  11. #define QLC_83XX_RESTART_TEMPLATE_SIZE 0x2000
  12. #define QLC_83XX_RESET_TEMPLATE_ADDR 0x4F0000
  13. #define QLC_83XX_RESET_SEQ_VERSION 0x0101
  14. #define QLC_83XX_OPCODE_NOP 0x0000
  15. #define QLC_83XX_OPCODE_WRITE_LIST 0x0001
  16. #define QLC_83XX_OPCODE_READ_WRITE_LIST 0x0002
  17. #define QLC_83XX_OPCODE_POLL_LIST 0x0004
  18. #define QLC_83XX_OPCODE_POLL_WRITE_LIST 0x0008
  19. #define QLC_83XX_OPCODE_READ_MODIFY_WRITE 0x0010
  20. #define QLC_83XX_OPCODE_SEQ_PAUSE 0x0020
  21. #define QLC_83XX_OPCODE_SEQ_END 0x0040
  22. #define QLC_83XX_OPCODE_TMPL_END 0x0080
  23. #define QLC_83XX_OPCODE_POLL_READ_LIST 0x0100
  24. /* EPORT control registers */
  25. #define QLC_83XX_RESET_CONTROL 0x28084E50
  26. #define QLC_83XX_RESET_REG 0x28084E60
  27. #define QLC_83XX_RESET_PORT0 0x28084E70
  28. #define QLC_83XX_RESET_PORT1 0x28084E80
  29. #define QLC_83XX_RESET_PORT2 0x28084E90
  30. #define QLC_83XX_RESET_PORT3 0x28084EA0
  31. #define QLC_83XX_RESET_SRESHIM 0x28084EB0
  32. #define QLC_83XX_RESET_EPGSHIM 0x28084EC0
  33. #define QLC_83XX_RESET_ETHERPCS 0x28084ED0
  34. static int qlcnic_83xx_init_default_driver(struct qlcnic_adapter *adapter);
  35. static int qlcnic_83xx_check_heartbeat(struct qlcnic_adapter *p_dev);
  36. static int qlcnic_83xx_restart_hw(struct qlcnic_adapter *adapter);
  37. /* Template header */
  38. struct qlc_83xx_reset_hdr {
  39. #if defined(__LITTLE_ENDIAN)
  40. u16 version;
  41. u16 signature;
  42. u16 size;
  43. u16 entries;
  44. u16 hdr_size;
  45. u16 checksum;
  46. u16 init_offset;
  47. u16 start_offset;
  48. #elif defined(__BIG_ENDIAN)
  49. u16 signature;
  50. u16 version;
  51. u16 entries;
  52. u16 size;
  53. u16 checksum;
  54. u16 hdr_size;
  55. u16 start_offset;
  56. u16 init_offset;
  57. #endif
  58. } __packed;
  59. /* Command entry header. */
  60. struct qlc_83xx_entry_hdr {
  61. #if defined(__LITTLE_ENDIAN)
  62. u16 cmd;
  63. u16 size;
  64. u16 count;
  65. u16 delay;
  66. #elif defined(__BIG_ENDIAN)
  67. u16 size;
  68. u16 cmd;
  69. u16 delay;
  70. u16 count;
  71. #endif
  72. } __packed;
  73. /* Generic poll command */
  74. struct qlc_83xx_poll {
  75. u32 mask;
  76. u32 status;
  77. } __packed;
  78. /* Read modify write command */
  79. struct qlc_83xx_rmw {
  80. u32 mask;
  81. u32 xor_value;
  82. u32 or_value;
  83. #if defined(__LITTLE_ENDIAN)
  84. u8 shl;
  85. u8 shr;
  86. u8 index_a;
  87. u8 rsvd;
  88. #elif defined(__BIG_ENDIAN)
  89. u8 rsvd;
  90. u8 index_a;
  91. u8 shr;
  92. u8 shl;
  93. #endif
  94. } __packed;
  95. /* Generic command with 2 DWORD */
  96. struct qlc_83xx_entry {
  97. u32 arg1;
  98. u32 arg2;
  99. } __packed;
  100. /* Generic command with 4 DWORD */
  101. struct qlc_83xx_quad_entry {
  102. u32 dr_addr;
  103. u32 dr_value;
  104. u32 ar_addr;
  105. u32 ar_value;
  106. } __packed;
  107. static const char *const qlc_83xx_idc_states[] = {
  108. "Unknown",
  109. "Cold",
  110. "Init",
  111. "Ready",
  112. "Need Reset",
  113. "Need Quiesce",
  114. "Failed",
  115. "Quiesce"
  116. };
  117. static int
  118. qlcnic_83xx_idc_check_driver_presence_reg(struct qlcnic_adapter *adapter)
  119. {
  120. u32 val;
  121. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  122. if ((val & 0xFFFF))
  123. return 1;
  124. else
  125. return 0;
  126. }
  127. static void qlcnic_83xx_idc_log_state_history(struct qlcnic_adapter *adapter)
  128. {
  129. u32 cur, prev;
  130. cur = adapter->ahw->idc.curr_state;
  131. prev = adapter->ahw->idc.prev_state;
  132. dev_info(&adapter->pdev->dev,
  133. "current state = %s, prev state = %s\n",
  134. adapter->ahw->idc.name[cur],
  135. adapter->ahw->idc.name[prev]);
  136. }
  137. static int qlcnic_83xx_idc_update_audit_reg(struct qlcnic_adapter *adapter,
  138. u8 mode, int lock)
  139. {
  140. u32 val;
  141. int seconds;
  142. if (lock) {
  143. if (qlcnic_83xx_lock_driver(adapter))
  144. return -EBUSY;
  145. }
  146. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_AUDIT);
  147. val |= (adapter->portnum & 0xf);
  148. val |= mode << 7;
  149. if (mode)
  150. seconds = jiffies / HZ - adapter->ahw->idc.sec_counter;
  151. else
  152. seconds = jiffies / HZ;
  153. val |= seconds << 8;
  154. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_AUDIT, val);
  155. adapter->ahw->idc.sec_counter = jiffies / HZ;
  156. if (lock)
  157. qlcnic_83xx_unlock_driver(adapter);
  158. return 0;
  159. }
  160. static void qlcnic_83xx_idc_update_minor_version(struct qlcnic_adapter *adapter)
  161. {
  162. u32 val;
  163. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_MIN_VERSION);
  164. val = val & ~(0x3 << (adapter->portnum * 2));
  165. val = val | (QLC_83XX_IDC_MINOR_VERSION << (adapter->portnum * 2));
  166. QLCWRX(adapter->ahw, QLC_83XX_IDC_MIN_VERSION, val);
  167. }
  168. static int qlcnic_83xx_idc_update_major_version(struct qlcnic_adapter *adapter,
  169. int lock)
  170. {
  171. u32 val;
  172. if (lock) {
  173. if (qlcnic_83xx_lock_driver(adapter))
  174. return -EBUSY;
  175. }
  176. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_MAJ_VERSION);
  177. val = val & ~0xFF;
  178. val = val | QLC_83XX_IDC_MAJOR_VERSION;
  179. QLCWRX(adapter->ahw, QLC_83XX_IDC_MAJ_VERSION, val);
  180. if (lock)
  181. qlcnic_83xx_unlock_driver(adapter);
  182. return 0;
  183. }
  184. static int
  185. qlcnic_83xx_idc_update_drv_presence_reg(struct qlcnic_adapter *adapter,
  186. int status, int lock)
  187. {
  188. u32 val;
  189. if (lock) {
  190. if (qlcnic_83xx_lock_driver(adapter))
  191. return -EBUSY;
  192. }
  193. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  194. if (status)
  195. val = val | (1 << adapter->portnum);
  196. else
  197. val = val & ~(1 << adapter->portnum);
  198. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE, val);
  199. qlcnic_83xx_idc_update_minor_version(adapter);
  200. if (lock)
  201. qlcnic_83xx_unlock_driver(adapter);
  202. return 0;
  203. }
  204. static int qlcnic_83xx_idc_check_major_version(struct qlcnic_adapter *adapter)
  205. {
  206. u32 val;
  207. u8 version;
  208. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_MAJ_VERSION);
  209. version = val & 0xFF;
  210. if (version != QLC_83XX_IDC_MAJOR_VERSION) {
  211. dev_info(&adapter->pdev->dev,
  212. "%s:mismatch. version 0x%x, expected version 0x%x\n",
  213. __func__, version, QLC_83XX_IDC_MAJOR_VERSION);
  214. return -EIO;
  215. }
  216. return 0;
  217. }
  218. static int qlcnic_83xx_idc_clear_registers(struct qlcnic_adapter *adapter,
  219. int lock)
  220. {
  221. u32 val;
  222. if (lock) {
  223. if (qlcnic_83xx_lock_driver(adapter))
  224. return -EBUSY;
  225. }
  226. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_ACK, 0);
  227. /* Clear gracefull reset bit */
  228. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  229. val &= ~QLC_83XX_IDC_GRACEFULL_RESET;
  230. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  231. if (lock)
  232. qlcnic_83xx_unlock_driver(adapter);
  233. return 0;
  234. }
  235. static int qlcnic_83xx_idc_update_drv_ack_reg(struct qlcnic_adapter *adapter,
  236. int flag, int lock)
  237. {
  238. u32 val;
  239. if (lock) {
  240. if (qlcnic_83xx_lock_driver(adapter))
  241. return -EBUSY;
  242. }
  243. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_ACK);
  244. if (flag)
  245. val = val | (1 << adapter->portnum);
  246. else
  247. val = val & ~(1 << adapter->portnum);
  248. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_ACK, val);
  249. if (lock)
  250. qlcnic_83xx_unlock_driver(adapter);
  251. return 0;
  252. }
  253. static int qlcnic_83xx_idc_check_timeout(struct qlcnic_adapter *adapter,
  254. int time_limit)
  255. {
  256. u64 seconds;
  257. seconds = jiffies / HZ - adapter->ahw->idc.sec_counter;
  258. if (seconds <= time_limit)
  259. return 0;
  260. else
  261. return -EBUSY;
  262. }
  263. /**
  264. * qlcnic_83xx_idc_check_reset_ack_reg
  265. *
  266. * @adapter: adapter structure
  267. *
  268. * Check ACK wait limit and clear the functions which failed to ACK
  269. *
  270. * Return 0 if all functions have acknowledged the reset request.
  271. **/
  272. static int qlcnic_83xx_idc_check_reset_ack_reg(struct qlcnic_adapter *adapter)
  273. {
  274. int timeout;
  275. u32 ack, presence, val;
  276. timeout = QLC_83XX_IDC_RESET_TIMEOUT_SECS;
  277. ack = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_ACK);
  278. presence = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  279. dev_info(&adapter->pdev->dev,
  280. "%s: ack = 0x%x, presence = 0x%x\n", __func__, ack, presence);
  281. if (!((ack & presence) == presence)) {
  282. if (qlcnic_83xx_idc_check_timeout(adapter, timeout)) {
  283. /* Clear functions which failed to ACK */
  284. dev_info(&adapter->pdev->dev,
  285. "%s: ACK wait exceeds time limit\n", __func__);
  286. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  287. val = val & ~(ack ^ presence);
  288. if (qlcnic_83xx_lock_driver(adapter))
  289. return -EBUSY;
  290. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE, val);
  291. dev_info(&adapter->pdev->dev,
  292. "%s: updated drv presence reg = 0x%x\n",
  293. __func__, val);
  294. qlcnic_83xx_unlock_driver(adapter);
  295. return 0;
  296. } else {
  297. return 1;
  298. }
  299. } else {
  300. dev_info(&adapter->pdev->dev,
  301. "%s: Reset ACK received from all functions\n",
  302. __func__);
  303. return 0;
  304. }
  305. }
  306. /**
  307. * qlcnic_83xx_idc_tx_soft_reset
  308. *
  309. * @adapter: adapter structure
  310. *
  311. * Handle context deletion and recreation request from transmit routine
  312. *
  313. * Returns -EBUSY or Success (0)
  314. *
  315. **/
  316. static int qlcnic_83xx_idc_tx_soft_reset(struct qlcnic_adapter *adapter)
  317. {
  318. struct net_device *netdev = adapter->netdev;
  319. if (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  320. return -EBUSY;
  321. netif_device_detach(netdev);
  322. qlcnic_down(adapter, netdev);
  323. qlcnic_up(adapter, netdev);
  324. netif_device_attach(netdev);
  325. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  326. dev_err(&adapter->pdev->dev, "%s:\n", __func__);
  327. adapter->netdev->trans_start = jiffies;
  328. return 0;
  329. }
  330. /**
  331. * qlcnic_83xx_idc_detach_driver
  332. *
  333. * @adapter: adapter structure
  334. * Detach net interface, stop TX and cleanup resources before the HW reset.
  335. * Returns: None
  336. *
  337. **/
  338. static void qlcnic_83xx_idc_detach_driver(struct qlcnic_adapter *adapter)
  339. {
  340. int i;
  341. struct net_device *netdev = adapter->netdev;
  342. netif_device_detach(netdev);
  343. /* Disable mailbox interrupt */
  344. qlcnic_83xx_disable_mbx_intr(adapter);
  345. qlcnic_down(adapter, netdev);
  346. for (i = 0; i < adapter->ahw->num_msix; i++) {
  347. adapter->ahw->intr_tbl[i].id = i;
  348. adapter->ahw->intr_tbl[i].enabled = 0;
  349. adapter->ahw->intr_tbl[i].src = 0;
  350. }
  351. if (qlcnic_sriov_pf_check(adapter))
  352. qlcnic_sriov_pf_reset(adapter);
  353. }
  354. /**
  355. * qlcnic_83xx_idc_attach_driver
  356. *
  357. * @adapter: adapter structure
  358. *
  359. * Re-attach and re-enable net interface
  360. * Returns: None
  361. *
  362. **/
  363. static void qlcnic_83xx_idc_attach_driver(struct qlcnic_adapter *adapter)
  364. {
  365. struct net_device *netdev = adapter->netdev;
  366. if (netif_running(netdev)) {
  367. if (qlcnic_up(adapter, netdev))
  368. goto done;
  369. qlcnic_restore_indev_addr(netdev, NETDEV_UP);
  370. }
  371. done:
  372. netif_device_attach(netdev);
  373. }
  374. static int qlcnic_83xx_idc_enter_failed_state(struct qlcnic_adapter *adapter,
  375. int lock)
  376. {
  377. if (lock) {
  378. if (qlcnic_83xx_lock_driver(adapter))
  379. return -EBUSY;
  380. }
  381. qlcnic_83xx_idc_clear_registers(adapter, 0);
  382. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE, QLC_83XX_IDC_DEV_FAILED);
  383. if (lock)
  384. qlcnic_83xx_unlock_driver(adapter);
  385. qlcnic_83xx_idc_log_state_history(adapter);
  386. dev_info(&adapter->pdev->dev, "Device will enter failed state\n");
  387. return 0;
  388. }
  389. static int qlcnic_83xx_idc_enter_init_state(struct qlcnic_adapter *adapter,
  390. int lock)
  391. {
  392. if (lock) {
  393. if (qlcnic_83xx_lock_driver(adapter))
  394. return -EBUSY;
  395. }
  396. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE, QLC_83XX_IDC_DEV_INIT);
  397. if (lock)
  398. qlcnic_83xx_unlock_driver(adapter);
  399. return 0;
  400. }
  401. static int qlcnic_83xx_idc_enter_need_quiesce(struct qlcnic_adapter *adapter,
  402. int lock)
  403. {
  404. if (lock) {
  405. if (qlcnic_83xx_lock_driver(adapter))
  406. return -EBUSY;
  407. }
  408. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE,
  409. QLC_83XX_IDC_DEV_NEED_QUISCENT);
  410. if (lock)
  411. qlcnic_83xx_unlock_driver(adapter);
  412. return 0;
  413. }
  414. static int
  415. qlcnic_83xx_idc_enter_need_reset_state(struct qlcnic_adapter *adapter, int lock)
  416. {
  417. if (lock) {
  418. if (qlcnic_83xx_lock_driver(adapter))
  419. return -EBUSY;
  420. }
  421. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE,
  422. QLC_83XX_IDC_DEV_NEED_RESET);
  423. if (lock)
  424. qlcnic_83xx_unlock_driver(adapter);
  425. return 0;
  426. }
  427. static int qlcnic_83xx_idc_enter_ready_state(struct qlcnic_adapter *adapter,
  428. int lock)
  429. {
  430. if (lock) {
  431. if (qlcnic_83xx_lock_driver(adapter))
  432. return -EBUSY;
  433. }
  434. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE, QLC_83XX_IDC_DEV_READY);
  435. if (lock)
  436. qlcnic_83xx_unlock_driver(adapter);
  437. return 0;
  438. }
  439. /**
  440. * qlcnic_83xx_idc_find_reset_owner_id
  441. *
  442. * @adapter: adapter structure
  443. *
  444. * NIC gets precedence over ISCSI and ISCSI has precedence over FCOE.
  445. * Within the same class, function with lowest PCI ID assumes ownership
  446. *
  447. * Returns: reset owner id or failure indication (-EIO)
  448. *
  449. **/
  450. static int qlcnic_83xx_idc_find_reset_owner_id(struct qlcnic_adapter *adapter)
  451. {
  452. u32 reg, reg1, reg2, i, j, owner, class;
  453. reg1 = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_PARTITION_INFO_1);
  454. reg2 = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_PARTITION_INFO_2);
  455. owner = QLCNIC_TYPE_NIC;
  456. i = 0;
  457. j = 0;
  458. reg = reg1;
  459. do {
  460. class = (((reg & (0xF << j * 4)) >> j * 4) & 0x3);
  461. if (class == owner)
  462. break;
  463. if (i == (QLC_83XX_IDC_MAX_FUNC_PER_PARTITION_INFO - 1)) {
  464. reg = reg2;
  465. j = 0;
  466. } else {
  467. j++;
  468. }
  469. if (i == (QLC_83XX_IDC_MAX_CNA_FUNCTIONS - 1)) {
  470. if (owner == QLCNIC_TYPE_NIC)
  471. owner = QLCNIC_TYPE_ISCSI;
  472. else if (owner == QLCNIC_TYPE_ISCSI)
  473. owner = QLCNIC_TYPE_FCOE;
  474. else if (owner == QLCNIC_TYPE_FCOE)
  475. return -EIO;
  476. reg = reg1;
  477. j = 0;
  478. i = 0;
  479. }
  480. } while (i++ < QLC_83XX_IDC_MAX_CNA_FUNCTIONS);
  481. return i;
  482. }
  483. static int qlcnic_83xx_idc_restart_hw(struct qlcnic_adapter *adapter, int lock)
  484. {
  485. int ret = 0;
  486. ret = qlcnic_83xx_restart_hw(adapter);
  487. if (ret) {
  488. qlcnic_83xx_idc_enter_failed_state(adapter, lock);
  489. } else {
  490. qlcnic_83xx_idc_clear_registers(adapter, lock);
  491. ret = qlcnic_83xx_idc_enter_ready_state(adapter, lock);
  492. }
  493. return ret;
  494. }
  495. static int qlcnic_83xx_idc_check_fan_failure(struct qlcnic_adapter *adapter)
  496. {
  497. u32 status;
  498. status = QLC_SHARED_REG_RD32(adapter, QLCNIC_PEG_HALT_STATUS1);
  499. if (status & QLCNIC_RCODE_FATAL_ERROR) {
  500. dev_err(&adapter->pdev->dev,
  501. "peg halt status1=0x%x\n", status);
  502. if (QLCNIC_FWERROR_CODE(status) == QLCNIC_FWERROR_FAN_FAILURE) {
  503. dev_err(&adapter->pdev->dev,
  504. "On board active cooling fan failed. "
  505. "Device has been halted.\n");
  506. dev_err(&adapter->pdev->dev,
  507. "Replace the adapter.\n");
  508. return -EIO;
  509. }
  510. }
  511. return 0;
  512. }
  513. static int qlcnic_83xx_idc_reattach_driver(struct qlcnic_adapter *adapter)
  514. {
  515. int err;
  516. /* register for NIC IDC AEN Events */
  517. qlcnic_83xx_register_nic_idc_func(adapter, 1);
  518. err = qlcnic_sriov_pf_reinit(adapter);
  519. if (err)
  520. return err;
  521. qlcnic_83xx_enable_mbx_intrpt(adapter);
  522. if (qlcnic_83xx_configure_opmode(adapter)) {
  523. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  524. return -EIO;
  525. }
  526. if (adapter->nic_ops->init_driver(adapter)) {
  527. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  528. return -EIO;
  529. }
  530. qlcnic_83xx_idc_attach_driver(adapter);
  531. return 0;
  532. }
  533. static void qlcnic_83xx_idc_update_idc_params(struct qlcnic_adapter *adapter)
  534. {
  535. struct qlcnic_hardware_context *ahw = adapter->ahw;
  536. qlcnic_83xx_idc_update_drv_presence_reg(adapter, 1, 1);
  537. set_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status);
  538. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  539. set_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  540. ahw->idc.quiesce_req = 0;
  541. ahw->idc.delay = QLC_83XX_IDC_FW_POLL_DELAY;
  542. ahw->idc.err_code = 0;
  543. ahw->idc.collect_dump = 0;
  544. ahw->reset_context = 0;
  545. adapter->tx_timeo_cnt = 0;
  546. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  547. }
  548. /**
  549. * qlcnic_83xx_idc_ready_state_entry
  550. *
  551. * @adapter: adapter structure
  552. *
  553. * Perform ready state initialization, this routine will get invoked only
  554. * once from READY state.
  555. *
  556. * Returns: Error code or Success(0)
  557. *
  558. **/
  559. int qlcnic_83xx_idc_ready_state_entry(struct qlcnic_adapter *adapter)
  560. {
  561. struct qlcnic_hardware_context *ahw = adapter->ahw;
  562. if (ahw->idc.prev_state != QLC_83XX_IDC_DEV_READY) {
  563. qlcnic_83xx_idc_update_idc_params(adapter);
  564. /* Re-attach the device if required */
  565. if ((ahw->idc.prev_state == QLC_83XX_IDC_DEV_NEED_RESET) ||
  566. (ahw->idc.prev_state == QLC_83XX_IDC_DEV_INIT)) {
  567. if (qlcnic_83xx_idc_reattach_driver(adapter))
  568. return -EIO;
  569. }
  570. }
  571. return 0;
  572. }
  573. /**
  574. * qlcnic_83xx_idc_vnic_pf_entry
  575. *
  576. * @adapter: adapter structure
  577. *
  578. * Ensure vNIC mode privileged function starts only after vNIC mode is
  579. * enabled by management function.
  580. * If vNIC mode is ready, start initialization.
  581. *
  582. * Returns: -EIO or 0
  583. *
  584. **/
  585. int qlcnic_83xx_idc_vnic_pf_entry(struct qlcnic_adapter *adapter)
  586. {
  587. u32 state;
  588. struct qlcnic_hardware_context *ahw = adapter->ahw;
  589. /* Privileged function waits till mgmt function enables VNIC mode */
  590. state = QLCRDX(adapter->ahw, QLC_83XX_VNIC_STATE);
  591. if (state != QLCNIC_DEV_NPAR_OPER) {
  592. if (!ahw->idc.vnic_wait_limit--) {
  593. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  594. return -EIO;
  595. }
  596. dev_info(&adapter->pdev->dev, "vNIC mode disabled\n");
  597. return -EIO;
  598. } else {
  599. /* Perform one time initialization from ready state */
  600. if (ahw->idc.vnic_state != QLCNIC_DEV_NPAR_OPER) {
  601. qlcnic_83xx_idc_update_idc_params(adapter);
  602. /* If the previous state is UNKNOWN, device will be
  603. already attached properly by Init routine*/
  604. if (ahw->idc.prev_state != QLC_83XX_IDC_DEV_UNKNOWN) {
  605. if (qlcnic_83xx_idc_reattach_driver(adapter))
  606. return -EIO;
  607. }
  608. adapter->ahw->idc.vnic_state = QLCNIC_DEV_NPAR_OPER;
  609. dev_info(&adapter->pdev->dev, "vNIC mode enabled\n");
  610. }
  611. }
  612. return 0;
  613. }
  614. static int qlcnic_83xx_idc_unknown_state(struct qlcnic_adapter *adapter)
  615. {
  616. adapter->ahw->idc.err_code = -EIO;
  617. dev_err(&adapter->pdev->dev,
  618. "%s: Device in unknown state\n", __func__);
  619. return 0;
  620. }
  621. /**
  622. * qlcnic_83xx_idc_cold_state
  623. *
  624. * @adapter: adapter structure
  625. *
  626. * If HW is up and running device will enter READY state.
  627. * If firmware image from host needs to be loaded, device is
  628. * forced to start with the file firmware image.
  629. *
  630. * Returns: Error code or Success(0)
  631. *
  632. **/
  633. static int qlcnic_83xx_idc_cold_state_handler(struct qlcnic_adapter *adapter)
  634. {
  635. qlcnic_83xx_idc_update_drv_presence_reg(adapter, 1, 0);
  636. qlcnic_83xx_idc_update_audit_reg(adapter, 1, 0);
  637. if (qlcnic_load_fw_file) {
  638. qlcnic_83xx_idc_restart_hw(adapter, 0);
  639. } else {
  640. if (qlcnic_83xx_check_hw_status(adapter)) {
  641. qlcnic_83xx_idc_enter_failed_state(adapter, 0);
  642. return -EIO;
  643. } else {
  644. qlcnic_83xx_idc_enter_ready_state(adapter, 0);
  645. }
  646. }
  647. return 0;
  648. }
  649. /**
  650. * qlcnic_83xx_idc_init_state
  651. *
  652. * @adapter: adapter structure
  653. *
  654. * Reset owner will restart the device from this state.
  655. * Device will enter failed state if it remains
  656. * in this state for more than DEV_INIT time limit.
  657. *
  658. * Returns: Error code or Success(0)
  659. *
  660. **/
  661. static int qlcnic_83xx_idc_init_state(struct qlcnic_adapter *adapter)
  662. {
  663. int timeout, ret = 0;
  664. u32 owner;
  665. timeout = QLC_83XX_IDC_INIT_TIMEOUT_SECS;
  666. if (adapter->ahw->idc.prev_state == QLC_83XX_IDC_DEV_NEED_RESET) {
  667. owner = qlcnic_83xx_idc_find_reset_owner_id(adapter);
  668. if (adapter->ahw->pci_func == owner)
  669. ret = qlcnic_83xx_idc_restart_hw(adapter, 1);
  670. } else {
  671. ret = qlcnic_83xx_idc_check_timeout(adapter, timeout);
  672. return ret;
  673. }
  674. return ret;
  675. }
  676. /**
  677. * qlcnic_83xx_idc_ready_state
  678. *
  679. * @adapter: adapter structure
  680. *
  681. * Perform IDC protocol specicifed actions after monitoring device state and
  682. * events.
  683. *
  684. * Returns: Error code or Success(0)
  685. *
  686. **/
  687. static int qlcnic_83xx_idc_ready_state(struct qlcnic_adapter *adapter)
  688. {
  689. u32 val;
  690. struct qlcnic_hardware_context *ahw = adapter->ahw;
  691. int ret = 0;
  692. /* Perform NIC configuration based ready state entry actions */
  693. if (ahw->idc.state_entry(adapter))
  694. return -EIO;
  695. if (qlcnic_check_temp(adapter)) {
  696. if (ahw->temp == QLCNIC_TEMP_PANIC) {
  697. qlcnic_83xx_idc_check_fan_failure(adapter);
  698. dev_err(&adapter->pdev->dev,
  699. "Error: device temperature %d above limits\n",
  700. adapter->ahw->temp);
  701. clear_bit(QLC_83XX_MBX_READY, &ahw->idc.status);
  702. set_bit(__QLCNIC_RESETTING, &adapter->state);
  703. qlcnic_83xx_idc_detach_driver(adapter);
  704. qlcnic_83xx_idc_enter_failed_state(adapter, 1);
  705. return -EIO;
  706. }
  707. }
  708. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  709. ret = qlcnic_83xx_check_heartbeat(adapter);
  710. if (ret) {
  711. adapter->flags |= QLCNIC_FW_HANG;
  712. if (!(val & QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY)) {
  713. clear_bit(QLC_83XX_MBX_READY, &ahw->idc.status);
  714. set_bit(__QLCNIC_RESETTING, &adapter->state);
  715. qlcnic_83xx_idc_enter_need_reset_state(adapter, 1);
  716. }
  717. return -EIO;
  718. }
  719. if ((val & QLC_83XX_IDC_GRACEFULL_RESET) || ahw->idc.collect_dump) {
  720. /* Move to need reset state and prepare for reset */
  721. qlcnic_83xx_idc_enter_need_reset_state(adapter, 1);
  722. return ret;
  723. }
  724. /* Check for soft reset request */
  725. if (ahw->reset_context &&
  726. !(val & QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY)) {
  727. adapter->ahw->reset_context = 0;
  728. qlcnic_83xx_idc_tx_soft_reset(adapter);
  729. return ret;
  730. }
  731. /* Move to need quiesce state if requested */
  732. if (adapter->ahw->idc.quiesce_req) {
  733. qlcnic_83xx_idc_enter_need_quiesce(adapter, 1);
  734. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  735. return ret;
  736. }
  737. return ret;
  738. }
  739. /**
  740. * qlcnic_83xx_idc_need_reset_state
  741. *
  742. * @adapter: adapter structure
  743. *
  744. * Device will remain in this state until:
  745. * Reset request ACK's are recieved from all the functions
  746. * Wait time exceeds max time limit
  747. *
  748. * Returns: Error code or Success(0)
  749. *
  750. **/
  751. static int qlcnic_83xx_idc_need_reset_state(struct qlcnic_adapter *adapter)
  752. {
  753. int ret = 0;
  754. if (adapter->ahw->idc.prev_state != QLC_83XX_IDC_DEV_NEED_RESET) {
  755. qlcnic_83xx_idc_update_drv_ack_reg(adapter, 1, 1);
  756. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  757. set_bit(__QLCNIC_RESETTING, &adapter->state);
  758. clear_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status);
  759. if (adapter->ahw->nic_mode == QLC_83XX_VIRTUAL_NIC_MODE)
  760. qlcnic_83xx_disable_vnic_mode(adapter, 1);
  761. qlcnic_83xx_idc_detach_driver(adapter);
  762. }
  763. /* Check ACK from other functions */
  764. ret = qlcnic_83xx_idc_check_reset_ack_reg(adapter);
  765. if (ret) {
  766. dev_info(&adapter->pdev->dev,
  767. "%s: Waiting for reset ACK\n", __func__);
  768. return 0;
  769. }
  770. /* Transit to INIT state and restart the HW */
  771. qlcnic_83xx_idc_enter_init_state(adapter, 1);
  772. return ret;
  773. }
  774. static int qlcnic_83xx_idc_need_quiesce_state(struct qlcnic_adapter *adapter)
  775. {
  776. dev_err(&adapter->pdev->dev, "%s: TBD\n", __func__);
  777. return 0;
  778. }
  779. static int qlcnic_83xx_idc_failed_state(struct qlcnic_adapter *adapter)
  780. {
  781. dev_err(&adapter->pdev->dev, "%s: please restart!!\n", __func__);
  782. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  783. adapter->ahw->idc.err_code = -EIO;
  784. return 0;
  785. }
  786. static int qlcnic_83xx_idc_quiesce_state(struct qlcnic_adapter *adapter)
  787. {
  788. dev_info(&adapter->pdev->dev, "%s: TBD\n", __func__);
  789. return 0;
  790. }
  791. static int qlcnic_83xx_idc_check_state_validity(struct qlcnic_adapter *adapter,
  792. u32 state)
  793. {
  794. u32 cur, prev, next;
  795. cur = adapter->ahw->idc.curr_state;
  796. prev = adapter->ahw->idc.prev_state;
  797. next = state;
  798. if ((next < QLC_83XX_IDC_DEV_COLD) ||
  799. (next > QLC_83XX_IDC_DEV_QUISCENT)) {
  800. dev_err(&adapter->pdev->dev,
  801. "%s: curr %d, prev %d, next state %d is invalid\n",
  802. __func__, cur, prev, state);
  803. return 1;
  804. }
  805. if ((cur == QLC_83XX_IDC_DEV_UNKNOWN) &&
  806. (prev == QLC_83XX_IDC_DEV_UNKNOWN)) {
  807. if ((next != QLC_83XX_IDC_DEV_COLD) &&
  808. (next != QLC_83XX_IDC_DEV_READY)) {
  809. dev_err(&adapter->pdev->dev,
  810. "%s: failed, cur %d prev %d next %d\n",
  811. __func__, cur, prev, next);
  812. return 1;
  813. }
  814. }
  815. if (next == QLC_83XX_IDC_DEV_INIT) {
  816. if ((prev != QLC_83XX_IDC_DEV_INIT) &&
  817. (prev != QLC_83XX_IDC_DEV_COLD) &&
  818. (prev != QLC_83XX_IDC_DEV_NEED_RESET)) {
  819. dev_err(&adapter->pdev->dev,
  820. "%s: failed, cur %d prev %d next %d\n",
  821. __func__, cur, prev, next);
  822. return 1;
  823. }
  824. }
  825. return 0;
  826. }
  827. static void qlcnic_83xx_periodic_tasks(struct qlcnic_adapter *adapter)
  828. {
  829. if (adapter->fhash.fnum)
  830. qlcnic_prune_lb_filters(adapter);
  831. }
  832. /**
  833. * qlcnic_83xx_idc_poll_dev_state
  834. *
  835. * @work: kernel work queue structure used to schedule the function
  836. *
  837. * Poll device state periodically and perform state specific
  838. * actions defined by Inter Driver Communication (IDC) protocol.
  839. *
  840. * Returns: None
  841. *
  842. **/
  843. void qlcnic_83xx_idc_poll_dev_state(struct work_struct *work)
  844. {
  845. struct qlcnic_adapter *adapter;
  846. u32 state;
  847. adapter = container_of(work, struct qlcnic_adapter, fw_work.work);
  848. state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  849. if (qlcnic_83xx_idc_check_state_validity(adapter, state)) {
  850. qlcnic_83xx_idc_log_state_history(adapter);
  851. adapter->ahw->idc.curr_state = QLC_83XX_IDC_DEV_UNKNOWN;
  852. } else {
  853. adapter->ahw->idc.curr_state = state;
  854. }
  855. switch (adapter->ahw->idc.curr_state) {
  856. case QLC_83XX_IDC_DEV_READY:
  857. qlcnic_83xx_idc_ready_state(adapter);
  858. break;
  859. case QLC_83XX_IDC_DEV_NEED_RESET:
  860. qlcnic_83xx_idc_need_reset_state(adapter);
  861. break;
  862. case QLC_83XX_IDC_DEV_NEED_QUISCENT:
  863. qlcnic_83xx_idc_need_quiesce_state(adapter);
  864. break;
  865. case QLC_83XX_IDC_DEV_FAILED:
  866. qlcnic_83xx_idc_failed_state(adapter);
  867. return;
  868. case QLC_83XX_IDC_DEV_INIT:
  869. qlcnic_83xx_idc_init_state(adapter);
  870. break;
  871. case QLC_83XX_IDC_DEV_QUISCENT:
  872. qlcnic_83xx_idc_quiesce_state(adapter);
  873. break;
  874. default:
  875. qlcnic_83xx_idc_unknown_state(adapter);
  876. return;
  877. }
  878. adapter->ahw->idc.prev_state = adapter->ahw->idc.curr_state;
  879. qlcnic_83xx_periodic_tasks(adapter);
  880. /* Re-schedule the function */
  881. if (test_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status))
  882. qlcnic_schedule_work(adapter, qlcnic_83xx_idc_poll_dev_state,
  883. adapter->ahw->idc.delay);
  884. }
  885. static void qlcnic_83xx_setup_idc_parameters(struct qlcnic_adapter *adapter)
  886. {
  887. u32 idc_params, val;
  888. if (qlcnic_83xx_lockless_flash_read32(adapter,
  889. QLC_83XX_IDC_FLASH_PARAM_ADDR,
  890. (u8 *)&idc_params, 1)) {
  891. dev_info(&adapter->pdev->dev,
  892. "%s:failed to get IDC params from flash\n", __func__);
  893. adapter->dev_init_timeo = QLC_83XX_IDC_INIT_TIMEOUT_SECS;
  894. adapter->reset_ack_timeo = QLC_83XX_IDC_RESET_TIMEOUT_SECS;
  895. } else {
  896. adapter->dev_init_timeo = idc_params & 0xFFFF;
  897. adapter->reset_ack_timeo = ((idc_params >> 16) & 0xFFFF);
  898. }
  899. adapter->ahw->idc.curr_state = QLC_83XX_IDC_DEV_UNKNOWN;
  900. adapter->ahw->idc.prev_state = QLC_83XX_IDC_DEV_UNKNOWN;
  901. adapter->ahw->idc.delay = QLC_83XX_IDC_FW_POLL_DELAY;
  902. adapter->ahw->idc.err_code = 0;
  903. adapter->ahw->idc.collect_dump = 0;
  904. adapter->ahw->idc.name = (char **)qlc_83xx_idc_states;
  905. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  906. set_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status);
  907. set_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  908. /* Check if reset recovery is disabled */
  909. if (!qlcnic_auto_fw_reset) {
  910. /* Propagate do not reset request to other functions */
  911. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  912. val = val | QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY;
  913. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  914. }
  915. }
  916. static int
  917. qlcnic_83xx_idc_first_to_load_function_handler(struct qlcnic_adapter *adapter)
  918. {
  919. u32 state, val;
  920. if (qlcnic_83xx_lock_driver(adapter))
  921. return -EIO;
  922. /* Clear driver lock register */
  923. QLCWRX(adapter->ahw, QLC_83XX_RECOVER_DRV_LOCK, 0);
  924. if (qlcnic_83xx_idc_update_major_version(adapter, 0)) {
  925. qlcnic_83xx_unlock_driver(adapter);
  926. return -EIO;
  927. }
  928. state = QLCRDX(adapter->ahw, QLC_83XX_IDC_DEV_STATE);
  929. if (qlcnic_83xx_idc_check_state_validity(adapter, state)) {
  930. qlcnic_83xx_unlock_driver(adapter);
  931. return -EIO;
  932. }
  933. if (state != QLC_83XX_IDC_DEV_COLD && qlcnic_load_fw_file) {
  934. QLCWRX(adapter->ahw, QLC_83XX_IDC_DEV_STATE,
  935. QLC_83XX_IDC_DEV_COLD);
  936. state = QLC_83XX_IDC_DEV_COLD;
  937. }
  938. adapter->ahw->idc.curr_state = state;
  939. /* First to load function should cold boot the device */
  940. if (state == QLC_83XX_IDC_DEV_COLD)
  941. qlcnic_83xx_idc_cold_state_handler(adapter);
  942. /* Check if reset recovery is enabled */
  943. if (qlcnic_auto_fw_reset) {
  944. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  945. val = val & ~QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY;
  946. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  947. }
  948. qlcnic_83xx_unlock_driver(adapter);
  949. return 0;
  950. }
  951. static int qlcnic_83xx_idc_init(struct qlcnic_adapter *adapter)
  952. {
  953. int ret = -EIO;
  954. qlcnic_83xx_setup_idc_parameters(adapter);
  955. if (qlcnic_83xx_get_reset_instruction_template(adapter))
  956. return ret;
  957. if (!qlcnic_83xx_idc_check_driver_presence_reg(adapter)) {
  958. if (qlcnic_83xx_idc_first_to_load_function_handler(adapter))
  959. return -EIO;
  960. } else {
  961. if (qlcnic_83xx_idc_check_major_version(adapter))
  962. return -EIO;
  963. }
  964. qlcnic_83xx_idc_update_audit_reg(adapter, 0, 1);
  965. return 0;
  966. }
  967. void qlcnic_83xx_idc_exit(struct qlcnic_adapter *adapter)
  968. {
  969. int id;
  970. u32 val;
  971. while (test_and_set_bit(__QLCNIC_RESETTING, &adapter->state))
  972. usleep_range(10000, 11000);
  973. id = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  974. id = id & 0xFF;
  975. if (id == adapter->portnum) {
  976. dev_err(&adapter->pdev->dev,
  977. "%s: wait for lock recovery.. %d\n", __func__, id);
  978. msleep(20);
  979. id = QLCRDX(adapter->ahw, QLC_83XX_DRV_LOCK_ID);
  980. id = id & 0xFF;
  981. }
  982. /* Clear driver presence bit */
  983. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  984. val = val & ~(1 << adapter->portnum);
  985. QLCWRX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE, val);
  986. clear_bit(QLC_83XX_MODULE_LOADED, &adapter->ahw->idc.status);
  987. clear_bit(__QLCNIC_RESETTING, &adapter->state);
  988. cancel_delayed_work_sync(&adapter->fw_work);
  989. }
  990. void qlcnic_83xx_idc_request_reset(struct qlcnic_adapter *adapter, u32 key)
  991. {
  992. u32 val;
  993. if (qlcnic_83xx_lock_driver(adapter)) {
  994. dev_err(&adapter->pdev->dev,
  995. "%s:failed, please retry\n", __func__);
  996. return;
  997. }
  998. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  999. if ((val & QLC_83XX_IDC_DISABLE_FW_RESET_RECOVERY) ||
  1000. !qlcnic_auto_fw_reset) {
  1001. dev_err(&adapter->pdev->dev,
  1002. "%s:failed, device in non reset mode\n", __func__);
  1003. qlcnic_83xx_unlock_driver(adapter);
  1004. return;
  1005. }
  1006. if (key == QLCNIC_FORCE_FW_RESET) {
  1007. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  1008. val = val | QLC_83XX_IDC_GRACEFULL_RESET;
  1009. QLCWRX(adapter->ahw, QLC_83XX_IDC_CTRL, val);
  1010. } else if (key == QLCNIC_FORCE_FW_DUMP_KEY) {
  1011. adapter->ahw->idc.collect_dump = 1;
  1012. }
  1013. qlcnic_83xx_unlock_driver(adapter);
  1014. return;
  1015. }
  1016. static int qlcnic_83xx_copy_bootloader(struct qlcnic_adapter *adapter)
  1017. {
  1018. u8 *p_cache;
  1019. u32 src, size;
  1020. u64 dest;
  1021. int ret = -EIO;
  1022. src = QLC_83XX_BOOTLOADER_FLASH_ADDR;
  1023. dest = QLCRDX(adapter->ahw, QLCNIC_BOOTLOADER_ADDR);
  1024. size = QLCRDX(adapter->ahw, QLCNIC_BOOTLOADER_SIZE);
  1025. /* alignment check */
  1026. if (size & 0xF)
  1027. size = (size + 16) & ~0xF;
  1028. p_cache = kzalloc(size, GFP_KERNEL);
  1029. if (p_cache == NULL)
  1030. return -ENOMEM;
  1031. ret = qlcnic_83xx_lockless_flash_read32(adapter, src, p_cache,
  1032. size / sizeof(u32));
  1033. if (ret) {
  1034. kfree(p_cache);
  1035. return ret;
  1036. }
  1037. /* 16 byte write to MS memory */
  1038. ret = qlcnic_83xx_ms_mem_write128(adapter, dest, (u32 *)p_cache,
  1039. size / 16);
  1040. if (ret) {
  1041. kfree(p_cache);
  1042. return ret;
  1043. }
  1044. kfree(p_cache);
  1045. return ret;
  1046. }
  1047. static int qlcnic_83xx_copy_fw_file(struct qlcnic_adapter *adapter)
  1048. {
  1049. u32 dest, *p_cache;
  1050. u64 addr;
  1051. u8 data[16];
  1052. size_t size;
  1053. int i, ret = -EIO;
  1054. dest = QLCRDX(adapter->ahw, QLCNIC_FW_IMAGE_ADDR);
  1055. size = (adapter->ahw->fw_info.fw->size & ~0xF);
  1056. p_cache = (u32 *)adapter->ahw->fw_info.fw->data;
  1057. addr = (u64)dest;
  1058. ret = qlcnic_83xx_ms_mem_write128(adapter, addr,
  1059. (u32 *)p_cache, size / 16);
  1060. if (ret) {
  1061. dev_err(&adapter->pdev->dev, "MS memory write failed\n");
  1062. release_firmware(adapter->ahw->fw_info.fw);
  1063. adapter->ahw->fw_info.fw = NULL;
  1064. return -EIO;
  1065. }
  1066. /* alignment check */
  1067. if (adapter->ahw->fw_info.fw->size & 0xF) {
  1068. addr = dest + size;
  1069. for (i = 0; i < (adapter->ahw->fw_info.fw->size & 0xF); i++)
  1070. data[i] = adapter->ahw->fw_info.fw->data[size + i];
  1071. for (; i < 16; i++)
  1072. data[i] = 0;
  1073. ret = qlcnic_83xx_ms_mem_write128(adapter, addr,
  1074. (u32 *)data, 1);
  1075. if (ret) {
  1076. dev_err(&adapter->pdev->dev,
  1077. "MS memory write failed\n");
  1078. release_firmware(adapter->ahw->fw_info.fw);
  1079. adapter->ahw->fw_info.fw = NULL;
  1080. return -EIO;
  1081. }
  1082. }
  1083. release_firmware(adapter->ahw->fw_info.fw);
  1084. adapter->ahw->fw_info.fw = NULL;
  1085. return 0;
  1086. }
  1087. static void qlcnic_83xx_dump_pause_control_regs(struct qlcnic_adapter *adapter)
  1088. {
  1089. int i, j;
  1090. u32 val = 0, val1 = 0, reg = 0;
  1091. val = QLCRD32(adapter, QLC_83XX_SRE_SHIM_REG);
  1092. dev_info(&adapter->pdev->dev, "SRE-Shim Ctrl:0x%x\n", val);
  1093. for (j = 0; j < 2; j++) {
  1094. if (j == 0) {
  1095. dev_info(&adapter->pdev->dev,
  1096. "Port 0 RxB Pause Threshold Regs[TC7..TC0]:");
  1097. reg = QLC_83XX_PORT0_THRESHOLD;
  1098. } else if (j == 1) {
  1099. dev_info(&adapter->pdev->dev,
  1100. "Port 1 RxB Pause Threshold Regs[TC7..TC0]:");
  1101. reg = QLC_83XX_PORT1_THRESHOLD;
  1102. }
  1103. for (i = 0; i < 8; i++) {
  1104. val = QLCRD32(adapter, reg + (i * 0x4));
  1105. dev_info(&adapter->pdev->dev, "0x%x ", val);
  1106. }
  1107. dev_info(&adapter->pdev->dev, "\n");
  1108. }
  1109. for (j = 0; j < 2; j++) {
  1110. if (j == 0) {
  1111. dev_info(&adapter->pdev->dev,
  1112. "Port 0 RxB TC Max Cell Registers[4..1]:");
  1113. reg = QLC_83XX_PORT0_TC_MC_REG;
  1114. } else if (j == 1) {
  1115. dev_info(&adapter->pdev->dev,
  1116. "Port 1 RxB TC Max Cell Registers[4..1]:");
  1117. reg = QLC_83XX_PORT1_TC_MC_REG;
  1118. }
  1119. for (i = 0; i < 4; i++) {
  1120. val = QLCRD32(adapter, reg + (i * 0x4));
  1121. dev_info(&adapter->pdev->dev, "0x%x ", val);
  1122. }
  1123. dev_info(&adapter->pdev->dev, "\n");
  1124. }
  1125. for (j = 0; j < 2; j++) {
  1126. if (j == 0) {
  1127. dev_info(&adapter->pdev->dev,
  1128. "Port 0 RxB Rx TC Stats[TC7..TC0]:");
  1129. reg = QLC_83XX_PORT0_TC_STATS;
  1130. } else if (j == 1) {
  1131. dev_info(&adapter->pdev->dev,
  1132. "Port 1 RxB Rx TC Stats[TC7..TC0]:");
  1133. reg = QLC_83XX_PORT1_TC_STATS;
  1134. }
  1135. for (i = 7; i >= 0; i--) {
  1136. val = QLCRD32(adapter, reg);
  1137. val &= ~(0x7 << 29); /* Reset bits 29 to 31 */
  1138. QLCWR32(adapter, reg, (val | (i << 29)));
  1139. val = QLCRD32(adapter, reg);
  1140. dev_info(&adapter->pdev->dev, "0x%x ", val);
  1141. }
  1142. dev_info(&adapter->pdev->dev, "\n");
  1143. }
  1144. val = QLCRD32(adapter, QLC_83XX_PORT2_IFB_THRESHOLD);
  1145. val1 = QLCRD32(adapter, QLC_83XX_PORT3_IFB_THRESHOLD);
  1146. dev_info(&adapter->pdev->dev,
  1147. "IFB-Pause Thresholds: Port 2:0x%x, Port 3:0x%x\n",
  1148. val, val1);
  1149. }
  1150. static void qlcnic_83xx_disable_pause_frames(struct qlcnic_adapter *adapter)
  1151. {
  1152. u32 reg = 0, i, j;
  1153. if (qlcnic_83xx_lock_driver(adapter)) {
  1154. dev_err(&adapter->pdev->dev,
  1155. "%s:failed to acquire driver lock\n", __func__);
  1156. return;
  1157. }
  1158. qlcnic_83xx_dump_pause_control_regs(adapter);
  1159. QLCWR32(adapter, QLC_83XX_SRE_SHIM_REG, 0x0);
  1160. for (j = 0; j < 2; j++) {
  1161. if (j == 0)
  1162. reg = QLC_83XX_PORT0_THRESHOLD;
  1163. else if (j == 1)
  1164. reg = QLC_83XX_PORT1_THRESHOLD;
  1165. for (i = 0; i < 8; i++)
  1166. QLCWR32(adapter, reg + (i * 0x4), 0x0);
  1167. }
  1168. for (j = 0; j < 2; j++) {
  1169. if (j == 0)
  1170. reg = QLC_83XX_PORT0_TC_MC_REG;
  1171. else if (j == 1)
  1172. reg = QLC_83XX_PORT1_TC_MC_REG;
  1173. for (i = 0; i < 4; i++)
  1174. QLCWR32(adapter, reg + (i * 0x4), 0x03FF03FF);
  1175. }
  1176. QLCWR32(adapter, QLC_83XX_PORT2_IFB_THRESHOLD, 0);
  1177. QLCWR32(adapter, QLC_83XX_PORT3_IFB_THRESHOLD, 0);
  1178. dev_info(&adapter->pdev->dev,
  1179. "Disabled pause frames successfully on all ports\n");
  1180. qlcnic_83xx_unlock_driver(adapter);
  1181. }
  1182. static void qlcnic_83xx_take_eport_out_of_reset(struct qlcnic_adapter *adapter)
  1183. {
  1184. QLCWR32(adapter, QLC_83XX_RESET_REG, 0);
  1185. QLCWR32(adapter, QLC_83XX_RESET_PORT0, 0);
  1186. QLCWR32(adapter, QLC_83XX_RESET_PORT1, 0);
  1187. QLCWR32(adapter, QLC_83XX_RESET_PORT2, 0);
  1188. QLCWR32(adapter, QLC_83XX_RESET_PORT3, 0);
  1189. QLCWR32(adapter, QLC_83XX_RESET_SRESHIM, 0);
  1190. QLCWR32(adapter, QLC_83XX_RESET_EPGSHIM, 0);
  1191. QLCWR32(adapter, QLC_83XX_RESET_ETHERPCS, 0);
  1192. QLCWR32(adapter, QLC_83XX_RESET_CONTROL, 1);
  1193. }
  1194. static int qlcnic_83xx_check_heartbeat(struct qlcnic_adapter *p_dev)
  1195. {
  1196. u32 heartbeat, peg_status;
  1197. int retries, ret = -EIO;
  1198. retries = QLCNIC_HEARTBEAT_CHECK_RETRY_COUNT;
  1199. p_dev->heartbeat = QLC_SHARED_REG_RD32(p_dev,
  1200. QLCNIC_PEG_ALIVE_COUNTER);
  1201. do {
  1202. msleep(QLCNIC_HEARTBEAT_PERIOD_MSECS);
  1203. heartbeat = QLC_SHARED_REG_RD32(p_dev,
  1204. QLCNIC_PEG_ALIVE_COUNTER);
  1205. if (heartbeat != p_dev->heartbeat) {
  1206. ret = QLCNIC_RCODE_SUCCESS;
  1207. break;
  1208. }
  1209. } while (--retries);
  1210. if (ret) {
  1211. dev_err(&p_dev->pdev->dev, "firmware hang detected\n");
  1212. qlcnic_83xx_take_eport_out_of_reset(p_dev);
  1213. qlcnic_83xx_disable_pause_frames(p_dev);
  1214. peg_status = QLC_SHARED_REG_RD32(p_dev,
  1215. QLCNIC_PEG_HALT_STATUS1);
  1216. dev_info(&p_dev->pdev->dev, "Dumping HW/FW registers\n"
  1217. "PEG_HALT_STATUS1: 0x%x, PEG_HALT_STATUS2: 0x%x,\n"
  1218. "PEG_NET_0_PC: 0x%x, PEG_NET_1_PC: 0x%x,\n"
  1219. "PEG_NET_2_PC: 0x%x, PEG_NET_3_PC: 0x%x,\n"
  1220. "PEG_NET_4_PC: 0x%x\n", peg_status,
  1221. QLC_SHARED_REG_RD32(p_dev, QLCNIC_PEG_HALT_STATUS2),
  1222. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_0),
  1223. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_1),
  1224. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_2),
  1225. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_3),
  1226. QLCRD32(p_dev, QLC_83XX_CRB_PEG_NET_4));
  1227. if (QLCNIC_FWERROR_CODE(peg_status) == 0x67)
  1228. dev_err(&p_dev->pdev->dev,
  1229. "Device is being reset err code 0x00006700.\n");
  1230. }
  1231. return ret;
  1232. }
  1233. static int qlcnic_83xx_check_cmd_peg_status(struct qlcnic_adapter *p_dev)
  1234. {
  1235. int retries = QLCNIC_CMDPEG_CHECK_RETRY_COUNT;
  1236. u32 val;
  1237. do {
  1238. val = QLC_SHARED_REG_RD32(p_dev, QLCNIC_CMDPEG_STATE);
  1239. if (val == QLC_83XX_CMDPEG_COMPLETE)
  1240. return 0;
  1241. msleep(QLCNIC_CMDPEG_CHECK_DELAY);
  1242. } while (--retries);
  1243. dev_err(&p_dev->pdev->dev, "%s: failed, state = 0x%x\n", __func__, val);
  1244. return -EIO;
  1245. }
  1246. int qlcnic_83xx_check_hw_status(struct qlcnic_adapter *p_dev)
  1247. {
  1248. int err;
  1249. err = qlcnic_83xx_check_cmd_peg_status(p_dev);
  1250. if (err)
  1251. return err;
  1252. err = qlcnic_83xx_check_heartbeat(p_dev);
  1253. if (err)
  1254. return err;
  1255. return err;
  1256. }
  1257. static int qlcnic_83xx_poll_reg(struct qlcnic_adapter *p_dev, u32 addr,
  1258. int duration, u32 mask, u32 status)
  1259. {
  1260. u32 value;
  1261. int timeout_error;
  1262. u8 retries;
  1263. value = qlcnic_83xx_rd_reg_indirect(p_dev, addr);
  1264. retries = duration / 10;
  1265. do {
  1266. if ((value & mask) != status) {
  1267. timeout_error = 1;
  1268. msleep(duration / 10);
  1269. value = qlcnic_83xx_rd_reg_indirect(p_dev, addr);
  1270. } else {
  1271. timeout_error = 0;
  1272. break;
  1273. }
  1274. } while (retries--);
  1275. if (timeout_error) {
  1276. p_dev->ahw->reset.seq_error++;
  1277. dev_err(&p_dev->pdev->dev,
  1278. "%s: Timeout Err, entry_num = %d\n",
  1279. __func__, p_dev->ahw->reset.seq_index);
  1280. dev_err(&p_dev->pdev->dev,
  1281. "0x%08x 0x%08x 0x%08x\n",
  1282. value, mask, status);
  1283. }
  1284. return timeout_error;
  1285. }
  1286. static int qlcnic_83xx_reset_template_checksum(struct qlcnic_adapter *p_dev)
  1287. {
  1288. u32 sum = 0;
  1289. u16 *buff = (u16 *)p_dev->ahw->reset.buff;
  1290. int count = p_dev->ahw->reset.hdr->size / sizeof(u16);
  1291. while (count-- > 0)
  1292. sum += *buff++;
  1293. while (sum >> 16)
  1294. sum = (sum & 0xFFFF) + (sum >> 16);
  1295. if (~sum) {
  1296. return 0;
  1297. } else {
  1298. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1299. return -1;
  1300. }
  1301. }
  1302. int qlcnic_83xx_get_reset_instruction_template(struct qlcnic_adapter *p_dev)
  1303. {
  1304. u8 *p_buff;
  1305. u32 addr, count;
  1306. struct qlcnic_hardware_context *ahw = p_dev->ahw;
  1307. ahw->reset.seq_error = 0;
  1308. ahw->reset.buff = kzalloc(QLC_83XX_RESTART_TEMPLATE_SIZE, GFP_KERNEL);
  1309. if (p_dev->ahw->reset.buff == NULL)
  1310. return -ENOMEM;
  1311. p_buff = p_dev->ahw->reset.buff;
  1312. addr = QLC_83XX_RESET_TEMPLATE_ADDR;
  1313. count = sizeof(struct qlc_83xx_reset_hdr) / sizeof(u32);
  1314. /* Copy template header from flash */
  1315. if (qlcnic_83xx_flash_read32(p_dev, addr, p_buff, count)) {
  1316. dev_err(&p_dev->pdev->dev, "%s: flash read failed\n", __func__);
  1317. return -EIO;
  1318. }
  1319. ahw->reset.hdr = (struct qlc_83xx_reset_hdr *)ahw->reset.buff;
  1320. addr = QLC_83XX_RESET_TEMPLATE_ADDR + ahw->reset.hdr->hdr_size;
  1321. p_buff = ahw->reset.buff + ahw->reset.hdr->hdr_size;
  1322. count = (ahw->reset.hdr->size - ahw->reset.hdr->hdr_size) / sizeof(u32);
  1323. /* Copy rest of the template */
  1324. if (qlcnic_83xx_flash_read32(p_dev, addr, p_buff, count)) {
  1325. dev_err(&p_dev->pdev->dev, "%s: flash read failed\n", __func__);
  1326. return -EIO;
  1327. }
  1328. if (qlcnic_83xx_reset_template_checksum(p_dev))
  1329. return -EIO;
  1330. /* Get Stop, Start and Init command offsets */
  1331. ahw->reset.init_offset = ahw->reset.buff + ahw->reset.hdr->init_offset;
  1332. ahw->reset.start_offset = ahw->reset.buff +
  1333. ahw->reset.hdr->start_offset;
  1334. ahw->reset.stop_offset = ahw->reset.buff + ahw->reset.hdr->hdr_size;
  1335. return 0;
  1336. }
  1337. /* Read Write HW register command */
  1338. static void qlcnic_83xx_read_write_crb_reg(struct qlcnic_adapter *p_dev,
  1339. u32 raddr, u32 waddr)
  1340. {
  1341. int value;
  1342. value = qlcnic_83xx_rd_reg_indirect(p_dev, raddr);
  1343. qlcnic_83xx_wrt_reg_indirect(p_dev, waddr, value);
  1344. }
  1345. /* Read Modify Write HW register command */
  1346. static void qlcnic_83xx_rmw_crb_reg(struct qlcnic_adapter *p_dev,
  1347. u32 raddr, u32 waddr,
  1348. struct qlc_83xx_rmw *p_rmw_hdr)
  1349. {
  1350. int value;
  1351. if (p_rmw_hdr->index_a)
  1352. value = p_dev->ahw->reset.array[p_rmw_hdr->index_a];
  1353. else
  1354. value = qlcnic_83xx_rd_reg_indirect(p_dev, raddr);
  1355. value &= p_rmw_hdr->mask;
  1356. value <<= p_rmw_hdr->shl;
  1357. value >>= p_rmw_hdr->shr;
  1358. value |= p_rmw_hdr->or_value;
  1359. value ^= p_rmw_hdr->xor_value;
  1360. qlcnic_83xx_wrt_reg_indirect(p_dev, waddr, value);
  1361. }
  1362. /* Write HW register command */
  1363. static void qlcnic_83xx_write_list(struct qlcnic_adapter *p_dev,
  1364. struct qlc_83xx_entry_hdr *p_hdr)
  1365. {
  1366. int i;
  1367. struct qlc_83xx_entry *entry;
  1368. entry = (struct qlc_83xx_entry *)((char *)p_hdr +
  1369. sizeof(struct qlc_83xx_entry_hdr));
  1370. for (i = 0; i < p_hdr->count; i++, entry++) {
  1371. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->arg1,
  1372. entry->arg2);
  1373. if (p_hdr->delay)
  1374. udelay((u32)(p_hdr->delay));
  1375. }
  1376. }
  1377. /* Read and Write instruction */
  1378. static void qlcnic_83xx_read_write_list(struct qlcnic_adapter *p_dev,
  1379. struct qlc_83xx_entry_hdr *p_hdr)
  1380. {
  1381. int i;
  1382. struct qlc_83xx_entry *entry;
  1383. entry = (struct qlc_83xx_entry *)((char *)p_hdr +
  1384. sizeof(struct qlc_83xx_entry_hdr));
  1385. for (i = 0; i < p_hdr->count; i++, entry++) {
  1386. qlcnic_83xx_read_write_crb_reg(p_dev, entry->arg1,
  1387. entry->arg2);
  1388. if (p_hdr->delay)
  1389. udelay((u32)(p_hdr->delay));
  1390. }
  1391. }
  1392. /* Poll HW register command */
  1393. static void qlcnic_83xx_poll_list(struct qlcnic_adapter *p_dev,
  1394. struct qlc_83xx_entry_hdr *p_hdr)
  1395. {
  1396. long delay;
  1397. struct qlc_83xx_entry *entry;
  1398. struct qlc_83xx_poll *poll;
  1399. int i;
  1400. unsigned long arg1, arg2;
  1401. poll = (struct qlc_83xx_poll *)((char *)p_hdr +
  1402. sizeof(struct qlc_83xx_entry_hdr));
  1403. entry = (struct qlc_83xx_entry *)((char *)poll +
  1404. sizeof(struct qlc_83xx_poll));
  1405. delay = (long)p_hdr->delay;
  1406. if (!delay) {
  1407. for (i = 0; i < p_hdr->count; i++, entry++)
  1408. qlcnic_83xx_poll_reg(p_dev, entry->arg1,
  1409. delay, poll->mask,
  1410. poll->status);
  1411. } else {
  1412. for (i = 0; i < p_hdr->count; i++, entry++) {
  1413. arg1 = entry->arg1;
  1414. arg2 = entry->arg2;
  1415. if (delay) {
  1416. if (qlcnic_83xx_poll_reg(p_dev,
  1417. arg1, delay,
  1418. poll->mask,
  1419. poll->status)){
  1420. qlcnic_83xx_rd_reg_indirect(p_dev,
  1421. arg1);
  1422. qlcnic_83xx_rd_reg_indirect(p_dev,
  1423. arg2);
  1424. }
  1425. }
  1426. }
  1427. }
  1428. }
  1429. /* Poll and write HW register command */
  1430. static void qlcnic_83xx_poll_write_list(struct qlcnic_adapter *p_dev,
  1431. struct qlc_83xx_entry_hdr *p_hdr)
  1432. {
  1433. int i;
  1434. long delay;
  1435. struct qlc_83xx_quad_entry *entry;
  1436. struct qlc_83xx_poll *poll;
  1437. poll = (struct qlc_83xx_poll *)((char *)p_hdr +
  1438. sizeof(struct qlc_83xx_entry_hdr));
  1439. entry = (struct qlc_83xx_quad_entry *)((char *)poll +
  1440. sizeof(struct qlc_83xx_poll));
  1441. delay = (long)p_hdr->delay;
  1442. for (i = 0; i < p_hdr->count; i++, entry++) {
  1443. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->dr_addr,
  1444. entry->dr_value);
  1445. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->ar_addr,
  1446. entry->ar_value);
  1447. if (delay)
  1448. qlcnic_83xx_poll_reg(p_dev, entry->ar_addr, delay,
  1449. poll->mask, poll->status);
  1450. }
  1451. }
  1452. /* Read Modify Write register command */
  1453. static void qlcnic_83xx_read_modify_write(struct qlcnic_adapter *p_dev,
  1454. struct qlc_83xx_entry_hdr *p_hdr)
  1455. {
  1456. int i;
  1457. struct qlc_83xx_entry *entry;
  1458. struct qlc_83xx_rmw *rmw_hdr;
  1459. rmw_hdr = (struct qlc_83xx_rmw *)((char *)p_hdr +
  1460. sizeof(struct qlc_83xx_entry_hdr));
  1461. entry = (struct qlc_83xx_entry *)((char *)rmw_hdr +
  1462. sizeof(struct qlc_83xx_rmw));
  1463. for (i = 0; i < p_hdr->count; i++, entry++) {
  1464. qlcnic_83xx_rmw_crb_reg(p_dev, entry->arg1,
  1465. entry->arg2, rmw_hdr);
  1466. if (p_hdr->delay)
  1467. udelay((u32)(p_hdr->delay));
  1468. }
  1469. }
  1470. static void qlcnic_83xx_pause(struct qlc_83xx_entry_hdr *p_hdr)
  1471. {
  1472. if (p_hdr->delay)
  1473. mdelay((u32)((long)p_hdr->delay));
  1474. }
  1475. /* Read and poll register command */
  1476. static void qlcnic_83xx_poll_read_list(struct qlcnic_adapter *p_dev,
  1477. struct qlc_83xx_entry_hdr *p_hdr)
  1478. {
  1479. long delay;
  1480. int index, i, j;
  1481. struct qlc_83xx_quad_entry *entry;
  1482. struct qlc_83xx_poll *poll;
  1483. unsigned long addr;
  1484. poll = (struct qlc_83xx_poll *)((char *)p_hdr +
  1485. sizeof(struct qlc_83xx_entry_hdr));
  1486. entry = (struct qlc_83xx_quad_entry *)((char *)poll +
  1487. sizeof(struct qlc_83xx_poll));
  1488. delay = (long)p_hdr->delay;
  1489. for (i = 0; i < p_hdr->count; i++, entry++) {
  1490. qlcnic_83xx_wrt_reg_indirect(p_dev, entry->ar_addr,
  1491. entry->ar_value);
  1492. if (delay) {
  1493. if (!qlcnic_83xx_poll_reg(p_dev, entry->ar_addr, delay,
  1494. poll->mask, poll->status)){
  1495. index = p_dev->ahw->reset.array_index;
  1496. addr = entry->dr_addr;
  1497. j = qlcnic_83xx_rd_reg_indirect(p_dev, addr);
  1498. p_dev->ahw->reset.array[index++] = j;
  1499. if (index == QLC_83XX_MAX_RESET_SEQ_ENTRIES)
  1500. p_dev->ahw->reset.array_index = 1;
  1501. }
  1502. }
  1503. }
  1504. }
  1505. static inline void qlcnic_83xx_seq_end(struct qlcnic_adapter *p_dev)
  1506. {
  1507. p_dev->ahw->reset.seq_end = 1;
  1508. }
  1509. static void qlcnic_83xx_template_end(struct qlcnic_adapter *p_dev)
  1510. {
  1511. p_dev->ahw->reset.template_end = 1;
  1512. if (p_dev->ahw->reset.seq_error == 0)
  1513. dev_err(&p_dev->pdev->dev,
  1514. "HW restart process completed successfully.\n");
  1515. else
  1516. dev_err(&p_dev->pdev->dev,
  1517. "HW restart completed with timeout errors.\n");
  1518. }
  1519. /**
  1520. * qlcnic_83xx_exec_template_cmd
  1521. *
  1522. * @p_dev: adapter structure
  1523. * @p_buff: Poiter to instruction template
  1524. *
  1525. * Template provides instructions to stop, restart and initalize firmware.
  1526. * These instructions are abstracted as a series of read, write and
  1527. * poll operations on hardware registers. Register information and operation
  1528. * specifics are not exposed to the driver. Driver reads the template from
  1529. * flash and executes the instructions located at pre-defined offsets.
  1530. *
  1531. * Returns: None
  1532. * */
  1533. static void qlcnic_83xx_exec_template_cmd(struct qlcnic_adapter *p_dev,
  1534. char *p_buff)
  1535. {
  1536. int index, entries;
  1537. struct qlc_83xx_entry_hdr *p_hdr;
  1538. char *entry = p_buff;
  1539. p_dev->ahw->reset.seq_end = 0;
  1540. p_dev->ahw->reset.template_end = 0;
  1541. entries = p_dev->ahw->reset.hdr->entries;
  1542. index = p_dev->ahw->reset.seq_index;
  1543. for (; (!p_dev->ahw->reset.seq_end) && (index < entries); index++) {
  1544. p_hdr = (struct qlc_83xx_entry_hdr *)entry;
  1545. switch (p_hdr->cmd) {
  1546. case QLC_83XX_OPCODE_NOP:
  1547. break;
  1548. case QLC_83XX_OPCODE_WRITE_LIST:
  1549. qlcnic_83xx_write_list(p_dev, p_hdr);
  1550. break;
  1551. case QLC_83XX_OPCODE_READ_WRITE_LIST:
  1552. qlcnic_83xx_read_write_list(p_dev, p_hdr);
  1553. break;
  1554. case QLC_83XX_OPCODE_POLL_LIST:
  1555. qlcnic_83xx_poll_list(p_dev, p_hdr);
  1556. break;
  1557. case QLC_83XX_OPCODE_POLL_WRITE_LIST:
  1558. qlcnic_83xx_poll_write_list(p_dev, p_hdr);
  1559. break;
  1560. case QLC_83XX_OPCODE_READ_MODIFY_WRITE:
  1561. qlcnic_83xx_read_modify_write(p_dev, p_hdr);
  1562. break;
  1563. case QLC_83XX_OPCODE_SEQ_PAUSE:
  1564. qlcnic_83xx_pause(p_hdr);
  1565. break;
  1566. case QLC_83XX_OPCODE_SEQ_END:
  1567. qlcnic_83xx_seq_end(p_dev);
  1568. break;
  1569. case QLC_83XX_OPCODE_TMPL_END:
  1570. qlcnic_83xx_template_end(p_dev);
  1571. break;
  1572. case QLC_83XX_OPCODE_POLL_READ_LIST:
  1573. qlcnic_83xx_poll_read_list(p_dev, p_hdr);
  1574. break;
  1575. default:
  1576. dev_err(&p_dev->pdev->dev,
  1577. "%s: Unknown opcode 0x%04x in template %d\n",
  1578. __func__, p_hdr->cmd, index);
  1579. break;
  1580. }
  1581. entry += p_hdr->size;
  1582. }
  1583. p_dev->ahw->reset.seq_index = index;
  1584. }
  1585. static void qlcnic_83xx_stop_hw(struct qlcnic_adapter *p_dev)
  1586. {
  1587. p_dev->ahw->reset.seq_index = 0;
  1588. qlcnic_83xx_exec_template_cmd(p_dev, p_dev->ahw->reset.stop_offset);
  1589. if (p_dev->ahw->reset.seq_end != 1)
  1590. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1591. }
  1592. static void qlcnic_83xx_start_hw(struct qlcnic_adapter *p_dev)
  1593. {
  1594. qlcnic_83xx_exec_template_cmd(p_dev, p_dev->ahw->reset.start_offset);
  1595. if (p_dev->ahw->reset.template_end != 1)
  1596. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1597. }
  1598. static void qlcnic_83xx_init_hw(struct qlcnic_adapter *p_dev)
  1599. {
  1600. qlcnic_83xx_exec_template_cmd(p_dev, p_dev->ahw->reset.init_offset);
  1601. if (p_dev->ahw->reset.seq_end != 1)
  1602. dev_err(&p_dev->pdev->dev, "%s: failed\n", __func__);
  1603. }
  1604. static int qlcnic_83xx_load_fw_image_from_host(struct qlcnic_adapter *adapter)
  1605. {
  1606. int err = -EIO;
  1607. if (request_firmware(&adapter->ahw->fw_info.fw,
  1608. QLC_83XX_FW_FILE_NAME, &(adapter->pdev->dev))) {
  1609. dev_err(&adapter->pdev->dev,
  1610. "No file FW image, loading flash FW image.\n");
  1611. QLC_SHARED_REG_WR32(adapter, QLCNIC_FW_IMG_VALID,
  1612. QLC_83XX_BOOT_FROM_FLASH);
  1613. } else {
  1614. if (qlcnic_83xx_copy_fw_file(adapter))
  1615. return err;
  1616. QLC_SHARED_REG_WR32(adapter, QLCNIC_FW_IMG_VALID,
  1617. QLC_83XX_BOOT_FROM_FILE);
  1618. }
  1619. return 0;
  1620. }
  1621. static int qlcnic_83xx_restart_hw(struct qlcnic_adapter *adapter)
  1622. {
  1623. u32 val;
  1624. int err = -EIO;
  1625. qlcnic_83xx_stop_hw(adapter);
  1626. /* Collect FW register dump if required */
  1627. val = QLCRDX(adapter->ahw, QLC_83XX_IDC_CTRL);
  1628. if (!(val & QLC_83XX_IDC_GRACEFULL_RESET))
  1629. qlcnic_dump_fw(adapter);
  1630. qlcnic_83xx_init_hw(adapter);
  1631. if (qlcnic_83xx_copy_bootloader(adapter))
  1632. return err;
  1633. /* Boot either flash image or firmware image from host file system */
  1634. if (qlcnic_load_fw_file) {
  1635. if (qlcnic_83xx_load_fw_image_from_host(adapter))
  1636. return err;
  1637. } else {
  1638. QLC_SHARED_REG_WR32(adapter, QLCNIC_FW_IMG_VALID,
  1639. QLC_83XX_BOOT_FROM_FLASH);
  1640. }
  1641. qlcnic_83xx_start_hw(adapter);
  1642. if (qlcnic_83xx_check_hw_status(adapter))
  1643. return -EIO;
  1644. return 0;
  1645. }
  1646. /**
  1647. * qlcnic_83xx_config_default_opmode
  1648. *
  1649. * @adapter: adapter structure
  1650. *
  1651. * Configure default driver operating mode
  1652. *
  1653. * Returns: Error code or Success(0)
  1654. * */
  1655. int qlcnic_83xx_config_default_opmode(struct qlcnic_adapter *adapter)
  1656. {
  1657. u32 op_mode;
  1658. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1659. qlcnic_get_func_no(adapter);
  1660. op_mode = QLCRDX(ahw, QLC_83XX_DRV_OP_MODE);
  1661. if (test_bit(__QLCNIC_SRIOV_CAPABLE, &adapter->state))
  1662. op_mode = QLC_83XX_DEFAULT_OPMODE;
  1663. if (op_mode == QLC_83XX_DEFAULT_OPMODE) {
  1664. adapter->nic_ops->init_driver = qlcnic_83xx_init_default_driver;
  1665. ahw->idc.state_entry = qlcnic_83xx_idc_ready_state_entry;
  1666. } else {
  1667. return -EIO;
  1668. }
  1669. return 0;
  1670. }
  1671. int qlcnic_83xx_get_nic_configuration(struct qlcnic_adapter *adapter)
  1672. {
  1673. int err;
  1674. struct qlcnic_info nic_info;
  1675. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1676. memset(&nic_info, 0, sizeof(struct qlcnic_info));
  1677. err = qlcnic_get_nic_info(adapter, &nic_info, ahw->pci_func);
  1678. if (err)
  1679. return -EIO;
  1680. ahw->physical_port = (u8) nic_info.phys_port;
  1681. ahw->switch_mode = nic_info.switch_mode;
  1682. ahw->max_tx_ques = nic_info.max_tx_ques;
  1683. ahw->max_rx_ques = nic_info.max_rx_ques;
  1684. ahw->capabilities = nic_info.capabilities;
  1685. ahw->max_mac_filters = nic_info.max_mac_filters;
  1686. ahw->max_mtu = nic_info.max_mtu;
  1687. /* VNIC mode is detected by BIT_23 in capabilities. This bit is also
  1688. * set in case device is SRIOV capable. VNIC and SRIOV are mutually
  1689. * exclusive. So in case of sriov capable device load driver in
  1690. * default mode
  1691. */
  1692. if (test_bit(__QLCNIC_SRIOV_CAPABLE, &adapter->state)) {
  1693. ahw->nic_mode = QLC_83XX_DEFAULT_MODE;
  1694. return ahw->nic_mode;
  1695. }
  1696. if (ahw->capabilities & BIT_23)
  1697. ahw->nic_mode = QLC_83XX_VIRTUAL_NIC_MODE;
  1698. else
  1699. ahw->nic_mode = QLC_83XX_DEFAULT_MODE;
  1700. return ahw->nic_mode;
  1701. }
  1702. int qlcnic_83xx_configure_opmode(struct qlcnic_adapter *adapter)
  1703. {
  1704. int ret;
  1705. ret = qlcnic_83xx_get_nic_configuration(adapter);
  1706. if (ret == -EIO)
  1707. return -EIO;
  1708. if (ret == QLC_83XX_VIRTUAL_NIC_MODE) {
  1709. if (qlcnic_83xx_config_vnic_opmode(adapter))
  1710. return -EIO;
  1711. } else if (ret == QLC_83XX_DEFAULT_MODE) {
  1712. if (qlcnic_83xx_config_default_opmode(adapter))
  1713. return -EIO;
  1714. }
  1715. return 0;
  1716. }
  1717. static void qlcnic_83xx_config_buff_descriptors(struct qlcnic_adapter *adapter)
  1718. {
  1719. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1720. if (ahw->port_type == QLCNIC_XGBE) {
  1721. adapter->num_rxd = DEFAULT_RCV_DESCRIPTORS_10G;
  1722. adapter->max_rxd = MAX_RCV_DESCRIPTORS_10G;
  1723. adapter->num_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_10G;
  1724. adapter->max_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_10G;
  1725. } else if (ahw->port_type == QLCNIC_GBE) {
  1726. adapter->num_rxd = DEFAULT_RCV_DESCRIPTORS_1G;
  1727. adapter->num_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_1G;
  1728. adapter->max_jumbo_rxd = MAX_JUMBO_RCV_DESCRIPTORS_1G;
  1729. adapter->max_rxd = MAX_RCV_DESCRIPTORS_1G;
  1730. }
  1731. adapter->num_txd = MAX_CMD_DESCRIPTORS;
  1732. adapter->max_rds_rings = MAX_RDS_RINGS;
  1733. }
  1734. static int qlcnic_83xx_init_default_driver(struct qlcnic_adapter *adapter)
  1735. {
  1736. int err = -EIO;
  1737. qlcnic_83xx_get_minidump_template(adapter);
  1738. if (qlcnic_83xx_get_port_info(adapter))
  1739. return err;
  1740. qlcnic_83xx_config_buff_descriptors(adapter);
  1741. adapter->ahw->msix_supported = !!qlcnic_use_msi_x;
  1742. adapter->flags |= QLCNIC_ADAPTER_INITIALIZED;
  1743. dev_info(&adapter->pdev->dev, "HAL Version: %d\n",
  1744. adapter->ahw->fw_hal_version);
  1745. return 0;
  1746. }
  1747. #define IS_QLC_83XX_USED(a, b, c) (((1 << a->portnum) & b) || ((c >> 6) & 0x1))
  1748. static void qlcnic_83xx_clear_function_resources(struct qlcnic_adapter *adapter)
  1749. {
  1750. struct qlcnic_cmd_args cmd;
  1751. u32 presence_mask, audit_mask;
  1752. int status;
  1753. presence_mask = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_PRESENCE);
  1754. audit_mask = QLCRDX(adapter->ahw, QLC_83XX_IDC_DRV_AUDIT);
  1755. if (IS_QLC_83XX_USED(adapter, presence_mask, audit_mask)) {
  1756. qlcnic_alloc_mbx_args(&cmd, adapter, QLCNIC_CMD_STOP_NIC_FUNC);
  1757. cmd.req.arg[1] = BIT_31;
  1758. status = qlcnic_issue_cmd(adapter, &cmd);
  1759. if (status)
  1760. dev_err(&adapter->pdev->dev,
  1761. "Failed to clean up the function resources\n");
  1762. qlcnic_free_mbx_args(&cmd);
  1763. }
  1764. }
  1765. int qlcnic_83xx_init(struct qlcnic_adapter *adapter, int pci_using_dac)
  1766. {
  1767. struct qlcnic_hardware_context *ahw = adapter->ahw;
  1768. if (qlcnic_sriov_vf_check(adapter))
  1769. return qlcnic_sriov_vf_init(adapter, pci_using_dac);
  1770. if (qlcnic_83xx_check_hw_status(adapter))
  1771. return -EIO;
  1772. /* Initilaize 83xx mailbox spinlock */
  1773. spin_lock_init(&ahw->mbx_lock);
  1774. set_bit(QLC_83XX_MBX_READY, &adapter->ahw->idc.status);
  1775. qlcnic_83xx_clear_function_resources(adapter);
  1776. /* register for NIC IDC AEN Events */
  1777. qlcnic_83xx_register_nic_idc_func(adapter, 1);
  1778. if (!qlcnic_83xx_read_flash_descriptor_table(adapter))
  1779. qlcnic_83xx_read_flash_mfg_id(adapter);
  1780. if (qlcnic_83xx_idc_init(adapter))
  1781. return -EIO;
  1782. /* Configure default, SR-IOV or Virtual NIC mode of operation */
  1783. if (qlcnic_83xx_configure_opmode(adapter))
  1784. return -EIO;
  1785. /* Perform operating mode specific initialization */
  1786. if (adapter->nic_ops->init_driver(adapter))
  1787. return -EIO;
  1788. INIT_DELAYED_WORK(&adapter->idc_aen_work, qlcnic_83xx_idc_aen_work);
  1789. /* Periodically monitor device status */
  1790. qlcnic_83xx_idc_poll_dev_state(&adapter->fw_work.work);
  1791. return adapter->ahw->idc.err_code;
  1792. }