fw.c 57 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/etherdevice.h>
  35. #include <linux/mlx4/cmd.h>
  36. #include <linux/module.h>
  37. #include <linux/cache.h>
  38. #include "fw.h"
  39. #include "icm.h"
  40. enum {
  41. MLX4_COMMAND_INTERFACE_MIN_REV = 2,
  42. MLX4_COMMAND_INTERFACE_MAX_REV = 3,
  43. MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS = 3,
  44. };
  45. extern void __buggy_use_of_MLX4_GET(void);
  46. extern void __buggy_use_of_MLX4_PUT(void);
  47. static bool enable_qos;
  48. module_param(enable_qos, bool, 0444);
  49. MODULE_PARM_DESC(enable_qos, "Enable Quality of Service support in the HCA (default: off)");
  50. #define MLX4_GET(dest, source, offset) \
  51. do { \
  52. void *__p = (char *) (source) + (offset); \
  53. switch (sizeof (dest)) { \
  54. case 1: (dest) = *(u8 *) __p; break; \
  55. case 2: (dest) = be16_to_cpup(__p); break; \
  56. case 4: (dest) = be32_to_cpup(__p); break; \
  57. case 8: (dest) = be64_to_cpup(__p); break; \
  58. default: __buggy_use_of_MLX4_GET(); \
  59. } \
  60. } while (0)
  61. #define MLX4_PUT(dest, source, offset) \
  62. do { \
  63. void *__d = ((char *) (dest) + (offset)); \
  64. switch (sizeof(source)) { \
  65. case 1: *(u8 *) __d = (source); break; \
  66. case 2: *(__be16 *) __d = cpu_to_be16(source); break; \
  67. case 4: *(__be32 *) __d = cpu_to_be32(source); break; \
  68. case 8: *(__be64 *) __d = cpu_to_be64(source); break; \
  69. default: __buggy_use_of_MLX4_PUT(); \
  70. } \
  71. } while (0)
  72. static void dump_dev_cap_flags(struct mlx4_dev *dev, u64 flags)
  73. {
  74. static const char *fname[] = {
  75. [ 0] = "RC transport",
  76. [ 1] = "UC transport",
  77. [ 2] = "UD transport",
  78. [ 3] = "XRC transport",
  79. [ 4] = "reliable multicast",
  80. [ 5] = "FCoIB support",
  81. [ 6] = "SRQ support",
  82. [ 7] = "IPoIB checksum offload",
  83. [ 8] = "P_Key violation counter",
  84. [ 9] = "Q_Key violation counter",
  85. [10] = "VMM",
  86. [12] = "Dual Port Different Protocol (DPDP) support",
  87. [15] = "Big LSO headers",
  88. [16] = "MW support",
  89. [17] = "APM support",
  90. [18] = "Atomic ops support",
  91. [19] = "Raw multicast support",
  92. [20] = "Address vector port checking support",
  93. [21] = "UD multicast support",
  94. [24] = "Demand paging support",
  95. [25] = "Router support",
  96. [30] = "IBoE support",
  97. [32] = "Unicast loopback support",
  98. [34] = "FCS header control",
  99. [38] = "Wake On LAN support",
  100. [40] = "UDP RSS support",
  101. [41] = "Unicast VEP steering support",
  102. [42] = "Multicast VEP steering support",
  103. [48] = "Counters support",
  104. [53] = "Port ETS Scheduler support",
  105. [55] = "Port link type sensing support",
  106. [59] = "Port management change event support",
  107. [61] = "64 byte EQE support",
  108. [62] = "64 byte CQE support",
  109. };
  110. int i;
  111. mlx4_dbg(dev, "DEV_CAP flags:\n");
  112. for (i = 0; i < ARRAY_SIZE(fname); ++i)
  113. if (fname[i] && (flags & (1LL << i)))
  114. mlx4_dbg(dev, " %s\n", fname[i]);
  115. }
  116. static void dump_dev_cap_flags2(struct mlx4_dev *dev, u64 flags)
  117. {
  118. static const char * const fname[] = {
  119. [0] = "RSS support",
  120. [1] = "RSS Toeplitz Hash Function support",
  121. [2] = "RSS XOR Hash Function support",
  122. [3] = "Device manage flow steering support",
  123. [4] = "Automatic MAC reassignment support",
  124. [5] = "Time stamping support",
  125. [6] = "VST (control vlan insertion/stripping) support",
  126. [7] = "FSM (MAC anti-spoofing) support"
  127. };
  128. int i;
  129. for (i = 0; i < ARRAY_SIZE(fname); ++i)
  130. if (fname[i] && (flags & (1LL << i)))
  131. mlx4_dbg(dev, " %s\n", fname[i]);
  132. }
  133. int mlx4_MOD_STAT_CFG(struct mlx4_dev *dev, struct mlx4_mod_stat_cfg *cfg)
  134. {
  135. struct mlx4_cmd_mailbox *mailbox;
  136. u32 *inbox;
  137. int err = 0;
  138. #define MOD_STAT_CFG_IN_SIZE 0x100
  139. #define MOD_STAT_CFG_PG_SZ_M_OFFSET 0x002
  140. #define MOD_STAT_CFG_PG_SZ_OFFSET 0x003
  141. mailbox = mlx4_alloc_cmd_mailbox(dev);
  142. if (IS_ERR(mailbox))
  143. return PTR_ERR(mailbox);
  144. inbox = mailbox->buf;
  145. memset(inbox, 0, MOD_STAT_CFG_IN_SIZE);
  146. MLX4_PUT(inbox, cfg->log_pg_sz, MOD_STAT_CFG_PG_SZ_OFFSET);
  147. MLX4_PUT(inbox, cfg->log_pg_sz_m, MOD_STAT_CFG_PG_SZ_M_OFFSET);
  148. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_MOD_STAT_CFG,
  149. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  150. mlx4_free_cmd_mailbox(dev, mailbox);
  151. return err;
  152. }
  153. int mlx4_QUERY_FUNC_CAP_wrapper(struct mlx4_dev *dev, int slave,
  154. struct mlx4_vhcr *vhcr,
  155. struct mlx4_cmd_mailbox *inbox,
  156. struct mlx4_cmd_mailbox *outbox,
  157. struct mlx4_cmd_info *cmd)
  158. {
  159. u8 field;
  160. u32 size;
  161. int err = 0;
  162. #define QUERY_FUNC_CAP_FLAGS_OFFSET 0x0
  163. #define QUERY_FUNC_CAP_NUM_PORTS_OFFSET 0x1
  164. #define QUERY_FUNC_CAP_PF_BHVR_OFFSET 0x4
  165. #define QUERY_FUNC_CAP_FMR_OFFSET 0x8
  166. #define QUERY_FUNC_CAP_QP_QUOTA_OFFSET 0x10
  167. #define QUERY_FUNC_CAP_CQ_QUOTA_OFFSET 0x14
  168. #define QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET 0x18
  169. #define QUERY_FUNC_CAP_MPT_QUOTA_OFFSET 0x20
  170. #define QUERY_FUNC_CAP_MTT_QUOTA_OFFSET 0x24
  171. #define QUERY_FUNC_CAP_MCG_QUOTA_OFFSET 0x28
  172. #define QUERY_FUNC_CAP_MAX_EQ_OFFSET 0x2c
  173. #define QUERY_FUNC_CAP_RESERVED_EQ_OFFSET 0x30
  174. #define QUERY_FUNC_CAP_FMR_FLAG 0x80
  175. #define QUERY_FUNC_CAP_FLAG_RDMA 0x40
  176. #define QUERY_FUNC_CAP_FLAG_ETH 0x80
  177. /* when opcode modifier = 1 */
  178. #define QUERY_FUNC_CAP_PHYS_PORT_OFFSET 0x3
  179. #define QUERY_FUNC_CAP_RDMA_PROPS_OFFSET 0x8
  180. #define QUERY_FUNC_CAP_ETH_PROPS_OFFSET 0xc
  181. #define QUERY_FUNC_CAP_QP0_TUNNEL 0x10
  182. #define QUERY_FUNC_CAP_QP0_PROXY 0x14
  183. #define QUERY_FUNC_CAP_QP1_TUNNEL 0x18
  184. #define QUERY_FUNC_CAP_QP1_PROXY 0x1c
  185. #define QUERY_FUNC_CAP_ETH_PROPS_FORCE_MAC 0x40
  186. #define QUERY_FUNC_CAP_ETH_PROPS_FORCE_VLAN 0x80
  187. #define QUERY_FUNC_CAP_RDMA_PROPS_FORCE_PHY_WQE_GID 0x80
  188. if (vhcr->op_modifier == 1) {
  189. field = 0;
  190. /* ensure force vlan and force mac bits are not set */
  191. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_ETH_PROPS_OFFSET);
  192. /* ensure that phy_wqe_gid bit is not set */
  193. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_RDMA_PROPS_OFFSET);
  194. field = vhcr->in_modifier; /* phys-port = logical-port */
  195. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
  196. /* size is now the QP number */
  197. size = dev->phys_caps.base_tunnel_sqpn + 8 * slave + field - 1;
  198. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP0_TUNNEL);
  199. size += 2;
  200. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP1_TUNNEL);
  201. size = dev->phys_caps.base_proxy_sqpn + 8 * slave + field - 1;
  202. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP0_PROXY);
  203. size += 2;
  204. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP1_PROXY);
  205. } else if (vhcr->op_modifier == 0) {
  206. /* enable rdma and ethernet interfaces */
  207. field = (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA);
  208. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FLAGS_OFFSET);
  209. field = dev->caps.num_ports;
  210. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
  211. size = dev->caps.function_caps; /* set PF behaviours */
  212. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
  213. field = 0; /* protected FMR support not available as yet */
  214. MLX4_PUT(outbox->buf, field, QUERY_FUNC_CAP_FMR_OFFSET);
  215. size = dev->caps.num_qps;
  216. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
  217. size = dev->caps.num_srqs;
  218. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
  219. size = dev->caps.num_cqs;
  220. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
  221. size = dev->caps.num_eqs;
  222. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
  223. size = dev->caps.reserved_eqs;
  224. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
  225. size = dev->caps.num_mpts;
  226. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
  227. size = dev->caps.num_mtts;
  228. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
  229. size = dev->caps.num_mgms + dev->caps.num_amgms;
  230. MLX4_PUT(outbox->buf, size, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
  231. } else
  232. err = -EINVAL;
  233. return err;
  234. }
  235. int mlx4_QUERY_FUNC_CAP(struct mlx4_dev *dev, u32 gen_or_port,
  236. struct mlx4_func_cap *func_cap)
  237. {
  238. struct mlx4_cmd_mailbox *mailbox;
  239. u32 *outbox;
  240. u8 field, op_modifier;
  241. u32 size;
  242. int err = 0;
  243. op_modifier = !!gen_or_port; /* 0 = general, 1 = logical port */
  244. mailbox = mlx4_alloc_cmd_mailbox(dev);
  245. if (IS_ERR(mailbox))
  246. return PTR_ERR(mailbox);
  247. err = mlx4_cmd_box(dev, 0, mailbox->dma, gen_or_port, op_modifier,
  248. MLX4_CMD_QUERY_FUNC_CAP,
  249. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  250. if (err)
  251. goto out;
  252. outbox = mailbox->buf;
  253. if (!op_modifier) {
  254. MLX4_GET(field, outbox, QUERY_FUNC_CAP_FLAGS_OFFSET);
  255. if (!(field & (QUERY_FUNC_CAP_FLAG_ETH | QUERY_FUNC_CAP_FLAG_RDMA))) {
  256. mlx4_err(dev, "The host supports neither eth nor rdma interfaces\n");
  257. err = -EPROTONOSUPPORT;
  258. goto out;
  259. }
  260. func_cap->flags = field;
  261. MLX4_GET(field, outbox, QUERY_FUNC_CAP_NUM_PORTS_OFFSET);
  262. func_cap->num_ports = field;
  263. MLX4_GET(size, outbox, QUERY_FUNC_CAP_PF_BHVR_OFFSET);
  264. func_cap->pf_context_behaviour = size;
  265. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP_QUOTA_OFFSET);
  266. func_cap->qp_quota = size & 0xFFFFFF;
  267. MLX4_GET(size, outbox, QUERY_FUNC_CAP_SRQ_QUOTA_OFFSET);
  268. func_cap->srq_quota = size & 0xFFFFFF;
  269. MLX4_GET(size, outbox, QUERY_FUNC_CAP_CQ_QUOTA_OFFSET);
  270. func_cap->cq_quota = size & 0xFFFFFF;
  271. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MAX_EQ_OFFSET);
  272. func_cap->max_eq = size & 0xFFFFFF;
  273. MLX4_GET(size, outbox, QUERY_FUNC_CAP_RESERVED_EQ_OFFSET);
  274. func_cap->reserved_eq = size & 0xFFFFFF;
  275. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MPT_QUOTA_OFFSET);
  276. func_cap->mpt_quota = size & 0xFFFFFF;
  277. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MTT_QUOTA_OFFSET);
  278. func_cap->mtt_quota = size & 0xFFFFFF;
  279. MLX4_GET(size, outbox, QUERY_FUNC_CAP_MCG_QUOTA_OFFSET);
  280. func_cap->mcg_quota = size & 0xFFFFFF;
  281. goto out;
  282. }
  283. /* logical port query */
  284. if (gen_or_port > dev->caps.num_ports) {
  285. err = -EINVAL;
  286. goto out;
  287. }
  288. if (dev->caps.port_type[gen_or_port] == MLX4_PORT_TYPE_ETH) {
  289. MLX4_GET(field, outbox, QUERY_FUNC_CAP_ETH_PROPS_OFFSET);
  290. if (field & QUERY_FUNC_CAP_ETH_PROPS_FORCE_VLAN) {
  291. mlx4_err(dev, "VLAN is enforced on this port\n");
  292. err = -EPROTONOSUPPORT;
  293. goto out;
  294. }
  295. if (field & QUERY_FUNC_CAP_ETH_PROPS_FORCE_MAC) {
  296. mlx4_err(dev, "Force mac is enabled on this port\n");
  297. err = -EPROTONOSUPPORT;
  298. goto out;
  299. }
  300. } else if (dev->caps.port_type[gen_or_port] == MLX4_PORT_TYPE_IB) {
  301. MLX4_GET(field, outbox, QUERY_FUNC_CAP_RDMA_PROPS_OFFSET);
  302. if (field & QUERY_FUNC_CAP_RDMA_PROPS_FORCE_PHY_WQE_GID) {
  303. mlx4_err(dev, "phy_wqe_gid is "
  304. "enforced on this ib port\n");
  305. err = -EPROTONOSUPPORT;
  306. goto out;
  307. }
  308. }
  309. MLX4_GET(field, outbox, QUERY_FUNC_CAP_PHYS_PORT_OFFSET);
  310. func_cap->physical_port = field;
  311. if (func_cap->physical_port != gen_or_port) {
  312. err = -ENOSYS;
  313. goto out;
  314. }
  315. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP0_TUNNEL);
  316. func_cap->qp0_tunnel_qpn = size & 0xFFFFFF;
  317. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP0_PROXY);
  318. func_cap->qp0_proxy_qpn = size & 0xFFFFFF;
  319. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP1_TUNNEL);
  320. func_cap->qp1_tunnel_qpn = size & 0xFFFFFF;
  321. MLX4_GET(size, outbox, QUERY_FUNC_CAP_QP1_PROXY);
  322. func_cap->qp1_proxy_qpn = size & 0xFFFFFF;
  323. /* All other resources are allocated by the master, but we still report
  324. * 'num' and 'reserved' capabilities as follows:
  325. * - num remains the maximum resource index
  326. * - 'num - reserved' is the total available objects of a resource, but
  327. * resource indices may be less than 'reserved'
  328. * TODO: set per-resource quotas */
  329. out:
  330. mlx4_free_cmd_mailbox(dev, mailbox);
  331. return err;
  332. }
  333. int mlx4_QUERY_DEV_CAP(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  334. {
  335. struct mlx4_cmd_mailbox *mailbox;
  336. u32 *outbox;
  337. u8 field;
  338. u32 field32, flags, ext_flags;
  339. u16 size;
  340. u16 stat_rate;
  341. int err;
  342. int i;
  343. #define QUERY_DEV_CAP_OUT_SIZE 0x100
  344. #define QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET 0x10
  345. #define QUERY_DEV_CAP_MAX_QP_SZ_OFFSET 0x11
  346. #define QUERY_DEV_CAP_RSVD_QP_OFFSET 0x12
  347. #define QUERY_DEV_CAP_MAX_QP_OFFSET 0x13
  348. #define QUERY_DEV_CAP_RSVD_SRQ_OFFSET 0x14
  349. #define QUERY_DEV_CAP_MAX_SRQ_OFFSET 0x15
  350. #define QUERY_DEV_CAP_RSVD_EEC_OFFSET 0x16
  351. #define QUERY_DEV_CAP_MAX_EEC_OFFSET 0x17
  352. #define QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET 0x19
  353. #define QUERY_DEV_CAP_RSVD_CQ_OFFSET 0x1a
  354. #define QUERY_DEV_CAP_MAX_CQ_OFFSET 0x1b
  355. #define QUERY_DEV_CAP_MAX_MPT_OFFSET 0x1d
  356. #define QUERY_DEV_CAP_RSVD_EQ_OFFSET 0x1e
  357. #define QUERY_DEV_CAP_MAX_EQ_OFFSET 0x1f
  358. #define QUERY_DEV_CAP_RSVD_MTT_OFFSET 0x20
  359. #define QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET 0x21
  360. #define QUERY_DEV_CAP_RSVD_MRW_OFFSET 0x22
  361. #define QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET 0x23
  362. #define QUERY_DEV_CAP_MAX_AV_OFFSET 0x27
  363. #define QUERY_DEV_CAP_MAX_REQ_QP_OFFSET 0x29
  364. #define QUERY_DEV_CAP_MAX_RES_QP_OFFSET 0x2b
  365. #define QUERY_DEV_CAP_MAX_GSO_OFFSET 0x2d
  366. #define QUERY_DEV_CAP_RSS_OFFSET 0x2e
  367. #define QUERY_DEV_CAP_MAX_RDMA_OFFSET 0x2f
  368. #define QUERY_DEV_CAP_RSZ_SRQ_OFFSET 0x33
  369. #define QUERY_DEV_CAP_ACK_DELAY_OFFSET 0x35
  370. #define QUERY_DEV_CAP_MTU_WIDTH_OFFSET 0x36
  371. #define QUERY_DEV_CAP_VL_PORT_OFFSET 0x37
  372. #define QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET 0x38
  373. #define QUERY_DEV_CAP_MAX_GID_OFFSET 0x3b
  374. #define QUERY_DEV_CAP_RATE_SUPPORT_OFFSET 0x3c
  375. #define QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET 0x3e
  376. #define QUERY_DEV_CAP_MAX_PKEY_OFFSET 0x3f
  377. #define QUERY_DEV_CAP_EXT_FLAGS_OFFSET 0x40
  378. #define QUERY_DEV_CAP_FLAGS_OFFSET 0x44
  379. #define QUERY_DEV_CAP_RSVD_UAR_OFFSET 0x48
  380. #define QUERY_DEV_CAP_UAR_SZ_OFFSET 0x49
  381. #define QUERY_DEV_CAP_PAGE_SZ_OFFSET 0x4b
  382. #define QUERY_DEV_CAP_BF_OFFSET 0x4c
  383. #define QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET 0x4d
  384. #define QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET 0x4e
  385. #define QUERY_DEV_CAP_LOG_MAX_BF_PAGES_OFFSET 0x4f
  386. #define QUERY_DEV_CAP_MAX_SG_SQ_OFFSET 0x51
  387. #define QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET 0x52
  388. #define QUERY_DEV_CAP_MAX_SG_RQ_OFFSET 0x55
  389. #define QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET 0x56
  390. #define QUERY_DEV_CAP_MAX_QP_MCG_OFFSET 0x61
  391. #define QUERY_DEV_CAP_RSVD_MCG_OFFSET 0x62
  392. #define QUERY_DEV_CAP_MAX_MCG_OFFSET 0x63
  393. #define QUERY_DEV_CAP_RSVD_PD_OFFSET 0x64
  394. #define QUERY_DEV_CAP_MAX_PD_OFFSET 0x65
  395. #define QUERY_DEV_CAP_RSVD_XRC_OFFSET 0x66
  396. #define QUERY_DEV_CAP_MAX_XRC_OFFSET 0x67
  397. #define QUERY_DEV_CAP_MAX_COUNTERS_OFFSET 0x68
  398. #define QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET 0x70
  399. #define QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET 0x76
  400. #define QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET 0x77
  401. #define QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET 0x80
  402. #define QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET 0x82
  403. #define QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET 0x84
  404. #define QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET 0x86
  405. #define QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET 0x88
  406. #define QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET 0x8a
  407. #define QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET 0x8c
  408. #define QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET 0x8e
  409. #define QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET 0x90
  410. #define QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET 0x92
  411. #define QUERY_DEV_CAP_BMME_FLAGS_OFFSET 0x94
  412. #define QUERY_DEV_CAP_RSVD_LKEY_OFFSET 0x98
  413. #define QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET 0xa0
  414. #define QUERY_DEV_CAP_FW_REASSIGN_MAC 0x9d
  415. dev_cap->flags2 = 0;
  416. mailbox = mlx4_alloc_cmd_mailbox(dev);
  417. if (IS_ERR(mailbox))
  418. return PTR_ERR(mailbox);
  419. outbox = mailbox->buf;
  420. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  421. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  422. if (err)
  423. goto out;
  424. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_QP_OFFSET);
  425. dev_cap->reserved_qps = 1 << (field & 0xf);
  426. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_OFFSET);
  427. dev_cap->max_qps = 1 << (field & 0x1f);
  428. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_SRQ_OFFSET);
  429. dev_cap->reserved_srqs = 1 << (field >> 4);
  430. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_OFFSET);
  431. dev_cap->max_srqs = 1 << (field & 0x1f);
  432. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET);
  433. dev_cap->max_cq_sz = 1 << field;
  434. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_CQ_OFFSET);
  435. dev_cap->reserved_cqs = 1 << (field & 0xf);
  436. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_OFFSET);
  437. dev_cap->max_cqs = 1 << (field & 0x1f);
  438. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MPT_OFFSET);
  439. dev_cap->max_mpts = 1 << (field & 0x3f);
  440. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_EQ_OFFSET);
  441. dev_cap->reserved_eqs = field & 0xf;
  442. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_EQ_OFFSET);
  443. dev_cap->max_eqs = 1 << (field & 0xf);
  444. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MTT_OFFSET);
  445. dev_cap->reserved_mtts = 1 << (field >> 4);
  446. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET);
  447. dev_cap->max_mrw_sz = 1 << field;
  448. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MRW_OFFSET);
  449. dev_cap->reserved_mrws = 1 << (field & 0xf);
  450. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET);
  451. dev_cap->max_mtt_seg = 1 << (field & 0x3f);
  452. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_REQ_QP_OFFSET);
  453. dev_cap->max_requester_per_qp = 1 << (field & 0x3f);
  454. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RES_QP_OFFSET);
  455. dev_cap->max_responder_per_qp = 1 << (field & 0x3f);
  456. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GSO_OFFSET);
  457. field &= 0x1f;
  458. if (!field)
  459. dev_cap->max_gso_sz = 0;
  460. else
  461. dev_cap->max_gso_sz = 1 << field;
  462. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSS_OFFSET);
  463. if (field & 0x20)
  464. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_XOR;
  465. if (field & 0x10)
  466. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS_TOP;
  467. field &= 0xf;
  468. if (field) {
  469. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_RSS;
  470. dev_cap->max_rss_tbl_sz = 1 << field;
  471. } else
  472. dev_cap->max_rss_tbl_sz = 0;
  473. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RDMA_OFFSET);
  474. dev_cap->max_rdma_global = 1 << (field & 0x3f);
  475. MLX4_GET(field, outbox, QUERY_DEV_CAP_ACK_DELAY_OFFSET);
  476. dev_cap->local_ca_ack_delay = field & 0x1f;
  477. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  478. dev_cap->num_ports = field & 0xf;
  479. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET);
  480. dev_cap->max_msg_sz = 1 << (field & 0x1f);
  481. MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
  482. if (field & 0x80)
  483. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FS_EN;
  484. dev_cap->fs_log_max_ucast_qp_range_size = field & 0x1f;
  485. MLX4_GET(field, outbox, QUERY_DEV_CAP_FLOW_STEERING_MAX_QP_OFFSET);
  486. dev_cap->fs_max_num_qp_per_entry = field;
  487. MLX4_GET(stat_rate, outbox, QUERY_DEV_CAP_RATE_SUPPORT_OFFSET);
  488. dev_cap->stat_rate_support = stat_rate;
  489. MLX4_GET(field, outbox, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
  490. if (field & 0x80)
  491. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_TS;
  492. MLX4_GET(ext_flags, outbox, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  493. MLX4_GET(flags, outbox, QUERY_DEV_CAP_FLAGS_OFFSET);
  494. dev_cap->flags = flags | (u64)ext_flags << 32;
  495. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_UAR_OFFSET);
  496. dev_cap->reserved_uars = field >> 4;
  497. MLX4_GET(field, outbox, QUERY_DEV_CAP_UAR_SZ_OFFSET);
  498. dev_cap->uar_size = 1 << ((field & 0x3f) + 20);
  499. MLX4_GET(field, outbox, QUERY_DEV_CAP_PAGE_SZ_OFFSET);
  500. dev_cap->min_page_sz = 1 << field;
  501. MLX4_GET(field, outbox, QUERY_DEV_CAP_BF_OFFSET);
  502. if (field & 0x80) {
  503. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET);
  504. dev_cap->bf_reg_size = 1 << (field & 0x1f);
  505. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET);
  506. if ((1 << (field & 0x3f)) > (PAGE_SIZE / dev_cap->bf_reg_size))
  507. field = 3;
  508. dev_cap->bf_regs_per_page = 1 << (field & 0x3f);
  509. mlx4_dbg(dev, "BlueFlame available (reg size %d, regs/page %d)\n",
  510. dev_cap->bf_reg_size, dev_cap->bf_regs_per_page);
  511. } else {
  512. dev_cap->bf_reg_size = 0;
  513. mlx4_dbg(dev, "BlueFlame not available\n");
  514. }
  515. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_SQ_OFFSET);
  516. dev_cap->max_sq_sg = field;
  517. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET);
  518. dev_cap->max_sq_desc_sz = size;
  519. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_MCG_OFFSET);
  520. dev_cap->max_qp_per_mcg = 1 << field;
  521. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MCG_OFFSET);
  522. dev_cap->reserved_mgms = field & 0xf;
  523. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MCG_OFFSET);
  524. dev_cap->max_mcgs = 1 << field;
  525. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_PD_OFFSET);
  526. dev_cap->reserved_pds = field >> 4;
  527. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PD_OFFSET);
  528. dev_cap->max_pds = 1 << (field & 0x3f);
  529. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_XRC_OFFSET);
  530. dev_cap->reserved_xrcds = field >> 4;
  531. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_XRC_OFFSET);
  532. dev_cap->max_xrcds = 1 << (field & 0x1f);
  533. MLX4_GET(size, outbox, QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET);
  534. dev_cap->rdmarc_entry_sz = size;
  535. MLX4_GET(size, outbox, QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET);
  536. dev_cap->qpc_entry_sz = size;
  537. MLX4_GET(size, outbox, QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET);
  538. dev_cap->aux_entry_sz = size;
  539. MLX4_GET(size, outbox, QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET);
  540. dev_cap->altc_entry_sz = size;
  541. MLX4_GET(size, outbox, QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET);
  542. dev_cap->eqc_entry_sz = size;
  543. MLX4_GET(size, outbox, QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET);
  544. dev_cap->cqc_entry_sz = size;
  545. MLX4_GET(size, outbox, QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET);
  546. dev_cap->srq_entry_sz = size;
  547. MLX4_GET(size, outbox, QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET);
  548. dev_cap->cmpt_entry_sz = size;
  549. MLX4_GET(size, outbox, QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET);
  550. dev_cap->mtt_entry_sz = size;
  551. MLX4_GET(size, outbox, QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET);
  552. dev_cap->dmpt_entry_sz = size;
  553. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET);
  554. dev_cap->max_srq_sz = 1 << field;
  555. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_SZ_OFFSET);
  556. dev_cap->max_qp_sz = 1 << field;
  557. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSZ_SRQ_OFFSET);
  558. dev_cap->resize_srq = field & 1;
  559. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_RQ_OFFSET);
  560. dev_cap->max_rq_sg = field;
  561. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET);
  562. dev_cap->max_rq_desc_sz = size;
  563. MLX4_GET(dev_cap->bmme_flags, outbox,
  564. QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  565. MLX4_GET(dev_cap->reserved_lkey, outbox,
  566. QUERY_DEV_CAP_RSVD_LKEY_OFFSET);
  567. MLX4_GET(field, outbox, QUERY_DEV_CAP_FW_REASSIGN_MAC);
  568. if (field & 1<<6)
  569. dev_cap->flags2 |= MLX4_DEV_CAP_FLAGS2_REASSIGN_MAC_EN;
  570. MLX4_GET(dev_cap->max_icm_sz, outbox,
  571. QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET);
  572. if (dev_cap->flags & MLX4_DEV_CAP_FLAG_COUNTERS)
  573. MLX4_GET(dev_cap->max_counters, outbox,
  574. QUERY_DEV_CAP_MAX_COUNTERS_OFFSET);
  575. MLX4_GET(field32, outbox, QUERY_DEV_CAP_EXT_2_FLAGS_OFFSET);
  576. if (field32 & (1 << 26))
  577. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_VLAN_CONTROL;
  578. if (field32 & (1 << 20))
  579. dev_cap->flags2 |= MLX4_DEV_CAP_FLAG2_FSM;
  580. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  581. for (i = 1; i <= dev_cap->num_ports; ++i) {
  582. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  583. dev_cap->max_vl[i] = field >> 4;
  584. MLX4_GET(field, outbox, QUERY_DEV_CAP_MTU_WIDTH_OFFSET);
  585. dev_cap->ib_mtu[i] = field >> 4;
  586. dev_cap->max_port_width[i] = field & 0xf;
  587. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GID_OFFSET);
  588. dev_cap->max_gids[i] = 1 << (field & 0xf);
  589. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PKEY_OFFSET);
  590. dev_cap->max_pkeys[i] = 1 << (field & 0xf);
  591. }
  592. } else {
  593. #define QUERY_PORT_SUPPORTED_TYPE_OFFSET 0x00
  594. #define QUERY_PORT_MTU_OFFSET 0x01
  595. #define QUERY_PORT_ETH_MTU_OFFSET 0x02
  596. #define QUERY_PORT_WIDTH_OFFSET 0x06
  597. #define QUERY_PORT_MAX_GID_PKEY_OFFSET 0x07
  598. #define QUERY_PORT_MAX_MACVLAN_OFFSET 0x0a
  599. #define QUERY_PORT_MAX_VL_OFFSET 0x0b
  600. #define QUERY_PORT_MAC_OFFSET 0x10
  601. #define QUERY_PORT_TRANS_VENDOR_OFFSET 0x18
  602. #define QUERY_PORT_WAVELENGTH_OFFSET 0x1c
  603. #define QUERY_PORT_TRANS_CODE_OFFSET 0x20
  604. for (i = 1; i <= dev_cap->num_ports; ++i) {
  605. err = mlx4_cmd_box(dev, 0, mailbox->dma, i, 0, MLX4_CMD_QUERY_PORT,
  606. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  607. if (err)
  608. goto out;
  609. MLX4_GET(field, outbox, QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  610. dev_cap->supported_port_types[i] = field & 3;
  611. dev_cap->suggested_type[i] = (field >> 3) & 1;
  612. dev_cap->default_sense[i] = (field >> 4) & 1;
  613. MLX4_GET(field, outbox, QUERY_PORT_MTU_OFFSET);
  614. dev_cap->ib_mtu[i] = field & 0xf;
  615. MLX4_GET(field, outbox, QUERY_PORT_WIDTH_OFFSET);
  616. dev_cap->max_port_width[i] = field & 0xf;
  617. MLX4_GET(field, outbox, QUERY_PORT_MAX_GID_PKEY_OFFSET);
  618. dev_cap->max_gids[i] = 1 << (field >> 4);
  619. dev_cap->max_pkeys[i] = 1 << (field & 0xf);
  620. MLX4_GET(field, outbox, QUERY_PORT_MAX_VL_OFFSET);
  621. dev_cap->max_vl[i] = field & 0xf;
  622. MLX4_GET(field, outbox, QUERY_PORT_MAX_MACVLAN_OFFSET);
  623. dev_cap->log_max_macs[i] = field & 0xf;
  624. dev_cap->log_max_vlans[i] = field >> 4;
  625. MLX4_GET(dev_cap->eth_mtu[i], outbox, QUERY_PORT_ETH_MTU_OFFSET);
  626. MLX4_GET(dev_cap->def_mac[i], outbox, QUERY_PORT_MAC_OFFSET);
  627. MLX4_GET(field32, outbox, QUERY_PORT_TRANS_VENDOR_OFFSET);
  628. dev_cap->trans_type[i] = field32 >> 24;
  629. dev_cap->vendor_oui[i] = field32 & 0xffffff;
  630. MLX4_GET(dev_cap->wavelength[i], outbox, QUERY_PORT_WAVELENGTH_OFFSET);
  631. MLX4_GET(dev_cap->trans_code[i], outbox, QUERY_PORT_TRANS_CODE_OFFSET);
  632. }
  633. }
  634. mlx4_dbg(dev, "Base MM extensions: flags %08x, rsvd L_Key %08x\n",
  635. dev_cap->bmme_flags, dev_cap->reserved_lkey);
  636. /*
  637. * Each UAR has 4 EQ doorbells; so if a UAR is reserved, then
  638. * we can't use any EQs whose doorbell falls on that page,
  639. * even if the EQ itself isn't reserved.
  640. */
  641. dev_cap->reserved_eqs = max(dev_cap->reserved_uars * 4,
  642. dev_cap->reserved_eqs);
  643. mlx4_dbg(dev, "Max ICM size %lld MB\n",
  644. (unsigned long long) dev_cap->max_icm_sz >> 20);
  645. mlx4_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
  646. dev_cap->max_qps, dev_cap->reserved_qps, dev_cap->qpc_entry_sz);
  647. mlx4_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
  648. dev_cap->max_srqs, dev_cap->reserved_srqs, dev_cap->srq_entry_sz);
  649. mlx4_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
  650. dev_cap->max_cqs, dev_cap->reserved_cqs, dev_cap->cqc_entry_sz);
  651. mlx4_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n",
  652. dev_cap->max_eqs, dev_cap->reserved_eqs, dev_cap->eqc_entry_sz);
  653. mlx4_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
  654. dev_cap->reserved_mrws, dev_cap->reserved_mtts);
  655. mlx4_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
  656. dev_cap->max_pds, dev_cap->reserved_pds, dev_cap->reserved_uars);
  657. mlx4_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
  658. dev_cap->max_pds, dev_cap->reserved_mgms);
  659. mlx4_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
  660. dev_cap->max_cq_sz, dev_cap->max_qp_sz, dev_cap->max_srq_sz);
  661. mlx4_dbg(dev, "Local CA ACK delay: %d, max MTU: %d, port width cap: %d\n",
  662. dev_cap->local_ca_ack_delay, 128 << dev_cap->ib_mtu[1],
  663. dev_cap->max_port_width[1]);
  664. mlx4_dbg(dev, "Max SQ desc size: %d, max SQ S/G: %d\n",
  665. dev_cap->max_sq_desc_sz, dev_cap->max_sq_sg);
  666. mlx4_dbg(dev, "Max RQ desc size: %d, max RQ S/G: %d\n",
  667. dev_cap->max_rq_desc_sz, dev_cap->max_rq_sg);
  668. mlx4_dbg(dev, "Max GSO size: %d\n", dev_cap->max_gso_sz);
  669. mlx4_dbg(dev, "Max counters: %d\n", dev_cap->max_counters);
  670. mlx4_dbg(dev, "Max RSS Table size: %d\n", dev_cap->max_rss_tbl_sz);
  671. dump_dev_cap_flags(dev, dev_cap->flags);
  672. dump_dev_cap_flags2(dev, dev_cap->flags2);
  673. out:
  674. mlx4_free_cmd_mailbox(dev, mailbox);
  675. return err;
  676. }
  677. int mlx4_QUERY_DEV_CAP_wrapper(struct mlx4_dev *dev, int slave,
  678. struct mlx4_vhcr *vhcr,
  679. struct mlx4_cmd_mailbox *inbox,
  680. struct mlx4_cmd_mailbox *outbox,
  681. struct mlx4_cmd_info *cmd)
  682. {
  683. u64 flags;
  684. int err = 0;
  685. u8 field;
  686. u32 bmme_flags;
  687. err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  688. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  689. if (err)
  690. return err;
  691. /* add port mng change event capability and disable mw type 1
  692. * unconditionally to slaves
  693. */
  694. MLX4_GET(flags, outbox->buf, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  695. flags |= MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV;
  696. flags &= ~MLX4_DEV_CAP_FLAG_MEM_WINDOW;
  697. MLX4_PUT(outbox->buf, flags, QUERY_DEV_CAP_EXT_FLAGS_OFFSET);
  698. /* For guests, disable timestamp */
  699. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
  700. field &= 0x7f;
  701. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_CQ_TS_SUPPORT_OFFSET);
  702. /* For guests, report Blueflame disabled */
  703. MLX4_GET(field, outbox->buf, QUERY_DEV_CAP_BF_OFFSET);
  704. field &= 0x7f;
  705. MLX4_PUT(outbox->buf, field, QUERY_DEV_CAP_BF_OFFSET);
  706. /* For guests, disable mw type 2 */
  707. MLX4_GET(bmme_flags, outbox, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  708. bmme_flags &= ~MLX4_BMME_FLAG_TYPE_2_WIN;
  709. MLX4_PUT(outbox->buf, bmme_flags, QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  710. /* turn off device-managed steering capability if not enabled */
  711. if (dev->caps.steering_mode != MLX4_STEERING_MODE_DEVICE_MANAGED) {
  712. MLX4_GET(field, outbox->buf,
  713. QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
  714. field &= 0x7f;
  715. MLX4_PUT(outbox->buf, field,
  716. QUERY_DEV_CAP_FLOW_STEERING_RANGE_EN_OFFSET);
  717. }
  718. return 0;
  719. }
  720. int mlx4_QUERY_PORT_wrapper(struct mlx4_dev *dev, int slave,
  721. struct mlx4_vhcr *vhcr,
  722. struct mlx4_cmd_mailbox *inbox,
  723. struct mlx4_cmd_mailbox *outbox,
  724. struct mlx4_cmd_info *cmd)
  725. {
  726. struct mlx4_priv *priv = mlx4_priv(dev);
  727. u64 def_mac;
  728. u8 port_type;
  729. u16 short_field;
  730. int err;
  731. #define MLX4_VF_PORT_NO_LINK_SENSE_MASK 0xE0
  732. #define QUERY_PORT_CUR_MAX_PKEY_OFFSET 0x0c
  733. #define QUERY_PORT_CUR_MAX_GID_OFFSET 0x0e
  734. err = mlx4_cmd_box(dev, 0, outbox->dma, vhcr->in_modifier, 0,
  735. MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
  736. MLX4_CMD_NATIVE);
  737. if (!err && dev->caps.function != slave) {
  738. /* set slave default_mac address */
  739. MLX4_GET(def_mac, outbox->buf, QUERY_PORT_MAC_OFFSET);
  740. def_mac += slave << 8;
  741. /* if config MAC in DB use it */
  742. if (priv->mfunc.master.vf_oper[slave].vport[vhcr->in_modifier].state.mac)
  743. def_mac = priv->mfunc.master.vf_oper[slave].vport[vhcr->in_modifier].state.mac;
  744. MLX4_PUT(outbox->buf, def_mac, QUERY_PORT_MAC_OFFSET);
  745. /* get port type - currently only eth is enabled */
  746. MLX4_GET(port_type, outbox->buf,
  747. QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  748. /* No link sensing allowed */
  749. port_type &= MLX4_VF_PORT_NO_LINK_SENSE_MASK;
  750. /* set port type to currently operating port type */
  751. port_type |= (dev->caps.port_type[vhcr->in_modifier] & 0x3);
  752. MLX4_PUT(outbox->buf, port_type,
  753. QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  754. short_field = 1; /* slave max gids */
  755. MLX4_PUT(outbox->buf, short_field,
  756. QUERY_PORT_CUR_MAX_GID_OFFSET);
  757. short_field = dev->caps.pkey_table_len[vhcr->in_modifier];
  758. MLX4_PUT(outbox->buf, short_field,
  759. QUERY_PORT_CUR_MAX_PKEY_OFFSET);
  760. }
  761. return err;
  762. }
  763. int mlx4_get_slave_pkey_gid_tbl_len(struct mlx4_dev *dev, u8 port,
  764. int *gid_tbl_len, int *pkey_tbl_len)
  765. {
  766. struct mlx4_cmd_mailbox *mailbox;
  767. u32 *outbox;
  768. u16 field;
  769. int err;
  770. mailbox = mlx4_alloc_cmd_mailbox(dev);
  771. if (IS_ERR(mailbox))
  772. return PTR_ERR(mailbox);
  773. err = mlx4_cmd_box(dev, 0, mailbox->dma, port, 0,
  774. MLX4_CMD_QUERY_PORT, MLX4_CMD_TIME_CLASS_B,
  775. MLX4_CMD_WRAPPED);
  776. if (err)
  777. goto out;
  778. outbox = mailbox->buf;
  779. MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_GID_OFFSET);
  780. *gid_tbl_len = field;
  781. MLX4_GET(field, outbox, QUERY_PORT_CUR_MAX_PKEY_OFFSET);
  782. *pkey_tbl_len = field;
  783. out:
  784. mlx4_free_cmd_mailbox(dev, mailbox);
  785. return err;
  786. }
  787. EXPORT_SYMBOL(mlx4_get_slave_pkey_gid_tbl_len);
  788. int mlx4_map_cmd(struct mlx4_dev *dev, u16 op, struct mlx4_icm *icm, u64 virt)
  789. {
  790. struct mlx4_cmd_mailbox *mailbox;
  791. struct mlx4_icm_iter iter;
  792. __be64 *pages;
  793. int lg;
  794. int nent = 0;
  795. int i;
  796. int err = 0;
  797. int ts = 0, tc = 0;
  798. mailbox = mlx4_alloc_cmd_mailbox(dev);
  799. if (IS_ERR(mailbox))
  800. return PTR_ERR(mailbox);
  801. memset(mailbox->buf, 0, MLX4_MAILBOX_SIZE);
  802. pages = mailbox->buf;
  803. for (mlx4_icm_first(icm, &iter);
  804. !mlx4_icm_last(&iter);
  805. mlx4_icm_next(&iter)) {
  806. /*
  807. * We have to pass pages that are aligned to their
  808. * size, so find the least significant 1 in the
  809. * address or size and use that as our log2 size.
  810. */
  811. lg = ffs(mlx4_icm_addr(&iter) | mlx4_icm_size(&iter)) - 1;
  812. if (lg < MLX4_ICM_PAGE_SHIFT) {
  813. mlx4_warn(dev, "Got FW area not aligned to %d (%llx/%lx).\n",
  814. MLX4_ICM_PAGE_SIZE,
  815. (unsigned long long) mlx4_icm_addr(&iter),
  816. mlx4_icm_size(&iter));
  817. err = -EINVAL;
  818. goto out;
  819. }
  820. for (i = 0; i < mlx4_icm_size(&iter) >> lg; ++i) {
  821. if (virt != -1) {
  822. pages[nent * 2] = cpu_to_be64(virt);
  823. virt += 1 << lg;
  824. }
  825. pages[nent * 2 + 1] =
  826. cpu_to_be64((mlx4_icm_addr(&iter) + (i << lg)) |
  827. (lg - MLX4_ICM_PAGE_SHIFT));
  828. ts += 1 << (lg - 10);
  829. ++tc;
  830. if (++nent == MLX4_MAILBOX_SIZE / 16) {
  831. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
  832. MLX4_CMD_TIME_CLASS_B,
  833. MLX4_CMD_NATIVE);
  834. if (err)
  835. goto out;
  836. nent = 0;
  837. }
  838. }
  839. }
  840. if (nent)
  841. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
  842. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  843. if (err)
  844. goto out;
  845. switch (op) {
  846. case MLX4_CMD_MAP_FA:
  847. mlx4_dbg(dev, "Mapped %d chunks/%d KB for FW.\n", tc, ts);
  848. break;
  849. case MLX4_CMD_MAP_ICM_AUX:
  850. mlx4_dbg(dev, "Mapped %d chunks/%d KB for ICM aux.\n", tc, ts);
  851. break;
  852. case MLX4_CMD_MAP_ICM:
  853. mlx4_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM.\n",
  854. tc, ts, (unsigned long long) virt - (ts << 10));
  855. break;
  856. }
  857. out:
  858. mlx4_free_cmd_mailbox(dev, mailbox);
  859. return err;
  860. }
  861. int mlx4_MAP_FA(struct mlx4_dev *dev, struct mlx4_icm *icm)
  862. {
  863. return mlx4_map_cmd(dev, MLX4_CMD_MAP_FA, icm, -1);
  864. }
  865. int mlx4_UNMAP_FA(struct mlx4_dev *dev)
  866. {
  867. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_UNMAP_FA,
  868. MLX4_CMD_TIME_CLASS_B, MLX4_CMD_NATIVE);
  869. }
  870. int mlx4_RUN_FW(struct mlx4_dev *dev)
  871. {
  872. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_RUN_FW,
  873. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  874. }
  875. int mlx4_QUERY_FW(struct mlx4_dev *dev)
  876. {
  877. struct mlx4_fw *fw = &mlx4_priv(dev)->fw;
  878. struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
  879. struct mlx4_cmd_mailbox *mailbox;
  880. u32 *outbox;
  881. int err = 0;
  882. u64 fw_ver;
  883. u16 cmd_if_rev;
  884. u8 lg;
  885. #define QUERY_FW_OUT_SIZE 0x100
  886. #define QUERY_FW_VER_OFFSET 0x00
  887. #define QUERY_FW_PPF_ID 0x09
  888. #define QUERY_FW_CMD_IF_REV_OFFSET 0x0a
  889. #define QUERY_FW_MAX_CMD_OFFSET 0x0f
  890. #define QUERY_FW_ERR_START_OFFSET 0x30
  891. #define QUERY_FW_ERR_SIZE_OFFSET 0x38
  892. #define QUERY_FW_ERR_BAR_OFFSET 0x3c
  893. #define QUERY_FW_SIZE_OFFSET 0x00
  894. #define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
  895. #define QUERY_FW_CLR_INT_BAR_OFFSET 0x28
  896. #define QUERY_FW_COMM_BASE_OFFSET 0x40
  897. #define QUERY_FW_COMM_BAR_OFFSET 0x48
  898. #define QUERY_FW_CLOCK_OFFSET 0x50
  899. #define QUERY_FW_CLOCK_BAR 0x58
  900. mailbox = mlx4_alloc_cmd_mailbox(dev);
  901. if (IS_ERR(mailbox))
  902. return PTR_ERR(mailbox);
  903. outbox = mailbox->buf;
  904. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
  905. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  906. if (err)
  907. goto out;
  908. MLX4_GET(fw_ver, outbox, QUERY_FW_VER_OFFSET);
  909. /*
  910. * FW subminor version is at more significant bits than minor
  911. * version, so swap here.
  912. */
  913. dev->caps.fw_ver = (fw_ver & 0xffff00000000ull) |
  914. ((fw_ver & 0xffff0000ull) >> 16) |
  915. ((fw_ver & 0x0000ffffull) << 16);
  916. MLX4_GET(lg, outbox, QUERY_FW_PPF_ID);
  917. dev->caps.function = lg;
  918. if (mlx4_is_slave(dev))
  919. goto out;
  920. MLX4_GET(cmd_if_rev, outbox, QUERY_FW_CMD_IF_REV_OFFSET);
  921. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_MIN_REV ||
  922. cmd_if_rev > MLX4_COMMAND_INTERFACE_MAX_REV) {
  923. mlx4_err(dev, "Installed FW has unsupported "
  924. "command interface revision %d.\n",
  925. cmd_if_rev);
  926. mlx4_err(dev, "(Installed FW version is %d.%d.%03d)\n",
  927. (int) (dev->caps.fw_ver >> 32),
  928. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  929. (int) dev->caps.fw_ver & 0xffff);
  930. mlx4_err(dev, "This driver version supports only revisions %d to %d.\n",
  931. MLX4_COMMAND_INTERFACE_MIN_REV, MLX4_COMMAND_INTERFACE_MAX_REV);
  932. err = -ENODEV;
  933. goto out;
  934. }
  935. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS)
  936. dev->flags |= MLX4_FLAG_OLD_PORT_CMDS;
  937. MLX4_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
  938. cmd->max_cmds = 1 << lg;
  939. mlx4_dbg(dev, "FW version %d.%d.%03d (cmd intf rev %d), max commands %d\n",
  940. (int) (dev->caps.fw_ver >> 32),
  941. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  942. (int) dev->caps.fw_ver & 0xffff,
  943. cmd_if_rev, cmd->max_cmds);
  944. MLX4_GET(fw->catas_offset, outbox, QUERY_FW_ERR_START_OFFSET);
  945. MLX4_GET(fw->catas_size, outbox, QUERY_FW_ERR_SIZE_OFFSET);
  946. MLX4_GET(fw->catas_bar, outbox, QUERY_FW_ERR_BAR_OFFSET);
  947. fw->catas_bar = (fw->catas_bar >> 6) * 2;
  948. mlx4_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x, BAR %d\n",
  949. (unsigned long long) fw->catas_offset, fw->catas_size, fw->catas_bar);
  950. MLX4_GET(fw->fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
  951. MLX4_GET(fw->clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
  952. MLX4_GET(fw->clr_int_bar, outbox, QUERY_FW_CLR_INT_BAR_OFFSET);
  953. fw->clr_int_bar = (fw->clr_int_bar >> 6) * 2;
  954. MLX4_GET(fw->comm_base, outbox, QUERY_FW_COMM_BASE_OFFSET);
  955. MLX4_GET(fw->comm_bar, outbox, QUERY_FW_COMM_BAR_OFFSET);
  956. fw->comm_bar = (fw->comm_bar >> 6) * 2;
  957. mlx4_dbg(dev, "Communication vector bar:%d offset:0x%llx\n",
  958. fw->comm_bar, fw->comm_base);
  959. mlx4_dbg(dev, "FW size %d KB\n", fw->fw_pages >> 2);
  960. MLX4_GET(fw->clock_offset, outbox, QUERY_FW_CLOCK_OFFSET);
  961. MLX4_GET(fw->clock_bar, outbox, QUERY_FW_CLOCK_BAR);
  962. fw->clock_bar = (fw->clock_bar >> 6) * 2;
  963. mlx4_dbg(dev, "Internal clock bar:%d offset:0x%llx\n",
  964. fw->clock_bar, fw->clock_offset);
  965. /*
  966. * Round up number of system pages needed in case
  967. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  968. */
  969. fw->fw_pages =
  970. ALIGN(fw->fw_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  971. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  972. mlx4_dbg(dev, "Clear int @ %llx, BAR %d\n",
  973. (unsigned long long) fw->clr_int_base, fw->clr_int_bar);
  974. out:
  975. mlx4_free_cmd_mailbox(dev, mailbox);
  976. return err;
  977. }
  978. int mlx4_QUERY_FW_wrapper(struct mlx4_dev *dev, int slave,
  979. struct mlx4_vhcr *vhcr,
  980. struct mlx4_cmd_mailbox *inbox,
  981. struct mlx4_cmd_mailbox *outbox,
  982. struct mlx4_cmd_info *cmd)
  983. {
  984. u8 *outbuf;
  985. int err;
  986. outbuf = outbox->buf;
  987. err = mlx4_cmd_box(dev, 0, outbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
  988. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  989. if (err)
  990. return err;
  991. /* for slaves, set pci PPF ID to invalid and zero out everything
  992. * else except FW version */
  993. outbuf[0] = outbuf[1] = 0;
  994. memset(&outbuf[8], 0, QUERY_FW_OUT_SIZE - 8);
  995. outbuf[QUERY_FW_PPF_ID] = MLX4_INVALID_SLAVE_ID;
  996. return 0;
  997. }
  998. static void get_board_id(void *vsd, char *board_id)
  999. {
  1000. int i;
  1001. #define VSD_OFFSET_SIG1 0x00
  1002. #define VSD_OFFSET_SIG2 0xde
  1003. #define VSD_OFFSET_MLX_BOARD_ID 0xd0
  1004. #define VSD_OFFSET_TS_BOARD_ID 0x20
  1005. #define VSD_SIGNATURE_TOPSPIN 0x5ad
  1006. memset(board_id, 0, MLX4_BOARD_ID_LEN);
  1007. if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
  1008. be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
  1009. strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MLX4_BOARD_ID_LEN);
  1010. } else {
  1011. /*
  1012. * The board ID is a string but the firmware byte
  1013. * swaps each 4-byte word before passing it back to
  1014. * us. Therefore we need to swab it before printing.
  1015. */
  1016. for (i = 0; i < 4; ++i)
  1017. ((u32 *) board_id)[i] =
  1018. swab32(*(u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4));
  1019. }
  1020. }
  1021. int mlx4_QUERY_ADAPTER(struct mlx4_dev *dev, struct mlx4_adapter *adapter)
  1022. {
  1023. struct mlx4_cmd_mailbox *mailbox;
  1024. u32 *outbox;
  1025. int err;
  1026. #define QUERY_ADAPTER_OUT_SIZE 0x100
  1027. #define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
  1028. #define QUERY_ADAPTER_VSD_OFFSET 0x20
  1029. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1030. if (IS_ERR(mailbox))
  1031. return PTR_ERR(mailbox);
  1032. outbox = mailbox->buf;
  1033. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_ADAPTER,
  1034. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1035. if (err)
  1036. goto out;
  1037. MLX4_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
  1038. get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
  1039. adapter->board_id);
  1040. out:
  1041. mlx4_free_cmd_mailbox(dev, mailbox);
  1042. return err;
  1043. }
  1044. int mlx4_INIT_HCA(struct mlx4_dev *dev, struct mlx4_init_hca_param *param)
  1045. {
  1046. struct mlx4_cmd_mailbox *mailbox;
  1047. __be32 *inbox;
  1048. int err;
  1049. #define INIT_HCA_IN_SIZE 0x200
  1050. #define INIT_HCA_VERSION_OFFSET 0x000
  1051. #define INIT_HCA_VERSION 2
  1052. #define INIT_HCA_CACHELINE_SZ_OFFSET 0x0e
  1053. #define INIT_HCA_FLAGS_OFFSET 0x014
  1054. #define INIT_HCA_QPC_OFFSET 0x020
  1055. #define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
  1056. #define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
  1057. #define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
  1058. #define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
  1059. #define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
  1060. #define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
  1061. #define INIT_HCA_EQE_CQE_OFFSETS (INIT_HCA_QPC_OFFSET + 0x38)
  1062. #define INIT_HCA_ALTC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
  1063. #define INIT_HCA_AUXC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
  1064. #define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
  1065. #define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
  1066. #define INIT_HCA_RDMARC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
  1067. #define INIT_HCA_LOG_RD_OFFSET (INIT_HCA_QPC_OFFSET + 0x77)
  1068. #define INIT_HCA_MCAST_OFFSET 0x0c0
  1069. #define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
  1070. #define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
  1071. #define INIT_HCA_LOG_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
  1072. #define INIT_HCA_UC_STEERING_OFFSET (INIT_HCA_MCAST_OFFSET + 0x18)
  1073. #define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
  1074. #define INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN 0x6
  1075. #define INIT_HCA_FS_PARAM_OFFSET 0x1d0
  1076. #define INIT_HCA_FS_BASE_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x00)
  1077. #define INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x12)
  1078. #define INIT_HCA_FS_LOG_TABLE_SZ_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x1b)
  1079. #define INIT_HCA_FS_ETH_BITS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x21)
  1080. #define INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x22)
  1081. #define INIT_HCA_FS_IB_BITS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x25)
  1082. #define INIT_HCA_FS_IB_NUM_ADDRS_OFFSET (INIT_HCA_FS_PARAM_OFFSET + 0x26)
  1083. #define INIT_HCA_TPT_OFFSET 0x0f0
  1084. #define INIT_HCA_DMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
  1085. #define INIT_HCA_TPT_MW_OFFSET (INIT_HCA_TPT_OFFSET + 0x08)
  1086. #define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
  1087. #define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
  1088. #define INIT_HCA_CMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x18)
  1089. #define INIT_HCA_UAR_OFFSET 0x120
  1090. #define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
  1091. #define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
  1092. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1093. if (IS_ERR(mailbox))
  1094. return PTR_ERR(mailbox);
  1095. inbox = mailbox->buf;
  1096. memset(inbox, 0, INIT_HCA_IN_SIZE);
  1097. *((u8 *) mailbox->buf + INIT_HCA_VERSION_OFFSET) = INIT_HCA_VERSION;
  1098. *((u8 *) mailbox->buf + INIT_HCA_CACHELINE_SZ_OFFSET) =
  1099. (ilog2(cache_line_size()) - 4) << 5;
  1100. #if defined(__LITTLE_ENDIAN)
  1101. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
  1102. #elif defined(__BIG_ENDIAN)
  1103. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1);
  1104. #else
  1105. #error Host endianness not defined
  1106. #endif
  1107. /* Check port for UD address vector: */
  1108. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1);
  1109. /* Enable IPoIB checksumming if we can: */
  1110. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_IPOIB_CSUM)
  1111. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 3);
  1112. /* Enable QoS support if module parameter set */
  1113. if (enable_qos)
  1114. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 2);
  1115. /* enable counters */
  1116. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS)
  1117. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 4);
  1118. /* CX3 is capable of extending CQEs/EQEs from 32 to 64 bytes */
  1119. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_64B_EQE) {
  1120. *(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 29);
  1121. dev->caps.eqe_size = 64;
  1122. dev->caps.eqe_factor = 1;
  1123. } else {
  1124. dev->caps.eqe_size = 32;
  1125. dev->caps.eqe_factor = 0;
  1126. }
  1127. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_64B_CQE) {
  1128. *(inbox + INIT_HCA_EQE_CQE_OFFSETS / 4) |= cpu_to_be32(1 << 30);
  1129. dev->caps.cqe_size = 64;
  1130. dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_64B_CQE;
  1131. } else {
  1132. dev->caps.cqe_size = 32;
  1133. }
  1134. /* QPC/EEC/CQC/EQC/RDMARC attributes */
  1135. MLX4_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
  1136. MLX4_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
  1137. MLX4_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
  1138. MLX4_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
  1139. MLX4_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
  1140. MLX4_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
  1141. MLX4_PUT(inbox, param->altc_base, INIT_HCA_ALTC_BASE_OFFSET);
  1142. MLX4_PUT(inbox, param->auxc_base, INIT_HCA_AUXC_BASE_OFFSET);
  1143. MLX4_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
  1144. MLX4_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
  1145. MLX4_PUT(inbox, param->rdmarc_base, INIT_HCA_RDMARC_BASE_OFFSET);
  1146. MLX4_PUT(inbox, param->log_rd_per_qp, INIT_HCA_LOG_RD_OFFSET);
  1147. /* steering attributes */
  1148. if (dev->caps.steering_mode ==
  1149. MLX4_STEERING_MODE_DEVICE_MANAGED) {
  1150. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |=
  1151. cpu_to_be32(1 <<
  1152. INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN);
  1153. MLX4_PUT(inbox, param->mc_base, INIT_HCA_FS_BASE_OFFSET);
  1154. MLX4_PUT(inbox, param->log_mc_entry_sz,
  1155. INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
  1156. MLX4_PUT(inbox, param->log_mc_table_sz,
  1157. INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
  1158. /* Enable Ethernet flow steering
  1159. * with udp unicast and tcp unicast
  1160. */
  1161. MLX4_PUT(inbox, (u8) (MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN),
  1162. INIT_HCA_FS_ETH_BITS_OFFSET);
  1163. MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
  1164. INIT_HCA_FS_ETH_NUM_ADDRS_OFFSET);
  1165. /* Enable IPoIB flow steering
  1166. * with udp unicast and tcp unicast
  1167. */
  1168. MLX4_PUT(inbox, (u8) (MLX4_FS_UDP_UC_EN | MLX4_FS_TCP_UC_EN),
  1169. INIT_HCA_FS_IB_BITS_OFFSET);
  1170. MLX4_PUT(inbox, (u16) MLX4_FS_NUM_OF_L2_ADDR,
  1171. INIT_HCA_FS_IB_NUM_ADDRS_OFFSET);
  1172. } else {
  1173. MLX4_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
  1174. MLX4_PUT(inbox, param->log_mc_entry_sz,
  1175. INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1176. MLX4_PUT(inbox, param->log_mc_hash_sz,
  1177. INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
  1178. MLX4_PUT(inbox, param->log_mc_table_sz,
  1179. INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1180. if (dev->caps.steering_mode == MLX4_STEERING_MODE_B0)
  1181. MLX4_PUT(inbox, (u8) (1 << 3),
  1182. INIT_HCA_UC_STEERING_OFFSET);
  1183. }
  1184. /* TPT attributes */
  1185. MLX4_PUT(inbox, param->dmpt_base, INIT_HCA_DMPT_BASE_OFFSET);
  1186. MLX4_PUT(inbox, param->mw_enabled, INIT_HCA_TPT_MW_OFFSET);
  1187. MLX4_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1188. MLX4_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
  1189. MLX4_PUT(inbox, param->cmpt_base, INIT_HCA_CMPT_BASE_OFFSET);
  1190. /* UAR attributes */
  1191. MLX4_PUT(inbox, param->uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1192. MLX4_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1193. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_INIT_HCA, 10000,
  1194. MLX4_CMD_NATIVE);
  1195. if (err)
  1196. mlx4_err(dev, "INIT_HCA returns %d\n", err);
  1197. mlx4_free_cmd_mailbox(dev, mailbox);
  1198. return err;
  1199. }
  1200. int mlx4_QUERY_HCA(struct mlx4_dev *dev,
  1201. struct mlx4_init_hca_param *param)
  1202. {
  1203. struct mlx4_cmd_mailbox *mailbox;
  1204. __be32 *outbox;
  1205. u32 dword_field;
  1206. int err;
  1207. u8 byte_field;
  1208. #define QUERY_HCA_GLOBAL_CAPS_OFFSET 0x04
  1209. #define QUERY_HCA_CORE_CLOCK_OFFSET 0x0c
  1210. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1211. if (IS_ERR(mailbox))
  1212. return PTR_ERR(mailbox);
  1213. outbox = mailbox->buf;
  1214. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0,
  1215. MLX4_CMD_QUERY_HCA,
  1216. MLX4_CMD_TIME_CLASS_B,
  1217. !mlx4_is_slave(dev));
  1218. if (err)
  1219. goto out;
  1220. MLX4_GET(param->global_caps, outbox, QUERY_HCA_GLOBAL_CAPS_OFFSET);
  1221. MLX4_GET(param->hca_core_clock, outbox, QUERY_HCA_CORE_CLOCK_OFFSET);
  1222. /* QPC/EEC/CQC/EQC/RDMARC attributes */
  1223. MLX4_GET(param->qpc_base, outbox, INIT_HCA_QPC_BASE_OFFSET);
  1224. MLX4_GET(param->log_num_qps, outbox, INIT_HCA_LOG_QP_OFFSET);
  1225. MLX4_GET(param->srqc_base, outbox, INIT_HCA_SRQC_BASE_OFFSET);
  1226. MLX4_GET(param->log_num_srqs, outbox, INIT_HCA_LOG_SRQ_OFFSET);
  1227. MLX4_GET(param->cqc_base, outbox, INIT_HCA_CQC_BASE_OFFSET);
  1228. MLX4_GET(param->log_num_cqs, outbox, INIT_HCA_LOG_CQ_OFFSET);
  1229. MLX4_GET(param->altc_base, outbox, INIT_HCA_ALTC_BASE_OFFSET);
  1230. MLX4_GET(param->auxc_base, outbox, INIT_HCA_AUXC_BASE_OFFSET);
  1231. MLX4_GET(param->eqc_base, outbox, INIT_HCA_EQC_BASE_OFFSET);
  1232. MLX4_GET(param->log_num_eqs, outbox, INIT_HCA_LOG_EQ_OFFSET);
  1233. MLX4_GET(param->rdmarc_base, outbox, INIT_HCA_RDMARC_BASE_OFFSET);
  1234. MLX4_GET(param->log_rd_per_qp, outbox, INIT_HCA_LOG_RD_OFFSET);
  1235. MLX4_GET(dword_field, outbox, INIT_HCA_FLAGS_OFFSET);
  1236. if (dword_field & (1 << INIT_HCA_DEVICE_MANAGED_FLOW_STEERING_EN)) {
  1237. param->steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
  1238. } else {
  1239. MLX4_GET(byte_field, outbox, INIT_HCA_UC_STEERING_OFFSET);
  1240. if (byte_field & 0x8)
  1241. param->steering_mode = MLX4_STEERING_MODE_B0;
  1242. else
  1243. param->steering_mode = MLX4_STEERING_MODE_A0;
  1244. }
  1245. /* steering attributes */
  1246. if (param->steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
  1247. MLX4_GET(param->mc_base, outbox, INIT_HCA_FS_BASE_OFFSET);
  1248. MLX4_GET(param->log_mc_entry_sz, outbox,
  1249. INIT_HCA_FS_LOG_ENTRY_SZ_OFFSET);
  1250. MLX4_GET(param->log_mc_table_sz, outbox,
  1251. INIT_HCA_FS_LOG_TABLE_SZ_OFFSET);
  1252. } else {
  1253. MLX4_GET(param->mc_base, outbox, INIT_HCA_MC_BASE_OFFSET);
  1254. MLX4_GET(param->log_mc_entry_sz, outbox,
  1255. INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1256. MLX4_GET(param->log_mc_hash_sz, outbox,
  1257. INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
  1258. MLX4_GET(param->log_mc_table_sz, outbox,
  1259. INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1260. }
  1261. /* CX3 is capable of extending CQEs/EQEs from 32 to 64 bytes */
  1262. MLX4_GET(byte_field, outbox, INIT_HCA_EQE_CQE_OFFSETS);
  1263. if (byte_field & 0x20) /* 64-bytes eqe enabled */
  1264. param->dev_cap_enabled |= MLX4_DEV_CAP_64B_EQE_ENABLED;
  1265. if (byte_field & 0x40) /* 64-bytes cqe enabled */
  1266. param->dev_cap_enabled |= MLX4_DEV_CAP_64B_CQE_ENABLED;
  1267. /* TPT attributes */
  1268. MLX4_GET(param->dmpt_base, outbox, INIT_HCA_DMPT_BASE_OFFSET);
  1269. MLX4_GET(param->mw_enabled, outbox, INIT_HCA_TPT_MW_OFFSET);
  1270. MLX4_GET(param->log_mpt_sz, outbox, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1271. MLX4_GET(param->mtt_base, outbox, INIT_HCA_MTT_BASE_OFFSET);
  1272. MLX4_GET(param->cmpt_base, outbox, INIT_HCA_CMPT_BASE_OFFSET);
  1273. /* UAR attributes */
  1274. MLX4_GET(param->uar_page_sz, outbox, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1275. MLX4_GET(param->log_uar_sz, outbox, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1276. out:
  1277. mlx4_free_cmd_mailbox(dev, mailbox);
  1278. return err;
  1279. }
  1280. /* for IB-type ports only in SRIOV mode. Checks that both proxy QP0
  1281. * and real QP0 are active, so that the paravirtualized QP0 is ready
  1282. * to operate */
  1283. static int check_qp0_state(struct mlx4_dev *dev, int function, int port)
  1284. {
  1285. struct mlx4_priv *priv = mlx4_priv(dev);
  1286. /* irrelevant if not infiniband */
  1287. if (priv->mfunc.master.qp0_state[port].proxy_qp0_active &&
  1288. priv->mfunc.master.qp0_state[port].qp0_active)
  1289. return 1;
  1290. return 0;
  1291. }
  1292. int mlx4_INIT_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1293. struct mlx4_vhcr *vhcr,
  1294. struct mlx4_cmd_mailbox *inbox,
  1295. struct mlx4_cmd_mailbox *outbox,
  1296. struct mlx4_cmd_info *cmd)
  1297. {
  1298. struct mlx4_priv *priv = mlx4_priv(dev);
  1299. int port = vhcr->in_modifier;
  1300. int err;
  1301. if (priv->mfunc.master.slave_state[slave].init_port_mask & (1 << port))
  1302. return 0;
  1303. if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB) {
  1304. /* Enable port only if it was previously disabled */
  1305. if (!priv->mfunc.master.init_port_ref[port]) {
  1306. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1307. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1308. if (err)
  1309. return err;
  1310. }
  1311. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1312. } else {
  1313. if (slave == mlx4_master_func_num(dev)) {
  1314. if (check_qp0_state(dev, slave, port) &&
  1315. !priv->mfunc.master.qp0_state[port].port_active) {
  1316. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1317. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1318. if (err)
  1319. return err;
  1320. priv->mfunc.master.qp0_state[port].port_active = 1;
  1321. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1322. }
  1323. } else
  1324. priv->mfunc.master.slave_state[slave].init_port_mask |= (1 << port);
  1325. }
  1326. ++priv->mfunc.master.init_port_ref[port];
  1327. return 0;
  1328. }
  1329. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port)
  1330. {
  1331. struct mlx4_cmd_mailbox *mailbox;
  1332. u32 *inbox;
  1333. int err;
  1334. u32 flags;
  1335. u16 field;
  1336. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  1337. #define INIT_PORT_IN_SIZE 256
  1338. #define INIT_PORT_FLAGS_OFFSET 0x00
  1339. #define INIT_PORT_FLAG_SIG (1 << 18)
  1340. #define INIT_PORT_FLAG_NG (1 << 17)
  1341. #define INIT_PORT_FLAG_G0 (1 << 16)
  1342. #define INIT_PORT_VL_SHIFT 4
  1343. #define INIT_PORT_PORT_WIDTH_SHIFT 8
  1344. #define INIT_PORT_MTU_OFFSET 0x04
  1345. #define INIT_PORT_MAX_GID_OFFSET 0x06
  1346. #define INIT_PORT_MAX_PKEY_OFFSET 0x0a
  1347. #define INIT_PORT_GUID0_OFFSET 0x10
  1348. #define INIT_PORT_NODE_GUID_OFFSET 0x18
  1349. #define INIT_PORT_SI_GUID_OFFSET 0x20
  1350. mailbox = mlx4_alloc_cmd_mailbox(dev);
  1351. if (IS_ERR(mailbox))
  1352. return PTR_ERR(mailbox);
  1353. inbox = mailbox->buf;
  1354. memset(inbox, 0, INIT_PORT_IN_SIZE);
  1355. flags = 0;
  1356. flags |= (dev->caps.vl_cap[port] & 0xf) << INIT_PORT_VL_SHIFT;
  1357. flags |= (dev->caps.port_width_cap[port] & 0xf) << INIT_PORT_PORT_WIDTH_SHIFT;
  1358. MLX4_PUT(inbox, flags, INIT_PORT_FLAGS_OFFSET);
  1359. field = 128 << dev->caps.ib_mtu_cap[port];
  1360. MLX4_PUT(inbox, field, INIT_PORT_MTU_OFFSET);
  1361. field = dev->caps.gid_table_len[port];
  1362. MLX4_PUT(inbox, field, INIT_PORT_MAX_GID_OFFSET);
  1363. field = dev->caps.pkey_table_len[port];
  1364. MLX4_PUT(inbox, field, INIT_PORT_MAX_PKEY_OFFSET);
  1365. err = mlx4_cmd(dev, mailbox->dma, port, 0, MLX4_CMD_INIT_PORT,
  1366. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1367. mlx4_free_cmd_mailbox(dev, mailbox);
  1368. } else
  1369. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  1370. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  1371. return err;
  1372. }
  1373. EXPORT_SYMBOL_GPL(mlx4_INIT_PORT);
  1374. int mlx4_CLOSE_PORT_wrapper(struct mlx4_dev *dev, int slave,
  1375. struct mlx4_vhcr *vhcr,
  1376. struct mlx4_cmd_mailbox *inbox,
  1377. struct mlx4_cmd_mailbox *outbox,
  1378. struct mlx4_cmd_info *cmd)
  1379. {
  1380. struct mlx4_priv *priv = mlx4_priv(dev);
  1381. int port = vhcr->in_modifier;
  1382. int err;
  1383. if (!(priv->mfunc.master.slave_state[slave].init_port_mask &
  1384. (1 << port)))
  1385. return 0;
  1386. if (dev->caps.port_mask[port] != MLX4_PORT_TYPE_IB) {
  1387. if (priv->mfunc.master.init_port_ref[port] == 1) {
  1388. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
  1389. 1000, MLX4_CMD_NATIVE);
  1390. if (err)
  1391. return err;
  1392. }
  1393. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  1394. } else {
  1395. /* infiniband port */
  1396. if (slave == mlx4_master_func_num(dev)) {
  1397. if (!priv->mfunc.master.qp0_state[port].qp0_active &&
  1398. priv->mfunc.master.qp0_state[port].port_active) {
  1399. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT,
  1400. 1000, MLX4_CMD_NATIVE);
  1401. if (err)
  1402. return err;
  1403. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  1404. priv->mfunc.master.qp0_state[port].port_active = 0;
  1405. }
  1406. } else
  1407. priv->mfunc.master.slave_state[slave].init_port_mask &= ~(1 << port);
  1408. }
  1409. --priv->mfunc.master.init_port_ref[port];
  1410. return 0;
  1411. }
  1412. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port)
  1413. {
  1414. return mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT, 1000,
  1415. MLX4_CMD_WRAPPED);
  1416. }
  1417. EXPORT_SYMBOL_GPL(mlx4_CLOSE_PORT);
  1418. int mlx4_CLOSE_HCA(struct mlx4_dev *dev, int panic)
  1419. {
  1420. return mlx4_cmd(dev, 0, 0, panic, MLX4_CMD_CLOSE_HCA, 1000,
  1421. MLX4_CMD_NATIVE);
  1422. }
  1423. int mlx4_SET_ICM_SIZE(struct mlx4_dev *dev, u64 icm_size, u64 *aux_pages)
  1424. {
  1425. int ret = mlx4_cmd_imm(dev, icm_size, aux_pages, 0, 0,
  1426. MLX4_CMD_SET_ICM_SIZE,
  1427. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1428. if (ret)
  1429. return ret;
  1430. /*
  1431. * Round up number of system pages needed in case
  1432. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  1433. */
  1434. *aux_pages = ALIGN(*aux_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  1435. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  1436. return 0;
  1437. }
  1438. int mlx4_NOP(struct mlx4_dev *dev)
  1439. {
  1440. /* Input modifier of 0x1f means "finish as soon as possible." */
  1441. return mlx4_cmd(dev, 0, 0x1f, 0, MLX4_CMD_NOP, 100, MLX4_CMD_NATIVE);
  1442. }
  1443. #define MLX4_WOL_SETUP_MODE (5 << 28)
  1444. int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port)
  1445. {
  1446. u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
  1447. return mlx4_cmd_imm(dev, 0, config, in_mod, 0x3,
  1448. MLX4_CMD_MOD_STAT_CFG, MLX4_CMD_TIME_CLASS_A,
  1449. MLX4_CMD_NATIVE);
  1450. }
  1451. EXPORT_SYMBOL_GPL(mlx4_wol_read);
  1452. int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port)
  1453. {
  1454. u32 in_mod = MLX4_WOL_SETUP_MODE | port << 8;
  1455. return mlx4_cmd(dev, config, in_mod, 0x1, MLX4_CMD_MOD_STAT_CFG,
  1456. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_NATIVE);
  1457. }
  1458. EXPORT_SYMBOL_GPL(mlx4_wol_write);