ar9003_eeprom.c 139 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942
  1. /*
  2. * Copyright (c) 2010 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include "hw.h"
  17. #include "ar9003_phy.h"
  18. #include "ar9003_eeprom.h"
  19. #define COMP_HDR_LEN 4
  20. #define COMP_CKSUM_LEN 2
  21. #define AR_CH0_TOP (0x00016288)
  22. #define AR_CH0_TOP_XPABIASLVL (0x300)
  23. #define AR_CH0_TOP_XPABIASLVL_S (8)
  24. #define AR_CH0_THERM (0x00016290)
  25. #define AR_CH0_THERM_XPABIASLVL_MSB 0x3
  26. #define AR_CH0_THERM_XPABIASLVL_MSB_S 0
  27. #define AR_CH0_THERM_XPASHORT2GND 0x4
  28. #define AR_CH0_THERM_XPASHORT2GND_S 2
  29. #define AR_SWITCH_TABLE_COM_ALL (0xffff)
  30. #define AR_SWITCH_TABLE_COM_ALL_S (0)
  31. #define AR_SWITCH_TABLE_COM2_ALL (0xffffff)
  32. #define AR_SWITCH_TABLE_COM2_ALL_S (0)
  33. #define AR_SWITCH_TABLE_ALL (0xfff)
  34. #define AR_SWITCH_TABLE_ALL_S (0)
  35. #define LE16(x) __constant_cpu_to_le16(x)
  36. #define LE32(x) __constant_cpu_to_le32(x)
  37. /* Local defines to distinguish between extension and control CTL's */
  38. #define EXT_ADDITIVE (0x8000)
  39. #define CTL_11A_EXT (CTL_11A | EXT_ADDITIVE)
  40. #define CTL_11G_EXT (CTL_11G | EXT_ADDITIVE)
  41. #define CTL_11B_EXT (CTL_11B | EXT_ADDITIVE)
  42. #define REDUCE_SCALED_POWER_BY_TWO_CHAIN 6 /* 10*log10(2)*2 */
  43. #define REDUCE_SCALED_POWER_BY_THREE_CHAIN 9 /* 10*log10(3)*2 */
  44. #define PWRINCR_3_TO_1_CHAIN 9 /* 10*log(3)*2 */
  45. #define PWRINCR_3_TO_2_CHAIN 3 /* floor(10*log(3/2)*2) */
  46. #define PWRINCR_2_TO_1_CHAIN 6 /* 10*log(2)*2 */
  47. #define SUB_NUM_CTL_MODES_AT_5G_40 2 /* excluding HT40, EXT-OFDM */
  48. #define SUB_NUM_CTL_MODES_AT_2G_40 3 /* excluding HT40, EXT-OFDM, EXT-CCK */
  49. #define CTL(_tpower, _flag) ((_tpower) | ((_flag) << 6))
  50. static int ar9003_hw_power_interpolate(int32_t x,
  51. int32_t *px, int32_t *py, u_int16_t np);
  52. static const struct ar9300_eeprom ar9300_default = {
  53. .eepromVersion = 2,
  54. .templateVersion = 2,
  55. .macAddr = {1, 2, 3, 4, 5, 6},
  56. .custData = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  57. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  58. .baseEepHeader = {
  59. .regDmn = { LE16(0), LE16(0x1f) },
  60. .txrxMask = 0x77, /* 4 bits tx and 4 bits rx */
  61. .opCapFlags = {
  62. .opFlags = AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A,
  63. .eepMisc = 0,
  64. },
  65. .rfSilent = 0,
  66. .blueToothOptions = 0,
  67. .deviceCap = 0,
  68. .deviceType = 5, /* takes lower byte in eeprom location */
  69. .pwrTableOffset = AR9300_PWR_TABLE_OFFSET,
  70. .params_for_tuning_caps = {0, 0},
  71. .featureEnable = 0x0c,
  72. /*
  73. * bit0 - enable tx temp comp - disabled
  74. * bit1 - enable tx volt comp - disabled
  75. * bit2 - enable fastClock - enabled
  76. * bit3 - enable doubling - enabled
  77. * bit4 - enable internal regulator - disabled
  78. * bit5 - enable pa predistortion - disabled
  79. */
  80. .miscConfiguration = 0, /* bit0 - turn down drivestrength */
  81. .eepromWriteEnableGpio = 3,
  82. .wlanDisableGpio = 0,
  83. .wlanLedGpio = 8,
  84. .rxBandSelectGpio = 0xff,
  85. .txrxgain = 0,
  86. .swreg = 0,
  87. },
  88. .modalHeader2G = {
  89. /* ar9300_modal_eep_header 2g */
  90. /* 4 idle,t1,t2,b(4 bits per setting) */
  91. .antCtrlCommon = LE32(0x110),
  92. /* 4 ra1l1, ra2l1, ra1l2, ra2l2, ra12 */
  93. .antCtrlCommon2 = LE32(0x22222),
  94. /*
  95. * antCtrlChain[AR9300_MAX_CHAINS]; 6 idle, t, r,
  96. * rx1, rx12, b (2 bits each)
  97. */
  98. .antCtrlChain = { LE16(0x150), LE16(0x150), LE16(0x150) },
  99. /*
  100. * xatten1DB[AR9300_MAX_CHAINS]; 3 xatten1_db
  101. * for ar9280 (0xa20c/b20c 5:0)
  102. */
  103. .xatten1DB = {0, 0, 0},
  104. /*
  105. * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
  106. * for ar9280 (0xa20c/b20c 16:12
  107. */
  108. .xatten1Margin = {0, 0, 0},
  109. .tempSlope = 36,
  110. .voltSlope = 0,
  111. /*
  112. * spurChans[OSPREY_EEPROM_MODAL_SPURS]; spur
  113. * channels in usual fbin coding format
  114. */
  115. .spurChans = {0, 0, 0, 0, 0},
  116. /*
  117. * noiseFloorThreshCh[AR9300_MAX_CHAINS]; 3 Check
  118. * if the register is per chain
  119. */
  120. .noiseFloorThreshCh = {-1, 0, 0},
  121. .ob = {1, 1, 1},/* 3 chain */
  122. .db_stage2 = {1, 1, 1}, /* 3 chain */
  123. .db_stage3 = {0, 0, 0},
  124. .db_stage4 = {0, 0, 0},
  125. .xpaBiasLvl = 0,
  126. .txFrameToDataStart = 0x0e,
  127. .txFrameToPaOn = 0x0e,
  128. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  129. .antennaGain = 0,
  130. .switchSettling = 0x2c,
  131. .adcDesiredSize = -30,
  132. .txEndToXpaOff = 0,
  133. .txEndToRxOn = 0x2,
  134. .txFrameToXpaOn = 0xe,
  135. .thresh62 = 28,
  136. .papdRateMaskHt20 = LE32(0x0cf0e0e0),
  137. .papdRateMaskHt40 = LE32(0x6cf0e0e0),
  138. .futureModal = {
  139. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  140. },
  141. },
  142. .base_ext1 = {
  143. .ant_div_control = 0,
  144. .future = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0}
  145. },
  146. .calFreqPier2G = {
  147. FREQ2FBIN(2412, 1),
  148. FREQ2FBIN(2437, 1),
  149. FREQ2FBIN(2472, 1),
  150. },
  151. /* ar9300_cal_data_per_freq_op_loop 2g */
  152. .calPierData2G = {
  153. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  154. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  155. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  156. },
  157. .calTarget_freqbin_Cck = {
  158. FREQ2FBIN(2412, 1),
  159. FREQ2FBIN(2484, 1),
  160. },
  161. .calTarget_freqbin_2G = {
  162. FREQ2FBIN(2412, 1),
  163. FREQ2FBIN(2437, 1),
  164. FREQ2FBIN(2472, 1)
  165. },
  166. .calTarget_freqbin_2GHT20 = {
  167. FREQ2FBIN(2412, 1),
  168. FREQ2FBIN(2437, 1),
  169. FREQ2FBIN(2472, 1)
  170. },
  171. .calTarget_freqbin_2GHT40 = {
  172. FREQ2FBIN(2412, 1),
  173. FREQ2FBIN(2437, 1),
  174. FREQ2FBIN(2472, 1)
  175. },
  176. .calTargetPowerCck = {
  177. /* 1L-5L,5S,11L,11S */
  178. { {36, 36, 36, 36} },
  179. { {36, 36, 36, 36} },
  180. },
  181. .calTargetPower2G = {
  182. /* 6-24,36,48,54 */
  183. { {32, 32, 28, 24} },
  184. { {32, 32, 28, 24} },
  185. { {32, 32, 28, 24} },
  186. },
  187. .calTargetPower2GHT20 = {
  188. { {32, 32, 32, 32, 28, 20, 32, 32, 28, 20, 32, 32, 28, 20} },
  189. { {32, 32, 32, 32, 28, 20, 32, 32, 28, 20, 32, 32, 28, 20} },
  190. { {32, 32, 32, 32, 28, 20, 32, 32, 28, 20, 32, 32, 28, 20} },
  191. },
  192. .calTargetPower2GHT40 = {
  193. { {32, 32, 32, 32, 28, 20, 32, 32, 28, 20, 32, 32, 28, 20} },
  194. { {32, 32, 32, 32, 28, 20, 32, 32, 28, 20, 32, 32, 28, 20} },
  195. { {32, 32, 32, 32, 28, 20, 32, 32, 28, 20, 32, 32, 28, 20} },
  196. },
  197. .ctlIndex_2G = {
  198. 0x11, 0x12, 0x15, 0x17, 0x41, 0x42,
  199. 0x45, 0x47, 0x31, 0x32, 0x35, 0x37,
  200. },
  201. .ctl_freqbin_2G = {
  202. {
  203. FREQ2FBIN(2412, 1),
  204. FREQ2FBIN(2417, 1),
  205. FREQ2FBIN(2457, 1),
  206. FREQ2FBIN(2462, 1)
  207. },
  208. {
  209. FREQ2FBIN(2412, 1),
  210. FREQ2FBIN(2417, 1),
  211. FREQ2FBIN(2462, 1),
  212. 0xFF,
  213. },
  214. {
  215. FREQ2FBIN(2412, 1),
  216. FREQ2FBIN(2417, 1),
  217. FREQ2FBIN(2462, 1),
  218. 0xFF,
  219. },
  220. {
  221. FREQ2FBIN(2422, 1),
  222. FREQ2FBIN(2427, 1),
  223. FREQ2FBIN(2447, 1),
  224. FREQ2FBIN(2452, 1)
  225. },
  226. {
  227. /* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  228. /* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  229. /* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  230. /* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(2484, 1),
  231. },
  232. {
  233. /* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  234. /* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  235. /* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  236. 0,
  237. },
  238. {
  239. /* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  240. /* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  241. FREQ2FBIN(2472, 1),
  242. 0,
  243. },
  244. {
  245. /* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
  246. /* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
  247. /* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
  248. /* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
  249. },
  250. {
  251. /* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  252. /* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  253. /* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  254. },
  255. {
  256. /* Data[9].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  257. /* Data[9].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  258. /* Data[9].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  259. 0
  260. },
  261. {
  262. /* Data[10].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  263. /* Data[10].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  264. /* Data[10].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  265. 0
  266. },
  267. {
  268. /* Data[11].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
  269. /* Data[11].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
  270. /* Data[11].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
  271. /* Data[11].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
  272. }
  273. },
  274. .ctlPowerData_2G = {
  275. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  276. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  277. { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 1) } },
  278. { { CTL(60, 1), CTL(60, 0), CTL(0, 0), CTL(0, 0) } },
  279. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  280. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  281. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0) } },
  282. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  283. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  284. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  285. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  286. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  287. },
  288. .modalHeader5G = {
  289. /* 4 idle,t1,t2,b (4 bits per setting) */
  290. .antCtrlCommon = LE32(0x110),
  291. /* 4 ra1l1, ra2l1, ra1l2,ra2l2,ra12 */
  292. .antCtrlCommon2 = LE32(0x22222),
  293. /* antCtrlChain 6 idle, t,r,rx1,rx12,b (2 bits each) */
  294. .antCtrlChain = {
  295. LE16(0x000), LE16(0x000), LE16(0x000),
  296. },
  297. /* xatten1DB 3 xatten1_db for AR9280 (0xa20c/b20c 5:0) */
  298. .xatten1DB = {0, 0, 0},
  299. /*
  300. * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
  301. * for merlin (0xa20c/b20c 16:12
  302. */
  303. .xatten1Margin = {0, 0, 0},
  304. .tempSlope = 68,
  305. .voltSlope = 0,
  306. /* spurChans spur channels in usual fbin coding format */
  307. .spurChans = {0, 0, 0, 0, 0},
  308. /* noiseFloorThreshCh Check if the register is per chain */
  309. .noiseFloorThreshCh = {-1, 0, 0},
  310. .ob = {3, 3, 3}, /* 3 chain */
  311. .db_stage2 = {3, 3, 3}, /* 3 chain */
  312. .db_stage3 = {3, 3, 3}, /* doesn't exist for 2G */
  313. .db_stage4 = {3, 3, 3}, /* don't exist for 2G */
  314. .xpaBiasLvl = 0,
  315. .txFrameToDataStart = 0x0e,
  316. .txFrameToPaOn = 0x0e,
  317. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  318. .antennaGain = 0,
  319. .switchSettling = 0x2d,
  320. .adcDesiredSize = -30,
  321. .txEndToXpaOff = 0,
  322. .txEndToRxOn = 0x2,
  323. .txFrameToXpaOn = 0xe,
  324. .thresh62 = 28,
  325. .papdRateMaskHt20 = LE32(0x0c80c080),
  326. .papdRateMaskHt40 = LE32(0x0080c080),
  327. .futureModal = {
  328. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  329. },
  330. },
  331. .base_ext2 = {
  332. .tempSlopeLow = 0,
  333. .tempSlopeHigh = 0,
  334. .xatten1DBLow = {0, 0, 0},
  335. .xatten1MarginLow = {0, 0, 0},
  336. .xatten1DBHigh = {0, 0, 0},
  337. .xatten1MarginHigh = {0, 0, 0}
  338. },
  339. .calFreqPier5G = {
  340. FREQ2FBIN(5180, 0),
  341. FREQ2FBIN(5220, 0),
  342. FREQ2FBIN(5320, 0),
  343. FREQ2FBIN(5400, 0),
  344. FREQ2FBIN(5500, 0),
  345. FREQ2FBIN(5600, 0),
  346. FREQ2FBIN(5725, 0),
  347. FREQ2FBIN(5825, 0)
  348. },
  349. .calPierData5G = {
  350. {
  351. {0, 0, 0, 0, 0},
  352. {0, 0, 0, 0, 0},
  353. {0, 0, 0, 0, 0},
  354. {0, 0, 0, 0, 0},
  355. {0, 0, 0, 0, 0},
  356. {0, 0, 0, 0, 0},
  357. {0, 0, 0, 0, 0},
  358. {0, 0, 0, 0, 0},
  359. },
  360. {
  361. {0, 0, 0, 0, 0},
  362. {0, 0, 0, 0, 0},
  363. {0, 0, 0, 0, 0},
  364. {0, 0, 0, 0, 0},
  365. {0, 0, 0, 0, 0},
  366. {0, 0, 0, 0, 0},
  367. {0, 0, 0, 0, 0},
  368. {0, 0, 0, 0, 0},
  369. },
  370. {
  371. {0, 0, 0, 0, 0},
  372. {0, 0, 0, 0, 0},
  373. {0, 0, 0, 0, 0},
  374. {0, 0, 0, 0, 0},
  375. {0, 0, 0, 0, 0},
  376. {0, 0, 0, 0, 0},
  377. {0, 0, 0, 0, 0},
  378. {0, 0, 0, 0, 0},
  379. },
  380. },
  381. .calTarget_freqbin_5G = {
  382. FREQ2FBIN(5180, 0),
  383. FREQ2FBIN(5220, 0),
  384. FREQ2FBIN(5320, 0),
  385. FREQ2FBIN(5400, 0),
  386. FREQ2FBIN(5500, 0),
  387. FREQ2FBIN(5600, 0),
  388. FREQ2FBIN(5725, 0),
  389. FREQ2FBIN(5825, 0)
  390. },
  391. .calTarget_freqbin_5GHT20 = {
  392. FREQ2FBIN(5180, 0),
  393. FREQ2FBIN(5240, 0),
  394. FREQ2FBIN(5320, 0),
  395. FREQ2FBIN(5500, 0),
  396. FREQ2FBIN(5700, 0),
  397. FREQ2FBIN(5745, 0),
  398. FREQ2FBIN(5725, 0),
  399. FREQ2FBIN(5825, 0)
  400. },
  401. .calTarget_freqbin_5GHT40 = {
  402. FREQ2FBIN(5180, 0),
  403. FREQ2FBIN(5240, 0),
  404. FREQ2FBIN(5320, 0),
  405. FREQ2FBIN(5500, 0),
  406. FREQ2FBIN(5700, 0),
  407. FREQ2FBIN(5745, 0),
  408. FREQ2FBIN(5725, 0),
  409. FREQ2FBIN(5825, 0)
  410. },
  411. .calTargetPower5G = {
  412. /* 6-24,36,48,54 */
  413. { {20, 20, 20, 10} },
  414. { {20, 20, 20, 10} },
  415. { {20, 20, 20, 10} },
  416. { {20, 20, 20, 10} },
  417. { {20, 20, 20, 10} },
  418. { {20, 20, 20, 10} },
  419. { {20, 20, 20, 10} },
  420. { {20, 20, 20, 10} },
  421. },
  422. .calTargetPower5GHT20 = {
  423. /*
  424. * 0_8_16,1-3_9-11_17-19,
  425. * 4,5,6,7,12,13,14,15,20,21,22,23
  426. */
  427. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  428. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  429. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  430. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  431. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  432. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  433. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  434. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  435. },
  436. .calTargetPower5GHT40 = {
  437. /*
  438. * 0_8_16,1-3_9-11_17-19,
  439. * 4,5,6,7,12,13,14,15,20,21,22,23
  440. */
  441. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  442. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  443. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  444. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  445. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  446. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  447. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  448. { {20, 20, 10, 10, 0, 0, 10, 10, 0, 0, 10, 10, 0, 0} },
  449. },
  450. .ctlIndex_5G = {
  451. 0x10, 0x16, 0x18, 0x40, 0x46,
  452. 0x48, 0x30, 0x36, 0x38
  453. },
  454. .ctl_freqbin_5G = {
  455. {
  456. /* Data[0].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  457. /* Data[0].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  458. /* Data[0].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
  459. /* Data[0].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  460. /* Data[0].ctlEdges[4].bChannel */ FREQ2FBIN(5600, 0),
  461. /* Data[0].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  462. /* Data[0].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  463. /* Data[0].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  464. },
  465. {
  466. /* Data[1].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  467. /* Data[1].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  468. /* Data[1].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
  469. /* Data[1].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  470. /* Data[1].ctlEdges[4].bChannel */ FREQ2FBIN(5520, 0),
  471. /* Data[1].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  472. /* Data[1].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  473. /* Data[1].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  474. },
  475. {
  476. /* Data[2].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  477. /* Data[2].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
  478. /* Data[2].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
  479. /* Data[2].ctlEdges[3].bChannel */ FREQ2FBIN(5310, 0),
  480. /* Data[2].ctlEdges[4].bChannel */ FREQ2FBIN(5510, 0),
  481. /* Data[2].ctlEdges[5].bChannel */ FREQ2FBIN(5550, 0),
  482. /* Data[2].ctlEdges[6].bChannel */ FREQ2FBIN(5670, 0),
  483. /* Data[2].ctlEdges[7].bChannel */ FREQ2FBIN(5755, 0)
  484. },
  485. {
  486. /* Data[3].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  487. /* Data[3].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
  488. /* Data[3].ctlEdges[2].bChannel */ FREQ2FBIN(5260, 0),
  489. /* Data[3].ctlEdges[3].bChannel */ FREQ2FBIN(5320, 0),
  490. /* Data[3].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
  491. /* Data[3].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  492. /* Data[3].ctlEdges[6].bChannel */ 0xFF,
  493. /* Data[3].ctlEdges[7].bChannel */ 0xFF,
  494. },
  495. {
  496. /* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  497. /* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  498. /* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(5500, 0),
  499. /* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(5700, 0),
  500. /* Data[4].ctlEdges[4].bChannel */ 0xFF,
  501. /* Data[4].ctlEdges[5].bChannel */ 0xFF,
  502. /* Data[4].ctlEdges[6].bChannel */ 0xFF,
  503. /* Data[4].ctlEdges[7].bChannel */ 0xFF,
  504. },
  505. {
  506. /* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  507. /* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(5270, 0),
  508. /* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(5310, 0),
  509. /* Data[5].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
  510. /* Data[5].ctlEdges[4].bChannel */ FREQ2FBIN(5590, 0),
  511. /* Data[5].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
  512. /* Data[5].ctlEdges[6].bChannel */ 0xFF,
  513. /* Data[5].ctlEdges[7].bChannel */ 0xFF
  514. },
  515. {
  516. /* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  517. /* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
  518. /* Data[6].ctlEdges[2].bChannel */ FREQ2FBIN(5220, 0),
  519. /* Data[6].ctlEdges[3].bChannel */ FREQ2FBIN(5260, 0),
  520. /* Data[6].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
  521. /* Data[6].ctlEdges[5].bChannel */ FREQ2FBIN(5600, 0),
  522. /* Data[6].ctlEdges[6].bChannel */ FREQ2FBIN(5700, 0),
  523. /* Data[6].ctlEdges[7].bChannel */ FREQ2FBIN(5745, 0)
  524. },
  525. {
  526. /* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  527. /* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  528. /* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(5320, 0),
  529. /* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  530. /* Data[7].ctlEdges[4].bChannel */ FREQ2FBIN(5560, 0),
  531. /* Data[7].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  532. /* Data[7].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  533. /* Data[7].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  534. },
  535. {
  536. /* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  537. /* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
  538. /* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
  539. /* Data[8].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
  540. /* Data[8].ctlEdges[4].bChannel */ FREQ2FBIN(5550, 0),
  541. /* Data[8].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
  542. /* Data[8].ctlEdges[6].bChannel */ FREQ2FBIN(5755, 0),
  543. /* Data[8].ctlEdges[7].bChannel */ FREQ2FBIN(5795, 0)
  544. }
  545. },
  546. .ctlPowerData_5G = {
  547. {
  548. {
  549. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  550. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  551. }
  552. },
  553. {
  554. {
  555. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  556. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  557. }
  558. },
  559. {
  560. {
  561. CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  562. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  563. }
  564. },
  565. {
  566. {
  567. CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  568. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  569. }
  570. },
  571. {
  572. {
  573. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  574. CTL(60, 0), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  575. }
  576. },
  577. {
  578. {
  579. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  580. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  581. }
  582. },
  583. {
  584. {
  585. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  586. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  587. }
  588. },
  589. {
  590. {
  591. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  592. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  593. }
  594. },
  595. {
  596. {
  597. CTL(60, 1), CTL(60, 0), CTL(60, 1), CTL(60, 1),
  598. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  599. }
  600. },
  601. }
  602. };
  603. static const struct ar9300_eeprom ar9300_x113 = {
  604. .eepromVersion = 2,
  605. .templateVersion = 6,
  606. .macAddr = {0x00, 0x03, 0x7f, 0x0, 0x0, 0x0},
  607. .custData = {"x113-023-f0000"},
  608. .baseEepHeader = {
  609. .regDmn = { LE16(0), LE16(0x1f) },
  610. .txrxMask = 0x77, /* 4 bits tx and 4 bits rx */
  611. .opCapFlags = {
  612. .opFlags = AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A,
  613. .eepMisc = 0,
  614. },
  615. .rfSilent = 0,
  616. .blueToothOptions = 0,
  617. .deviceCap = 0,
  618. .deviceType = 5, /* takes lower byte in eeprom location */
  619. .pwrTableOffset = AR9300_PWR_TABLE_OFFSET,
  620. .params_for_tuning_caps = {0, 0},
  621. .featureEnable = 0x0d,
  622. /*
  623. * bit0 - enable tx temp comp - disabled
  624. * bit1 - enable tx volt comp - disabled
  625. * bit2 - enable fastClock - enabled
  626. * bit3 - enable doubling - enabled
  627. * bit4 - enable internal regulator - disabled
  628. * bit5 - enable pa predistortion - disabled
  629. */
  630. .miscConfiguration = 0, /* bit0 - turn down drivestrength */
  631. .eepromWriteEnableGpio = 6,
  632. .wlanDisableGpio = 0,
  633. .wlanLedGpio = 8,
  634. .rxBandSelectGpio = 0xff,
  635. .txrxgain = 0x21,
  636. .swreg = 0,
  637. },
  638. .modalHeader2G = {
  639. /* ar9300_modal_eep_header 2g */
  640. /* 4 idle,t1,t2,b(4 bits per setting) */
  641. .antCtrlCommon = LE32(0x110),
  642. /* 4 ra1l1, ra2l1, ra1l2, ra2l2, ra12 */
  643. .antCtrlCommon2 = LE32(0x44444),
  644. /*
  645. * antCtrlChain[AR9300_MAX_CHAINS]; 6 idle, t, r,
  646. * rx1, rx12, b (2 bits each)
  647. */
  648. .antCtrlChain = { LE16(0x150), LE16(0x150), LE16(0x150) },
  649. /*
  650. * xatten1DB[AR9300_MAX_CHAINS]; 3 xatten1_db
  651. * for ar9280 (0xa20c/b20c 5:0)
  652. */
  653. .xatten1DB = {0, 0, 0},
  654. /*
  655. * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
  656. * for ar9280 (0xa20c/b20c 16:12
  657. */
  658. .xatten1Margin = {0, 0, 0},
  659. .tempSlope = 25,
  660. .voltSlope = 0,
  661. /*
  662. * spurChans[OSPREY_EEPROM_MODAL_SPURS]; spur
  663. * channels in usual fbin coding format
  664. */
  665. .spurChans = {FREQ2FBIN(2464, 1), 0, 0, 0, 0},
  666. /*
  667. * noiseFloorThreshCh[AR9300_MAX_CHAINS]; 3 Check
  668. * if the register is per chain
  669. */
  670. .noiseFloorThreshCh = {-1, 0, 0},
  671. .ob = {1, 1, 1},/* 3 chain */
  672. .db_stage2 = {1, 1, 1}, /* 3 chain */
  673. .db_stage3 = {0, 0, 0},
  674. .db_stage4 = {0, 0, 0},
  675. .xpaBiasLvl = 0,
  676. .txFrameToDataStart = 0x0e,
  677. .txFrameToPaOn = 0x0e,
  678. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  679. .antennaGain = 0,
  680. .switchSettling = 0x2c,
  681. .adcDesiredSize = -30,
  682. .txEndToXpaOff = 0,
  683. .txEndToRxOn = 0x2,
  684. .txFrameToXpaOn = 0xe,
  685. .thresh62 = 28,
  686. .papdRateMaskHt20 = LE32(0x0c80c080),
  687. .papdRateMaskHt40 = LE32(0x0080c080),
  688. .futureModal = {
  689. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  690. },
  691. },
  692. .base_ext1 = {
  693. .ant_div_control = 0,
  694. .future = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0}
  695. },
  696. .calFreqPier2G = {
  697. FREQ2FBIN(2412, 1),
  698. FREQ2FBIN(2437, 1),
  699. FREQ2FBIN(2472, 1),
  700. },
  701. /* ar9300_cal_data_per_freq_op_loop 2g */
  702. .calPierData2G = {
  703. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  704. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  705. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  706. },
  707. .calTarget_freqbin_Cck = {
  708. FREQ2FBIN(2412, 1),
  709. FREQ2FBIN(2472, 1),
  710. },
  711. .calTarget_freqbin_2G = {
  712. FREQ2FBIN(2412, 1),
  713. FREQ2FBIN(2437, 1),
  714. FREQ2FBIN(2472, 1)
  715. },
  716. .calTarget_freqbin_2GHT20 = {
  717. FREQ2FBIN(2412, 1),
  718. FREQ2FBIN(2437, 1),
  719. FREQ2FBIN(2472, 1)
  720. },
  721. .calTarget_freqbin_2GHT40 = {
  722. FREQ2FBIN(2412, 1),
  723. FREQ2FBIN(2437, 1),
  724. FREQ2FBIN(2472, 1)
  725. },
  726. .calTargetPowerCck = {
  727. /* 1L-5L,5S,11L,11S */
  728. { {34, 34, 34, 34} },
  729. { {34, 34, 34, 34} },
  730. },
  731. .calTargetPower2G = {
  732. /* 6-24,36,48,54 */
  733. { {34, 34, 32, 32} },
  734. { {34, 34, 32, 32} },
  735. { {34, 34, 32, 32} },
  736. },
  737. .calTargetPower2GHT20 = {
  738. { {32, 32, 32, 32, 32, 28, 32, 32, 30, 28, 0, 0, 0, 0} },
  739. { {32, 32, 32, 32, 32, 28, 32, 32, 30, 28, 0, 0, 0, 0} },
  740. { {32, 32, 32, 32, 32, 28, 32, 32, 30, 28, 0, 0, 0, 0} },
  741. },
  742. .calTargetPower2GHT40 = {
  743. { {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 0, 0, 0, 0} },
  744. { {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 0, 0, 0, 0} },
  745. { {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 0, 0, 0, 0} },
  746. },
  747. .ctlIndex_2G = {
  748. 0x11, 0x12, 0x15, 0x17, 0x41, 0x42,
  749. 0x45, 0x47, 0x31, 0x32, 0x35, 0x37,
  750. },
  751. .ctl_freqbin_2G = {
  752. {
  753. FREQ2FBIN(2412, 1),
  754. FREQ2FBIN(2417, 1),
  755. FREQ2FBIN(2457, 1),
  756. FREQ2FBIN(2462, 1)
  757. },
  758. {
  759. FREQ2FBIN(2412, 1),
  760. FREQ2FBIN(2417, 1),
  761. FREQ2FBIN(2462, 1),
  762. 0xFF,
  763. },
  764. {
  765. FREQ2FBIN(2412, 1),
  766. FREQ2FBIN(2417, 1),
  767. FREQ2FBIN(2462, 1),
  768. 0xFF,
  769. },
  770. {
  771. FREQ2FBIN(2422, 1),
  772. FREQ2FBIN(2427, 1),
  773. FREQ2FBIN(2447, 1),
  774. FREQ2FBIN(2452, 1)
  775. },
  776. {
  777. /* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  778. /* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  779. /* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  780. /* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(2484, 1),
  781. },
  782. {
  783. /* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  784. /* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  785. /* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  786. 0,
  787. },
  788. {
  789. /* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  790. /* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  791. FREQ2FBIN(2472, 1),
  792. 0,
  793. },
  794. {
  795. /* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
  796. /* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
  797. /* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
  798. /* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
  799. },
  800. {
  801. /* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  802. /* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  803. /* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  804. },
  805. {
  806. /* Data[9].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  807. /* Data[9].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  808. /* Data[9].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  809. 0
  810. },
  811. {
  812. /* Data[10].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  813. /* Data[10].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  814. /* Data[10].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  815. 0
  816. },
  817. {
  818. /* Data[11].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
  819. /* Data[11].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
  820. /* Data[11].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
  821. /* Data[11].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
  822. }
  823. },
  824. .ctlPowerData_2G = {
  825. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  826. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  827. { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 1) } },
  828. { { CTL(60, 1), CTL(60, 0), CTL(0, 0), CTL(0, 0) } },
  829. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  830. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  831. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0) } },
  832. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  833. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  834. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  835. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  836. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  837. },
  838. .modalHeader5G = {
  839. /* 4 idle,t1,t2,b (4 bits per setting) */
  840. .antCtrlCommon = LE32(0x220),
  841. /* 4 ra1l1, ra2l1, ra1l2,ra2l2,ra12 */
  842. .antCtrlCommon2 = LE32(0x11111),
  843. /* antCtrlChain 6 idle, t,r,rx1,rx12,b (2 bits each) */
  844. .antCtrlChain = {
  845. LE16(0x150), LE16(0x150), LE16(0x150),
  846. },
  847. /* xatten1DB 3 xatten1_db for AR9280 (0xa20c/b20c 5:0) */
  848. .xatten1DB = {0, 0, 0},
  849. /*
  850. * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
  851. * for merlin (0xa20c/b20c 16:12
  852. */
  853. .xatten1Margin = {0, 0, 0},
  854. .tempSlope = 68,
  855. .voltSlope = 0,
  856. /* spurChans spur channels in usual fbin coding format */
  857. .spurChans = {FREQ2FBIN(5500, 0), 0, 0, 0, 0},
  858. /* noiseFloorThreshCh Check if the register is per chain */
  859. .noiseFloorThreshCh = {-1, 0, 0},
  860. .ob = {3, 3, 3}, /* 3 chain */
  861. .db_stage2 = {3, 3, 3}, /* 3 chain */
  862. .db_stage3 = {3, 3, 3}, /* doesn't exist for 2G */
  863. .db_stage4 = {3, 3, 3}, /* don't exist for 2G */
  864. .xpaBiasLvl = 0,
  865. .txFrameToDataStart = 0x0e,
  866. .txFrameToPaOn = 0x0e,
  867. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  868. .antennaGain = 0,
  869. .switchSettling = 0x2d,
  870. .adcDesiredSize = -30,
  871. .txEndToXpaOff = 0,
  872. .txEndToRxOn = 0x2,
  873. .txFrameToXpaOn = 0xe,
  874. .thresh62 = 28,
  875. .papdRateMaskHt20 = LE32(0x0cf0e0e0),
  876. .papdRateMaskHt40 = LE32(0x6cf0e0e0),
  877. .futureModal = {
  878. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  879. },
  880. },
  881. .base_ext2 = {
  882. .tempSlopeLow = 72,
  883. .tempSlopeHigh = 105,
  884. .xatten1DBLow = {0, 0, 0},
  885. .xatten1MarginLow = {0, 0, 0},
  886. .xatten1DBHigh = {0, 0, 0},
  887. .xatten1MarginHigh = {0, 0, 0}
  888. },
  889. .calFreqPier5G = {
  890. FREQ2FBIN(5180, 0),
  891. FREQ2FBIN(5240, 0),
  892. FREQ2FBIN(5320, 0),
  893. FREQ2FBIN(5400, 0),
  894. FREQ2FBIN(5500, 0),
  895. FREQ2FBIN(5600, 0),
  896. FREQ2FBIN(5745, 0),
  897. FREQ2FBIN(5785, 0)
  898. },
  899. .calPierData5G = {
  900. {
  901. {0, 0, 0, 0, 0},
  902. {0, 0, 0, 0, 0},
  903. {0, 0, 0, 0, 0},
  904. {0, 0, 0, 0, 0},
  905. {0, 0, 0, 0, 0},
  906. {0, 0, 0, 0, 0},
  907. {0, 0, 0, 0, 0},
  908. {0, 0, 0, 0, 0},
  909. },
  910. {
  911. {0, 0, 0, 0, 0},
  912. {0, 0, 0, 0, 0},
  913. {0, 0, 0, 0, 0},
  914. {0, 0, 0, 0, 0},
  915. {0, 0, 0, 0, 0},
  916. {0, 0, 0, 0, 0},
  917. {0, 0, 0, 0, 0},
  918. {0, 0, 0, 0, 0},
  919. },
  920. {
  921. {0, 0, 0, 0, 0},
  922. {0, 0, 0, 0, 0},
  923. {0, 0, 0, 0, 0},
  924. {0, 0, 0, 0, 0},
  925. {0, 0, 0, 0, 0},
  926. {0, 0, 0, 0, 0},
  927. {0, 0, 0, 0, 0},
  928. {0, 0, 0, 0, 0},
  929. },
  930. },
  931. .calTarget_freqbin_5G = {
  932. FREQ2FBIN(5180, 0),
  933. FREQ2FBIN(5220, 0),
  934. FREQ2FBIN(5320, 0),
  935. FREQ2FBIN(5400, 0),
  936. FREQ2FBIN(5500, 0),
  937. FREQ2FBIN(5600, 0),
  938. FREQ2FBIN(5745, 0),
  939. FREQ2FBIN(5785, 0)
  940. },
  941. .calTarget_freqbin_5GHT20 = {
  942. FREQ2FBIN(5180, 0),
  943. FREQ2FBIN(5240, 0),
  944. FREQ2FBIN(5320, 0),
  945. FREQ2FBIN(5400, 0),
  946. FREQ2FBIN(5500, 0),
  947. FREQ2FBIN(5700, 0),
  948. FREQ2FBIN(5745, 0),
  949. FREQ2FBIN(5825, 0)
  950. },
  951. .calTarget_freqbin_5GHT40 = {
  952. FREQ2FBIN(5190, 0),
  953. FREQ2FBIN(5230, 0),
  954. FREQ2FBIN(5320, 0),
  955. FREQ2FBIN(5410, 0),
  956. FREQ2FBIN(5510, 0),
  957. FREQ2FBIN(5670, 0),
  958. FREQ2FBIN(5755, 0),
  959. FREQ2FBIN(5825, 0)
  960. },
  961. .calTargetPower5G = {
  962. /* 6-24,36,48,54 */
  963. { {42, 40, 40, 34} },
  964. { {42, 40, 40, 34} },
  965. { {42, 40, 40, 34} },
  966. { {42, 40, 40, 34} },
  967. { {42, 40, 40, 34} },
  968. { {42, 40, 40, 34} },
  969. { {42, 40, 40, 34} },
  970. { {42, 40, 40, 34} },
  971. },
  972. .calTargetPower5GHT20 = {
  973. /*
  974. * 0_8_16,1-3_9-11_17-19,
  975. * 4,5,6,7,12,13,14,15,20,21,22,23
  976. */
  977. { {40, 40, 40, 40, 32, 28, 40, 40, 32, 28, 40, 40, 32, 20} },
  978. { {40, 40, 40, 40, 32, 28, 40, 40, 32, 28, 40, 40, 32, 20} },
  979. { {40, 40, 40, 40, 32, 28, 40, 40, 32, 28, 40, 40, 32, 20} },
  980. { {40, 40, 40, 40, 32, 28, 40, 40, 32, 28, 40, 40, 32, 20} },
  981. { {40, 40, 40, 40, 32, 28, 40, 40, 32, 28, 40, 40, 32, 20} },
  982. { {40, 40, 40, 40, 32, 28, 40, 40, 32, 28, 40, 40, 32, 20} },
  983. { {38, 38, 38, 38, 32, 28, 38, 38, 32, 28, 38, 38, 32, 26} },
  984. { {36, 36, 36, 36, 32, 28, 36, 36, 32, 28, 36, 36, 32, 26} },
  985. },
  986. .calTargetPower5GHT40 = {
  987. /*
  988. * 0_8_16,1-3_9-11_17-19,
  989. * 4,5,6,7,12,13,14,15,20,21,22,23
  990. */
  991. { {40, 40, 40, 38, 30, 26, 40, 40, 30, 26, 40, 40, 30, 24} },
  992. { {40, 40, 40, 38, 30, 26, 40, 40, 30, 26, 40, 40, 30, 24} },
  993. { {40, 40, 40, 38, 30, 26, 40, 40, 30, 26, 40, 40, 30, 24} },
  994. { {40, 40, 40, 38, 30, 26, 40, 40, 30, 26, 40, 40, 30, 24} },
  995. { {40, 40, 40, 38, 30, 26, 40, 40, 30, 26, 40, 40, 30, 24} },
  996. { {40, 40, 40, 38, 30, 26, 40, 40, 30, 26, 40, 40, 30, 24} },
  997. { {36, 36, 36, 36, 30, 26, 36, 36, 30, 26, 36, 36, 30, 24} },
  998. { {34, 34, 34, 34, 30, 26, 34, 34, 30, 26, 34, 34, 30, 24} },
  999. },
  1000. .ctlIndex_5G = {
  1001. 0x10, 0x16, 0x18, 0x40, 0x46,
  1002. 0x48, 0x30, 0x36, 0x38
  1003. },
  1004. .ctl_freqbin_5G = {
  1005. {
  1006. /* Data[0].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1007. /* Data[0].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  1008. /* Data[0].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
  1009. /* Data[0].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  1010. /* Data[0].ctlEdges[4].bChannel */ FREQ2FBIN(5600, 0),
  1011. /* Data[0].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  1012. /* Data[0].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  1013. /* Data[0].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  1014. },
  1015. {
  1016. /* Data[1].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1017. /* Data[1].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  1018. /* Data[1].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
  1019. /* Data[1].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  1020. /* Data[1].ctlEdges[4].bChannel */ FREQ2FBIN(5520, 0),
  1021. /* Data[1].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  1022. /* Data[1].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  1023. /* Data[1].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  1024. },
  1025. {
  1026. /* Data[2].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  1027. /* Data[2].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
  1028. /* Data[2].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
  1029. /* Data[2].ctlEdges[3].bChannel */ FREQ2FBIN(5310, 0),
  1030. /* Data[2].ctlEdges[4].bChannel */ FREQ2FBIN(5510, 0),
  1031. /* Data[2].ctlEdges[5].bChannel */ FREQ2FBIN(5550, 0),
  1032. /* Data[2].ctlEdges[6].bChannel */ FREQ2FBIN(5670, 0),
  1033. /* Data[2].ctlEdges[7].bChannel */ FREQ2FBIN(5755, 0)
  1034. },
  1035. {
  1036. /* Data[3].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1037. /* Data[3].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
  1038. /* Data[3].ctlEdges[2].bChannel */ FREQ2FBIN(5260, 0),
  1039. /* Data[3].ctlEdges[3].bChannel */ FREQ2FBIN(5320, 0),
  1040. /* Data[3].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
  1041. /* Data[3].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  1042. /* Data[3].ctlEdges[6].bChannel */ 0xFF,
  1043. /* Data[3].ctlEdges[7].bChannel */ 0xFF,
  1044. },
  1045. {
  1046. /* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1047. /* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  1048. /* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(5500, 0),
  1049. /* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(5700, 0),
  1050. /* Data[4].ctlEdges[4].bChannel */ 0xFF,
  1051. /* Data[4].ctlEdges[5].bChannel */ 0xFF,
  1052. /* Data[4].ctlEdges[6].bChannel */ 0xFF,
  1053. /* Data[4].ctlEdges[7].bChannel */ 0xFF,
  1054. },
  1055. {
  1056. /* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  1057. /* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(5270, 0),
  1058. /* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(5310, 0),
  1059. /* Data[5].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
  1060. /* Data[5].ctlEdges[4].bChannel */ FREQ2FBIN(5590, 0),
  1061. /* Data[5].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
  1062. /* Data[5].ctlEdges[6].bChannel */ 0xFF,
  1063. /* Data[5].ctlEdges[7].bChannel */ 0xFF
  1064. },
  1065. {
  1066. /* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1067. /* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
  1068. /* Data[6].ctlEdges[2].bChannel */ FREQ2FBIN(5220, 0),
  1069. /* Data[6].ctlEdges[3].bChannel */ FREQ2FBIN(5260, 0),
  1070. /* Data[6].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
  1071. /* Data[6].ctlEdges[5].bChannel */ FREQ2FBIN(5600, 0),
  1072. /* Data[6].ctlEdges[6].bChannel */ FREQ2FBIN(5700, 0),
  1073. /* Data[6].ctlEdges[7].bChannel */ FREQ2FBIN(5745, 0)
  1074. },
  1075. {
  1076. /* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1077. /* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  1078. /* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(5320, 0),
  1079. /* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  1080. /* Data[7].ctlEdges[4].bChannel */ FREQ2FBIN(5560, 0),
  1081. /* Data[7].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  1082. /* Data[7].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  1083. /* Data[7].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  1084. },
  1085. {
  1086. /* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  1087. /* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
  1088. /* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
  1089. /* Data[8].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
  1090. /* Data[8].ctlEdges[4].bChannel */ FREQ2FBIN(5550, 0),
  1091. /* Data[8].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
  1092. /* Data[8].ctlEdges[6].bChannel */ FREQ2FBIN(5755, 0),
  1093. /* Data[8].ctlEdges[7].bChannel */ FREQ2FBIN(5795, 0)
  1094. }
  1095. },
  1096. .ctlPowerData_5G = {
  1097. {
  1098. {
  1099. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1100. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1101. }
  1102. },
  1103. {
  1104. {
  1105. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1106. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1107. }
  1108. },
  1109. {
  1110. {
  1111. CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  1112. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1113. }
  1114. },
  1115. {
  1116. {
  1117. CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1118. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  1119. }
  1120. },
  1121. {
  1122. {
  1123. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1124. CTL(60, 0), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  1125. }
  1126. },
  1127. {
  1128. {
  1129. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1130. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  1131. }
  1132. },
  1133. {
  1134. {
  1135. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1136. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1137. }
  1138. },
  1139. {
  1140. {
  1141. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  1142. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1143. }
  1144. },
  1145. {
  1146. {
  1147. CTL(60, 1), CTL(60, 0), CTL(60, 1), CTL(60, 1),
  1148. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  1149. }
  1150. },
  1151. }
  1152. };
  1153. static const struct ar9300_eeprom ar9300_h112 = {
  1154. .eepromVersion = 2,
  1155. .templateVersion = 3,
  1156. .macAddr = {0x00, 0x03, 0x7f, 0x0, 0x0, 0x0},
  1157. .custData = {"h112-241-f0000"},
  1158. .baseEepHeader = {
  1159. .regDmn = { LE16(0), LE16(0x1f) },
  1160. .txrxMask = 0x77, /* 4 bits tx and 4 bits rx */
  1161. .opCapFlags = {
  1162. .opFlags = AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A,
  1163. .eepMisc = 0,
  1164. },
  1165. .rfSilent = 0,
  1166. .blueToothOptions = 0,
  1167. .deviceCap = 0,
  1168. .deviceType = 5, /* takes lower byte in eeprom location */
  1169. .pwrTableOffset = AR9300_PWR_TABLE_OFFSET,
  1170. .params_for_tuning_caps = {0, 0},
  1171. .featureEnable = 0x0d,
  1172. /*
  1173. * bit0 - enable tx temp comp - disabled
  1174. * bit1 - enable tx volt comp - disabled
  1175. * bit2 - enable fastClock - enabled
  1176. * bit3 - enable doubling - enabled
  1177. * bit4 - enable internal regulator - disabled
  1178. * bit5 - enable pa predistortion - disabled
  1179. */
  1180. .miscConfiguration = 0, /* bit0 - turn down drivestrength */
  1181. .eepromWriteEnableGpio = 6,
  1182. .wlanDisableGpio = 0,
  1183. .wlanLedGpio = 8,
  1184. .rxBandSelectGpio = 0xff,
  1185. .txrxgain = 0x10,
  1186. .swreg = 0,
  1187. },
  1188. .modalHeader2G = {
  1189. /* ar9300_modal_eep_header 2g */
  1190. /* 4 idle,t1,t2,b(4 bits per setting) */
  1191. .antCtrlCommon = LE32(0x110),
  1192. /* 4 ra1l1, ra2l1, ra1l2, ra2l2, ra12 */
  1193. .antCtrlCommon2 = LE32(0x44444),
  1194. /*
  1195. * antCtrlChain[AR9300_MAX_CHAINS]; 6 idle, t, r,
  1196. * rx1, rx12, b (2 bits each)
  1197. */
  1198. .antCtrlChain = { LE16(0x150), LE16(0x150), LE16(0x150) },
  1199. /*
  1200. * xatten1DB[AR9300_MAX_CHAINS]; 3 xatten1_db
  1201. * for ar9280 (0xa20c/b20c 5:0)
  1202. */
  1203. .xatten1DB = {0, 0, 0},
  1204. /*
  1205. * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
  1206. * for ar9280 (0xa20c/b20c 16:12
  1207. */
  1208. .xatten1Margin = {0, 0, 0},
  1209. .tempSlope = 25,
  1210. .voltSlope = 0,
  1211. /*
  1212. * spurChans[OSPREY_EEPROM_MODAL_SPURS]; spur
  1213. * channels in usual fbin coding format
  1214. */
  1215. .spurChans = {FREQ2FBIN(2464, 1), 0, 0, 0, 0},
  1216. /*
  1217. * noiseFloorThreshCh[AR9300_MAX_CHAINS]; 3 Check
  1218. * if the register is per chain
  1219. */
  1220. .noiseFloorThreshCh = {-1, 0, 0},
  1221. .ob = {1, 1, 1},/* 3 chain */
  1222. .db_stage2 = {1, 1, 1}, /* 3 chain */
  1223. .db_stage3 = {0, 0, 0},
  1224. .db_stage4 = {0, 0, 0},
  1225. .xpaBiasLvl = 0,
  1226. .txFrameToDataStart = 0x0e,
  1227. .txFrameToPaOn = 0x0e,
  1228. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  1229. .antennaGain = 0,
  1230. .switchSettling = 0x2c,
  1231. .adcDesiredSize = -30,
  1232. .txEndToXpaOff = 0,
  1233. .txEndToRxOn = 0x2,
  1234. .txFrameToXpaOn = 0xe,
  1235. .thresh62 = 28,
  1236. .papdRateMaskHt20 = LE32(0x80c080),
  1237. .papdRateMaskHt40 = LE32(0x80c080),
  1238. .futureModal = {
  1239. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1240. },
  1241. },
  1242. .base_ext1 = {
  1243. .ant_div_control = 0,
  1244. .future = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0}
  1245. },
  1246. .calFreqPier2G = {
  1247. FREQ2FBIN(2412, 1),
  1248. FREQ2FBIN(2437, 1),
  1249. FREQ2FBIN(2472, 1),
  1250. },
  1251. /* ar9300_cal_data_per_freq_op_loop 2g */
  1252. .calPierData2G = {
  1253. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  1254. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  1255. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  1256. },
  1257. .calTarget_freqbin_Cck = {
  1258. FREQ2FBIN(2412, 1),
  1259. FREQ2FBIN(2484, 1),
  1260. },
  1261. .calTarget_freqbin_2G = {
  1262. FREQ2FBIN(2412, 1),
  1263. FREQ2FBIN(2437, 1),
  1264. FREQ2FBIN(2472, 1)
  1265. },
  1266. .calTarget_freqbin_2GHT20 = {
  1267. FREQ2FBIN(2412, 1),
  1268. FREQ2FBIN(2437, 1),
  1269. FREQ2FBIN(2472, 1)
  1270. },
  1271. .calTarget_freqbin_2GHT40 = {
  1272. FREQ2FBIN(2412, 1),
  1273. FREQ2FBIN(2437, 1),
  1274. FREQ2FBIN(2472, 1)
  1275. },
  1276. .calTargetPowerCck = {
  1277. /* 1L-5L,5S,11L,11S */
  1278. { {34, 34, 34, 34} },
  1279. { {34, 34, 34, 34} },
  1280. },
  1281. .calTargetPower2G = {
  1282. /* 6-24,36,48,54 */
  1283. { {34, 34, 32, 32} },
  1284. { {34, 34, 32, 32} },
  1285. { {34, 34, 32, 32} },
  1286. },
  1287. .calTargetPower2GHT20 = {
  1288. { {32, 32, 32, 32, 32, 30, 32, 32, 30, 28, 28, 28, 28, 24} },
  1289. { {32, 32, 32, 32, 32, 30, 32, 32, 30, 28, 28, 28, 28, 24} },
  1290. { {32, 32, 32, 32, 32, 30, 32, 32, 30, 28, 28, 28, 28, 24} },
  1291. },
  1292. .calTargetPower2GHT40 = {
  1293. { {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 26, 26, 26, 22} },
  1294. { {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 26, 26, 26, 22} },
  1295. { {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 26, 26, 26, 22} },
  1296. },
  1297. .ctlIndex_2G = {
  1298. 0x11, 0x12, 0x15, 0x17, 0x41, 0x42,
  1299. 0x45, 0x47, 0x31, 0x32, 0x35, 0x37,
  1300. },
  1301. .ctl_freqbin_2G = {
  1302. {
  1303. FREQ2FBIN(2412, 1),
  1304. FREQ2FBIN(2417, 1),
  1305. FREQ2FBIN(2457, 1),
  1306. FREQ2FBIN(2462, 1)
  1307. },
  1308. {
  1309. FREQ2FBIN(2412, 1),
  1310. FREQ2FBIN(2417, 1),
  1311. FREQ2FBIN(2462, 1),
  1312. 0xFF,
  1313. },
  1314. {
  1315. FREQ2FBIN(2412, 1),
  1316. FREQ2FBIN(2417, 1),
  1317. FREQ2FBIN(2462, 1),
  1318. 0xFF,
  1319. },
  1320. {
  1321. FREQ2FBIN(2422, 1),
  1322. FREQ2FBIN(2427, 1),
  1323. FREQ2FBIN(2447, 1),
  1324. FREQ2FBIN(2452, 1)
  1325. },
  1326. {
  1327. /* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  1328. /* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  1329. /* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  1330. /* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(2484, 1),
  1331. },
  1332. {
  1333. /* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  1334. /* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  1335. /* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  1336. 0,
  1337. },
  1338. {
  1339. /* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  1340. /* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  1341. FREQ2FBIN(2472, 1),
  1342. 0,
  1343. },
  1344. {
  1345. /* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
  1346. /* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
  1347. /* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
  1348. /* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
  1349. },
  1350. {
  1351. /* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  1352. /* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  1353. /* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  1354. },
  1355. {
  1356. /* Data[9].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  1357. /* Data[9].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  1358. /* Data[9].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  1359. 0
  1360. },
  1361. {
  1362. /* Data[10].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  1363. /* Data[10].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  1364. /* Data[10].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  1365. 0
  1366. },
  1367. {
  1368. /* Data[11].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
  1369. /* Data[11].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
  1370. /* Data[11].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
  1371. /* Data[11].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
  1372. }
  1373. },
  1374. .ctlPowerData_2G = {
  1375. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1376. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1377. { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 1) } },
  1378. { { CTL(60, 1), CTL(60, 0), CTL(0, 0), CTL(0, 0) } },
  1379. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1380. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1381. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0) } },
  1382. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1383. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1384. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1385. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  1386. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  1387. },
  1388. .modalHeader5G = {
  1389. /* 4 idle,t1,t2,b (4 bits per setting) */
  1390. .antCtrlCommon = LE32(0x220),
  1391. /* 4 ra1l1, ra2l1, ra1l2,ra2l2,ra12 */
  1392. .antCtrlCommon2 = LE32(0x44444),
  1393. /* antCtrlChain 6 idle, t,r,rx1,rx12,b (2 bits each) */
  1394. .antCtrlChain = {
  1395. LE16(0x150), LE16(0x150), LE16(0x150),
  1396. },
  1397. /* xatten1DB 3 xatten1_db for AR9280 (0xa20c/b20c 5:0) */
  1398. .xatten1DB = {0, 0, 0},
  1399. /*
  1400. * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
  1401. * for merlin (0xa20c/b20c 16:12
  1402. */
  1403. .xatten1Margin = {0, 0, 0},
  1404. .tempSlope = 45,
  1405. .voltSlope = 0,
  1406. /* spurChans spur channels in usual fbin coding format */
  1407. .spurChans = {0, 0, 0, 0, 0},
  1408. /* noiseFloorThreshCh Check if the register is per chain */
  1409. .noiseFloorThreshCh = {-1, 0, 0},
  1410. .ob = {3, 3, 3}, /* 3 chain */
  1411. .db_stage2 = {3, 3, 3}, /* 3 chain */
  1412. .db_stage3 = {3, 3, 3}, /* doesn't exist for 2G */
  1413. .db_stage4 = {3, 3, 3}, /* don't exist for 2G */
  1414. .xpaBiasLvl = 0,
  1415. .txFrameToDataStart = 0x0e,
  1416. .txFrameToPaOn = 0x0e,
  1417. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  1418. .antennaGain = 0,
  1419. .switchSettling = 0x2d,
  1420. .adcDesiredSize = -30,
  1421. .txEndToXpaOff = 0,
  1422. .txEndToRxOn = 0x2,
  1423. .txFrameToXpaOn = 0xe,
  1424. .thresh62 = 28,
  1425. .papdRateMaskHt20 = LE32(0x0cf0e0e0),
  1426. .papdRateMaskHt40 = LE32(0x6cf0e0e0),
  1427. .futureModal = {
  1428. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1429. },
  1430. },
  1431. .base_ext2 = {
  1432. .tempSlopeLow = 40,
  1433. .tempSlopeHigh = 50,
  1434. .xatten1DBLow = {0, 0, 0},
  1435. .xatten1MarginLow = {0, 0, 0},
  1436. .xatten1DBHigh = {0, 0, 0},
  1437. .xatten1MarginHigh = {0, 0, 0}
  1438. },
  1439. .calFreqPier5G = {
  1440. FREQ2FBIN(5180, 0),
  1441. FREQ2FBIN(5220, 0),
  1442. FREQ2FBIN(5320, 0),
  1443. FREQ2FBIN(5400, 0),
  1444. FREQ2FBIN(5500, 0),
  1445. FREQ2FBIN(5600, 0),
  1446. FREQ2FBIN(5700, 0),
  1447. FREQ2FBIN(5825, 0)
  1448. },
  1449. .calPierData5G = {
  1450. {
  1451. {0, 0, 0, 0, 0},
  1452. {0, 0, 0, 0, 0},
  1453. {0, 0, 0, 0, 0},
  1454. {0, 0, 0, 0, 0},
  1455. {0, 0, 0, 0, 0},
  1456. {0, 0, 0, 0, 0},
  1457. {0, 0, 0, 0, 0},
  1458. {0, 0, 0, 0, 0},
  1459. },
  1460. {
  1461. {0, 0, 0, 0, 0},
  1462. {0, 0, 0, 0, 0},
  1463. {0, 0, 0, 0, 0},
  1464. {0, 0, 0, 0, 0},
  1465. {0, 0, 0, 0, 0},
  1466. {0, 0, 0, 0, 0},
  1467. {0, 0, 0, 0, 0},
  1468. {0, 0, 0, 0, 0},
  1469. },
  1470. {
  1471. {0, 0, 0, 0, 0},
  1472. {0, 0, 0, 0, 0},
  1473. {0, 0, 0, 0, 0},
  1474. {0, 0, 0, 0, 0},
  1475. {0, 0, 0, 0, 0},
  1476. {0, 0, 0, 0, 0},
  1477. {0, 0, 0, 0, 0},
  1478. {0, 0, 0, 0, 0},
  1479. },
  1480. },
  1481. .calTarget_freqbin_5G = {
  1482. FREQ2FBIN(5180, 0),
  1483. FREQ2FBIN(5240, 0),
  1484. FREQ2FBIN(5320, 0),
  1485. FREQ2FBIN(5400, 0),
  1486. FREQ2FBIN(5500, 0),
  1487. FREQ2FBIN(5600, 0),
  1488. FREQ2FBIN(5700, 0),
  1489. FREQ2FBIN(5825, 0)
  1490. },
  1491. .calTarget_freqbin_5GHT20 = {
  1492. FREQ2FBIN(5180, 0),
  1493. FREQ2FBIN(5240, 0),
  1494. FREQ2FBIN(5320, 0),
  1495. FREQ2FBIN(5400, 0),
  1496. FREQ2FBIN(5500, 0),
  1497. FREQ2FBIN(5700, 0),
  1498. FREQ2FBIN(5745, 0),
  1499. FREQ2FBIN(5825, 0)
  1500. },
  1501. .calTarget_freqbin_5GHT40 = {
  1502. FREQ2FBIN(5180, 0),
  1503. FREQ2FBIN(5240, 0),
  1504. FREQ2FBIN(5320, 0),
  1505. FREQ2FBIN(5400, 0),
  1506. FREQ2FBIN(5500, 0),
  1507. FREQ2FBIN(5700, 0),
  1508. FREQ2FBIN(5745, 0),
  1509. FREQ2FBIN(5825, 0)
  1510. },
  1511. .calTargetPower5G = {
  1512. /* 6-24,36,48,54 */
  1513. { {30, 30, 28, 24} },
  1514. { {30, 30, 28, 24} },
  1515. { {30, 30, 28, 24} },
  1516. { {30, 30, 28, 24} },
  1517. { {30, 30, 28, 24} },
  1518. { {30, 30, 28, 24} },
  1519. { {30, 30, 28, 24} },
  1520. { {30, 30, 28, 24} },
  1521. },
  1522. .calTargetPower5GHT20 = {
  1523. /*
  1524. * 0_8_16,1-3_9-11_17-19,
  1525. * 4,5,6,7,12,13,14,15,20,21,22,23
  1526. */
  1527. { {30, 30, 30, 28, 24, 20, 30, 28, 24, 20, 20, 20, 20, 16} },
  1528. { {30, 30, 30, 28, 24, 20, 30, 28, 24, 20, 20, 20, 20, 16} },
  1529. { {30, 30, 30, 26, 22, 18, 30, 26, 22, 18, 18, 18, 18, 16} },
  1530. { {30, 30, 30, 26, 22, 18, 30, 26, 22, 18, 18, 18, 18, 16} },
  1531. { {30, 30, 30, 24, 20, 16, 30, 24, 20, 16, 16, 16, 16, 14} },
  1532. { {30, 30, 30, 24, 20, 16, 30, 24, 20, 16, 16, 16, 16, 14} },
  1533. { {30, 30, 30, 22, 18, 14, 30, 22, 18, 14, 14, 14, 14, 12} },
  1534. { {30, 30, 30, 22, 18, 14, 30, 22, 18, 14, 14, 14, 14, 12} },
  1535. },
  1536. .calTargetPower5GHT40 = {
  1537. /*
  1538. * 0_8_16,1-3_9-11_17-19,
  1539. * 4,5,6,7,12,13,14,15,20,21,22,23
  1540. */
  1541. { {28, 28, 28, 26, 22, 18, 28, 26, 22, 18, 18, 18, 18, 14} },
  1542. { {28, 28, 28, 26, 22, 18, 28, 26, 22, 18, 18, 18, 18, 14} },
  1543. { {28, 28, 28, 24, 20, 16, 28, 24, 20, 16, 16, 16, 16, 12} },
  1544. { {28, 28, 28, 24, 20, 16, 28, 24, 20, 16, 16, 16, 16, 12} },
  1545. { {28, 28, 28, 22, 18, 14, 28, 22, 18, 14, 14, 14, 14, 10} },
  1546. { {28, 28, 28, 22, 18, 14, 28, 22, 18, 14, 14, 14, 14, 10} },
  1547. { {28, 28, 28, 20, 16, 12, 28, 20, 16, 12, 12, 12, 12, 8} },
  1548. { {28, 28, 28, 20, 16, 12, 28, 20, 16, 12, 12, 12, 12, 8} },
  1549. },
  1550. .ctlIndex_5G = {
  1551. 0x10, 0x16, 0x18, 0x40, 0x46,
  1552. 0x48, 0x30, 0x36, 0x38
  1553. },
  1554. .ctl_freqbin_5G = {
  1555. {
  1556. /* Data[0].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1557. /* Data[0].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  1558. /* Data[0].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
  1559. /* Data[0].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  1560. /* Data[0].ctlEdges[4].bChannel */ FREQ2FBIN(5600, 0),
  1561. /* Data[0].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  1562. /* Data[0].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  1563. /* Data[0].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  1564. },
  1565. {
  1566. /* Data[1].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1567. /* Data[1].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  1568. /* Data[1].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
  1569. /* Data[1].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  1570. /* Data[1].ctlEdges[4].bChannel */ FREQ2FBIN(5520, 0),
  1571. /* Data[1].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  1572. /* Data[1].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  1573. /* Data[1].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  1574. },
  1575. {
  1576. /* Data[2].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  1577. /* Data[2].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
  1578. /* Data[2].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
  1579. /* Data[2].ctlEdges[3].bChannel */ FREQ2FBIN(5310, 0),
  1580. /* Data[2].ctlEdges[4].bChannel */ FREQ2FBIN(5510, 0),
  1581. /* Data[2].ctlEdges[5].bChannel */ FREQ2FBIN(5550, 0),
  1582. /* Data[2].ctlEdges[6].bChannel */ FREQ2FBIN(5670, 0),
  1583. /* Data[2].ctlEdges[7].bChannel */ FREQ2FBIN(5755, 0)
  1584. },
  1585. {
  1586. /* Data[3].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1587. /* Data[3].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
  1588. /* Data[3].ctlEdges[2].bChannel */ FREQ2FBIN(5260, 0),
  1589. /* Data[3].ctlEdges[3].bChannel */ FREQ2FBIN(5320, 0),
  1590. /* Data[3].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
  1591. /* Data[3].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  1592. /* Data[3].ctlEdges[6].bChannel */ 0xFF,
  1593. /* Data[3].ctlEdges[7].bChannel */ 0xFF,
  1594. },
  1595. {
  1596. /* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1597. /* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  1598. /* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(5500, 0),
  1599. /* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(5700, 0),
  1600. /* Data[4].ctlEdges[4].bChannel */ 0xFF,
  1601. /* Data[4].ctlEdges[5].bChannel */ 0xFF,
  1602. /* Data[4].ctlEdges[6].bChannel */ 0xFF,
  1603. /* Data[4].ctlEdges[7].bChannel */ 0xFF,
  1604. },
  1605. {
  1606. /* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  1607. /* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(5270, 0),
  1608. /* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(5310, 0),
  1609. /* Data[5].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
  1610. /* Data[5].ctlEdges[4].bChannel */ FREQ2FBIN(5590, 0),
  1611. /* Data[5].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
  1612. /* Data[5].ctlEdges[6].bChannel */ 0xFF,
  1613. /* Data[5].ctlEdges[7].bChannel */ 0xFF
  1614. },
  1615. {
  1616. /* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1617. /* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
  1618. /* Data[6].ctlEdges[2].bChannel */ FREQ2FBIN(5220, 0),
  1619. /* Data[6].ctlEdges[3].bChannel */ FREQ2FBIN(5260, 0),
  1620. /* Data[6].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
  1621. /* Data[6].ctlEdges[5].bChannel */ FREQ2FBIN(5600, 0),
  1622. /* Data[6].ctlEdges[6].bChannel */ FREQ2FBIN(5700, 0),
  1623. /* Data[6].ctlEdges[7].bChannel */ FREQ2FBIN(5745, 0)
  1624. },
  1625. {
  1626. /* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  1627. /* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  1628. /* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(5320, 0),
  1629. /* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  1630. /* Data[7].ctlEdges[4].bChannel */ FREQ2FBIN(5560, 0),
  1631. /* Data[7].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  1632. /* Data[7].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  1633. /* Data[7].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  1634. },
  1635. {
  1636. /* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  1637. /* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
  1638. /* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
  1639. /* Data[8].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
  1640. /* Data[8].ctlEdges[4].bChannel */ FREQ2FBIN(5550, 0),
  1641. /* Data[8].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
  1642. /* Data[8].ctlEdges[6].bChannel */ FREQ2FBIN(5755, 0),
  1643. /* Data[8].ctlEdges[7].bChannel */ FREQ2FBIN(5795, 0)
  1644. }
  1645. },
  1646. .ctlPowerData_5G = {
  1647. {
  1648. {
  1649. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1650. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1651. }
  1652. },
  1653. {
  1654. {
  1655. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1656. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1657. }
  1658. },
  1659. {
  1660. {
  1661. CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  1662. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1663. }
  1664. },
  1665. {
  1666. {
  1667. CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1668. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  1669. }
  1670. },
  1671. {
  1672. {
  1673. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1674. CTL(60, 0), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  1675. }
  1676. },
  1677. {
  1678. {
  1679. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1680. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  1681. }
  1682. },
  1683. {
  1684. {
  1685. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1686. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  1687. }
  1688. },
  1689. {
  1690. {
  1691. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  1692. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  1693. }
  1694. },
  1695. {
  1696. {
  1697. CTL(60, 1), CTL(60, 0), CTL(60, 1), CTL(60, 1),
  1698. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  1699. }
  1700. },
  1701. }
  1702. };
  1703. static const struct ar9300_eeprom ar9300_x112 = {
  1704. .eepromVersion = 2,
  1705. .templateVersion = 5,
  1706. .macAddr = {0x00, 0x03, 0x7f, 0x0, 0x0, 0x0},
  1707. .custData = {"x112-041-f0000"},
  1708. .baseEepHeader = {
  1709. .regDmn = { LE16(0), LE16(0x1f) },
  1710. .txrxMask = 0x77, /* 4 bits tx and 4 bits rx */
  1711. .opCapFlags = {
  1712. .opFlags = AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A,
  1713. .eepMisc = 0,
  1714. },
  1715. .rfSilent = 0,
  1716. .blueToothOptions = 0,
  1717. .deviceCap = 0,
  1718. .deviceType = 5, /* takes lower byte in eeprom location */
  1719. .pwrTableOffset = AR9300_PWR_TABLE_OFFSET,
  1720. .params_for_tuning_caps = {0, 0},
  1721. .featureEnable = 0x0d,
  1722. /*
  1723. * bit0 - enable tx temp comp - disabled
  1724. * bit1 - enable tx volt comp - disabled
  1725. * bit2 - enable fastclock - enabled
  1726. * bit3 - enable doubling - enabled
  1727. * bit4 - enable internal regulator - disabled
  1728. * bit5 - enable pa predistortion - disabled
  1729. */
  1730. .miscConfiguration = 0, /* bit0 - turn down drivestrength */
  1731. .eepromWriteEnableGpio = 6,
  1732. .wlanDisableGpio = 0,
  1733. .wlanLedGpio = 8,
  1734. .rxBandSelectGpio = 0xff,
  1735. .txrxgain = 0x0,
  1736. .swreg = 0,
  1737. },
  1738. .modalHeader2G = {
  1739. /* ar9300_modal_eep_header 2g */
  1740. /* 4 idle,t1,t2,b(4 bits per setting) */
  1741. .antCtrlCommon = LE32(0x110),
  1742. /* 4 ra1l1, ra2l1, ra1l2, ra2l2, ra12 */
  1743. .antCtrlCommon2 = LE32(0x22222),
  1744. /*
  1745. * antCtrlChain[ar9300_max_chains]; 6 idle, t, r,
  1746. * rx1, rx12, b (2 bits each)
  1747. */
  1748. .antCtrlChain = { LE16(0x10), LE16(0x10), LE16(0x10) },
  1749. /*
  1750. * xatten1DB[AR9300_max_chains]; 3 xatten1_db
  1751. * for ar9280 (0xa20c/b20c 5:0)
  1752. */
  1753. .xatten1DB = {0x1b, 0x1b, 0x1b},
  1754. /*
  1755. * xatten1Margin[ar9300_max_chains]; 3 xatten1_margin
  1756. * for ar9280 (0xa20c/b20c 16:12
  1757. */
  1758. .xatten1Margin = {0x15, 0x15, 0x15},
  1759. .tempSlope = 50,
  1760. .voltSlope = 0,
  1761. /*
  1762. * spurChans[OSPrey_eeprom_modal_sPURS]; spur
  1763. * channels in usual fbin coding format
  1764. */
  1765. .spurChans = {FREQ2FBIN(2464, 1), 0, 0, 0, 0},
  1766. /*
  1767. * noiseFloorThreshch[ar9300_max_cHAINS]; 3 Check
  1768. * if the register is per chain
  1769. */
  1770. .noiseFloorThreshCh = {-1, 0, 0},
  1771. .ob = {1, 1, 1},/* 3 chain */
  1772. .db_stage2 = {1, 1, 1}, /* 3 chain */
  1773. .db_stage3 = {0, 0, 0},
  1774. .db_stage4 = {0, 0, 0},
  1775. .xpaBiasLvl = 0,
  1776. .txFrameToDataStart = 0x0e,
  1777. .txFrameToPaOn = 0x0e,
  1778. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  1779. .antennaGain = 0,
  1780. .switchSettling = 0x2c,
  1781. .adcDesiredSize = -30,
  1782. .txEndToXpaOff = 0,
  1783. .txEndToRxOn = 0x2,
  1784. .txFrameToXpaOn = 0xe,
  1785. .thresh62 = 28,
  1786. .papdRateMaskHt20 = LE32(0x0c80c080),
  1787. .papdRateMaskHt40 = LE32(0x0080c080),
  1788. .futureModal = {
  1789. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1790. },
  1791. },
  1792. .base_ext1 = {
  1793. .ant_div_control = 0,
  1794. .future = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0}
  1795. },
  1796. .calFreqPier2G = {
  1797. FREQ2FBIN(2412, 1),
  1798. FREQ2FBIN(2437, 1),
  1799. FREQ2FBIN(2472, 1),
  1800. },
  1801. /* ar9300_cal_data_per_freq_op_loop 2g */
  1802. .calPierData2G = {
  1803. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  1804. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  1805. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  1806. },
  1807. .calTarget_freqbin_Cck = {
  1808. FREQ2FBIN(2412, 1),
  1809. FREQ2FBIN(2472, 1),
  1810. },
  1811. .calTarget_freqbin_2G = {
  1812. FREQ2FBIN(2412, 1),
  1813. FREQ2FBIN(2437, 1),
  1814. FREQ2FBIN(2472, 1)
  1815. },
  1816. .calTarget_freqbin_2GHT20 = {
  1817. FREQ2FBIN(2412, 1),
  1818. FREQ2FBIN(2437, 1),
  1819. FREQ2FBIN(2472, 1)
  1820. },
  1821. .calTarget_freqbin_2GHT40 = {
  1822. FREQ2FBIN(2412, 1),
  1823. FREQ2FBIN(2437, 1),
  1824. FREQ2FBIN(2472, 1)
  1825. },
  1826. .calTargetPowerCck = {
  1827. /* 1L-5L,5S,11L,11s */
  1828. { {38, 38, 38, 38} },
  1829. { {38, 38, 38, 38} },
  1830. },
  1831. .calTargetPower2G = {
  1832. /* 6-24,36,48,54 */
  1833. { {38, 38, 36, 34} },
  1834. { {38, 38, 36, 34} },
  1835. { {38, 38, 34, 32} },
  1836. },
  1837. .calTargetPower2GHT20 = {
  1838. { {36, 36, 36, 36, 36, 34, 34, 32, 30, 28, 28, 28, 28, 26} },
  1839. { {36, 36, 36, 36, 36, 34, 36, 34, 32, 30, 30, 30, 28, 26} },
  1840. { {36, 36, 36, 36, 36, 34, 34, 32, 30, 28, 28, 28, 28, 26} },
  1841. },
  1842. .calTargetPower2GHT40 = {
  1843. { {36, 36, 36, 36, 34, 32, 32, 30, 28, 26, 26, 26, 26, 24} },
  1844. { {36, 36, 36, 36, 34, 32, 34, 32, 30, 28, 28, 28, 28, 24} },
  1845. { {36, 36, 36, 36, 34, 32, 32, 30, 28, 26, 26, 26, 26, 24} },
  1846. },
  1847. .ctlIndex_2G = {
  1848. 0x11, 0x12, 0x15, 0x17, 0x41, 0x42,
  1849. 0x45, 0x47, 0x31, 0x32, 0x35, 0x37,
  1850. },
  1851. .ctl_freqbin_2G = {
  1852. {
  1853. FREQ2FBIN(2412, 1),
  1854. FREQ2FBIN(2417, 1),
  1855. FREQ2FBIN(2457, 1),
  1856. FREQ2FBIN(2462, 1)
  1857. },
  1858. {
  1859. FREQ2FBIN(2412, 1),
  1860. FREQ2FBIN(2417, 1),
  1861. FREQ2FBIN(2462, 1),
  1862. 0xFF,
  1863. },
  1864. {
  1865. FREQ2FBIN(2412, 1),
  1866. FREQ2FBIN(2417, 1),
  1867. FREQ2FBIN(2462, 1),
  1868. 0xFF,
  1869. },
  1870. {
  1871. FREQ2FBIN(2422, 1),
  1872. FREQ2FBIN(2427, 1),
  1873. FREQ2FBIN(2447, 1),
  1874. FREQ2FBIN(2452, 1)
  1875. },
  1876. {
  1877. /* Data[4].ctledges[0].bchannel */ FREQ2FBIN(2412, 1),
  1878. /* Data[4].ctledges[1].bchannel */ FREQ2FBIN(2417, 1),
  1879. /* Data[4].ctledges[2].bchannel */ FREQ2FBIN(2472, 1),
  1880. /* Data[4].ctledges[3].bchannel */ FREQ2FBIN(2484, 1),
  1881. },
  1882. {
  1883. /* Data[5].ctledges[0].bchannel */ FREQ2FBIN(2412, 1),
  1884. /* Data[5].ctledges[1].bchannel */ FREQ2FBIN(2417, 1),
  1885. /* Data[5].ctledges[2].bchannel */ FREQ2FBIN(2472, 1),
  1886. 0,
  1887. },
  1888. {
  1889. /* Data[6].ctledges[0].bchannel */ FREQ2FBIN(2412, 1),
  1890. /* Data[6].ctledges[1].bchannel */ FREQ2FBIN(2417, 1),
  1891. FREQ2FBIN(2472, 1),
  1892. 0,
  1893. },
  1894. {
  1895. /* Data[7].ctledges[0].bchannel */ FREQ2FBIN(2422, 1),
  1896. /* Data[7].ctledges[1].bchannel */ FREQ2FBIN(2427, 1),
  1897. /* Data[7].ctledges[2].bchannel */ FREQ2FBIN(2447, 1),
  1898. /* Data[7].ctledges[3].bchannel */ FREQ2FBIN(2462, 1),
  1899. },
  1900. {
  1901. /* Data[8].ctledges[0].bchannel */ FREQ2FBIN(2412, 1),
  1902. /* Data[8].ctledges[1].bchannel */ FREQ2FBIN(2417, 1),
  1903. /* Data[8].ctledges[2].bchannel */ FREQ2FBIN(2472, 1),
  1904. },
  1905. {
  1906. /* Data[9].ctledges[0].bchannel */ FREQ2FBIN(2412, 1),
  1907. /* Data[9].ctledges[1].bchannel */ FREQ2FBIN(2417, 1),
  1908. /* Data[9].ctledges[2].bchannel */ FREQ2FBIN(2472, 1),
  1909. 0
  1910. },
  1911. {
  1912. /* Data[10].ctledges[0].bchannel */ FREQ2FBIN(2412, 1),
  1913. /* Data[10].ctledges[1].bchannel */ FREQ2FBIN(2417, 1),
  1914. /* Data[10].ctledges[2].bchannel */ FREQ2FBIN(2472, 1),
  1915. 0
  1916. },
  1917. {
  1918. /* Data[11].ctledges[0].bchannel */ FREQ2FBIN(2422, 1),
  1919. /* Data[11].ctledges[1].bchannel */ FREQ2FBIN(2427, 1),
  1920. /* Data[11].ctledges[2].bchannel */ FREQ2FBIN(2447, 1),
  1921. /* Data[11].ctledges[3].bchannel */ FREQ2FBIN(2462, 1),
  1922. }
  1923. },
  1924. .ctlPowerData_2G = {
  1925. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1926. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1927. { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 1) } },
  1928. { { CTL(60, 1), CTL(60, 0), CTL(0, 0), CTL(0, 0) } },
  1929. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1930. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1931. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0) } },
  1932. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1933. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1934. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  1935. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  1936. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  1937. },
  1938. .modalHeader5G = {
  1939. /* 4 idle,t1,t2,b (4 bits per setting) */
  1940. .antCtrlCommon = LE32(0x110),
  1941. /* 4 ra1l1, ra2l1, ra1l2,ra2l2,ra12 */
  1942. .antCtrlCommon2 = LE32(0x22222),
  1943. /* antCtrlChain 6 idle, t,r,rx1,rx12,b (2 bits each) */
  1944. .antCtrlChain = {
  1945. LE16(0x0), LE16(0x0), LE16(0x0),
  1946. },
  1947. /* xatten1DB 3 xatten1_db for ar9280 (0xa20c/b20c 5:0) */
  1948. .xatten1DB = {0x13, 0x19, 0x17},
  1949. /*
  1950. * xatten1Margin[ar9300_max_chains]; 3 xatten1_margin
  1951. * for merlin (0xa20c/b20c 16:12
  1952. */
  1953. .xatten1Margin = {0x19, 0x19, 0x19},
  1954. .tempSlope = 70,
  1955. .voltSlope = 15,
  1956. /* spurChans spur channels in usual fbin coding format */
  1957. .spurChans = {0, 0, 0, 0, 0},
  1958. /* noiseFloorThreshch check if the register is per chain */
  1959. .noiseFloorThreshCh = {-1, 0, 0},
  1960. .ob = {3, 3, 3}, /* 3 chain */
  1961. .db_stage2 = {3, 3, 3}, /* 3 chain */
  1962. .db_stage3 = {3, 3, 3}, /* doesn't exist for 2G */
  1963. .db_stage4 = {3, 3, 3}, /* don't exist for 2G */
  1964. .xpaBiasLvl = 0,
  1965. .txFrameToDataStart = 0x0e,
  1966. .txFrameToPaOn = 0x0e,
  1967. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  1968. .antennaGain = 0,
  1969. .switchSettling = 0x2d,
  1970. .adcDesiredSize = -30,
  1971. .txEndToXpaOff = 0,
  1972. .txEndToRxOn = 0x2,
  1973. .txFrameToXpaOn = 0xe,
  1974. .thresh62 = 28,
  1975. .papdRateMaskHt20 = LE32(0x0cf0e0e0),
  1976. .papdRateMaskHt40 = LE32(0x6cf0e0e0),
  1977. .futureModal = {
  1978. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1979. },
  1980. },
  1981. .base_ext2 = {
  1982. .tempSlopeLow = 72,
  1983. .tempSlopeHigh = 105,
  1984. .xatten1DBLow = {0x10, 0x14, 0x10},
  1985. .xatten1MarginLow = {0x19, 0x19 , 0x19},
  1986. .xatten1DBHigh = {0x1d, 0x20, 0x24},
  1987. .xatten1MarginHigh = {0x10, 0x10, 0x10}
  1988. },
  1989. .calFreqPier5G = {
  1990. FREQ2FBIN(5180, 0),
  1991. FREQ2FBIN(5220, 0),
  1992. FREQ2FBIN(5320, 0),
  1993. FREQ2FBIN(5400, 0),
  1994. FREQ2FBIN(5500, 0),
  1995. FREQ2FBIN(5600, 0),
  1996. FREQ2FBIN(5700, 0),
  1997. FREQ2FBIN(5785, 0)
  1998. },
  1999. .calPierData5G = {
  2000. {
  2001. {0, 0, 0, 0, 0},
  2002. {0, 0, 0, 0, 0},
  2003. {0, 0, 0, 0, 0},
  2004. {0, 0, 0, 0, 0},
  2005. {0, 0, 0, 0, 0},
  2006. {0, 0, 0, 0, 0},
  2007. {0, 0, 0, 0, 0},
  2008. {0, 0, 0, 0, 0},
  2009. },
  2010. {
  2011. {0, 0, 0, 0, 0},
  2012. {0, 0, 0, 0, 0},
  2013. {0, 0, 0, 0, 0},
  2014. {0, 0, 0, 0, 0},
  2015. {0, 0, 0, 0, 0},
  2016. {0, 0, 0, 0, 0},
  2017. {0, 0, 0, 0, 0},
  2018. {0, 0, 0, 0, 0},
  2019. },
  2020. {
  2021. {0, 0, 0, 0, 0},
  2022. {0, 0, 0, 0, 0},
  2023. {0, 0, 0, 0, 0},
  2024. {0, 0, 0, 0, 0},
  2025. {0, 0, 0, 0, 0},
  2026. {0, 0, 0, 0, 0},
  2027. {0, 0, 0, 0, 0},
  2028. {0, 0, 0, 0, 0},
  2029. },
  2030. },
  2031. .calTarget_freqbin_5G = {
  2032. FREQ2FBIN(5180, 0),
  2033. FREQ2FBIN(5220, 0),
  2034. FREQ2FBIN(5320, 0),
  2035. FREQ2FBIN(5400, 0),
  2036. FREQ2FBIN(5500, 0),
  2037. FREQ2FBIN(5600, 0),
  2038. FREQ2FBIN(5725, 0),
  2039. FREQ2FBIN(5825, 0)
  2040. },
  2041. .calTarget_freqbin_5GHT20 = {
  2042. FREQ2FBIN(5180, 0),
  2043. FREQ2FBIN(5220, 0),
  2044. FREQ2FBIN(5320, 0),
  2045. FREQ2FBIN(5400, 0),
  2046. FREQ2FBIN(5500, 0),
  2047. FREQ2FBIN(5600, 0),
  2048. FREQ2FBIN(5725, 0),
  2049. FREQ2FBIN(5825, 0)
  2050. },
  2051. .calTarget_freqbin_5GHT40 = {
  2052. FREQ2FBIN(5180, 0),
  2053. FREQ2FBIN(5220, 0),
  2054. FREQ2FBIN(5320, 0),
  2055. FREQ2FBIN(5400, 0),
  2056. FREQ2FBIN(5500, 0),
  2057. FREQ2FBIN(5600, 0),
  2058. FREQ2FBIN(5725, 0),
  2059. FREQ2FBIN(5825, 0)
  2060. },
  2061. .calTargetPower5G = {
  2062. /* 6-24,36,48,54 */
  2063. { {32, 32, 28, 26} },
  2064. { {32, 32, 28, 26} },
  2065. { {32, 32, 28, 26} },
  2066. { {32, 32, 26, 24} },
  2067. { {32, 32, 26, 24} },
  2068. { {32, 32, 24, 22} },
  2069. { {30, 30, 24, 22} },
  2070. { {30, 30, 24, 22} },
  2071. },
  2072. .calTargetPower5GHT20 = {
  2073. /*
  2074. * 0_8_16,1-3_9-11_17-19,
  2075. * 4,5,6,7,12,13,14,15,20,21,22,23
  2076. */
  2077. { {32, 32, 32, 32, 28, 26, 32, 28, 26, 24, 24, 24, 22, 22} },
  2078. { {32, 32, 32, 32, 28, 26, 32, 28, 26, 24, 24, 24, 22, 22} },
  2079. { {32, 32, 32, 32, 28, 26, 32, 28, 26, 24, 24, 24, 22, 22} },
  2080. { {32, 32, 32, 32, 28, 26, 32, 26, 24, 22, 22, 22, 20, 20} },
  2081. { {32, 32, 32, 32, 28, 26, 32, 26, 24, 22, 20, 18, 16, 16} },
  2082. { {32, 32, 32, 32, 28, 26, 32, 24, 20, 16, 18, 16, 14, 14} },
  2083. { {30, 30, 30, 30, 28, 26, 30, 24, 20, 16, 18, 16, 14, 14} },
  2084. { {30, 30, 30, 30, 28, 26, 30, 24, 20, 16, 18, 16, 14, 14} },
  2085. },
  2086. .calTargetPower5GHT40 = {
  2087. /*
  2088. * 0_8_16,1-3_9-11_17-19,
  2089. * 4,5,6,7,12,13,14,15,20,21,22,23
  2090. */
  2091. { {32, 32, 32, 30, 28, 26, 30, 28, 26, 24, 24, 24, 22, 22} },
  2092. { {32, 32, 32, 30, 28, 26, 30, 28, 26, 24, 24, 24, 22, 22} },
  2093. { {32, 32, 32, 30, 28, 26, 30, 28, 26, 24, 24, 24, 22, 22} },
  2094. { {32, 32, 32, 30, 28, 26, 30, 26, 24, 22, 22, 22, 20, 20} },
  2095. { {32, 32, 32, 30, 28, 26, 30, 26, 24, 22, 20, 18, 16, 16} },
  2096. { {32, 32, 32, 30, 28, 26, 30, 22, 20, 16, 18, 16, 14, 14} },
  2097. { {30, 30, 30, 30, 28, 26, 30, 22, 20, 16, 18, 16, 14, 14} },
  2098. { {30, 30, 30, 30, 28, 26, 30, 22, 20, 16, 18, 16, 14, 14} },
  2099. },
  2100. .ctlIndex_5G = {
  2101. 0x10, 0x16, 0x18, 0x40, 0x46,
  2102. 0x48, 0x30, 0x36, 0x38
  2103. },
  2104. .ctl_freqbin_5G = {
  2105. {
  2106. /* Data[0].ctledges[0].bchannel */ FREQ2FBIN(5180, 0),
  2107. /* Data[0].ctledges[1].bchannel */ FREQ2FBIN(5260, 0),
  2108. /* Data[0].ctledges[2].bchannel */ FREQ2FBIN(5280, 0),
  2109. /* Data[0].ctledges[3].bchannel */ FREQ2FBIN(5500, 0),
  2110. /* Data[0].ctledges[4].bchannel */ FREQ2FBIN(5600, 0),
  2111. /* Data[0].ctledges[5].bchannel */ FREQ2FBIN(5700, 0),
  2112. /* Data[0].ctledges[6].bchannel */ FREQ2FBIN(5745, 0),
  2113. /* Data[0].ctledges[7].bchannel */ FREQ2FBIN(5825, 0)
  2114. },
  2115. {
  2116. /* Data[1].ctledges[0].bchannel */ FREQ2FBIN(5180, 0),
  2117. /* Data[1].ctledges[1].bchannel */ FREQ2FBIN(5260, 0),
  2118. /* Data[1].ctledges[2].bchannel */ FREQ2FBIN(5280, 0),
  2119. /* Data[1].ctledges[3].bchannel */ FREQ2FBIN(5500, 0),
  2120. /* Data[1].ctledges[4].bchannel */ FREQ2FBIN(5520, 0),
  2121. /* Data[1].ctledges[5].bchannel */ FREQ2FBIN(5700, 0),
  2122. /* Data[1].ctledges[6].bchannel */ FREQ2FBIN(5745, 0),
  2123. /* Data[1].ctledges[7].bchannel */ FREQ2FBIN(5825, 0)
  2124. },
  2125. {
  2126. /* Data[2].ctledges[0].bchannel */ FREQ2FBIN(5190, 0),
  2127. /* Data[2].ctledges[1].bchannel */ FREQ2FBIN(5230, 0),
  2128. /* Data[2].ctledges[2].bchannel */ FREQ2FBIN(5270, 0),
  2129. /* Data[2].ctledges[3].bchannel */ FREQ2FBIN(5310, 0),
  2130. /* Data[2].ctledges[4].bchannel */ FREQ2FBIN(5510, 0),
  2131. /* Data[2].ctledges[5].bchannel */ FREQ2FBIN(5550, 0),
  2132. /* Data[2].ctledges[6].bchannel */ FREQ2FBIN(5670, 0),
  2133. /* Data[2].ctledges[7].bchannel */ FREQ2FBIN(5755, 0)
  2134. },
  2135. {
  2136. /* Data[3].ctledges[0].bchannel */ FREQ2FBIN(5180, 0),
  2137. /* Data[3].ctledges[1].bchannel */ FREQ2FBIN(5200, 0),
  2138. /* Data[3].ctledges[2].bchannel */ FREQ2FBIN(5260, 0),
  2139. /* Data[3].ctledges[3].bchannel */ FREQ2FBIN(5320, 0),
  2140. /* Data[3].ctledges[4].bchannel */ FREQ2FBIN(5500, 0),
  2141. /* Data[3].ctledges[5].bchannel */ FREQ2FBIN(5700, 0),
  2142. /* Data[3].ctledges[6].bchannel */ 0xFF,
  2143. /* Data[3].ctledges[7].bchannel */ 0xFF,
  2144. },
  2145. {
  2146. /* Data[4].ctledges[0].bchannel */ FREQ2FBIN(5180, 0),
  2147. /* Data[4].ctledges[1].bchannel */ FREQ2FBIN(5260, 0),
  2148. /* Data[4].ctledges[2].bchannel */ FREQ2FBIN(5500, 0),
  2149. /* Data[4].ctledges[3].bchannel */ FREQ2FBIN(5700, 0),
  2150. /* Data[4].ctledges[4].bchannel */ 0xFF,
  2151. /* Data[4].ctledges[5].bchannel */ 0xFF,
  2152. /* Data[4].ctledges[6].bchannel */ 0xFF,
  2153. /* Data[4].ctledges[7].bchannel */ 0xFF,
  2154. },
  2155. {
  2156. /* Data[5].ctledges[0].bchannel */ FREQ2FBIN(5190, 0),
  2157. /* Data[5].ctledges[1].bchannel */ FREQ2FBIN(5270, 0),
  2158. /* Data[5].ctledges[2].bchannel */ FREQ2FBIN(5310, 0),
  2159. /* Data[5].ctledges[3].bchannel */ FREQ2FBIN(5510, 0),
  2160. /* Data[5].ctledges[4].bchannel */ FREQ2FBIN(5590, 0),
  2161. /* Data[5].ctledges[5].bchannel */ FREQ2FBIN(5670, 0),
  2162. /* Data[5].ctledges[6].bchannel */ 0xFF,
  2163. /* Data[5].ctledges[7].bchannel */ 0xFF
  2164. },
  2165. {
  2166. /* Data[6].ctledges[0].bchannel */ FREQ2FBIN(5180, 0),
  2167. /* Data[6].ctledges[1].bchannel */ FREQ2FBIN(5200, 0),
  2168. /* Data[6].ctledges[2].bchannel */ FREQ2FBIN(5220, 0),
  2169. /* Data[6].ctledges[3].bchannel */ FREQ2FBIN(5260, 0),
  2170. /* Data[6].ctledges[4].bchannel */ FREQ2FBIN(5500, 0),
  2171. /* Data[6].ctledges[5].bchannel */ FREQ2FBIN(5600, 0),
  2172. /* Data[6].ctledges[6].bchannel */ FREQ2FBIN(5700, 0),
  2173. /* Data[6].ctledges[7].bchannel */ FREQ2FBIN(5745, 0)
  2174. },
  2175. {
  2176. /* Data[7].ctledges[0].bchannel */ FREQ2FBIN(5180, 0),
  2177. /* Data[7].ctledges[1].bchannel */ FREQ2FBIN(5260, 0),
  2178. /* Data[7].ctledges[2].bchannel */ FREQ2FBIN(5320, 0),
  2179. /* Data[7].ctledges[3].bchannel */ FREQ2FBIN(5500, 0),
  2180. /* Data[7].ctledges[4].bchannel */ FREQ2FBIN(5560, 0),
  2181. /* Data[7].ctledges[5].bchannel */ FREQ2FBIN(5700, 0),
  2182. /* Data[7].ctledges[6].bchannel */ FREQ2FBIN(5745, 0),
  2183. /* Data[7].ctledges[7].bchannel */ FREQ2FBIN(5825, 0)
  2184. },
  2185. {
  2186. /* Data[8].ctledges[0].bchannel */ FREQ2FBIN(5190, 0),
  2187. /* Data[8].ctledges[1].bchannel */ FREQ2FBIN(5230, 0),
  2188. /* Data[8].ctledges[2].bchannel */ FREQ2FBIN(5270, 0),
  2189. /* Data[8].ctledges[3].bchannel */ FREQ2FBIN(5510, 0),
  2190. /* Data[8].ctledges[4].bchannel */ FREQ2FBIN(5550, 0),
  2191. /* Data[8].ctledges[5].bchannel */ FREQ2FBIN(5670, 0),
  2192. /* Data[8].ctledges[6].bchannel */ FREQ2FBIN(5755, 0),
  2193. /* Data[8].ctledges[7].bchannel */ FREQ2FBIN(5795, 0)
  2194. }
  2195. },
  2196. .ctlPowerData_5G = {
  2197. {
  2198. {
  2199. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2200. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2201. }
  2202. },
  2203. {
  2204. {
  2205. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2206. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2207. }
  2208. },
  2209. {
  2210. {
  2211. CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  2212. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2213. }
  2214. },
  2215. {
  2216. {
  2217. CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2218. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  2219. }
  2220. },
  2221. {
  2222. {
  2223. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2224. CTL(60, 0), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  2225. }
  2226. },
  2227. {
  2228. {
  2229. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2230. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  2231. }
  2232. },
  2233. {
  2234. {
  2235. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2236. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2237. }
  2238. },
  2239. {
  2240. {
  2241. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  2242. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2243. }
  2244. },
  2245. {
  2246. {
  2247. CTL(60, 1), CTL(60, 0), CTL(60, 1), CTL(60, 1),
  2248. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  2249. }
  2250. },
  2251. }
  2252. };
  2253. static const struct ar9300_eeprom ar9300_h116 = {
  2254. .eepromVersion = 2,
  2255. .templateVersion = 4,
  2256. .macAddr = {0x00, 0x03, 0x7f, 0x0, 0x0, 0x0},
  2257. .custData = {"h116-041-f0000"},
  2258. .baseEepHeader = {
  2259. .regDmn = { LE16(0), LE16(0x1f) },
  2260. .txrxMask = 0x33, /* 4 bits tx and 4 bits rx */
  2261. .opCapFlags = {
  2262. .opFlags = AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A,
  2263. .eepMisc = 0,
  2264. },
  2265. .rfSilent = 0,
  2266. .blueToothOptions = 0,
  2267. .deviceCap = 0,
  2268. .deviceType = 5, /* takes lower byte in eeprom location */
  2269. .pwrTableOffset = AR9300_PWR_TABLE_OFFSET,
  2270. .params_for_tuning_caps = {0, 0},
  2271. .featureEnable = 0x0d,
  2272. /*
  2273. * bit0 - enable tx temp comp - disabled
  2274. * bit1 - enable tx volt comp - disabled
  2275. * bit2 - enable fastClock - enabled
  2276. * bit3 - enable doubling - enabled
  2277. * bit4 - enable internal regulator - disabled
  2278. * bit5 - enable pa predistortion - disabled
  2279. */
  2280. .miscConfiguration = 0, /* bit0 - turn down drivestrength */
  2281. .eepromWriteEnableGpio = 6,
  2282. .wlanDisableGpio = 0,
  2283. .wlanLedGpio = 8,
  2284. .rxBandSelectGpio = 0xff,
  2285. .txrxgain = 0x10,
  2286. .swreg = 0,
  2287. },
  2288. .modalHeader2G = {
  2289. /* ar9300_modal_eep_header 2g */
  2290. /* 4 idle,t1,t2,b(4 bits per setting) */
  2291. .antCtrlCommon = LE32(0x110),
  2292. /* 4 ra1l1, ra2l1, ra1l2, ra2l2, ra12 */
  2293. .antCtrlCommon2 = LE32(0x44444),
  2294. /*
  2295. * antCtrlChain[AR9300_MAX_CHAINS]; 6 idle, t, r,
  2296. * rx1, rx12, b (2 bits each)
  2297. */
  2298. .antCtrlChain = { LE16(0x10), LE16(0x10), LE16(0x10) },
  2299. /*
  2300. * xatten1DB[AR9300_MAX_CHAINS]; 3 xatten1_db
  2301. * for ar9280 (0xa20c/b20c 5:0)
  2302. */
  2303. .xatten1DB = {0x1f, 0x1f, 0x1f},
  2304. /*
  2305. * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
  2306. * for ar9280 (0xa20c/b20c 16:12
  2307. */
  2308. .xatten1Margin = {0x12, 0x12, 0x12},
  2309. .tempSlope = 25,
  2310. .voltSlope = 0,
  2311. /*
  2312. * spurChans[OSPREY_EEPROM_MODAL_SPURS]; spur
  2313. * channels in usual fbin coding format
  2314. */
  2315. .spurChans = {FREQ2FBIN(2464, 1), 0, 0, 0, 0},
  2316. /*
  2317. * noiseFloorThreshCh[AR9300_MAX_CHAINS]; 3 Check
  2318. * if the register is per chain
  2319. */
  2320. .noiseFloorThreshCh = {-1, 0, 0},
  2321. .ob = {1, 1, 1},/* 3 chain */
  2322. .db_stage2 = {1, 1, 1}, /* 3 chain */
  2323. .db_stage3 = {0, 0, 0},
  2324. .db_stage4 = {0, 0, 0},
  2325. .xpaBiasLvl = 0,
  2326. .txFrameToDataStart = 0x0e,
  2327. .txFrameToPaOn = 0x0e,
  2328. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  2329. .antennaGain = 0,
  2330. .switchSettling = 0x2c,
  2331. .adcDesiredSize = -30,
  2332. .txEndToXpaOff = 0,
  2333. .txEndToRxOn = 0x2,
  2334. .txFrameToXpaOn = 0xe,
  2335. .thresh62 = 28,
  2336. .papdRateMaskHt20 = LE32(0x0c80C080),
  2337. .papdRateMaskHt40 = LE32(0x0080C080),
  2338. .futureModal = {
  2339. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2340. },
  2341. },
  2342. .base_ext1 = {
  2343. .ant_div_control = 0,
  2344. .future = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0}
  2345. },
  2346. .calFreqPier2G = {
  2347. FREQ2FBIN(2412, 1),
  2348. FREQ2FBIN(2437, 1),
  2349. FREQ2FBIN(2472, 1),
  2350. },
  2351. /* ar9300_cal_data_per_freq_op_loop 2g */
  2352. .calPierData2G = {
  2353. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  2354. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  2355. { {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0}, {0, 0, 0, 0, 0, 0} },
  2356. },
  2357. .calTarget_freqbin_Cck = {
  2358. FREQ2FBIN(2412, 1),
  2359. FREQ2FBIN(2472, 1),
  2360. },
  2361. .calTarget_freqbin_2G = {
  2362. FREQ2FBIN(2412, 1),
  2363. FREQ2FBIN(2437, 1),
  2364. FREQ2FBIN(2472, 1)
  2365. },
  2366. .calTarget_freqbin_2GHT20 = {
  2367. FREQ2FBIN(2412, 1),
  2368. FREQ2FBIN(2437, 1),
  2369. FREQ2FBIN(2472, 1)
  2370. },
  2371. .calTarget_freqbin_2GHT40 = {
  2372. FREQ2FBIN(2412, 1),
  2373. FREQ2FBIN(2437, 1),
  2374. FREQ2FBIN(2472, 1)
  2375. },
  2376. .calTargetPowerCck = {
  2377. /* 1L-5L,5S,11L,11S */
  2378. { {34, 34, 34, 34} },
  2379. { {34, 34, 34, 34} },
  2380. },
  2381. .calTargetPower2G = {
  2382. /* 6-24,36,48,54 */
  2383. { {34, 34, 32, 32} },
  2384. { {34, 34, 32, 32} },
  2385. { {34, 34, 32, 32} },
  2386. },
  2387. .calTargetPower2GHT20 = {
  2388. { {32, 32, 32, 32, 32, 30, 32, 32, 30, 28, 0, 0, 0, 0} },
  2389. { {32, 32, 32, 32, 32, 30, 32, 32, 30, 28, 0, 0, 0, 0} },
  2390. { {32, 32, 32, 32, 32, 30, 32, 32, 30, 28, 0, 0, 0, 0} },
  2391. },
  2392. .calTargetPower2GHT40 = {
  2393. { {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 0, 0, 0, 0} },
  2394. { {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 0, 0, 0, 0} },
  2395. { {30, 30, 30, 30, 30, 28, 30, 30, 28, 26, 0, 0, 0, 0} },
  2396. },
  2397. .ctlIndex_2G = {
  2398. 0x11, 0x12, 0x15, 0x17, 0x41, 0x42,
  2399. 0x45, 0x47, 0x31, 0x32, 0x35, 0x37,
  2400. },
  2401. .ctl_freqbin_2G = {
  2402. {
  2403. FREQ2FBIN(2412, 1),
  2404. FREQ2FBIN(2417, 1),
  2405. FREQ2FBIN(2457, 1),
  2406. FREQ2FBIN(2462, 1)
  2407. },
  2408. {
  2409. FREQ2FBIN(2412, 1),
  2410. FREQ2FBIN(2417, 1),
  2411. FREQ2FBIN(2462, 1),
  2412. 0xFF,
  2413. },
  2414. {
  2415. FREQ2FBIN(2412, 1),
  2416. FREQ2FBIN(2417, 1),
  2417. FREQ2FBIN(2462, 1),
  2418. 0xFF,
  2419. },
  2420. {
  2421. FREQ2FBIN(2422, 1),
  2422. FREQ2FBIN(2427, 1),
  2423. FREQ2FBIN(2447, 1),
  2424. FREQ2FBIN(2452, 1)
  2425. },
  2426. {
  2427. /* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  2428. /* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  2429. /* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  2430. /* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(2484, 1),
  2431. },
  2432. {
  2433. /* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  2434. /* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  2435. /* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  2436. 0,
  2437. },
  2438. {
  2439. /* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  2440. /* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  2441. FREQ2FBIN(2472, 1),
  2442. 0,
  2443. },
  2444. {
  2445. /* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
  2446. /* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
  2447. /* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
  2448. /* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
  2449. },
  2450. {
  2451. /* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  2452. /* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  2453. /* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  2454. },
  2455. {
  2456. /* Data[9].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  2457. /* Data[9].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  2458. /* Data[9].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  2459. 0
  2460. },
  2461. {
  2462. /* Data[10].ctlEdges[0].bChannel */ FREQ2FBIN(2412, 1),
  2463. /* Data[10].ctlEdges[1].bChannel */ FREQ2FBIN(2417, 1),
  2464. /* Data[10].ctlEdges[2].bChannel */ FREQ2FBIN(2472, 1),
  2465. 0
  2466. },
  2467. {
  2468. /* Data[11].ctlEdges[0].bChannel */ FREQ2FBIN(2422, 1),
  2469. /* Data[11].ctlEdges[1].bChannel */ FREQ2FBIN(2427, 1),
  2470. /* Data[11].ctlEdges[2].bChannel */ FREQ2FBIN(2447, 1),
  2471. /* Data[11].ctlEdges[3].bChannel */ FREQ2FBIN(2462, 1),
  2472. }
  2473. },
  2474. .ctlPowerData_2G = {
  2475. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  2476. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  2477. { { CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 1) } },
  2478. { { CTL(60, 1), CTL(60, 0), CTL(0, 0), CTL(0, 0) } },
  2479. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  2480. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  2481. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0) } },
  2482. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  2483. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  2484. { { CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 0) } },
  2485. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  2486. { { CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 1) } },
  2487. },
  2488. .modalHeader5G = {
  2489. /* 4 idle,t1,t2,b (4 bits per setting) */
  2490. .antCtrlCommon = LE32(0x220),
  2491. /* 4 ra1l1, ra2l1, ra1l2,ra2l2,ra12 */
  2492. .antCtrlCommon2 = LE32(0x44444),
  2493. /* antCtrlChain 6 idle, t,r,rx1,rx12,b (2 bits each) */
  2494. .antCtrlChain = {
  2495. LE16(0x150), LE16(0x150), LE16(0x150),
  2496. },
  2497. /* xatten1DB 3 xatten1_db for AR9280 (0xa20c/b20c 5:0) */
  2498. .xatten1DB = {0x19, 0x19, 0x19},
  2499. /*
  2500. * xatten1Margin[AR9300_MAX_CHAINS]; 3 xatten1_margin
  2501. * for merlin (0xa20c/b20c 16:12
  2502. */
  2503. .xatten1Margin = {0x14, 0x14, 0x14},
  2504. .tempSlope = 70,
  2505. .voltSlope = 0,
  2506. /* spurChans spur channels in usual fbin coding format */
  2507. .spurChans = {0, 0, 0, 0, 0},
  2508. /* noiseFloorThreshCh Check if the register is per chain */
  2509. .noiseFloorThreshCh = {-1, 0, 0},
  2510. .ob = {3, 3, 3}, /* 3 chain */
  2511. .db_stage2 = {3, 3, 3}, /* 3 chain */
  2512. .db_stage3 = {3, 3, 3}, /* doesn't exist for 2G */
  2513. .db_stage4 = {3, 3, 3}, /* don't exist for 2G */
  2514. .xpaBiasLvl = 0,
  2515. .txFrameToDataStart = 0x0e,
  2516. .txFrameToPaOn = 0x0e,
  2517. .txClip = 3, /* 4 bits tx_clip, 4 bits dac_scale_cck */
  2518. .antennaGain = 0,
  2519. .switchSettling = 0x2d,
  2520. .adcDesiredSize = -30,
  2521. .txEndToXpaOff = 0,
  2522. .txEndToRxOn = 0x2,
  2523. .txFrameToXpaOn = 0xe,
  2524. .thresh62 = 28,
  2525. .papdRateMaskHt20 = LE32(0x0cf0e0e0),
  2526. .papdRateMaskHt40 = LE32(0x6cf0e0e0),
  2527. .futureModal = {
  2528. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2529. },
  2530. },
  2531. .base_ext2 = {
  2532. .tempSlopeLow = 35,
  2533. .tempSlopeHigh = 50,
  2534. .xatten1DBLow = {0, 0, 0},
  2535. .xatten1MarginLow = {0, 0, 0},
  2536. .xatten1DBHigh = {0, 0, 0},
  2537. .xatten1MarginHigh = {0, 0, 0}
  2538. },
  2539. .calFreqPier5G = {
  2540. FREQ2FBIN(5180, 0),
  2541. FREQ2FBIN(5220, 0),
  2542. FREQ2FBIN(5320, 0),
  2543. FREQ2FBIN(5400, 0),
  2544. FREQ2FBIN(5500, 0),
  2545. FREQ2FBIN(5600, 0),
  2546. FREQ2FBIN(5700, 0),
  2547. FREQ2FBIN(5785, 0)
  2548. },
  2549. .calPierData5G = {
  2550. {
  2551. {0, 0, 0, 0, 0},
  2552. {0, 0, 0, 0, 0},
  2553. {0, 0, 0, 0, 0},
  2554. {0, 0, 0, 0, 0},
  2555. {0, 0, 0, 0, 0},
  2556. {0, 0, 0, 0, 0},
  2557. {0, 0, 0, 0, 0},
  2558. {0, 0, 0, 0, 0},
  2559. },
  2560. {
  2561. {0, 0, 0, 0, 0},
  2562. {0, 0, 0, 0, 0},
  2563. {0, 0, 0, 0, 0},
  2564. {0, 0, 0, 0, 0},
  2565. {0, 0, 0, 0, 0},
  2566. {0, 0, 0, 0, 0},
  2567. {0, 0, 0, 0, 0},
  2568. {0, 0, 0, 0, 0},
  2569. },
  2570. {
  2571. {0, 0, 0, 0, 0},
  2572. {0, 0, 0, 0, 0},
  2573. {0, 0, 0, 0, 0},
  2574. {0, 0, 0, 0, 0},
  2575. {0, 0, 0, 0, 0},
  2576. {0, 0, 0, 0, 0},
  2577. {0, 0, 0, 0, 0},
  2578. {0, 0, 0, 0, 0},
  2579. },
  2580. },
  2581. .calTarget_freqbin_5G = {
  2582. FREQ2FBIN(5180, 0),
  2583. FREQ2FBIN(5240, 0),
  2584. FREQ2FBIN(5320, 0),
  2585. FREQ2FBIN(5400, 0),
  2586. FREQ2FBIN(5500, 0),
  2587. FREQ2FBIN(5600, 0),
  2588. FREQ2FBIN(5700, 0),
  2589. FREQ2FBIN(5825, 0)
  2590. },
  2591. .calTarget_freqbin_5GHT20 = {
  2592. FREQ2FBIN(5180, 0),
  2593. FREQ2FBIN(5240, 0),
  2594. FREQ2FBIN(5320, 0),
  2595. FREQ2FBIN(5400, 0),
  2596. FREQ2FBIN(5500, 0),
  2597. FREQ2FBIN(5700, 0),
  2598. FREQ2FBIN(5745, 0),
  2599. FREQ2FBIN(5825, 0)
  2600. },
  2601. .calTarget_freqbin_5GHT40 = {
  2602. FREQ2FBIN(5180, 0),
  2603. FREQ2FBIN(5240, 0),
  2604. FREQ2FBIN(5320, 0),
  2605. FREQ2FBIN(5400, 0),
  2606. FREQ2FBIN(5500, 0),
  2607. FREQ2FBIN(5700, 0),
  2608. FREQ2FBIN(5745, 0),
  2609. FREQ2FBIN(5825, 0)
  2610. },
  2611. .calTargetPower5G = {
  2612. /* 6-24,36,48,54 */
  2613. { {30, 30, 28, 24} },
  2614. { {30, 30, 28, 24} },
  2615. { {30, 30, 28, 24} },
  2616. { {30, 30, 28, 24} },
  2617. { {30, 30, 28, 24} },
  2618. { {30, 30, 28, 24} },
  2619. { {30, 30, 28, 24} },
  2620. { {30, 30, 28, 24} },
  2621. },
  2622. .calTargetPower5GHT20 = {
  2623. /*
  2624. * 0_8_16,1-3_9-11_17-19,
  2625. * 4,5,6,7,12,13,14,15,20,21,22,23
  2626. */
  2627. { {30, 30, 30, 28, 24, 20, 30, 28, 24, 20, 0, 0, 0, 0} },
  2628. { {30, 30, 30, 28, 24, 20, 30, 28, 24, 20, 0, 0, 0, 0} },
  2629. { {30, 30, 30, 26, 22, 18, 30, 26, 22, 18, 0, 0, 0, 0} },
  2630. { {30, 30, 30, 26, 22, 18, 30, 26, 22, 18, 0, 0, 0, 0} },
  2631. { {30, 30, 30, 24, 20, 16, 30, 24, 20, 16, 0, 0, 0, 0} },
  2632. { {30, 30, 30, 24, 20, 16, 30, 24, 20, 16, 0, 0, 0, 0} },
  2633. { {30, 30, 30, 22, 18, 14, 30, 22, 18, 14, 0, 0, 0, 0} },
  2634. { {30, 30, 30, 22, 18, 14, 30, 22, 18, 14, 0, 0, 0, 0} },
  2635. },
  2636. .calTargetPower5GHT40 = {
  2637. /*
  2638. * 0_8_16,1-3_9-11_17-19,
  2639. * 4,5,6,7,12,13,14,15,20,21,22,23
  2640. */
  2641. { {28, 28, 28, 26, 22, 18, 28, 26, 22, 18, 0, 0, 0, 0} },
  2642. { {28, 28, 28, 26, 22, 18, 28, 26, 22, 18, 0, 0, 0, 0} },
  2643. { {28, 28, 28, 24, 20, 16, 28, 24, 20, 16, 0, 0, 0, 0} },
  2644. { {28, 28, 28, 24, 20, 16, 28, 24, 20, 16, 0, 0, 0, 0} },
  2645. { {28, 28, 28, 22, 18, 14, 28, 22, 18, 14, 0, 0, 0, 0} },
  2646. { {28, 28, 28, 22, 18, 14, 28, 22, 18, 14, 0, 0, 0, 0} },
  2647. { {28, 28, 28, 20, 16, 12, 28, 20, 16, 12, 0, 0, 0, 0} },
  2648. { {28, 28, 28, 20, 16, 12, 28, 20, 16, 12, 0, 0, 0, 0} },
  2649. },
  2650. .ctlIndex_5G = {
  2651. 0x10, 0x16, 0x18, 0x40, 0x46,
  2652. 0x48, 0x30, 0x36, 0x38
  2653. },
  2654. .ctl_freqbin_5G = {
  2655. {
  2656. /* Data[0].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  2657. /* Data[0].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  2658. /* Data[0].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
  2659. /* Data[0].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  2660. /* Data[0].ctlEdges[4].bChannel */ FREQ2FBIN(5600, 0),
  2661. /* Data[0].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  2662. /* Data[0].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  2663. /* Data[0].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  2664. },
  2665. {
  2666. /* Data[1].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  2667. /* Data[1].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  2668. /* Data[1].ctlEdges[2].bChannel */ FREQ2FBIN(5280, 0),
  2669. /* Data[1].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  2670. /* Data[1].ctlEdges[4].bChannel */ FREQ2FBIN(5520, 0),
  2671. /* Data[1].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  2672. /* Data[1].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  2673. /* Data[1].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  2674. },
  2675. {
  2676. /* Data[2].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  2677. /* Data[2].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
  2678. /* Data[2].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
  2679. /* Data[2].ctlEdges[3].bChannel */ FREQ2FBIN(5310, 0),
  2680. /* Data[2].ctlEdges[4].bChannel */ FREQ2FBIN(5510, 0),
  2681. /* Data[2].ctlEdges[5].bChannel */ FREQ2FBIN(5550, 0),
  2682. /* Data[2].ctlEdges[6].bChannel */ FREQ2FBIN(5670, 0),
  2683. /* Data[2].ctlEdges[7].bChannel */ FREQ2FBIN(5755, 0)
  2684. },
  2685. {
  2686. /* Data[3].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  2687. /* Data[3].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
  2688. /* Data[3].ctlEdges[2].bChannel */ FREQ2FBIN(5260, 0),
  2689. /* Data[3].ctlEdges[3].bChannel */ FREQ2FBIN(5320, 0),
  2690. /* Data[3].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
  2691. /* Data[3].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  2692. /* Data[3].ctlEdges[6].bChannel */ 0xFF,
  2693. /* Data[3].ctlEdges[7].bChannel */ 0xFF,
  2694. },
  2695. {
  2696. /* Data[4].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  2697. /* Data[4].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  2698. /* Data[4].ctlEdges[2].bChannel */ FREQ2FBIN(5500, 0),
  2699. /* Data[4].ctlEdges[3].bChannel */ FREQ2FBIN(5700, 0),
  2700. /* Data[4].ctlEdges[4].bChannel */ 0xFF,
  2701. /* Data[4].ctlEdges[5].bChannel */ 0xFF,
  2702. /* Data[4].ctlEdges[6].bChannel */ 0xFF,
  2703. /* Data[4].ctlEdges[7].bChannel */ 0xFF,
  2704. },
  2705. {
  2706. /* Data[5].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  2707. /* Data[5].ctlEdges[1].bChannel */ FREQ2FBIN(5270, 0),
  2708. /* Data[5].ctlEdges[2].bChannel */ FREQ2FBIN(5310, 0),
  2709. /* Data[5].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
  2710. /* Data[5].ctlEdges[4].bChannel */ FREQ2FBIN(5590, 0),
  2711. /* Data[5].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
  2712. /* Data[5].ctlEdges[6].bChannel */ 0xFF,
  2713. /* Data[5].ctlEdges[7].bChannel */ 0xFF
  2714. },
  2715. {
  2716. /* Data[6].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  2717. /* Data[6].ctlEdges[1].bChannel */ FREQ2FBIN(5200, 0),
  2718. /* Data[6].ctlEdges[2].bChannel */ FREQ2FBIN(5220, 0),
  2719. /* Data[6].ctlEdges[3].bChannel */ FREQ2FBIN(5260, 0),
  2720. /* Data[6].ctlEdges[4].bChannel */ FREQ2FBIN(5500, 0),
  2721. /* Data[6].ctlEdges[5].bChannel */ FREQ2FBIN(5600, 0),
  2722. /* Data[6].ctlEdges[6].bChannel */ FREQ2FBIN(5700, 0),
  2723. /* Data[6].ctlEdges[7].bChannel */ FREQ2FBIN(5745, 0)
  2724. },
  2725. {
  2726. /* Data[7].ctlEdges[0].bChannel */ FREQ2FBIN(5180, 0),
  2727. /* Data[7].ctlEdges[1].bChannel */ FREQ2FBIN(5260, 0),
  2728. /* Data[7].ctlEdges[2].bChannel */ FREQ2FBIN(5320, 0),
  2729. /* Data[7].ctlEdges[3].bChannel */ FREQ2FBIN(5500, 0),
  2730. /* Data[7].ctlEdges[4].bChannel */ FREQ2FBIN(5560, 0),
  2731. /* Data[7].ctlEdges[5].bChannel */ FREQ2FBIN(5700, 0),
  2732. /* Data[7].ctlEdges[6].bChannel */ FREQ2FBIN(5745, 0),
  2733. /* Data[7].ctlEdges[7].bChannel */ FREQ2FBIN(5825, 0)
  2734. },
  2735. {
  2736. /* Data[8].ctlEdges[0].bChannel */ FREQ2FBIN(5190, 0),
  2737. /* Data[8].ctlEdges[1].bChannel */ FREQ2FBIN(5230, 0),
  2738. /* Data[8].ctlEdges[2].bChannel */ FREQ2FBIN(5270, 0),
  2739. /* Data[8].ctlEdges[3].bChannel */ FREQ2FBIN(5510, 0),
  2740. /* Data[8].ctlEdges[4].bChannel */ FREQ2FBIN(5550, 0),
  2741. /* Data[8].ctlEdges[5].bChannel */ FREQ2FBIN(5670, 0),
  2742. /* Data[8].ctlEdges[6].bChannel */ FREQ2FBIN(5755, 0),
  2743. /* Data[8].ctlEdges[7].bChannel */ FREQ2FBIN(5795, 0)
  2744. }
  2745. },
  2746. .ctlPowerData_5G = {
  2747. {
  2748. {
  2749. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2750. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2751. }
  2752. },
  2753. {
  2754. {
  2755. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2756. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2757. }
  2758. },
  2759. {
  2760. {
  2761. CTL(60, 0), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  2762. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2763. }
  2764. },
  2765. {
  2766. {
  2767. CTL(60, 0), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2768. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  2769. }
  2770. },
  2771. {
  2772. {
  2773. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2774. CTL(60, 0), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  2775. }
  2776. },
  2777. {
  2778. {
  2779. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2780. CTL(60, 1), CTL(60, 0), CTL(60, 0), CTL(60, 0),
  2781. }
  2782. },
  2783. {
  2784. {
  2785. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2786. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 1),
  2787. }
  2788. },
  2789. {
  2790. {
  2791. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  2792. CTL(60, 1), CTL(60, 1), CTL(60, 1), CTL(60, 0),
  2793. }
  2794. },
  2795. {
  2796. {
  2797. CTL(60, 1), CTL(60, 0), CTL(60, 1), CTL(60, 1),
  2798. CTL(60, 1), CTL(60, 1), CTL(60, 0), CTL(60, 1),
  2799. }
  2800. },
  2801. }
  2802. };
  2803. static const struct ar9300_eeprom *ar9300_eep_templates[] = {
  2804. &ar9300_default,
  2805. &ar9300_x112,
  2806. &ar9300_h116,
  2807. &ar9300_h112,
  2808. &ar9300_x113,
  2809. };
  2810. static const struct ar9300_eeprom *ar9003_eeprom_struct_find_by_id(int id)
  2811. {
  2812. #define N_LOOP (sizeof(ar9300_eep_templates) / sizeof(ar9300_eep_templates[0]))
  2813. int it;
  2814. for (it = 0; it < N_LOOP; it++)
  2815. if (ar9300_eep_templates[it]->templateVersion == id)
  2816. return ar9300_eep_templates[it];
  2817. return NULL;
  2818. #undef N_LOOP
  2819. }
  2820. static u16 ath9k_hw_fbin2freq(u8 fbin, bool is2GHz)
  2821. {
  2822. if (fbin == AR5416_BCHAN_UNUSED)
  2823. return fbin;
  2824. return (u16) ((is2GHz) ? (2300 + fbin) : (4800 + 5 * fbin));
  2825. }
  2826. static int ath9k_hw_ar9300_check_eeprom(struct ath_hw *ah)
  2827. {
  2828. return 0;
  2829. }
  2830. static int interpolate(int x, int xa, int xb, int ya, int yb)
  2831. {
  2832. int bf, factor, plus;
  2833. bf = 2 * (yb - ya) * (x - xa) / (xb - xa);
  2834. factor = bf / 2;
  2835. plus = bf % 2;
  2836. return ya + factor + plus;
  2837. }
  2838. static u32 ath9k_hw_ar9300_get_eeprom(struct ath_hw *ah,
  2839. enum eeprom_param param)
  2840. {
  2841. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  2842. struct ar9300_base_eep_hdr *pBase = &eep->baseEepHeader;
  2843. switch (param) {
  2844. case EEP_MAC_LSW:
  2845. return eep->macAddr[0] << 8 | eep->macAddr[1];
  2846. case EEP_MAC_MID:
  2847. return eep->macAddr[2] << 8 | eep->macAddr[3];
  2848. case EEP_MAC_MSW:
  2849. return eep->macAddr[4] << 8 | eep->macAddr[5];
  2850. case EEP_REG_0:
  2851. return le16_to_cpu(pBase->regDmn[0]);
  2852. case EEP_REG_1:
  2853. return le16_to_cpu(pBase->regDmn[1]);
  2854. case EEP_OP_CAP:
  2855. return pBase->deviceCap;
  2856. case EEP_OP_MODE:
  2857. return pBase->opCapFlags.opFlags;
  2858. case EEP_RF_SILENT:
  2859. return pBase->rfSilent;
  2860. case EEP_TX_MASK:
  2861. return (pBase->txrxMask >> 4) & 0xf;
  2862. case EEP_RX_MASK:
  2863. return pBase->txrxMask & 0xf;
  2864. case EEP_DRIVE_STRENGTH:
  2865. #define AR9300_EEP_BASE_DRIV_STRENGTH 0x1
  2866. return pBase->miscConfiguration & AR9300_EEP_BASE_DRIV_STRENGTH;
  2867. case EEP_INTERNAL_REGULATOR:
  2868. /* Bit 4 is internal regulator flag */
  2869. return (pBase->featureEnable & 0x10) >> 4;
  2870. case EEP_SWREG:
  2871. return le32_to_cpu(pBase->swreg);
  2872. case EEP_PAPRD:
  2873. return !!(pBase->featureEnable & BIT(5));
  2874. case EEP_CHAIN_MASK_REDUCE:
  2875. return (pBase->miscConfiguration >> 0x3) & 0x1;
  2876. case EEP_ANT_DIV_CTL1:
  2877. return le32_to_cpu(eep->base_ext1.ant_div_control);
  2878. default:
  2879. return 0;
  2880. }
  2881. }
  2882. static bool ar9300_eeprom_read_byte(struct ath_common *common, int address,
  2883. u8 *buffer)
  2884. {
  2885. u16 val;
  2886. if (unlikely(!ath9k_hw_nvram_read(common, address / 2, &val)))
  2887. return false;
  2888. *buffer = (val >> (8 * (address % 2))) & 0xff;
  2889. return true;
  2890. }
  2891. static bool ar9300_eeprom_read_word(struct ath_common *common, int address,
  2892. u8 *buffer)
  2893. {
  2894. u16 val;
  2895. if (unlikely(!ath9k_hw_nvram_read(common, address / 2, &val)))
  2896. return false;
  2897. buffer[0] = val >> 8;
  2898. buffer[1] = val & 0xff;
  2899. return true;
  2900. }
  2901. static bool ar9300_read_eeprom(struct ath_hw *ah, int address, u8 *buffer,
  2902. int count)
  2903. {
  2904. struct ath_common *common = ath9k_hw_common(ah);
  2905. int i;
  2906. if ((address < 0) || ((address + count) / 2 > AR9300_EEPROM_SIZE - 1)) {
  2907. ath_dbg(common, ATH_DBG_EEPROM,
  2908. "eeprom address not in range\n");
  2909. return false;
  2910. }
  2911. /*
  2912. * Since we're reading the bytes in reverse order from a little-endian
  2913. * word stream, an even address means we only use the lower half of
  2914. * the 16-bit word at that address
  2915. */
  2916. if (address % 2 == 0) {
  2917. if (!ar9300_eeprom_read_byte(common, address--, buffer++))
  2918. goto error;
  2919. count--;
  2920. }
  2921. for (i = 0; i < count / 2; i++) {
  2922. if (!ar9300_eeprom_read_word(common, address, buffer))
  2923. goto error;
  2924. address -= 2;
  2925. buffer += 2;
  2926. }
  2927. if (count % 2)
  2928. if (!ar9300_eeprom_read_byte(common, address, buffer))
  2929. goto error;
  2930. return true;
  2931. error:
  2932. ath_dbg(common, ATH_DBG_EEPROM,
  2933. "unable to read eeprom region at offset %d\n", address);
  2934. return false;
  2935. }
  2936. static bool ar9300_otp_read_word(struct ath_hw *ah, int addr, u32 *data)
  2937. {
  2938. REG_READ(ah, AR9300_OTP_BASE + (4 * addr));
  2939. if (!ath9k_hw_wait(ah, AR9300_OTP_STATUS, AR9300_OTP_STATUS_TYPE,
  2940. AR9300_OTP_STATUS_VALID, 1000))
  2941. return false;
  2942. *data = REG_READ(ah, AR9300_OTP_READ_DATA);
  2943. return true;
  2944. }
  2945. static bool ar9300_read_otp(struct ath_hw *ah, int address, u8 *buffer,
  2946. int count)
  2947. {
  2948. u32 data;
  2949. int i;
  2950. for (i = 0; i < count; i++) {
  2951. int offset = 8 * ((address - i) % 4);
  2952. if (!ar9300_otp_read_word(ah, (address - i) / 4, &data))
  2953. return false;
  2954. buffer[i] = (data >> offset) & 0xff;
  2955. }
  2956. return true;
  2957. }
  2958. static void ar9300_comp_hdr_unpack(u8 *best, int *code, int *reference,
  2959. int *length, int *major, int *minor)
  2960. {
  2961. unsigned long value[4];
  2962. value[0] = best[0];
  2963. value[1] = best[1];
  2964. value[2] = best[2];
  2965. value[3] = best[3];
  2966. *code = ((value[0] >> 5) & 0x0007);
  2967. *reference = (value[0] & 0x001f) | ((value[1] >> 2) & 0x0020);
  2968. *length = ((value[1] << 4) & 0x07f0) | ((value[2] >> 4) & 0x000f);
  2969. *major = (value[2] & 0x000f);
  2970. *minor = (value[3] & 0x00ff);
  2971. }
  2972. static u16 ar9300_comp_cksum(u8 *data, int dsize)
  2973. {
  2974. int it, checksum = 0;
  2975. for (it = 0; it < dsize; it++) {
  2976. checksum += data[it];
  2977. checksum &= 0xffff;
  2978. }
  2979. return checksum;
  2980. }
  2981. static bool ar9300_uncompress_block(struct ath_hw *ah,
  2982. u8 *mptr,
  2983. int mdataSize,
  2984. u8 *block,
  2985. int size)
  2986. {
  2987. int it;
  2988. int spot;
  2989. int offset;
  2990. int length;
  2991. struct ath_common *common = ath9k_hw_common(ah);
  2992. spot = 0;
  2993. for (it = 0; it < size; it += (length+2)) {
  2994. offset = block[it];
  2995. offset &= 0xff;
  2996. spot += offset;
  2997. length = block[it+1];
  2998. length &= 0xff;
  2999. if (length > 0 && spot >= 0 && spot+length <= mdataSize) {
  3000. ath_dbg(common, ATH_DBG_EEPROM,
  3001. "Restore at %d: spot=%d offset=%d length=%d\n",
  3002. it, spot, offset, length);
  3003. memcpy(&mptr[spot], &block[it+2], length);
  3004. spot += length;
  3005. } else if (length > 0) {
  3006. ath_dbg(common, ATH_DBG_EEPROM,
  3007. "Bad restore at %d: spot=%d offset=%d length=%d\n",
  3008. it, spot, offset, length);
  3009. return false;
  3010. }
  3011. }
  3012. return true;
  3013. }
  3014. static int ar9300_compress_decision(struct ath_hw *ah,
  3015. int it,
  3016. int code,
  3017. int reference,
  3018. u8 *mptr,
  3019. u8 *word, int length, int mdata_size)
  3020. {
  3021. struct ath_common *common = ath9k_hw_common(ah);
  3022. u8 *dptr;
  3023. const struct ar9300_eeprom *eep = NULL;
  3024. switch (code) {
  3025. case _CompressNone:
  3026. if (length != mdata_size) {
  3027. ath_dbg(common, ATH_DBG_EEPROM,
  3028. "EEPROM structure size mismatch memory=%d eeprom=%d\n",
  3029. mdata_size, length);
  3030. return -1;
  3031. }
  3032. memcpy(mptr, (u8 *) (word + COMP_HDR_LEN), length);
  3033. ath_dbg(common, ATH_DBG_EEPROM,
  3034. "restored eeprom %d: uncompressed, length %d\n",
  3035. it, length);
  3036. break;
  3037. case _CompressBlock:
  3038. if (reference == 0) {
  3039. dptr = mptr;
  3040. } else {
  3041. eep = ar9003_eeprom_struct_find_by_id(reference);
  3042. if (eep == NULL) {
  3043. ath_dbg(common, ATH_DBG_EEPROM,
  3044. "cant find reference eeprom struct %d\n",
  3045. reference);
  3046. return -1;
  3047. }
  3048. memcpy(mptr, eep, mdata_size);
  3049. }
  3050. ath_dbg(common, ATH_DBG_EEPROM,
  3051. "restore eeprom %d: block, reference %d, length %d\n",
  3052. it, reference, length);
  3053. ar9300_uncompress_block(ah, mptr, mdata_size,
  3054. (u8 *) (word + COMP_HDR_LEN), length);
  3055. break;
  3056. default:
  3057. ath_dbg(common, ATH_DBG_EEPROM,
  3058. "unknown compression code %d\n", code);
  3059. return -1;
  3060. }
  3061. return 0;
  3062. }
  3063. typedef bool (*eeprom_read_op)(struct ath_hw *ah, int address, u8 *buffer,
  3064. int count);
  3065. static bool ar9300_check_header(void *data)
  3066. {
  3067. u32 *word = data;
  3068. return !(*word == 0 || *word == ~0);
  3069. }
  3070. static bool ar9300_check_eeprom_header(struct ath_hw *ah, eeprom_read_op read,
  3071. int base_addr)
  3072. {
  3073. u8 header[4];
  3074. if (!read(ah, base_addr, header, 4))
  3075. return false;
  3076. return ar9300_check_header(header);
  3077. }
  3078. static int ar9300_eeprom_restore_flash(struct ath_hw *ah, u8 *mptr,
  3079. int mdata_size)
  3080. {
  3081. struct ath_common *common = ath9k_hw_common(ah);
  3082. u16 *data = (u16 *) mptr;
  3083. int i;
  3084. for (i = 0; i < mdata_size / 2; i++, data++)
  3085. ath9k_hw_nvram_read(common, i, data);
  3086. return 0;
  3087. }
  3088. /*
  3089. * Read the configuration data from the eeprom.
  3090. * The data can be put in any specified memory buffer.
  3091. *
  3092. * Returns -1 on error.
  3093. * Returns address of next memory location on success.
  3094. */
  3095. static int ar9300_eeprom_restore_internal(struct ath_hw *ah,
  3096. u8 *mptr, int mdata_size)
  3097. {
  3098. #define MDEFAULT 15
  3099. #define MSTATE 100
  3100. int cptr;
  3101. u8 *word;
  3102. int code;
  3103. int reference, length, major, minor;
  3104. int osize;
  3105. int it;
  3106. u16 checksum, mchecksum;
  3107. struct ath_common *common = ath9k_hw_common(ah);
  3108. eeprom_read_op read;
  3109. if (ath9k_hw_use_flash(ah))
  3110. return ar9300_eeprom_restore_flash(ah, mptr, mdata_size);
  3111. word = kzalloc(2048, GFP_KERNEL);
  3112. if (!word)
  3113. return -1;
  3114. memcpy(mptr, &ar9300_default, mdata_size);
  3115. read = ar9300_read_eeprom;
  3116. if (AR_SREV_9485(ah))
  3117. cptr = AR9300_BASE_ADDR_4K;
  3118. else
  3119. cptr = AR9300_BASE_ADDR;
  3120. ath_dbg(common, ATH_DBG_EEPROM,
  3121. "Trying EEPROM accesss at Address 0x%04x\n", cptr);
  3122. if (ar9300_check_eeprom_header(ah, read, cptr))
  3123. goto found;
  3124. cptr = AR9300_BASE_ADDR_512;
  3125. ath_dbg(common, ATH_DBG_EEPROM,
  3126. "Trying EEPROM accesss at Address 0x%04x\n", cptr);
  3127. if (ar9300_check_eeprom_header(ah, read, cptr))
  3128. goto found;
  3129. read = ar9300_read_otp;
  3130. cptr = AR9300_BASE_ADDR;
  3131. ath_dbg(common, ATH_DBG_EEPROM,
  3132. "Trying OTP accesss at Address 0x%04x\n", cptr);
  3133. if (ar9300_check_eeprom_header(ah, read, cptr))
  3134. goto found;
  3135. cptr = AR9300_BASE_ADDR_512;
  3136. ath_dbg(common, ATH_DBG_EEPROM,
  3137. "Trying OTP accesss at Address 0x%04x\n", cptr);
  3138. if (ar9300_check_eeprom_header(ah, read, cptr))
  3139. goto found;
  3140. goto fail;
  3141. found:
  3142. ath_dbg(common, ATH_DBG_EEPROM, "Found valid EEPROM data\n");
  3143. for (it = 0; it < MSTATE; it++) {
  3144. if (!read(ah, cptr, word, COMP_HDR_LEN))
  3145. goto fail;
  3146. if (!ar9300_check_header(word))
  3147. break;
  3148. ar9300_comp_hdr_unpack(word, &code, &reference,
  3149. &length, &major, &minor);
  3150. ath_dbg(common, ATH_DBG_EEPROM,
  3151. "Found block at %x: code=%d ref=%d length=%d major=%d minor=%d\n",
  3152. cptr, code, reference, length, major, minor);
  3153. if ((!AR_SREV_9485(ah) && length >= 1024) ||
  3154. (AR_SREV_9485(ah) && length >= (4 * 1024))) {
  3155. ath_dbg(common, ATH_DBG_EEPROM,
  3156. "Skipping bad header\n");
  3157. cptr -= COMP_HDR_LEN;
  3158. continue;
  3159. }
  3160. osize = length;
  3161. read(ah, cptr, word, COMP_HDR_LEN + osize + COMP_CKSUM_LEN);
  3162. checksum = ar9300_comp_cksum(&word[COMP_HDR_LEN], length);
  3163. mchecksum = word[COMP_HDR_LEN + osize] |
  3164. (word[COMP_HDR_LEN + osize + 1] << 8);
  3165. ath_dbg(common, ATH_DBG_EEPROM,
  3166. "checksum %x %x\n", checksum, mchecksum);
  3167. if (checksum == mchecksum) {
  3168. ar9300_compress_decision(ah, it, code, reference, mptr,
  3169. word, length, mdata_size);
  3170. } else {
  3171. ath_dbg(common, ATH_DBG_EEPROM,
  3172. "skipping block with bad checksum\n");
  3173. }
  3174. cptr -= (COMP_HDR_LEN + osize + COMP_CKSUM_LEN);
  3175. }
  3176. kfree(word);
  3177. return cptr;
  3178. fail:
  3179. kfree(word);
  3180. return -1;
  3181. }
  3182. /*
  3183. * Restore the configuration structure by reading the eeprom.
  3184. * This function destroys any existing in-memory structure
  3185. * content.
  3186. */
  3187. static bool ath9k_hw_ar9300_fill_eeprom(struct ath_hw *ah)
  3188. {
  3189. u8 *mptr = (u8 *) &ah->eeprom.ar9300_eep;
  3190. if (ar9300_eeprom_restore_internal(ah, mptr,
  3191. sizeof(struct ar9300_eeprom)) < 0)
  3192. return false;
  3193. return true;
  3194. }
  3195. /* XXX: review hardware docs */
  3196. static int ath9k_hw_ar9300_get_eeprom_ver(struct ath_hw *ah)
  3197. {
  3198. return ah->eeprom.ar9300_eep.eepromVersion;
  3199. }
  3200. /* XXX: could be read from the eepromVersion, not sure yet */
  3201. static int ath9k_hw_ar9300_get_eeprom_rev(struct ath_hw *ah)
  3202. {
  3203. return 0;
  3204. }
  3205. static s32 ar9003_hw_xpa_bias_level_get(struct ath_hw *ah, bool is2ghz)
  3206. {
  3207. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3208. if (is2ghz)
  3209. return eep->modalHeader2G.xpaBiasLvl;
  3210. else
  3211. return eep->modalHeader5G.xpaBiasLvl;
  3212. }
  3213. static void ar9003_hw_xpa_bias_level_apply(struct ath_hw *ah, bool is2ghz)
  3214. {
  3215. int bias = ar9003_hw_xpa_bias_level_get(ah, is2ghz);
  3216. if (AR_SREV_9485(ah))
  3217. REG_RMW_FIELD(ah, AR_CH0_TOP2, AR_CH0_TOP2_XPABIASLVL, bias);
  3218. else {
  3219. REG_RMW_FIELD(ah, AR_CH0_TOP, AR_CH0_TOP_XPABIASLVL, bias);
  3220. REG_RMW_FIELD(ah, AR_CH0_THERM, AR_CH0_THERM_XPABIASLVL_MSB,
  3221. bias >> 2);
  3222. REG_RMW_FIELD(ah, AR_CH0_THERM, AR_CH0_THERM_XPASHORT2GND, 1);
  3223. }
  3224. }
  3225. static u32 ar9003_hw_ant_ctrl_common_get(struct ath_hw *ah, bool is2ghz)
  3226. {
  3227. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3228. __le32 val;
  3229. if (is2ghz)
  3230. val = eep->modalHeader2G.antCtrlCommon;
  3231. else
  3232. val = eep->modalHeader5G.antCtrlCommon;
  3233. return le32_to_cpu(val);
  3234. }
  3235. static u32 ar9003_hw_ant_ctrl_common_2_get(struct ath_hw *ah, bool is2ghz)
  3236. {
  3237. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3238. __le32 val;
  3239. if (is2ghz)
  3240. val = eep->modalHeader2G.antCtrlCommon2;
  3241. else
  3242. val = eep->modalHeader5G.antCtrlCommon2;
  3243. return le32_to_cpu(val);
  3244. }
  3245. static u16 ar9003_hw_ant_ctrl_chain_get(struct ath_hw *ah,
  3246. int chain,
  3247. bool is2ghz)
  3248. {
  3249. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3250. __le16 val = 0;
  3251. if (chain >= 0 && chain < AR9300_MAX_CHAINS) {
  3252. if (is2ghz)
  3253. val = eep->modalHeader2G.antCtrlChain[chain];
  3254. else
  3255. val = eep->modalHeader5G.antCtrlChain[chain];
  3256. }
  3257. return le16_to_cpu(val);
  3258. }
  3259. static void ar9003_hw_ant_ctrl_apply(struct ath_hw *ah, bool is2ghz)
  3260. {
  3261. u32 value = ar9003_hw_ant_ctrl_common_get(ah, is2ghz);
  3262. REG_RMW_FIELD(ah, AR_PHY_SWITCH_COM, AR_SWITCH_TABLE_COM_ALL, value);
  3263. value = ar9003_hw_ant_ctrl_common_2_get(ah, is2ghz);
  3264. REG_RMW_FIELD(ah, AR_PHY_SWITCH_COM_2, AR_SWITCH_TABLE_COM2_ALL, value);
  3265. value = ar9003_hw_ant_ctrl_chain_get(ah, 0, is2ghz);
  3266. REG_RMW_FIELD(ah, AR_PHY_SWITCH_CHAIN_0, AR_SWITCH_TABLE_ALL, value);
  3267. if (!AR_SREV_9485(ah)) {
  3268. value = ar9003_hw_ant_ctrl_chain_get(ah, 1, is2ghz);
  3269. REG_RMW_FIELD(ah, AR_PHY_SWITCH_CHAIN_1, AR_SWITCH_TABLE_ALL,
  3270. value);
  3271. value = ar9003_hw_ant_ctrl_chain_get(ah, 2, is2ghz);
  3272. REG_RMW_FIELD(ah, AR_PHY_SWITCH_CHAIN_2, AR_SWITCH_TABLE_ALL,
  3273. value);
  3274. }
  3275. if (AR_SREV_9485(ah)) {
  3276. value = ath9k_hw_ar9300_get_eeprom(ah, EEP_ANT_DIV_CTL1);
  3277. REG_RMW_FIELD(ah, AR_PHY_MC_GAIN_CTRL, AR_ANT_DIV_CTRL_ALL,
  3278. value);
  3279. REG_RMW_FIELD(ah, AR_PHY_MC_GAIN_CTRL, AR_ANT_DIV_ENABLE,
  3280. value >> 6);
  3281. REG_RMW_FIELD(ah, AR_PHY_CCK_DETECT, AR_FAST_DIV_ENABLE,
  3282. value >> 7);
  3283. }
  3284. }
  3285. static void ar9003_hw_drive_strength_apply(struct ath_hw *ah)
  3286. {
  3287. int drive_strength;
  3288. unsigned long reg;
  3289. drive_strength = ath9k_hw_ar9300_get_eeprom(ah, EEP_DRIVE_STRENGTH);
  3290. if (!drive_strength)
  3291. return;
  3292. reg = REG_READ(ah, AR_PHY_65NM_CH0_BIAS1);
  3293. reg &= ~0x00ffffc0;
  3294. reg |= 0x5 << 21;
  3295. reg |= 0x5 << 18;
  3296. reg |= 0x5 << 15;
  3297. reg |= 0x5 << 12;
  3298. reg |= 0x5 << 9;
  3299. reg |= 0x5 << 6;
  3300. REG_WRITE(ah, AR_PHY_65NM_CH0_BIAS1, reg);
  3301. reg = REG_READ(ah, AR_PHY_65NM_CH0_BIAS2);
  3302. reg &= ~0xffffffe0;
  3303. reg |= 0x5 << 29;
  3304. reg |= 0x5 << 26;
  3305. reg |= 0x5 << 23;
  3306. reg |= 0x5 << 20;
  3307. reg |= 0x5 << 17;
  3308. reg |= 0x5 << 14;
  3309. reg |= 0x5 << 11;
  3310. reg |= 0x5 << 8;
  3311. reg |= 0x5 << 5;
  3312. REG_WRITE(ah, AR_PHY_65NM_CH0_BIAS2, reg);
  3313. reg = REG_READ(ah, AR_PHY_65NM_CH0_BIAS4);
  3314. reg &= ~0xff800000;
  3315. reg |= 0x5 << 29;
  3316. reg |= 0x5 << 26;
  3317. reg |= 0x5 << 23;
  3318. REG_WRITE(ah, AR_PHY_65NM_CH0_BIAS4, reg);
  3319. }
  3320. static u16 ar9003_hw_atten_chain_get(struct ath_hw *ah, int chain,
  3321. struct ath9k_channel *chan)
  3322. {
  3323. int f[3], t[3];
  3324. u16 value;
  3325. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3326. if (chain >= 0 && chain < 3) {
  3327. if (IS_CHAN_2GHZ(chan))
  3328. return eep->modalHeader2G.xatten1DB[chain];
  3329. else if (eep->base_ext2.xatten1DBLow[chain] != 0) {
  3330. t[0] = eep->base_ext2.xatten1DBLow[chain];
  3331. f[0] = 5180;
  3332. t[1] = eep->modalHeader5G.xatten1DB[chain];
  3333. f[1] = 5500;
  3334. t[2] = eep->base_ext2.xatten1DBHigh[chain];
  3335. f[2] = 5785;
  3336. value = ar9003_hw_power_interpolate((s32) chan->channel,
  3337. f, t, 3);
  3338. return value;
  3339. } else
  3340. return eep->modalHeader5G.xatten1DB[chain];
  3341. }
  3342. return 0;
  3343. }
  3344. static u16 ar9003_hw_atten_chain_get_margin(struct ath_hw *ah, int chain,
  3345. struct ath9k_channel *chan)
  3346. {
  3347. int f[3], t[3];
  3348. u16 value;
  3349. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3350. if (chain >= 0 && chain < 3) {
  3351. if (IS_CHAN_2GHZ(chan))
  3352. return eep->modalHeader2G.xatten1Margin[chain];
  3353. else if (eep->base_ext2.xatten1MarginLow[chain] != 0) {
  3354. t[0] = eep->base_ext2.xatten1MarginLow[chain];
  3355. f[0] = 5180;
  3356. t[1] = eep->modalHeader5G.xatten1Margin[chain];
  3357. f[1] = 5500;
  3358. t[2] = eep->base_ext2.xatten1MarginHigh[chain];
  3359. f[2] = 5785;
  3360. value = ar9003_hw_power_interpolate((s32) chan->channel,
  3361. f, t, 3);
  3362. return value;
  3363. } else
  3364. return eep->modalHeader5G.xatten1Margin[chain];
  3365. }
  3366. return 0;
  3367. }
  3368. static void ar9003_hw_atten_apply(struct ath_hw *ah, struct ath9k_channel *chan)
  3369. {
  3370. int i;
  3371. u16 value;
  3372. unsigned long ext_atten_reg[3] = {AR_PHY_EXT_ATTEN_CTL_0,
  3373. AR_PHY_EXT_ATTEN_CTL_1,
  3374. AR_PHY_EXT_ATTEN_CTL_2,
  3375. };
  3376. /* Test value. if 0 then attenuation is unused. Don't load anything. */
  3377. for (i = 0; i < 3; i++) {
  3378. value = ar9003_hw_atten_chain_get(ah, i, chan);
  3379. REG_RMW_FIELD(ah, ext_atten_reg[i],
  3380. AR_PHY_EXT_ATTEN_CTL_XATTEN1_DB, value);
  3381. value = ar9003_hw_atten_chain_get_margin(ah, i, chan);
  3382. REG_RMW_FIELD(ah, ext_atten_reg[i],
  3383. AR_PHY_EXT_ATTEN_CTL_XATTEN1_MARGIN, value);
  3384. }
  3385. }
  3386. static bool is_pmu_set(struct ath_hw *ah, u32 pmu_reg, int pmu_set)
  3387. {
  3388. int timeout = 100;
  3389. while (pmu_set != REG_READ(ah, pmu_reg)) {
  3390. if (timeout-- == 0)
  3391. return false;
  3392. REG_WRITE(ah, pmu_reg, pmu_set);
  3393. udelay(10);
  3394. }
  3395. return true;
  3396. }
  3397. static void ar9003_hw_internal_regulator_apply(struct ath_hw *ah)
  3398. {
  3399. int internal_regulator =
  3400. ath9k_hw_ar9300_get_eeprom(ah, EEP_INTERNAL_REGULATOR);
  3401. if (internal_regulator) {
  3402. if (AR_SREV_9485(ah)) {
  3403. int reg_pmu_set;
  3404. reg_pmu_set = REG_READ(ah, AR_PHY_PMU2) & ~AR_PHY_PMU2_PGM;
  3405. REG_WRITE(ah, AR_PHY_PMU2, reg_pmu_set);
  3406. if (!is_pmu_set(ah, AR_PHY_PMU2, reg_pmu_set))
  3407. return;
  3408. reg_pmu_set = (5 << 1) | (7 << 4) | (1 << 8) |
  3409. (7 << 14) | (6 << 17) | (1 << 20) |
  3410. (3 << 24) | (1 << 28);
  3411. REG_WRITE(ah, AR_PHY_PMU1, reg_pmu_set);
  3412. if (!is_pmu_set(ah, AR_PHY_PMU1, reg_pmu_set))
  3413. return;
  3414. reg_pmu_set = (REG_READ(ah, AR_PHY_PMU2) & ~0xFFC00000)
  3415. | (4 << 26);
  3416. REG_WRITE(ah, AR_PHY_PMU2, reg_pmu_set);
  3417. if (!is_pmu_set(ah, AR_PHY_PMU2, reg_pmu_set))
  3418. return;
  3419. reg_pmu_set = (REG_READ(ah, AR_PHY_PMU2) & ~0x00200000)
  3420. | (1 << 21);
  3421. REG_WRITE(ah, AR_PHY_PMU2, reg_pmu_set);
  3422. if (!is_pmu_set(ah, AR_PHY_PMU2, reg_pmu_set))
  3423. return;
  3424. } else {
  3425. /* Internal regulator is ON. Write swreg register. */
  3426. int swreg = ath9k_hw_ar9300_get_eeprom(ah, EEP_SWREG);
  3427. REG_WRITE(ah, AR_RTC_REG_CONTROL1,
  3428. REG_READ(ah, AR_RTC_REG_CONTROL1) &
  3429. (~AR_RTC_REG_CONTROL1_SWREG_PROGRAM));
  3430. REG_WRITE(ah, AR_RTC_REG_CONTROL0, swreg);
  3431. /* Set REG_CONTROL1.SWREG_PROGRAM */
  3432. REG_WRITE(ah, AR_RTC_REG_CONTROL1,
  3433. REG_READ(ah,
  3434. AR_RTC_REG_CONTROL1) |
  3435. AR_RTC_REG_CONTROL1_SWREG_PROGRAM);
  3436. }
  3437. } else {
  3438. if (AR_SREV_9485(ah)) {
  3439. REG_RMW_FIELD(ah, AR_PHY_PMU2, AR_PHY_PMU2_PGM, 0);
  3440. while (REG_READ_FIELD(ah, AR_PHY_PMU2,
  3441. AR_PHY_PMU2_PGM))
  3442. udelay(10);
  3443. REG_RMW_FIELD(ah, AR_PHY_PMU1, AR_PHY_PMU1_PWD, 0x1);
  3444. while (!REG_READ_FIELD(ah, AR_PHY_PMU1,
  3445. AR_PHY_PMU1_PWD))
  3446. udelay(10);
  3447. REG_RMW_FIELD(ah, AR_PHY_PMU2, AR_PHY_PMU2_PGM, 0x1);
  3448. while (!REG_READ_FIELD(ah, AR_PHY_PMU2,
  3449. AR_PHY_PMU2_PGM))
  3450. udelay(10);
  3451. } else
  3452. REG_WRITE(ah, AR_RTC_SLEEP_CLK,
  3453. (REG_READ(ah,
  3454. AR_RTC_SLEEP_CLK) |
  3455. AR_RTC_FORCE_SWREG_PRD));
  3456. }
  3457. }
  3458. static void ar9003_hw_apply_tuning_caps(struct ath_hw *ah)
  3459. {
  3460. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3461. u8 tuning_caps_param = eep->baseEepHeader.params_for_tuning_caps[0];
  3462. if (eep->baseEepHeader.featureEnable & 0x40) {
  3463. tuning_caps_param &= 0x7f;
  3464. REG_RMW_FIELD(ah, AR_CH0_XTAL, AR_CH0_XTAL_CAPINDAC,
  3465. tuning_caps_param);
  3466. REG_RMW_FIELD(ah, AR_CH0_XTAL, AR_CH0_XTAL_CAPOUTDAC,
  3467. tuning_caps_param);
  3468. }
  3469. }
  3470. static void ath9k_hw_ar9300_set_board_values(struct ath_hw *ah,
  3471. struct ath9k_channel *chan)
  3472. {
  3473. ar9003_hw_xpa_bias_level_apply(ah, IS_CHAN_2GHZ(chan));
  3474. ar9003_hw_ant_ctrl_apply(ah, IS_CHAN_2GHZ(chan));
  3475. ar9003_hw_drive_strength_apply(ah);
  3476. ar9003_hw_atten_apply(ah, chan);
  3477. ar9003_hw_internal_regulator_apply(ah);
  3478. if (AR_SREV_9485(ah))
  3479. ar9003_hw_apply_tuning_caps(ah);
  3480. }
  3481. static void ath9k_hw_ar9300_set_addac(struct ath_hw *ah,
  3482. struct ath9k_channel *chan)
  3483. {
  3484. }
  3485. /*
  3486. * Returns the interpolated y value corresponding to the specified x value
  3487. * from the np ordered pairs of data (px,py).
  3488. * The pairs do not have to be in any order.
  3489. * If the specified x value is less than any of the px,
  3490. * the returned y value is equal to the py for the lowest px.
  3491. * If the specified x value is greater than any of the px,
  3492. * the returned y value is equal to the py for the highest px.
  3493. */
  3494. static int ar9003_hw_power_interpolate(int32_t x,
  3495. int32_t *px, int32_t *py, u_int16_t np)
  3496. {
  3497. int ip = 0;
  3498. int lx = 0, ly = 0, lhave = 0;
  3499. int hx = 0, hy = 0, hhave = 0;
  3500. int dx = 0;
  3501. int y = 0;
  3502. lhave = 0;
  3503. hhave = 0;
  3504. /* identify best lower and higher x calibration measurement */
  3505. for (ip = 0; ip < np; ip++) {
  3506. dx = x - px[ip];
  3507. /* this measurement is higher than our desired x */
  3508. if (dx <= 0) {
  3509. if (!hhave || dx > (x - hx)) {
  3510. /* new best higher x measurement */
  3511. hx = px[ip];
  3512. hy = py[ip];
  3513. hhave = 1;
  3514. }
  3515. }
  3516. /* this measurement is lower than our desired x */
  3517. if (dx >= 0) {
  3518. if (!lhave || dx < (x - lx)) {
  3519. /* new best lower x measurement */
  3520. lx = px[ip];
  3521. ly = py[ip];
  3522. lhave = 1;
  3523. }
  3524. }
  3525. }
  3526. /* the low x is good */
  3527. if (lhave) {
  3528. /* so is the high x */
  3529. if (hhave) {
  3530. /* they're the same, so just pick one */
  3531. if (hx == lx)
  3532. y = ly;
  3533. else /* interpolate */
  3534. y = interpolate(x, lx, hx, ly, hy);
  3535. } else /* only low is good, use it */
  3536. y = ly;
  3537. } else if (hhave) /* only high is good, use it */
  3538. y = hy;
  3539. else /* nothing is good,this should never happen unless np=0, ???? */
  3540. y = -(1 << 30);
  3541. return y;
  3542. }
  3543. static u8 ar9003_hw_eeprom_get_tgt_pwr(struct ath_hw *ah,
  3544. u16 rateIndex, u16 freq, bool is2GHz)
  3545. {
  3546. u16 numPiers, i;
  3547. s32 targetPowerArray[AR9300_NUM_5G_20_TARGET_POWERS];
  3548. s32 freqArray[AR9300_NUM_5G_20_TARGET_POWERS];
  3549. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3550. struct cal_tgt_pow_legacy *pEepromTargetPwr;
  3551. u8 *pFreqBin;
  3552. if (is2GHz) {
  3553. numPiers = AR9300_NUM_2G_20_TARGET_POWERS;
  3554. pEepromTargetPwr = eep->calTargetPower2G;
  3555. pFreqBin = eep->calTarget_freqbin_2G;
  3556. } else {
  3557. numPiers = AR9300_NUM_5G_20_TARGET_POWERS;
  3558. pEepromTargetPwr = eep->calTargetPower5G;
  3559. pFreqBin = eep->calTarget_freqbin_5G;
  3560. }
  3561. /*
  3562. * create array of channels and targetpower from
  3563. * targetpower piers stored on eeprom
  3564. */
  3565. for (i = 0; i < numPiers; i++) {
  3566. freqArray[i] = FBIN2FREQ(pFreqBin[i], is2GHz);
  3567. targetPowerArray[i] = pEepromTargetPwr[i].tPow2x[rateIndex];
  3568. }
  3569. /* interpolate to get target power for given frequency */
  3570. return (u8) ar9003_hw_power_interpolate((s32) freq,
  3571. freqArray,
  3572. targetPowerArray, numPiers);
  3573. }
  3574. static u8 ar9003_hw_eeprom_get_ht20_tgt_pwr(struct ath_hw *ah,
  3575. u16 rateIndex,
  3576. u16 freq, bool is2GHz)
  3577. {
  3578. u16 numPiers, i;
  3579. s32 targetPowerArray[AR9300_NUM_5G_20_TARGET_POWERS];
  3580. s32 freqArray[AR9300_NUM_5G_20_TARGET_POWERS];
  3581. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3582. struct cal_tgt_pow_ht *pEepromTargetPwr;
  3583. u8 *pFreqBin;
  3584. if (is2GHz) {
  3585. numPiers = AR9300_NUM_2G_20_TARGET_POWERS;
  3586. pEepromTargetPwr = eep->calTargetPower2GHT20;
  3587. pFreqBin = eep->calTarget_freqbin_2GHT20;
  3588. } else {
  3589. numPiers = AR9300_NUM_5G_20_TARGET_POWERS;
  3590. pEepromTargetPwr = eep->calTargetPower5GHT20;
  3591. pFreqBin = eep->calTarget_freqbin_5GHT20;
  3592. }
  3593. /*
  3594. * create array of channels and targetpower
  3595. * from targetpower piers stored on eeprom
  3596. */
  3597. for (i = 0; i < numPiers; i++) {
  3598. freqArray[i] = FBIN2FREQ(pFreqBin[i], is2GHz);
  3599. targetPowerArray[i] = pEepromTargetPwr[i].tPow2x[rateIndex];
  3600. }
  3601. /* interpolate to get target power for given frequency */
  3602. return (u8) ar9003_hw_power_interpolate((s32) freq,
  3603. freqArray,
  3604. targetPowerArray, numPiers);
  3605. }
  3606. static u8 ar9003_hw_eeprom_get_ht40_tgt_pwr(struct ath_hw *ah,
  3607. u16 rateIndex,
  3608. u16 freq, bool is2GHz)
  3609. {
  3610. u16 numPiers, i;
  3611. s32 targetPowerArray[AR9300_NUM_5G_40_TARGET_POWERS];
  3612. s32 freqArray[AR9300_NUM_5G_40_TARGET_POWERS];
  3613. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3614. struct cal_tgt_pow_ht *pEepromTargetPwr;
  3615. u8 *pFreqBin;
  3616. if (is2GHz) {
  3617. numPiers = AR9300_NUM_2G_40_TARGET_POWERS;
  3618. pEepromTargetPwr = eep->calTargetPower2GHT40;
  3619. pFreqBin = eep->calTarget_freqbin_2GHT40;
  3620. } else {
  3621. numPiers = AR9300_NUM_5G_40_TARGET_POWERS;
  3622. pEepromTargetPwr = eep->calTargetPower5GHT40;
  3623. pFreqBin = eep->calTarget_freqbin_5GHT40;
  3624. }
  3625. /*
  3626. * create array of channels and targetpower from
  3627. * targetpower piers stored on eeprom
  3628. */
  3629. for (i = 0; i < numPiers; i++) {
  3630. freqArray[i] = FBIN2FREQ(pFreqBin[i], is2GHz);
  3631. targetPowerArray[i] = pEepromTargetPwr[i].tPow2x[rateIndex];
  3632. }
  3633. /* interpolate to get target power for given frequency */
  3634. return (u8) ar9003_hw_power_interpolate((s32) freq,
  3635. freqArray,
  3636. targetPowerArray, numPiers);
  3637. }
  3638. static u8 ar9003_hw_eeprom_get_cck_tgt_pwr(struct ath_hw *ah,
  3639. u16 rateIndex, u16 freq)
  3640. {
  3641. u16 numPiers = AR9300_NUM_2G_CCK_TARGET_POWERS, i;
  3642. s32 targetPowerArray[AR9300_NUM_2G_CCK_TARGET_POWERS];
  3643. s32 freqArray[AR9300_NUM_2G_CCK_TARGET_POWERS];
  3644. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3645. struct cal_tgt_pow_legacy *pEepromTargetPwr = eep->calTargetPowerCck;
  3646. u8 *pFreqBin = eep->calTarget_freqbin_Cck;
  3647. /*
  3648. * create array of channels and targetpower from
  3649. * targetpower piers stored on eeprom
  3650. */
  3651. for (i = 0; i < numPiers; i++) {
  3652. freqArray[i] = FBIN2FREQ(pFreqBin[i], 1);
  3653. targetPowerArray[i] = pEepromTargetPwr[i].tPow2x[rateIndex];
  3654. }
  3655. /* interpolate to get target power for given frequency */
  3656. return (u8) ar9003_hw_power_interpolate((s32) freq,
  3657. freqArray,
  3658. targetPowerArray, numPiers);
  3659. }
  3660. /* Set tx power registers to array of values passed in */
  3661. static int ar9003_hw_tx_power_regwrite(struct ath_hw *ah, u8 * pPwrArray)
  3662. {
  3663. #define POW_SM(_r, _s) (((_r) & 0x3f) << (_s))
  3664. /* make sure forced gain is not set */
  3665. REG_WRITE(ah, 0xa458, 0);
  3666. /* Write the OFDM power per rate set */
  3667. /* 6 (LSB), 9, 12, 18 (MSB) */
  3668. REG_WRITE(ah, 0xa3c0,
  3669. POW_SM(pPwrArray[ALL_TARGET_LEGACY_6_24], 24) |
  3670. POW_SM(pPwrArray[ALL_TARGET_LEGACY_6_24], 16) |
  3671. POW_SM(pPwrArray[ALL_TARGET_LEGACY_6_24], 8) |
  3672. POW_SM(pPwrArray[ALL_TARGET_LEGACY_6_24], 0));
  3673. /* 24 (LSB), 36, 48, 54 (MSB) */
  3674. REG_WRITE(ah, 0xa3c4,
  3675. POW_SM(pPwrArray[ALL_TARGET_LEGACY_54], 24) |
  3676. POW_SM(pPwrArray[ALL_TARGET_LEGACY_48], 16) |
  3677. POW_SM(pPwrArray[ALL_TARGET_LEGACY_36], 8) |
  3678. POW_SM(pPwrArray[ALL_TARGET_LEGACY_6_24], 0));
  3679. /* Write the CCK power per rate set */
  3680. /* 1L (LSB), reserved, 2L, 2S (MSB) */
  3681. REG_WRITE(ah, 0xa3c8,
  3682. POW_SM(pPwrArray[ALL_TARGET_LEGACY_1L_5L], 24) |
  3683. POW_SM(pPwrArray[ALL_TARGET_LEGACY_1L_5L], 16) |
  3684. /* POW_SM(txPowerTimes2, 8) | this is reserved for AR9003 */
  3685. POW_SM(pPwrArray[ALL_TARGET_LEGACY_1L_5L], 0));
  3686. /* 5.5L (LSB), 5.5S, 11L, 11S (MSB) */
  3687. REG_WRITE(ah, 0xa3cc,
  3688. POW_SM(pPwrArray[ALL_TARGET_LEGACY_11S], 24) |
  3689. POW_SM(pPwrArray[ALL_TARGET_LEGACY_11L], 16) |
  3690. POW_SM(pPwrArray[ALL_TARGET_LEGACY_5S], 8) |
  3691. POW_SM(pPwrArray[ALL_TARGET_LEGACY_1L_5L], 0)
  3692. );
  3693. /* Write the HT20 power per rate set */
  3694. /* 0/8/16 (LSB), 1-3/9-11/17-19, 4, 5 (MSB) */
  3695. REG_WRITE(ah, 0xa3d0,
  3696. POW_SM(pPwrArray[ALL_TARGET_HT20_5], 24) |
  3697. POW_SM(pPwrArray[ALL_TARGET_HT20_4], 16) |
  3698. POW_SM(pPwrArray[ALL_TARGET_HT20_1_3_9_11_17_19], 8) |
  3699. POW_SM(pPwrArray[ALL_TARGET_HT20_0_8_16], 0)
  3700. );
  3701. /* 6 (LSB), 7, 12, 13 (MSB) */
  3702. REG_WRITE(ah, 0xa3d4,
  3703. POW_SM(pPwrArray[ALL_TARGET_HT20_13], 24) |
  3704. POW_SM(pPwrArray[ALL_TARGET_HT20_12], 16) |
  3705. POW_SM(pPwrArray[ALL_TARGET_HT20_7], 8) |
  3706. POW_SM(pPwrArray[ALL_TARGET_HT20_6], 0)
  3707. );
  3708. /* 14 (LSB), 15, 20, 21 */
  3709. REG_WRITE(ah, 0xa3e4,
  3710. POW_SM(pPwrArray[ALL_TARGET_HT20_21], 24) |
  3711. POW_SM(pPwrArray[ALL_TARGET_HT20_20], 16) |
  3712. POW_SM(pPwrArray[ALL_TARGET_HT20_15], 8) |
  3713. POW_SM(pPwrArray[ALL_TARGET_HT20_14], 0)
  3714. );
  3715. /* Mixed HT20 and HT40 rates */
  3716. /* HT20 22 (LSB), HT20 23, HT40 22, HT40 23 (MSB) */
  3717. REG_WRITE(ah, 0xa3e8,
  3718. POW_SM(pPwrArray[ALL_TARGET_HT40_23], 24) |
  3719. POW_SM(pPwrArray[ALL_TARGET_HT40_22], 16) |
  3720. POW_SM(pPwrArray[ALL_TARGET_HT20_23], 8) |
  3721. POW_SM(pPwrArray[ALL_TARGET_HT20_22], 0)
  3722. );
  3723. /*
  3724. * Write the HT40 power per rate set
  3725. * correct PAR difference between HT40 and HT20/LEGACY
  3726. * 0/8/16 (LSB), 1-3/9-11/17-19, 4, 5 (MSB)
  3727. */
  3728. REG_WRITE(ah, 0xa3d8,
  3729. POW_SM(pPwrArray[ALL_TARGET_HT40_5], 24) |
  3730. POW_SM(pPwrArray[ALL_TARGET_HT40_4], 16) |
  3731. POW_SM(pPwrArray[ALL_TARGET_HT40_1_3_9_11_17_19], 8) |
  3732. POW_SM(pPwrArray[ALL_TARGET_HT40_0_8_16], 0)
  3733. );
  3734. /* 6 (LSB), 7, 12, 13 (MSB) */
  3735. REG_WRITE(ah, 0xa3dc,
  3736. POW_SM(pPwrArray[ALL_TARGET_HT40_13], 24) |
  3737. POW_SM(pPwrArray[ALL_TARGET_HT40_12], 16) |
  3738. POW_SM(pPwrArray[ALL_TARGET_HT40_7], 8) |
  3739. POW_SM(pPwrArray[ALL_TARGET_HT40_6], 0)
  3740. );
  3741. /* 14 (LSB), 15, 20, 21 */
  3742. REG_WRITE(ah, 0xa3ec,
  3743. POW_SM(pPwrArray[ALL_TARGET_HT40_21], 24) |
  3744. POW_SM(pPwrArray[ALL_TARGET_HT40_20], 16) |
  3745. POW_SM(pPwrArray[ALL_TARGET_HT40_15], 8) |
  3746. POW_SM(pPwrArray[ALL_TARGET_HT40_14], 0)
  3747. );
  3748. return 0;
  3749. #undef POW_SM
  3750. }
  3751. static void ar9003_hw_set_target_power_eeprom(struct ath_hw *ah, u16 freq,
  3752. u8 *targetPowerValT2)
  3753. {
  3754. /* XXX: hard code for now, need to get from eeprom struct */
  3755. u8 ht40PowerIncForPdadc = 0;
  3756. bool is2GHz = false;
  3757. unsigned int i = 0;
  3758. struct ath_common *common = ath9k_hw_common(ah);
  3759. if (freq < 4000)
  3760. is2GHz = true;
  3761. targetPowerValT2[ALL_TARGET_LEGACY_6_24] =
  3762. ar9003_hw_eeprom_get_tgt_pwr(ah, LEGACY_TARGET_RATE_6_24, freq,
  3763. is2GHz);
  3764. targetPowerValT2[ALL_TARGET_LEGACY_36] =
  3765. ar9003_hw_eeprom_get_tgt_pwr(ah, LEGACY_TARGET_RATE_36, freq,
  3766. is2GHz);
  3767. targetPowerValT2[ALL_TARGET_LEGACY_48] =
  3768. ar9003_hw_eeprom_get_tgt_pwr(ah, LEGACY_TARGET_RATE_48, freq,
  3769. is2GHz);
  3770. targetPowerValT2[ALL_TARGET_LEGACY_54] =
  3771. ar9003_hw_eeprom_get_tgt_pwr(ah, LEGACY_TARGET_RATE_54, freq,
  3772. is2GHz);
  3773. targetPowerValT2[ALL_TARGET_LEGACY_1L_5L] =
  3774. ar9003_hw_eeprom_get_cck_tgt_pwr(ah, LEGACY_TARGET_RATE_1L_5L,
  3775. freq);
  3776. targetPowerValT2[ALL_TARGET_LEGACY_5S] =
  3777. ar9003_hw_eeprom_get_cck_tgt_pwr(ah, LEGACY_TARGET_RATE_5S, freq);
  3778. targetPowerValT2[ALL_TARGET_LEGACY_11L] =
  3779. ar9003_hw_eeprom_get_cck_tgt_pwr(ah, LEGACY_TARGET_RATE_11L, freq);
  3780. targetPowerValT2[ALL_TARGET_LEGACY_11S] =
  3781. ar9003_hw_eeprom_get_cck_tgt_pwr(ah, LEGACY_TARGET_RATE_11S, freq);
  3782. targetPowerValT2[ALL_TARGET_HT20_0_8_16] =
  3783. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_0_8_16, freq,
  3784. is2GHz);
  3785. targetPowerValT2[ALL_TARGET_HT20_1_3_9_11_17_19] =
  3786. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_1_3_9_11_17_19,
  3787. freq, is2GHz);
  3788. targetPowerValT2[ALL_TARGET_HT20_4] =
  3789. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_4, freq,
  3790. is2GHz);
  3791. targetPowerValT2[ALL_TARGET_HT20_5] =
  3792. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_5, freq,
  3793. is2GHz);
  3794. targetPowerValT2[ALL_TARGET_HT20_6] =
  3795. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_6, freq,
  3796. is2GHz);
  3797. targetPowerValT2[ALL_TARGET_HT20_7] =
  3798. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_7, freq,
  3799. is2GHz);
  3800. targetPowerValT2[ALL_TARGET_HT20_12] =
  3801. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_12, freq,
  3802. is2GHz);
  3803. targetPowerValT2[ALL_TARGET_HT20_13] =
  3804. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_13, freq,
  3805. is2GHz);
  3806. targetPowerValT2[ALL_TARGET_HT20_14] =
  3807. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_14, freq,
  3808. is2GHz);
  3809. targetPowerValT2[ALL_TARGET_HT20_15] =
  3810. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_15, freq,
  3811. is2GHz);
  3812. targetPowerValT2[ALL_TARGET_HT20_20] =
  3813. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_20, freq,
  3814. is2GHz);
  3815. targetPowerValT2[ALL_TARGET_HT20_21] =
  3816. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_21, freq,
  3817. is2GHz);
  3818. targetPowerValT2[ALL_TARGET_HT20_22] =
  3819. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_22, freq,
  3820. is2GHz);
  3821. targetPowerValT2[ALL_TARGET_HT20_23] =
  3822. ar9003_hw_eeprom_get_ht20_tgt_pwr(ah, HT_TARGET_RATE_23, freq,
  3823. is2GHz);
  3824. targetPowerValT2[ALL_TARGET_HT40_0_8_16] =
  3825. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_0_8_16, freq,
  3826. is2GHz) + ht40PowerIncForPdadc;
  3827. targetPowerValT2[ALL_TARGET_HT40_1_3_9_11_17_19] =
  3828. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_1_3_9_11_17_19,
  3829. freq,
  3830. is2GHz) + ht40PowerIncForPdadc;
  3831. targetPowerValT2[ALL_TARGET_HT40_4] =
  3832. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_4, freq,
  3833. is2GHz) + ht40PowerIncForPdadc;
  3834. targetPowerValT2[ALL_TARGET_HT40_5] =
  3835. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_5, freq,
  3836. is2GHz) + ht40PowerIncForPdadc;
  3837. targetPowerValT2[ALL_TARGET_HT40_6] =
  3838. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_6, freq,
  3839. is2GHz) + ht40PowerIncForPdadc;
  3840. targetPowerValT2[ALL_TARGET_HT40_7] =
  3841. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_7, freq,
  3842. is2GHz) + ht40PowerIncForPdadc;
  3843. targetPowerValT2[ALL_TARGET_HT40_12] =
  3844. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_12, freq,
  3845. is2GHz) + ht40PowerIncForPdadc;
  3846. targetPowerValT2[ALL_TARGET_HT40_13] =
  3847. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_13, freq,
  3848. is2GHz) + ht40PowerIncForPdadc;
  3849. targetPowerValT2[ALL_TARGET_HT40_14] =
  3850. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_14, freq,
  3851. is2GHz) + ht40PowerIncForPdadc;
  3852. targetPowerValT2[ALL_TARGET_HT40_15] =
  3853. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_15, freq,
  3854. is2GHz) + ht40PowerIncForPdadc;
  3855. targetPowerValT2[ALL_TARGET_HT40_20] =
  3856. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_20, freq,
  3857. is2GHz) + ht40PowerIncForPdadc;
  3858. targetPowerValT2[ALL_TARGET_HT40_21] =
  3859. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_21, freq,
  3860. is2GHz) + ht40PowerIncForPdadc;
  3861. targetPowerValT2[ALL_TARGET_HT40_22] =
  3862. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_22, freq,
  3863. is2GHz) + ht40PowerIncForPdadc;
  3864. targetPowerValT2[ALL_TARGET_HT40_23] =
  3865. ar9003_hw_eeprom_get_ht40_tgt_pwr(ah, HT_TARGET_RATE_23, freq,
  3866. is2GHz) + ht40PowerIncForPdadc;
  3867. for (i = 0; i < ar9300RateSize; i++) {
  3868. ath_dbg(common, ATH_DBG_EEPROM,
  3869. "TPC[%02d] 0x%08x\n", i, targetPowerValT2[i]);
  3870. }
  3871. }
  3872. static int ar9003_hw_cal_pier_get(struct ath_hw *ah,
  3873. int mode,
  3874. int ipier,
  3875. int ichain,
  3876. int *pfrequency,
  3877. int *pcorrection,
  3878. int *ptemperature, int *pvoltage)
  3879. {
  3880. u8 *pCalPier;
  3881. struct ar9300_cal_data_per_freq_op_loop *pCalPierStruct;
  3882. int is2GHz;
  3883. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3884. struct ath_common *common = ath9k_hw_common(ah);
  3885. if (ichain >= AR9300_MAX_CHAINS) {
  3886. ath_dbg(common, ATH_DBG_EEPROM,
  3887. "Invalid chain index, must be less than %d\n",
  3888. AR9300_MAX_CHAINS);
  3889. return -1;
  3890. }
  3891. if (mode) { /* 5GHz */
  3892. if (ipier >= AR9300_NUM_5G_CAL_PIERS) {
  3893. ath_dbg(common, ATH_DBG_EEPROM,
  3894. "Invalid 5GHz cal pier index, must be less than %d\n",
  3895. AR9300_NUM_5G_CAL_PIERS);
  3896. return -1;
  3897. }
  3898. pCalPier = &(eep->calFreqPier5G[ipier]);
  3899. pCalPierStruct = &(eep->calPierData5G[ichain][ipier]);
  3900. is2GHz = 0;
  3901. } else {
  3902. if (ipier >= AR9300_NUM_2G_CAL_PIERS) {
  3903. ath_dbg(common, ATH_DBG_EEPROM,
  3904. "Invalid 2GHz cal pier index, must be less than %d\n",
  3905. AR9300_NUM_2G_CAL_PIERS);
  3906. return -1;
  3907. }
  3908. pCalPier = &(eep->calFreqPier2G[ipier]);
  3909. pCalPierStruct = &(eep->calPierData2G[ichain][ipier]);
  3910. is2GHz = 1;
  3911. }
  3912. *pfrequency = FBIN2FREQ(*pCalPier, is2GHz);
  3913. *pcorrection = pCalPierStruct->refPower;
  3914. *ptemperature = pCalPierStruct->tempMeas;
  3915. *pvoltage = pCalPierStruct->voltMeas;
  3916. return 0;
  3917. }
  3918. static int ar9003_hw_power_control_override(struct ath_hw *ah,
  3919. int frequency,
  3920. int *correction,
  3921. int *voltage, int *temperature)
  3922. {
  3923. int tempSlope = 0;
  3924. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  3925. int f[3], t[3];
  3926. REG_RMW(ah, AR_PHY_TPC_11_B0,
  3927. (correction[0] << AR_PHY_TPC_OLPC_GAIN_DELTA_S),
  3928. AR_PHY_TPC_OLPC_GAIN_DELTA);
  3929. if (ah->caps.tx_chainmask & BIT(1))
  3930. REG_RMW(ah, AR_PHY_TPC_11_B1,
  3931. (correction[1] << AR_PHY_TPC_OLPC_GAIN_DELTA_S),
  3932. AR_PHY_TPC_OLPC_GAIN_DELTA);
  3933. if (ah->caps.tx_chainmask & BIT(2))
  3934. REG_RMW(ah, AR_PHY_TPC_11_B2,
  3935. (correction[2] << AR_PHY_TPC_OLPC_GAIN_DELTA_S),
  3936. AR_PHY_TPC_OLPC_GAIN_DELTA);
  3937. /* enable open loop power control on chip */
  3938. REG_RMW(ah, AR_PHY_TPC_6_B0,
  3939. (3 << AR_PHY_TPC_6_ERROR_EST_MODE_S),
  3940. AR_PHY_TPC_6_ERROR_EST_MODE);
  3941. if (ah->caps.tx_chainmask & BIT(1))
  3942. REG_RMW(ah, AR_PHY_TPC_6_B1,
  3943. (3 << AR_PHY_TPC_6_ERROR_EST_MODE_S),
  3944. AR_PHY_TPC_6_ERROR_EST_MODE);
  3945. if (ah->caps.tx_chainmask & BIT(2))
  3946. REG_RMW(ah, AR_PHY_TPC_6_B2,
  3947. (3 << AR_PHY_TPC_6_ERROR_EST_MODE_S),
  3948. AR_PHY_TPC_6_ERROR_EST_MODE);
  3949. /*
  3950. * enable temperature compensation
  3951. * Need to use register names
  3952. */
  3953. if (frequency < 4000)
  3954. tempSlope = eep->modalHeader2G.tempSlope;
  3955. else if (eep->base_ext2.tempSlopeLow != 0) {
  3956. t[0] = eep->base_ext2.tempSlopeLow;
  3957. f[0] = 5180;
  3958. t[1] = eep->modalHeader5G.tempSlope;
  3959. f[1] = 5500;
  3960. t[2] = eep->base_ext2.tempSlopeHigh;
  3961. f[2] = 5785;
  3962. tempSlope = ar9003_hw_power_interpolate((s32) frequency,
  3963. f, t, 3);
  3964. } else
  3965. tempSlope = eep->modalHeader5G.tempSlope;
  3966. REG_RMW_FIELD(ah, AR_PHY_TPC_19, AR_PHY_TPC_19_ALPHA_THERM, tempSlope);
  3967. REG_RMW_FIELD(ah, AR_PHY_TPC_18, AR_PHY_TPC_18_THERM_CAL_VALUE,
  3968. temperature[0]);
  3969. return 0;
  3970. }
  3971. /* Apply the recorded correction values. */
  3972. static int ar9003_hw_calibration_apply(struct ath_hw *ah, int frequency)
  3973. {
  3974. int ichain, ipier, npier;
  3975. int mode;
  3976. int lfrequency[AR9300_MAX_CHAINS],
  3977. lcorrection[AR9300_MAX_CHAINS],
  3978. ltemperature[AR9300_MAX_CHAINS], lvoltage[AR9300_MAX_CHAINS];
  3979. int hfrequency[AR9300_MAX_CHAINS],
  3980. hcorrection[AR9300_MAX_CHAINS],
  3981. htemperature[AR9300_MAX_CHAINS], hvoltage[AR9300_MAX_CHAINS];
  3982. int fdiff;
  3983. int correction[AR9300_MAX_CHAINS],
  3984. voltage[AR9300_MAX_CHAINS], temperature[AR9300_MAX_CHAINS];
  3985. int pfrequency, pcorrection, ptemperature, pvoltage;
  3986. struct ath_common *common = ath9k_hw_common(ah);
  3987. mode = (frequency >= 4000);
  3988. if (mode)
  3989. npier = AR9300_NUM_5G_CAL_PIERS;
  3990. else
  3991. npier = AR9300_NUM_2G_CAL_PIERS;
  3992. for (ichain = 0; ichain < AR9300_MAX_CHAINS; ichain++) {
  3993. lfrequency[ichain] = 0;
  3994. hfrequency[ichain] = 100000;
  3995. }
  3996. /* identify best lower and higher frequency calibration measurement */
  3997. for (ichain = 0; ichain < AR9300_MAX_CHAINS; ichain++) {
  3998. for (ipier = 0; ipier < npier; ipier++) {
  3999. if (!ar9003_hw_cal_pier_get(ah, mode, ipier, ichain,
  4000. &pfrequency, &pcorrection,
  4001. &ptemperature, &pvoltage)) {
  4002. fdiff = frequency - pfrequency;
  4003. /*
  4004. * this measurement is higher than
  4005. * our desired frequency
  4006. */
  4007. if (fdiff <= 0) {
  4008. if (hfrequency[ichain] <= 0 ||
  4009. hfrequency[ichain] >= 100000 ||
  4010. fdiff >
  4011. (frequency - hfrequency[ichain])) {
  4012. /*
  4013. * new best higher
  4014. * frequency measurement
  4015. */
  4016. hfrequency[ichain] = pfrequency;
  4017. hcorrection[ichain] =
  4018. pcorrection;
  4019. htemperature[ichain] =
  4020. ptemperature;
  4021. hvoltage[ichain] = pvoltage;
  4022. }
  4023. }
  4024. if (fdiff >= 0) {
  4025. if (lfrequency[ichain] <= 0
  4026. || fdiff <
  4027. (frequency - lfrequency[ichain])) {
  4028. /*
  4029. * new best lower
  4030. * frequency measurement
  4031. */
  4032. lfrequency[ichain] = pfrequency;
  4033. lcorrection[ichain] =
  4034. pcorrection;
  4035. ltemperature[ichain] =
  4036. ptemperature;
  4037. lvoltage[ichain] = pvoltage;
  4038. }
  4039. }
  4040. }
  4041. }
  4042. }
  4043. /* interpolate */
  4044. for (ichain = 0; ichain < AR9300_MAX_CHAINS; ichain++) {
  4045. ath_dbg(common, ATH_DBG_EEPROM,
  4046. "ch=%d f=%d low=%d %d h=%d %d\n",
  4047. ichain, frequency, lfrequency[ichain],
  4048. lcorrection[ichain], hfrequency[ichain],
  4049. hcorrection[ichain]);
  4050. /* they're the same, so just pick one */
  4051. if (hfrequency[ichain] == lfrequency[ichain]) {
  4052. correction[ichain] = lcorrection[ichain];
  4053. voltage[ichain] = lvoltage[ichain];
  4054. temperature[ichain] = ltemperature[ichain];
  4055. }
  4056. /* the low frequency is good */
  4057. else if (frequency - lfrequency[ichain] < 1000) {
  4058. /* so is the high frequency, interpolate */
  4059. if (hfrequency[ichain] - frequency < 1000) {
  4060. correction[ichain] = interpolate(frequency,
  4061. lfrequency[ichain],
  4062. hfrequency[ichain],
  4063. lcorrection[ichain],
  4064. hcorrection[ichain]);
  4065. temperature[ichain] = interpolate(frequency,
  4066. lfrequency[ichain],
  4067. hfrequency[ichain],
  4068. ltemperature[ichain],
  4069. htemperature[ichain]);
  4070. voltage[ichain] = interpolate(frequency,
  4071. lfrequency[ichain],
  4072. hfrequency[ichain],
  4073. lvoltage[ichain],
  4074. hvoltage[ichain]);
  4075. }
  4076. /* only low is good, use it */
  4077. else {
  4078. correction[ichain] = lcorrection[ichain];
  4079. temperature[ichain] = ltemperature[ichain];
  4080. voltage[ichain] = lvoltage[ichain];
  4081. }
  4082. }
  4083. /* only high is good, use it */
  4084. else if (hfrequency[ichain] - frequency < 1000) {
  4085. correction[ichain] = hcorrection[ichain];
  4086. temperature[ichain] = htemperature[ichain];
  4087. voltage[ichain] = hvoltage[ichain];
  4088. } else { /* nothing is good, presume 0???? */
  4089. correction[ichain] = 0;
  4090. temperature[ichain] = 0;
  4091. voltage[ichain] = 0;
  4092. }
  4093. }
  4094. ar9003_hw_power_control_override(ah, frequency, correction, voltage,
  4095. temperature);
  4096. ath_dbg(common, ATH_DBG_EEPROM,
  4097. "for frequency=%d, calibration correction = %d %d %d\n",
  4098. frequency, correction[0], correction[1], correction[2]);
  4099. return 0;
  4100. }
  4101. static u16 ar9003_hw_get_direct_edge_power(struct ar9300_eeprom *eep,
  4102. int idx,
  4103. int edge,
  4104. bool is2GHz)
  4105. {
  4106. struct cal_ctl_data_2g *ctl_2g = eep->ctlPowerData_2G;
  4107. struct cal_ctl_data_5g *ctl_5g = eep->ctlPowerData_5G;
  4108. if (is2GHz)
  4109. return CTL_EDGE_TPOWER(ctl_2g[idx].ctlEdges[edge]);
  4110. else
  4111. return CTL_EDGE_TPOWER(ctl_5g[idx].ctlEdges[edge]);
  4112. }
  4113. static u16 ar9003_hw_get_indirect_edge_power(struct ar9300_eeprom *eep,
  4114. int idx,
  4115. unsigned int edge,
  4116. u16 freq,
  4117. bool is2GHz)
  4118. {
  4119. struct cal_ctl_data_2g *ctl_2g = eep->ctlPowerData_2G;
  4120. struct cal_ctl_data_5g *ctl_5g = eep->ctlPowerData_5G;
  4121. u8 *ctl_freqbin = is2GHz ?
  4122. &eep->ctl_freqbin_2G[idx][0] :
  4123. &eep->ctl_freqbin_5G[idx][0];
  4124. if (is2GHz) {
  4125. if (ath9k_hw_fbin2freq(ctl_freqbin[edge - 1], 1) < freq &&
  4126. CTL_EDGE_FLAGS(ctl_2g[idx].ctlEdges[edge - 1]))
  4127. return CTL_EDGE_TPOWER(ctl_2g[idx].ctlEdges[edge - 1]);
  4128. } else {
  4129. if (ath9k_hw_fbin2freq(ctl_freqbin[edge - 1], 0) < freq &&
  4130. CTL_EDGE_FLAGS(ctl_5g[idx].ctlEdges[edge - 1]))
  4131. return CTL_EDGE_TPOWER(ctl_5g[idx].ctlEdges[edge - 1]);
  4132. }
  4133. return MAX_RATE_POWER;
  4134. }
  4135. /*
  4136. * Find the maximum conformance test limit for the given channel and CTL info
  4137. */
  4138. static u16 ar9003_hw_get_max_edge_power(struct ar9300_eeprom *eep,
  4139. u16 freq, int idx, bool is2GHz)
  4140. {
  4141. u16 twiceMaxEdgePower = MAX_RATE_POWER;
  4142. u8 *ctl_freqbin = is2GHz ?
  4143. &eep->ctl_freqbin_2G[idx][0] :
  4144. &eep->ctl_freqbin_5G[idx][0];
  4145. u16 num_edges = is2GHz ?
  4146. AR9300_NUM_BAND_EDGES_2G : AR9300_NUM_BAND_EDGES_5G;
  4147. unsigned int edge;
  4148. /* Get the edge power */
  4149. for (edge = 0;
  4150. (edge < num_edges) && (ctl_freqbin[edge] != AR5416_BCHAN_UNUSED);
  4151. edge++) {
  4152. /*
  4153. * If there's an exact channel match or an inband flag set
  4154. * on the lower channel use the given rdEdgePower
  4155. */
  4156. if (freq == ath9k_hw_fbin2freq(ctl_freqbin[edge], is2GHz)) {
  4157. twiceMaxEdgePower =
  4158. ar9003_hw_get_direct_edge_power(eep, idx,
  4159. edge, is2GHz);
  4160. break;
  4161. } else if ((edge > 0) &&
  4162. (freq < ath9k_hw_fbin2freq(ctl_freqbin[edge],
  4163. is2GHz))) {
  4164. twiceMaxEdgePower =
  4165. ar9003_hw_get_indirect_edge_power(eep, idx,
  4166. edge, freq,
  4167. is2GHz);
  4168. /*
  4169. * Leave loop - no more affecting edges possible in
  4170. * this monotonic increasing list
  4171. */
  4172. break;
  4173. }
  4174. }
  4175. return twiceMaxEdgePower;
  4176. }
  4177. static void ar9003_hw_set_power_per_rate_table(struct ath_hw *ah,
  4178. struct ath9k_channel *chan,
  4179. u8 *pPwrArray, u16 cfgCtl,
  4180. u8 twiceAntennaReduction,
  4181. u8 twiceMaxRegulatoryPower,
  4182. u16 powerLimit)
  4183. {
  4184. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  4185. struct ath_common *common = ath9k_hw_common(ah);
  4186. struct ar9300_eeprom *pEepData = &ah->eeprom.ar9300_eep;
  4187. u16 twiceMaxEdgePower = MAX_RATE_POWER;
  4188. static const u16 tpScaleReductionTable[5] = {
  4189. 0, 3, 6, 9, MAX_RATE_POWER
  4190. };
  4191. int i;
  4192. int16_t twiceLargestAntenna;
  4193. u16 scaledPower = 0, minCtlPower, maxRegAllowedPower;
  4194. static const u16 ctlModesFor11a[] = {
  4195. CTL_11A, CTL_5GHT20, CTL_11A_EXT, CTL_5GHT40
  4196. };
  4197. static const u16 ctlModesFor11g[] = {
  4198. CTL_11B, CTL_11G, CTL_2GHT20, CTL_11B_EXT,
  4199. CTL_11G_EXT, CTL_2GHT40
  4200. };
  4201. u16 numCtlModes;
  4202. const u16 *pCtlMode;
  4203. u16 ctlMode, freq;
  4204. struct chan_centers centers;
  4205. u8 *ctlIndex;
  4206. u8 ctlNum;
  4207. u16 twiceMinEdgePower;
  4208. bool is2ghz = IS_CHAN_2GHZ(chan);
  4209. ath9k_hw_get_channel_centers(ah, chan, &centers);
  4210. /* Compute TxPower reduction due to Antenna Gain */
  4211. if (is2ghz)
  4212. twiceLargestAntenna = pEepData->modalHeader2G.antennaGain;
  4213. else
  4214. twiceLargestAntenna = pEepData->modalHeader5G.antennaGain;
  4215. twiceLargestAntenna = (int16_t)min((twiceAntennaReduction) -
  4216. twiceLargestAntenna, 0);
  4217. /*
  4218. * scaledPower is the minimum of the user input power level
  4219. * and the regulatory allowed power level
  4220. */
  4221. maxRegAllowedPower = twiceMaxRegulatoryPower + twiceLargestAntenna;
  4222. if (regulatory->tp_scale != ATH9K_TP_SCALE_MAX) {
  4223. maxRegAllowedPower -=
  4224. (tpScaleReductionTable[(regulatory->tp_scale)] * 2);
  4225. }
  4226. scaledPower = min(powerLimit, maxRegAllowedPower);
  4227. /*
  4228. * Reduce scaled Power by number of chains active to get
  4229. * to per chain tx power level
  4230. */
  4231. switch (ar5416_get_ntxchains(ah->txchainmask)) {
  4232. case 1:
  4233. break;
  4234. case 2:
  4235. scaledPower -= REDUCE_SCALED_POWER_BY_TWO_CHAIN;
  4236. break;
  4237. case 3:
  4238. scaledPower -= REDUCE_SCALED_POWER_BY_THREE_CHAIN;
  4239. break;
  4240. }
  4241. scaledPower = max((u16)0, scaledPower);
  4242. /*
  4243. * Get target powers from EEPROM - our baseline for TX Power
  4244. */
  4245. if (is2ghz) {
  4246. /* Setup for CTL modes */
  4247. /* CTL_11B, CTL_11G, CTL_2GHT20 */
  4248. numCtlModes =
  4249. ARRAY_SIZE(ctlModesFor11g) -
  4250. SUB_NUM_CTL_MODES_AT_2G_40;
  4251. pCtlMode = ctlModesFor11g;
  4252. if (IS_CHAN_HT40(chan))
  4253. /* All 2G CTL's */
  4254. numCtlModes = ARRAY_SIZE(ctlModesFor11g);
  4255. } else {
  4256. /* Setup for CTL modes */
  4257. /* CTL_11A, CTL_5GHT20 */
  4258. numCtlModes = ARRAY_SIZE(ctlModesFor11a) -
  4259. SUB_NUM_CTL_MODES_AT_5G_40;
  4260. pCtlMode = ctlModesFor11a;
  4261. if (IS_CHAN_HT40(chan))
  4262. /* All 5G CTL's */
  4263. numCtlModes = ARRAY_SIZE(ctlModesFor11a);
  4264. }
  4265. /*
  4266. * For MIMO, need to apply regulatory caps individually across
  4267. * dynamically running modes: CCK, OFDM, HT20, HT40
  4268. *
  4269. * The outer loop walks through each possible applicable runtime mode.
  4270. * The inner loop walks through each ctlIndex entry in EEPROM.
  4271. * The ctl value is encoded as [7:4] == test group, [3:0] == test mode.
  4272. */
  4273. for (ctlMode = 0; ctlMode < numCtlModes; ctlMode++) {
  4274. bool isHt40CtlMode = (pCtlMode[ctlMode] == CTL_5GHT40) ||
  4275. (pCtlMode[ctlMode] == CTL_2GHT40);
  4276. if (isHt40CtlMode)
  4277. freq = centers.synth_center;
  4278. else if (pCtlMode[ctlMode] & EXT_ADDITIVE)
  4279. freq = centers.ext_center;
  4280. else
  4281. freq = centers.ctl_center;
  4282. ath_dbg(common, ATH_DBG_REGULATORY,
  4283. "LOOP-Mode ctlMode %d < %d, isHt40CtlMode %d, EXT_ADDITIVE %d\n",
  4284. ctlMode, numCtlModes, isHt40CtlMode,
  4285. (pCtlMode[ctlMode] & EXT_ADDITIVE));
  4286. /* walk through each CTL index stored in EEPROM */
  4287. if (is2ghz) {
  4288. ctlIndex = pEepData->ctlIndex_2G;
  4289. ctlNum = AR9300_NUM_CTLS_2G;
  4290. } else {
  4291. ctlIndex = pEepData->ctlIndex_5G;
  4292. ctlNum = AR9300_NUM_CTLS_5G;
  4293. }
  4294. for (i = 0; (i < ctlNum) && ctlIndex[i]; i++) {
  4295. ath_dbg(common, ATH_DBG_REGULATORY,
  4296. "LOOP-Ctlidx %d: cfgCtl 0x%2.2x pCtlMode 0x%2.2x ctlIndex 0x%2.2x chan %d\n",
  4297. i, cfgCtl, pCtlMode[ctlMode], ctlIndex[i],
  4298. chan->channel);
  4299. /*
  4300. * compare test group from regulatory
  4301. * channel list with test mode from pCtlMode
  4302. * list
  4303. */
  4304. if ((((cfgCtl & ~CTL_MODE_M) |
  4305. (pCtlMode[ctlMode] & CTL_MODE_M)) ==
  4306. ctlIndex[i]) ||
  4307. (((cfgCtl & ~CTL_MODE_M) |
  4308. (pCtlMode[ctlMode] & CTL_MODE_M)) ==
  4309. ((ctlIndex[i] & CTL_MODE_M) |
  4310. SD_NO_CTL))) {
  4311. twiceMinEdgePower =
  4312. ar9003_hw_get_max_edge_power(pEepData,
  4313. freq, i,
  4314. is2ghz);
  4315. if ((cfgCtl & ~CTL_MODE_M) == SD_NO_CTL)
  4316. /*
  4317. * Find the minimum of all CTL
  4318. * edge powers that apply to
  4319. * this channel
  4320. */
  4321. twiceMaxEdgePower =
  4322. min(twiceMaxEdgePower,
  4323. twiceMinEdgePower);
  4324. else {
  4325. /* specific */
  4326. twiceMaxEdgePower =
  4327. twiceMinEdgePower;
  4328. break;
  4329. }
  4330. }
  4331. }
  4332. minCtlPower = (u8)min(twiceMaxEdgePower, scaledPower);
  4333. ath_dbg(common, ATH_DBG_REGULATORY,
  4334. "SEL-Min ctlMode %d pCtlMode %d 2xMaxEdge %d sP %d minCtlPwr %d\n",
  4335. ctlMode, pCtlMode[ctlMode], twiceMaxEdgePower,
  4336. scaledPower, minCtlPower);
  4337. /* Apply ctl mode to correct target power set */
  4338. switch (pCtlMode[ctlMode]) {
  4339. case CTL_11B:
  4340. for (i = ALL_TARGET_LEGACY_1L_5L;
  4341. i <= ALL_TARGET_LEGACY_11S; i++)
  4342. pPwrArray[i] =
  4343. (u8)min((u16)pPwrArray[i],
  4344. minCtlPower);
  4345. break;
  4346. case CTL_11A:
  4347. case CTL_11G:
  4348. for (i = ALL_TARGET_LEGACY_6_24;
  4349. i <= ALL_TARGET_LEGACY_54; i++)
  4350. pPwrArray[i] =
  4351. (u8)min((u16)pPwrArray[i],
  4352. minCtlPower);
  4353. break;
  4354. case CTL_5GHT20:
  4355. case CTL_2GHT20:
  4356. for (i = ALL_TARGET_HT20_0_8_16;
  4357. i <= ALL_TARGET_HT20_21; i++)
  4358. pPwrArray[i] =
  4359. (u8)min((u16)pPwrArray[i],
  4360. minCtlPower);
  4361. pPwrArray[ALL_TARGET_HT20_22] =
  4362. (u8)min((u16)pPwrArray[ALL_TARGET_HT20_22],
  4363. minCtlPower);
  4364. pPwrArray[ALL_TARGET_HT20_23] =
  4365. (u8)min((u16)pPwrArray[ALL_TARGET_HT20_23],
  4366. minCtlPower);
  4367. break;
  4368. case CTL_5GHT40:
  4369. case CTL_2GHT40:
  4370. for (i = ALL_TARGET_HT40_0_8_16;
  4371. i <= ALL_TARGET_HT40_23; i++)
  4372. pPwrArray[i] =
  4373. (u8)min((u16)pPwrArray[i],
  4374. minCtlPower);
  4375. break;
  4376. default:
  4377. break;
  4378. }
  4379. } /* end ctl mode checking */
  4380. }
  4381. static inline u8 mcsidx_to_tgtpwridx(unsigned int mcs_idx, u8 base_pwridx)
  4382. {
  4383. u8 mod_idx = mcs_idx % 8;
  4384. if (mod_idx <= 3)
  4385. return mod_idx ? (base_pwridx + 1) : base_pwridx;
  4386. else
  4387. return base_pwridx + 4 * (mcs_idx / 8) + mod_idx - 2;
  4388. }
  4389. static void ath9k_hw_ar9300_set_txpower(struct ath_hw *ah,
  4390. struct ath9k_channel *chan, u16 cfgCtl,
  4391. u8 twiceAntennaReduction,
  4392. u8 twiceMaxRegulatoryPower,
  4393. u8 powerLimit, bool test)
  4394. {
  4395. struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
  4396. struct ath_common *common = ath9k_hw_common(ah);
  4397. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  4398. struct ar9300_modal_eep_header *modal_hdr;
  4399. u8 targetPowerValT2[ar9300RateSize];
  4400. u8 target_power_val_t2_eep[ar9300RateSize];
  4401. unsigned int i = 0, paprd_scale_factor = 0;
  4402. u8 pwr_idx, min_pwridx = 0;
  4403. ar9003_hw_set_target_power_eeprom(ah, chan->channel, targetPowerValT2);
  4404. if (ah->eep_ops->get_eeprom(ah, EEP_PAPRD)) {
  4405. if (IS_CHAN_2GHZ(chan))
  4406. modal_hdr = &eep->modalHeader2G;
  4407. else
  4408. modal_hdr = &eep->modalHeader5G;
  4409. ah->paprd_ratemask =
  4410. le32_to_cpu(modal_hdr->papdRateMaskHt20) &
  4411. AR9300_PAPRD_RATE_MASK;
  4412. ah->paprd_ratemask_ht40 =
  4413. le32_to_cpu(modal_hdr->papdRateMaskHt40) &
  4414. AR9300_PAPRD_RATE_MASK;
  4415. paprd_scale_factor = ar9003_get_paprd_scale_factor(ah, chan);
  4416. min_pwridx = IS_CHAN_HT40(chan) ? ALL_TARGET_HT40_0_8_16 :
  4417. ALL_TARGET_HT20_0_8_16;
  4418. if (!ah->paprd_table_write_done) {
  4419. memcpy(target_power_val_t2_eep, targetPowerValT2,
  4420. sizeof(targetPowerValT2));
  4421. for (i = 0; i < 24; i++) {
  4422. pwr_idx = mcsidx_to_tgtpwridx(i, min_pwridx);
  4423. if (ah->paprd_ratemask & (1 << i)) {
  4424. if (targetPowerValT2[pwr_idx] &&
  4425. targetPowerValT2[pwr_idx] ==
  4426. target_power_val_t2_eep[pwr_idx])
  4427. targetPowerValT2[pwr_idx] -=
  4428. paprd_scale_factor;
  4429. }
  4430. }
  4431. }
  4432. memcpy(target_power_val_t2_eep, targetPowerValT2,
  4433. sizeof(targetPowerValT2));
  4434. }
  4435. ar9003_hw_set_power_per_rate_table(ah, chan,
  4436. targetPowerValT2, cfgCtl,
  4437. twiceAntennaReduction,
  4438. twiceMaxRegulatoryPower,
  4439. powerLimit);
  4440. if (ah->eep_ops->get_eeprom(ah, EEP_PAPRD)) {
  4441. for (i = 0; i < ar9300RateSize; i++) {
  4442. if ((ah->paprd_ratemask & (1 << i)) &&
  4443. (abs(targetPowerValT2[i] -
  4444. target_power_val_t2_eep[i]) >
  4445. paprd_scale_factor)) {
  4446. ah->paprd_ratemask &= ~(1 << i);
  4447. ath_dbg(common, ATH_DBG_EEPROM,
  4448. "paprd disabled for mcs %d\n", i);
  4449. }
  4450. }
  4451. }
  4452. regulatory->max_power_level = 0;
  4453. for (i = 0; i < ar9300RateSize; i++) {
  4454. if (targetPowerValT2[i] > regulatory->max_power_level)
  4455. regulatory->max_power_level = targetPowerValT2[i];
  4456. }
  4457. if (test)
  4458. return;
  4459. for (i = 0; i < ar9300RateSize; i++) {
  4460. ath_dbg(common, ATH_DBG_EEPROM,
  4461. "TPC[%02d] 0x%08x\n", i, targetPowerValT2[i]);
  4462. }
  4463. /*
  4464. * This is the TX power we send back to driver core,
  4465. * and it can use to pass to userspace to display our
  4466. * currently configured TX power setting.
  4467. *
  4468. * Since power is rate dependent, use one of the indices
  4469. * from the AR9300_Rates enum to select an entry from
  4470. * targetPowerValT2[] to report. Currently returns the
  4471. * power for HT40 MCS 0, HT20 MCS 0, or OFDM 6 Mbps
  4472. * as CCK power is less interesting (?).
  4473. */
  4474. i = ALL_TARGET_LEGACY_6_24; /* legacy */
  4475. if (IS_CHAN_HT40(chan))
  4476. i = ALL_TARGET_HT40_0_8_16; /* ht40 */
  4477. else if (IS_CHAN_HT20(chan))
  4478. i = ALL_TARGET_HT20_0_8_16; /* ht20 */
  4479. ah->txpower_limit = targetPowerValT2[i];
  4480. regulatory->max_power_level = targetPowerValT2[i];
  4481. /* Write target power array to registers */
  4482. ar9003_hw_tx_power_regwrite(ah, targetPowerValT2);
  4483. ar9003_hw_calibration_apply(ah, chan->channel);
  4484. if (IS_CHAN_2GHZ(chan)) {
  4485. if (IS_CHAN_HT40(chan))
  4486. i = ALL_TARGET_HT40_0_8_16;
  4487. else
  4488. i = ALL_TARGET_HT20_0_8_16;
  4489. } else {
  4490. if (IS_CHAN_HT40(chan))
  4491. i = ALL_TARGET_HT40_7;
  4492. else
  4493. i = ALL_TARGET_HT20_7;
  4494. }
  4495. ah->paprd_target_power = targetPowerValT2[i];
  4496. }
  4497. static u16 ath9k_hw_ar9300_get_spur_channel(struct ath_hw *ah,
  4498. u16 i, bool is2GHz)
  4499. {
  4500. return AR_NO_SPUR;
  4501. }
  4502. s32 ar9003_hw_get_tx_gain_idx(struct ath_hw *ah)
  4503. {
  4504. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  4505. return (eep->baseEepHeader.txrxgain >> 4) & 0xf; /* bits 7:4 */
  4506. }
  4507. s32 ar9003_hw_get_rx_gain_idx(struct ath_hw *ah)
  4508. {
  4509. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  4510. return (eep->baseEepHeader.txrxgain) & 0xf; /* bits 3:0 */
  4511. }
  4512. u8 *ar9003_get_spur_chan_ptr(struct ath_hw *ah, bool is_2ghz)
  4513. {
  4514. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  4515. if (is_2ghz)
  4516. return eep->modalHeader2G.spurChans;
  4517. else
  4518. return eep->modalHeader5G.spurChans;
  4519. }
  4520. unsigned int ar9003_get_paprd_scale_factor(struct ath_hw *ah,
  4521. struct ath9k_channel *chan)
  4522. {
  4523. struct ar9300_eeprom *eep = &ah->eeprom.ar9300_eep;
  4524. if (IS_CHAN_2GHZ(chan))
  4525. return MS(le32_to_cpu(eep->modalHeader2G.papdRateMaskHt20),
  4526. AR9300_PAPRD_SCALE_1);
  4527. else {
  4528. if (chan->channel >= 5700)
  4529. return MS(le32_to_cpu(eep->modalHeader5G.papdRateMaskHt20),
  4530. AR9300_PAPRD_SCALE_1);
  4531. else if (chan->channel >= 5400)
  4532. return MS(le32_to_cpu(eep->modalHeader5G.papdRateMaskHt40),
  4533. AR9300_PAPRD_SCALE_2);
  4534. else
  4535. return MS(le32_to_cpu(eep->modalHeader5G.papdRateMaskHt40),
  4536. AR9300_PAPRD_SCALE_1);
  4537. }
  4538. }
  4539. const struct eeprom_ops eep_ar9300_ops = {
  4540. .check_eeprom = ath9k_hw_ar9300_check_eeprom,
  4541. .get_eeprom = ath9k_hw_ar9300_get_eeprom,
  4542. .fill_eeprom = ath9k_hw_ar9300_fill_eeprom,
  4543. .get_eeprom_ver = ath9k_hw_ar9300_get_eeprom_ver,
  4544. .get_eeprom_rev = ath9k_hw_ar9300_get_eeprom_rev,
  4545. .set_board_values = ath9k_hw_ar9300_set_board_values,
  4546. .set_addac = ath9k_hw_ar9300_set_addac,
  4547. .set_txpower = ath9k_hw_ar9300_set_txpower,
  4548. .get_spur_channel = ath9k_hw_ar9300_get_spur_channel
  4549. };