sky2.c 131 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  25. #include <linux/crc32.h>
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/ip.h>
  34. #include <linux/slab.h>
  35. #include <net/ip.h>
  36. #include <linux/tcp.h>
  37. #include <linux/in.h>
  38. #include <linux/delay.h>
  39. #include <linux/workqueue.h>
  40. #include <linux/if_vlan.h>
  41. #include <linux/prefetch.h>
  42. #include <linux/debugfs.h>
  43. #include <linux/mii.h>
  44. #include <asm/irq.h>
  45. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  46. #define SKY2_VLAN_TAG_USED 1
  47. #endif
  48. #include "sky2.h"
  49. #define DRV_NAME "sky2"
  50. #define DRV_VERSION "1.28"
  51. /*
  52. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  53. * that are organized into three (receive, transmit, status) different rings
  54. * similar to Tigon3.
  55. */
  56. #define RX_LE_SIZE 1024
  57. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  58. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  59. #define RX_DEF_PENDING RX_MAX_PENDING
  60. /* This is the worst case number of transmit list elements for a single skb:
  61. VLAN:GSO + CKSUM + Data + skb_frags * DMA */
  62. #define MAX_SKB_TX_LE (2 + (sizeof(dma_addr_t)/sizeof(u32))*(MAX_SKB_FRAGS+1))
  63. #define TX_MIN_PENDING (MAX_SKB_TX_LE+1)
  64. #define TX_MAX_PENDING 1024
  65. #define TX_DEF_PENDING 127
  66. #define TX_WATCHDOG (5 * HZ)
  67. #define NAPI_WEIGHT 64
  68. #define PHY_RETRIES 1000
  69. #define SKY2_EEPROM_MAGIC 0x9955aabb
  70. #define RING_NEXT(x, s) (((x)+1) & ((s)-1))
  71. static const u32 default_msg =
  72. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  73. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  74. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  75. static int debug = -1; /* defaults above */
  76. module_param(debug, int, 0);
  77. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  78. static int copybreak __read_mostly = 128;
  79. module_param(copybreak, int, 0);
  80. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  81. static int disable_msi = 0;
  82. module_param(disable_msi, int, 0);
  83. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  84. static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
  85. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  86. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  87. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E01) }, /* SK-9E21M */
  88. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  90. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  91. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  92. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4355) }, /* 88E8040T */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  119. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  120. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  121. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
  122. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
  123. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
  124. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4380) }, /* 88E8057 */
  125. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4381) }, /* 88E8059 */
  126. { 0 }
  127. };
  128. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  129. /* Avoid conditionals by using array */
  130. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  131. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  132. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  133. static void sky2_set_multicast(struct net_device *dev);
  134. /* Access to PHY via serial interconnect */
  135. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  136. {
  137. int i;
  138. gma_write16(hw, port, GM_SMI_DATA, val);
  139. gma_write16(hw, port, GM_SMI_CTRL,
  140. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  141. for (i = 0; i < PHY_RETRIES; i++) {
  142. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  143. if (ctrl == 0xffff)
  144. goto io_error;
  145. if (!(ctrl & GM_SMI_CT_BUSY))
  146. return 0;
  147. udelay(10);
  148. }
  149. dev_warn(&hw->pdev->dev, "%s: phy write timeout\n", hw->dev[port]->name);
  150. return -ETIMEDOUT;
  151. io_error:
  152. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  153. return -EIO;
  154. }
  155. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  156. {
  157. int i;
  158. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  159. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  160. for (i = 0; i < PHY_RETRIES; i++) {
  161. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  162. if (ctrl == 0xffff)
  163. goto io_error;
  164. if (ctrl & GM_SMI_CT_RD_VAL) {
  165. *val = gma_read16(hw, port, GM_SMI_DATA);
  166. return 0;
  167. }
  168. udelay(10);
  169. }
  170. dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
  171. return -ETIMEDOUT;
  172. io_error:
  173. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  174. return -EIO;
  175. }
  176. static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  177. {
  178. u16 v;
  179. __gm_phy_read(hw, port, reg, &v);
  180. return v;
  181. }
  182. static void sky2_power_on(struct sky2_hw *hw)
  183. {
  184. /* switch power to VCC (WA for VAUX problem) */
  185. sky2_write8(hw, B0_POWER_CTRL,
  186. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  187. /* disable Core Clock Division, */
  188. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  189. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
  190. /* enable bits are inverted */
  191. sky2_write8(hw, B2_Y2_CLK_GATE,
  192. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  193. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  194. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  195. else
  196. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  197. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  198. u32 reg;
  199. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  200. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  201. /* set all bits to 0 except bits 15..12 and 8 */
  202. reg &= P_ASPM_CONTROL_MSK;
  203. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  204. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  205. /* set all bits to 0 except bits 28 & 27 */
  206. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  207. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  208. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  209. sky2_write16(hw, B0_CTST, Y2_HW_WOL_ON);
  210. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  211. reg = sky2_read32(hw, B2_GP_IO);
  212. reg |= GLB_GPIO_STAT_RACE_DIS;
  213. sky2_write32(hw, B2_GP_IO, reg);
  214. sky2_read32(hw, B2_GP_IO);
  215. }
  216. /* Turn on "driver loaded" LED */
  217. sky2_write16(hw, B0_CTST, Y2_LED_STAT_ON);
  218. }
  219. static void sky2_power_aux(struct sky2_hw *hw)
  220. {
  221. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
  222. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  223. else
  224. /* enable bits are inverted */
  225. sky2_write8(hw, B2_Y2_CLK_GATE,
  226. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  227. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  228. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  229. /* switch power to VAUX if supported and PME from D3cold */
  230. if ( (sky2_read32(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
  231. pci_pme_capable(hw->pdev, PCI_D3cold))
  232. sky2_write8(hw, B0_POWER_CTRL,
  233. (PC_VAUX_ENA | PC_VCC_ENA |
  234. PC_VAUX_ON | PC_VCC_OFF));
  235. /* turn off "driver loaded LED" */
  236. sky2_write16(hw, B0_CTST, Y2_LED_STAT_OFF);
  237. }
  238. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  239. {
  240. u16 reg;
  241. /* disable all GMAC IRQ's */
  242. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  243. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  244. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  245. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  246. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  247. reg = gma_read16(hw, port, GM_RX_CTRL);
  248. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  249. gma_write16(hw, port, GM_RX_CTRL, reg);
  250. }
  251. /* flow control to advertise bits */
  252. static const u16 copper_fc_adv[] = {
  253. [FC_NONE] = 0,
  254. [FC_TX] = PHY_M_AN_ASP,
  255. [FC_RX] = PHY_M_AN_PC,
  256. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  257. };
  258. /* flow control to advertise bits when using 1000BaseX */
  259. static const u16 fiber_fc_adv[] = {
  260. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  261. [FC_TX] = PHY_M_P_ASYM_MD_X,
  262. [FC_RX] = PHY_M_P_SYM_MD_X,
  263. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  264. };
  265. /* flow control to GMA disable bits */
  266. static const u16 gm_fc_disable[] = {
  267. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  268. [FC_TX] = GM_GPCR_FC_RX_DIS,
  269. [FC_RX] = GM_GPCR_FC_TX_DIS,
  270. [FC_BOTH] = 0,
  271. };
  272. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  273. {
  274. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  275. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  276. if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
  277. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  278. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  279. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  280. PHY_M_EC_MAC_S_MSK);
  281. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  282. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  283. if (hw->chip_id == CHIP_ID_YUKON_EC)
  284. /* set downshift counter to 3x and enable downshift */
  285. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  286. else
  287. /* set master & slave downshift counter to 1x */
  288. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  289. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  290. }
  291. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  292. if (sky2_is_copper(hw)) {
  293. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  294. /* enable automatic crossover */
  295. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  296. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  297. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  298. u16 spec;
  299. /* Enable Class A driver for FE+ A0 */
  300. spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
  301. spec |= PHY_M_FESC_SEL_CL_A;
  302. gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
  303. }
  304. } else {
  305. /* disable energy detect */
  306. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  307. /* enable automatic crossover */
  308. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  309. /* downshift on PHY 88E1112 and 88E1149 is changed */
  310. if ( (sky2->flags & SKY2_FLAG_AUTO_SPEED) &&
  311. (hw->flags & SKY2_HW_NEWER_PHY)) {
  312. /* set downshift counter to 3x and enable downshift */
  313. ctrl &= ~PHY_M_PC_DSC_MSK;
  314. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  315. }
  316. }
  317. } else {
  318. /* workaround for deviation #4.88 (CRC errors) */
  319. /* disable Automatic Crossover */
  320. ctrl &= ~PHY_M_PC_MDIX_MSK;
  321. }
  322. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  323. /* special setup for PHY 88E1112 Fiber */
  324. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  325. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  326. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  327. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  328. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  329. ctrl &= ~PHY_M_MAC_MD_MSK;
  330. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  331. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  332. if (hw->pmd_type == 'P') {
  333. /* select page 1 to access Fiber registers */
  334. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  335. /* for SFP-module set SIGDET polarity to low */
  336. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  337. ctrl |= PHY_M_FIB_SIGD_POL;
  338. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  339. }
  340. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  341. }
  342. ctrl = PHY_CT_RESET;
  343. ct1000 = 0;
  344. adv = PHY_AN_CSMA;
  345. reg = 0;
  346. if (sky2->flags & SKY2_FLAG_AUTO_SPEED) {
  347. if (sky2_is_copper(hw)) {
  348. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  349. ct1000 |= PHY_M_1000C_AFD;
  350. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  351. ct1000 |= PHY_M_1000C_AHD;
  352. if (sky2->advertising & ADVERTISED_100baseT_Full)
  353. adv |= PHY_M_AN_100_FD;
  354. if (sky2->advertising & ADVERTISED_100baseT_Half)
  355. adv |= PHY_M_AN_100_HD;
  356. if (sky2->advertising & ADVERTISED_10baseT_Full)
  357. adv |= PHY_M_AN_10_FD;
  358. if (sky2->advertising & ADVERTISED_10baseT_Half)
  359. adv |= PHY_M_AN_10_HD;
  360. } else { /* special defines for FIBER (88E1040S only) */
  361. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  362. adv |= PHY_M_AN_1000X_AFD;
  363. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  364. adv |= PHY_M_AN_1000X_AHD;
  365. }
  366. /* Restart Auto-negotiation */
  367. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  368. } else {
  369. /* forced speed/duplex settings */
  370. ct1000 = PHY_M_1000C_MSE;
  371. /* Disable auto update for duplex flow control and duplex */
  372. reg |= GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_SPD_DIS;
  373. switch (sky2->speed) {
  374. case SPEED_1000:
  375. ctrl |= PHY_CT_SP1000;
  376. reg |= GM_GPCR_SPEED_1000;
  377. break;
  378. case SPEED_100:
  379. ctrl |= PHY_CT_SP100;
  380. reg |= GM_GPCR_SPEED_100;
  381. break;
  382. }
  383. if (sky2->duplex == DUPLEX_FULL) {
  384. reg |= GM_GPCR_DUP_FULL;
  385. ctrl |= PHY_CT_DUP_MD;
  386. } else if (sky2->speed < SPEED_1000)
  387. sky2->flow_mode = FC_NONE;
  388. }
  389. if (sky2->flags & SKY2_FLAG_AUTO_PAUSE) {
  390. if (sky2_is_copper(hw))
  391. adv |= copper_fc_adv[sky2->flow_mode];
  392. else
  393. adv |= fiber_fc_adv[sky2->flow_mode];
  394. } else {
  395. reg |= GM_GPCR_AU_FCT_DIS;
  396. reg |= gm_fc_disable[sky2->flow_mode];
  397. /* Forward pause packets to GMAC? */
  398. if (sky2->flow_mode & FC_RX)
  399. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  400. else
  401. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  402. }
  403. gma_write16(hw, port, GM_GP_CTRL, reg);
  404. if (hw->flags & SKY2_HW_GIGABIT)
  405. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  406. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  407. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  408. /* Setup Phy LED's */
  409. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  410. ledover = 0;
  411. switch (hw->chip_id) {
  412. case CHIP_ID_YUKON_FE:
  413. /* on 88E3082 these bits are at 11..9 (shifted left) */
  414. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  415. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  416. /* delete ACT LED control bits */
  417. ctrl &= ~PHY_M_FELP_LED1_MSK;
  418. /* change ACT LED control to blink mode */
  419. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  420. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  421. break;
  422. case CHIP_ID_YUKON_FE_P:
  423. /* Enable Link Partner Next Page */
  424. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  425. ctrl |= PHY_M_PC_ENA_LIP_NP;
  426. /* disable Energy Detect and enable scrambler */
  427. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  428. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  429. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  430. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  431. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  432. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  433. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  434. break;
  435. case CHIP_ID_YUKON_XL:
  436. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  437. /* select page 3 to access LED control register */
  438. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  439. /* set LED Function Control register */
  440. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  441. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  442. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  443. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  444. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  445. /* set Polarity Control register */
  446. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  447. (PHY_M_POLC_LS1_P_MIX(4) |
  448. PHY_M_POLC_IS0_P_MIX(4) |
  449. PHY_M_POLC_LOS_CTRL(2) |
  450. PHY_M_POLC_INIT_CTRL(2) |
  451. PHY_M_POLC_STA1_CTRL(2) |
  452. PHY_M_POLC_STA0_CTRL(2)));
  453. /* restore page register */
  454. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  455. break;
  456. case CHIP_ID_YUKON_EC_U:
  457. case CHIP_ID_YUKON_EX:
  458. case CHIP_ID_YUKON_SUPR:
  459. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  460. /* select page 3 to access LED control register */
  461. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  462. /* set LED Function Control register */
  463. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  464. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  465. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  466. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  467. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  468. /* set Blink Rate in LED Timer Control Register */
  469. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  470. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  471. /* restore page register */
  472. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  473. break;
  474. default:
  475. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  476. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  477. /* turn off the Rx LED (LED_RX) */
  478. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  479. }
  480. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_UL_2) {
  481. /* apply fixes in PHY AFE */
  482. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  483. /* increase differential signal amplitude in 10BASE-T */
  484. gm_phy_write(hw, port, 0x18, 0xaa99);
  485. gm_phy_write(hw, port, 0x17, 0x2011);
  486. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  487. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  488. gm_phy_write(hw, port, 0x18, 0xa204);
  489. gm_phy_write(hw, port, 0x17, 0x2002);
  490. }
  491. /* set page register to 0 */
  492. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  493. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  494. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  495. /* apply workaround for integrated resistors calibration */
  496. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  497. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  498. } else if (hw->chip_id == CHIP_ID_YUKON_OPT && hw->chip_rev == 0) {
  499. /* apply fixes in PHY AFE */
  500. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0x00ff);
  501. /* apply RDAC termination workaround */
  502. gm_phy_write(hw, port, 24, 0x2800);
  503. gm_phy_write(hw, port, 23, 0x2001);
  504. /* set page register back to 0 */
  505. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  506. } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
  507. hw->chip_id < CHIP_ID_YUKON_SUPR) {
  508. /* no effect on Yukon-XL */
  509. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  510. if (!(sky2->flags & SKY2_FLAG_AUTO_SPEED) ||
  511. sky2->speed == SPEED_100) {
  512. /* turn on 100 Mbps LED (LED_LINK100) */
  513. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  514. }
  515. if (ledover)
  516. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  517. }
  518. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  519. if (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  520. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  521. else
  522. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  523. }
  524. static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  525. static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
  526. static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
  527. {
  528. u32 reg1;
  529. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  530. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  531. reg1 &= ~phy_power[port];
  532. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > CHIP_REV_YU_XL_A1)
  533. reg1 |= coma_mode[port];
  534. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  535. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  536. sky2_pci_read32(hw, PCI_DEV_REG1);
  537. if (hw->chip_id == CHIP_ID_YUKON_FE)
  538. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_ANE);
  539. else if (hw->flags & SKY2_HW_ADV_POWER_CTL)
  540. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  541. }
  542. static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
  543. {
  544. u32 reg1;
  545. u16 ctrl;
  546. /* release GPHY Control reset */
  547. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  548. /* release GMAC reset */
  549. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  550. if (hw->flags & SKY2_HW_NEWER_PHY) {
  551. /* select page 2 to access MAC control register */
  552. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  553. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  554. /* allow GMII Power Down */
  555. ctrl &= ~PHY_M_MAC_GMIF_PUP;
  556. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  557. /* set page register back to 0 */
  558. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  559. }
  560. /* setup General Purpose Control Register */
  561. gma_write16(hw, port, GM_GP_CTRL,
  562. GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 |
  563. GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |
  564. GM_GPCR_AU_SPD_DIS);
  565. if (hw->chip_id != CHIP_ID_YUKON_EC) {
  566. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  567. /* select page 2 to access MAC control register */
  568. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  569. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  570. /* enable Power Down */
  571. ctrl |= PHY_M_PC_POW_D_ENA;
  572. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  573. /* set page register back to 0 */
  574. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  575. }
  576. /* set IEEE compatible Power Down Mode (dev. #4.99) */
  577. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
  578. }
  579. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  580. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  581. reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
  582. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  583. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  584. }
  585. /* Enable Rx/Tx */
  586. static void sky2_enable_rx_tx(struct sky2_port *sky2)
  587. {
  588. struct sky2_hw *hw = sky2->hw;
  589. unsigned port = sky2->port;
  590. u16 reg;
  591. reg = gma_read16(hw, port, GM_GP_CTRL);
  592. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  593. gma_write16(hw, port, GM_GP_CTRL, reg);
  594. }
  595. /* Force a renegotiation */
  596. static void sky2_phy_reinit(struct sky2_port *sky2)
  597. {
  598. spin_lock_bh(&sky2->phy_lock);
  599. sky2_phy_init(sky2->hw, sky2->port);
  600. sky2_enable_rx_tx(sky2);
  601. spin_unlock_bh(&sky2->phy_lock);
  602. }
  603. /* Put device in state to listen for Wake On Lan */
  604. static void sky2_wol_init(struct sky2_port *sky2)
  605. {
  606. struct sky2_hw *hw = sky2->hw;
  607. unsigned port = sky2->port;
  608. enum flow_control save_mode;
  609. u16 ctrl;
  610. /* Bring hardware out of reset */
  611. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  612. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  613. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  614. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  615. /* Force to 10/100
  616. * sky2_reset will re-enable on resume
  617. */
  618. save_mode = sky2->flow_mode;
  619. ctrl = sky2->advertising;
  620. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  621. sky2->flow_mode = FC_NONE;
  622. spin_lock_bh(&sky2->phy_lock);
  623. sky2_phy_power_up(hw, port);
  624. sky2_phy_init(hw, port);
  625. spin_unlock_bh(&sky2->phy_lock);
  626. sky2->flow_mode = save_mode;
  627. sky2->advertising = ctrl;
  628. /* Set GMAC to no flow control and auto update for speed/duplex */
  629. gma_write16(hw, port, GM_GP_CTRL,
  630. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  631. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  632. /* Set WOL address */
  633. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  634. sky2->netdev->dev_addr, ETH_ALEN);
  635. /* Turn on appropriate WOL control bits */
  636. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  637. ctrl = 0;
  638. if (sky2->wol & WAKE_PHY)
  639. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  640. else
  641. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  642. if (sky2->wol & WAKE_MAGIC)
  643. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  644. else
  645. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;
  646. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  647. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  648. /* Disable PiG firmware */
  649. sky2_write16(hw, B0_CTST, Y2_HW_WOL_OFF);
  650. /* block receiver */
  651. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  652. }
  653. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  654. {
  655. struct net_device *dev = hw->dev[port];
  656. if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
  657. hw->chip_rev != CHIP_REV_YU_EX_A0) ||
  658. hw->chip_id >= CHIP_ID_YUKON_FE_P) {
  659. /* Yukon-Extreme B0 and further Extreme devices */
  660. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  661. } else if (dev->mtu > ETH_DATA_LEN) {
  662. /* set Tx GMAC FIFO Almost Empty Threshold */
  663. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  664. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  665. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  666. } else
  667. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  668. }
  669. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  670. {
  671. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  672. u16 reg;
  673. u32 rx_reg;
  674. int i;
  675. const u8 *addr = hw->dev[port]->dev_addr;
  676. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  677. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  678. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  679. if (hw->chip_id == CHIP_ID_YUKON_XL &&
  680. hw->chip_rev == CHIP_REV_YU_XL_A0 &&
  681. port == 1) {
  682. /* WA DEV_472 -- looks like crossed wires on port 2 */
  683. /* clear GMAC 1 Control reset */
  684. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  685. do {
  686. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  687. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  688. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  689. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  690. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  691. }
  692. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  693. /* Enable Transmit FIFO Underrun */
  694. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  695. spin_lock_bh(&sky2->phy_lock);
  696. sky2_phy_power_up(hw, port);
  697. sky2_phy_init(hw, port);
  698. spin_unlock_bh(&sky2->phy_lock);
  699. /* MIB clear */
  700. reg = gma_read16(hw, port, GM_PHY_ADDR);
  701. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  702. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  703. gma_read16(hw, port, i);
  704. gma_write16(hw, port, GM_PHY_ADDR, reg);
  705. /* transmit control */
  706. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  707. /* receive control reg: unicast + multicast + no FCS */
  708. gma_write16(hw, port, GM_RX_CTRL,
  709. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  710. /* transmit flow control */
  711. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  712. /* transmit parameter */
  713. gma_write16(hw, port, GM_TX_PARAM,
  714. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  715. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  716. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  717. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  718. /* serial mode register */
  719. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  720. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  721. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  722. reg |= GM_SMOD_JUMBO_ENA;
  723. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  724. hw->chip_rev == CHIP_REV_YU_EC_U_B1)
  725. reg |= GM_NEW_FLOW_CTRL;
  726. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  727. /* virtual address for data */
  728. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  729. /* physical address: used for pause frames */
  730. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  731. /* ignore counter overflows */
  732. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  733. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  734. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  735. /* Configure Rx MAC FIFO */
  736. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  737. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  738. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  739. hw->chip_id == CHIP_ID_YUKON_FE_P)
  740. rx_reg |= GMF_RX_OVER_ON;
  741. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  742. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  743. /* Hardware errata - clear flush mask */
  744. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
  745. } else {
  746. /* Flush Rx MAC FIFO on any flow control or error */
  747. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  748. }
  749. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  750. reg = RX_GMF_FL_THR_DEF + 1;
  751. /* Another magic mystery workaround from sk98lin */
  752. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  753. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  754. reg = 0x178;
  755. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  756. /* Configure Tx MAC FIFO */
  757. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  758. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  759. /* On chips without ram buffer, pause is controled by MAC level */
  760. if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
  761. /* Pause threshold is scaled by 8 in bytes */
  762. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  763. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  764. reg = 1568 / 8;
  765. else
  766. reg = 1024 / 8;
  767. sky2_write16(hw, SK_REG(port, RX_GMF_UP_THR), reg);
  768. sky2_write16(hw, SK_REG(port, RX_GMF_LP_THR), 768 / 8);
  769. sky2_set_tx_stfwd(hw, port);
  770. }
  771. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  772. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  773. /* disable dynamic watermark */
  774. reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
  775. reg &= ~TX_DYN_WM_ENA;
  776. sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
  777. }
  778. }
  779. /* Assign Ram Buffer allocation to queue */
  780. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  781. {
  782. u32 end;
  783. /* convert from K bytes to qwords used for hw register */
  784. start *= 1024/8;
  785. space *= 1024/8;
  786. end = start + space - 1;
  787. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  788. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  789. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  790. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  791. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  792. if (q == Q_R1 || q == Q_R2) {
  793. u32 tp = space - space/4;
  794. /* On receive queue's set the thresholds
  795. * give receiver priority when > 3/4 full
  796. * send pause when down to 2K
  797. */
  798. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  799. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  800. tp = space - 2048/8;
  801. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  802. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  803. } else {
  804. /* Enable store & forward on Tx queue's because
  805. * Tx FIFO is only 1K on Yukon
  806. */
  807. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  808. }
  809. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  810. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  811. }
  812. /* Setup Bus Memory Interface */
  813. static void sky2_qset(struct sky2_hw *hw, u16 q)
  814. {
  815. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  816. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  817. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  818. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  819. }
  820. /* Setup prefetch unit registers. This is the interface between
  821. * hardware and driver list elements
  822. */
  823. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  824. dma_addr_t addr, u32 last)
  825. {
  826. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  827. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  828. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), upper_32_bits(addr));
  829. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), lower_32_bits(addr));
  830. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  831. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  832. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  833. }
  834. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2, u16 *slot)
  835. {
  836. struct sky2_tx_le *le = sky2->tx_le + *slot;
  837. *slot = RING_NEXT(*slot, sky2->tx_ring_size);
  838. le->ctrl = 0;
  839. return le;
  840. }
  841. static void tx_init(struct sky2_port *sky2)
  842. {
  843. struct sky2_tx_le *le;
  844. sky2->tx_prod = sky2->tx_cons = 0;
  845. sky2->tx_tcpsum = 0;
  846. sky2->tx_last_mss = 0;
  847. le = get_tx_le(sky2, &sky2->tx_prod);
  848. le->addr = 0;
  849. le->opcode = OP_ADDR64 | HW_OWNER;
  850. sky2->tx_last_upper = 0;
  851. }
  852. /* Update chip's next pointer */
  853. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  854. {
  855. /* Make sure write' to descriptors are complete before we tell hardware */
  856. wmb();
  857. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  858. /* Synchronize I/O on since next processor may write to tail */
  859. mmiowb();
  860. }
  861. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  862. {
  863. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  864. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  865. le->ctrl = 0;
  866. return le;
  867. }
  868. static unsigned sky2_get_rx_threshold(struct sky2_port *sky2)
  869. {
  870. unsigned size;
  871. /* Space needed for frame data + headers rounded up */
  872. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  873. /* Stopping point for hardware truncation */
  874. return (size - 8) / sizeof(u32);
  875. }
  876. static unsigned sky2_get_rx_data_size(struct sky2_port *sky2)
  877. {
  878. struct rx_ring_info *re;
  879. unsigned size;
  880. /* Space needed for frame data + headers rounded up */
  881. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  882. sky2->rx_nfrags = size >> PAGE_SHIFT;
  883. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  884. /* Compute residue after pages */
  885. size -= sky2->rx_nfrags << PAGE_SHIFT;
  886. /* Optimize to handle small packets and headers */
  887. if (size < copybreak)
  888. size = copybreak;
  889. if (size < ETH_HLEN)
  890. size = ETH_HLEN;
  891. return size;
  892. }
  893. /* Build description to hardware for one receive segment */
  894. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  895. dma_addr_t map, unsigned len)
  896. {
  897. struct sky2_rx_le *le;
  898. if (sizeof(dma_addr_t) > sizeof(u32)) {
  899. le = sky2_next_rx(sky2);
  900. le->addr = cpu_to_le32(upper_32_bits(map));
  901. le->opcode = OP_ADDR64 | HW_OWNER;
  902. }
  903. le = sky2_next_rx(sky2);
  904. le->addr = cpu_to_le32(lower_32_bits(map));
  905. le->length = cpu_to_le16(len);
  906. le->opcode = op | HW_OWNER;
  907. }
  908. /* Build description to hardware for one possibly fragmented skb */
  909. static void sky2_rx_submit(struct sky2_port *sky2,
  910. const struct rx_ring_info *re)
  911. {
  912. int i;
  913. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  914. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  915. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  916. }
  917. static int sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  918. unsigned size)
  919. {
  920. struct sk_buff *skb = re->skb;
  921. int i;
  922. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  923. if (pci_dma_mapping_error(pdev, re->data_addr))
  924. goto mapping_error;
  925. dma_unmap_len_set(re, data_size, size);
  926. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  927. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  928. re->frag_addr[i] = pci_map_page(pdev, frag->page,
  929. frag->page_offset,
  930. frag->size,
  931. PCI_DMA_FROMDEVICE);
  932. if (pci_dma_mapping_error(pdev, re->frag_addr[i]))
  933. goto map_page_error;
  934. }
  935. return 0;
  936. map_page_error:
  937. while (--i >= 0) {
  938. pci_unmap_page(pdev, re->frag_addr[i],
  939. skb_shinfo(skb)->frags[i].size,
  940. PCI_DMA_FROMDEVICE);
  941. }
  942. pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
  943. PCI_DMA_FROMDEVICE);
  944. mapping_error:
  945. if (net_ratelimit())
  946. dev_warn(&pdev->dev, "%s: rx mapping error\n",
  947. skb->dev->name);
  948. return -EIO;
  949. }
  950. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  951. {
  952. struct sk_buff *skb = re->skb;
  953. int i;
  954. pci_unmap_single(pdev, re->data_addr, dma_unmap_len(re, data_size),
  955. PCI_DMA_FROMDEVICE);
  956. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  957. pci_unmap_page(pdev, re->frag_addr[i],
  958. skb_shinfo(skb)->frags[i].size,
  959. PCI_DMA_FROMDEVICE);
  960. }
  961. /* Tell chip where to start receive checksum.
  962. * Actually has two checksums, but set both same to avoid possible byte
  963. * order problems.
  964. */
  965. static void rx_set_checksum(struct sky2_port *sky2)
  966. {
  967. struct sky2_rx_le *le = sky2_next_rx(sky2);
  968. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  969. le->ctrl = 0;
  970. le->opcode = OP_TCPSTART | HW_OWNER;
  971. sky2_write32(sky2->hw,
  972. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  973. (sky2->flags & SKY2_FLAG_RX_CHECKSUM)
  974. ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  975. }
  976. /* Enable/disable receive hash calculation (RSS) */
  977. static void rx_set_rss(struct net_device *dev)
  978. {
  979. struct sky2_port *sky2 = netdev_priv(dev);
  980. struct sky2_hw *hw = sky2->hw;
  981. int i, nkeys = 4;
  982. /* Supports IPv6 and other modes */
  983. if (hw->flags & SKY2_HW_NEW_LE) {
  984. nkeys = 10;
  985. sky2_write32(hw, SK_REG(sky2->port, RSS_CFG), HASH_ALL);
  986. }
  987. /* Program RSS initial values */
  988. if (dev->features & NETIF_F_RXHASH) {
  989. u32 key[nkeys];
  990. get_random_bytes(key, nkeys * sizeof(u32));
  991. for (i = 0; i < nkeys; i++)
  992. sky2_write32(hw, SK_REG(sky2->port, RSS_KEY + i * 4),
  993. key[i]);
  994. /* Need to turn on (undocumented) flag to make hashing work */
  995. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T),
  996. RX_STFW_ENA);
  997. sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  998. BMU_ENA_RX_RSS_HASH);
  999. } else
  1000. sky2_write32(hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  1001. BMU_DIS_RX_RSS_HASH);
  1002. }
  1003. /*
  1004. * The RX Stop command will not work for Yukon-2 if the BMU does not
  1005. * reach the end of packet and since we can't make sure that we have
  1006. * incoming data, we must reset the BMU while it is not doing a DMA
  1007. * transfer. Since it is possible that the RX path is still active,
  1008. * the RX RAM buffer will be stopped first, so any possible incoming
  1009. * data will not trigger a DMA. After the RAM buffer is stopped, the
  1010. * BMU is polled until any DMA in progress is ended and only then it
  1011. * will be reset.
  1012. */
  1013. static void sky2_rx_stop(struct sky2_port *sky2)
  1014. {
  1015. struct sky2_hw *hw = sky2->hw;
  1016. unsigned rxq = rxqaddr[sky2->port];
  1017. int i;
  1018. /* disable the RAM Buffer receive queue */
  1019. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  1020. for (i = 0; i < 0xffff; i++)
  1021. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  1022. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  1023. goto stopped;
  1024. netdev_warn(sky2->netdev, "receiver stop failed\n");
  1025. stopped:
  1026. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  1027. /* reset the Rx prefetch unit */
  1028. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  1029. mmiowb();
  1030. }
  1031. /* Clean out receive buffer area, assumes receiver hardware stopped */
  1032. static void sky2_rx_clean(struct sky2_port *sky2)
  1033. {
  1034. unsigned i;
  1035. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1036. for (i = 0; i < sky2->rx_pending; i++) {
  1037. struct rx_ring_info *re = sky2->rx_ring + i;
  1038. if (re->skb) {
  1039. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1040. kfree_skb(re->skb);
  1041. re->skb = NULL;
  1042. }
  1043. }
  1044. }
  1045. /* Basic MII support */
  1046. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1047. {
  1048. struct mii_ioctl_data *data = if_mii(ifr);
  1049. struct sky2_port *sky2 = netdev_priv(dev);
  1050. struct sky2_hw *hw = sky2->hw;
  1051. int err = -EOPNOTSUPP;
  1052. if (!netif_running(dev))
  1053. return -ENODEV; /* Phy still in reset */
  1054. switch (cmd) {
  1055. case SIOCGMIIPHY:
  1056. data->phy_id = PHY_ADDR_MARV;
  1057. /* fallthru */
  1058. case SIOCGMIIREG: {
  1059. u16 val = 0;
  1060. spin_lock_bh(&sky2->phy_lock);
  1061. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  1062. spin_unlock_bh(&sky2->phy_lock);
  1063. data->val_out = val;
  1064. break;
  1065. }
  1066. case SIOCSMIIREG:
  1067. spin_lock_bh(&sky2->phy_lock);
  1068. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  1069. data->val_in);
  1070. spin_unlock_bh(&sky2->phy_lock);
  1071. break;
  1072. }
  1073. return err;
  1074. }
  1075. #ifdef SKY2_VLAN_TAG_USED
  1076. static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
  1077. {
  1078. if (onoff) {
  1079. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1080. RX_VLAN_STRIP_ON);
  1081. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1082. TX_VLAN_TAG_ON);
  1083. } else {
  1084. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1085. RX_VLAN_STRIP_OFF);
  1086. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1087. TX_VLAN_TAG_OFF);
  1088. }
  1089. }
  1090. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  1091. {
  1092. struct sky2_port *sky2 = netdev_priv(dev);
  1093. struct sky2_hw *hw = sky2->hw;
  1094. u16 port = sky2->port;
  1095. netif_tx_lock_bh(dev);
  1096. napi_disable(&hw->napi);
  1097. sky2->vlgrp = grp;
  1098. sky2_set_vlan_mode(hw, port, grp != NULL);
  1099. sky2_read32(hw, B0_Y2_SP_LISR);
  1100. napi_enable(&hw->napi);
  1101. netif_tx_unlock_bh(dev);
  1102. }
  1103. #endif
  1104. /* Amount of required worst case padding in rx buffer */
  1105. static inline unsigned sky2_rx_pad(const struct sky2_hw *hw)
  1106. {
  1107. return (hw->flags & SKY2_HW_RAM_BUFFER) ? 8 : 2;
  1108. }
  1109. /*
  1110. * Allocate an skb for receiving. If the MTU is large enough
  1111. * make the skb non-linear with a fragment list of pages.
  1112. */
  1113. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  1114. {
  1115. struct sk_buff *skb;
  1116. int i;
  1117. skb = netdev_alloc_skb(sky2->netdev,
  1118. sky2->rx_data_size + sky2_rx_pad(sky2->hw));
  1119. if (!skb)
  1120. goto nomem;
  1121. if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
  1122. unsigned char *start;
  1123. /*
  1124. * Workaround for a bug in FIFO that cause hang
  1125. * if the FIFO if the receive buffer is not 64 byte aligned.
  1126. * The buffer returned from netdev_alloc_skb is
  1127. * aligned except if slab debugging is enabled.
  1128. */
  1129. start = PTR_ALIGN(skb->data, 8);
  1130. skb_reserve(skb, start - skb->data);
  1131. } else
  1132. skb_reserve(skb, NET_IP_ALIGN);
  1133. for (i = 0; i < sky2->rx_nfrags; i++) {
  1134. struct page *page = alloc_page(GFP_ATOMIC);
  1135. if (!page)
  1136. goto free_partial;
  1137. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  1138. }
  1139. return skb;
  1140. free_partial:
  1141. kfree_skb(skb);
  1142. nomem:
  1143. return NULL;
  1144. }
  1145. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  1146. {
  1147. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  1148. }
  1149. static int sky2_alloc_rx_skbs(struct sky2_port *sky2)
  1150. {
  1151. struct sky2_hw *hw = sky2->hw;
  1152. unsigned i;
  1153. sky2->rx_data_size = sky2_get_rx_data_size(sky2);
  1154. /* Fill Rx ring */
  1155. for (i = 0; i < sky2->rx_pending; i++) {
  1156. struct rx_ring_info *re = sky2->rx_ring + i;
  1157. re->skb = sky2_rx_alloc(sky2);
  1158. if (!re->skb)
  1159. return -ENOMEM;
  1160. if (sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size)) {
  1161. dev_kfree_skb(re->skb);
  1162. re->skb = NULL;
  1163. return -ENOMEM;
  1164. }
  1165. }
  1166. return 0;
  1167. }
  1168. /*
  1169. * Setup receiver buffer pool.
  1170. * Normal case this ends up creating one list element for skb
  1171. * in the receive ring. Worst case if using large MTU and each
  1172. * allocation falls on a different 64 bit region, that results
  1173. * in 6 list elements per ring entry.
  1174. * One element is used for checksum enable/disable, and one
  1175. * extra to avoid wrap.
  1176. */
  1177. static void sky2_rx_start(struct sky2_port *sky2)
  1178. {
  1179. struct sky2_hw *hw = sky2->hw;
  1180. struct rx_ring_info *re;
  1181. unsigned rxq = rxqaddr[sky2->port];
  1182. unsigned i, thresh;
  1183. sky2->rx_put = sky2->rx_next = 0;
  1184. sky2_qset(hw, rxq);
  1185. /* On PCI express lowering the watermark gives better performance */
  1186. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  1187. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  1188. /* These chips have no ram buffer?
  1189. * MAC Rx RAM Read is controlled by hardware */
  1190. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1191. hw->chip_rev > CHIP_REV_YU_EC_U_A0)
  1192. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  1193. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  1194. if (!(hw->flags & SKY2_HW_NEW_LE))
  1195. rx_set_checksum(sky2);
  1196. if (!(hw->flags & SKY2_HW_RSS_BROKEN))
  1197. rx_set_rss(sky2->netdev);
  1198. /* submit Rx ring */
  1199. for (i = 0; i < sky2->rx_pending; i++) {
  1200. re = sky2->rx_ring + i;
  1201. sky2_rx_submit(sky2, re);
  1202. }
  1203. /*
  1204. * The receiver hangs if it receives frames larger than the
  1205. * packet buffer. As a workaround, truncate oversize frames, but
  1206. * the register is limited to 9 bits, so if you do frames > 2052
  1207. * you better get the MTU right!
  1208. */
  1209. thresh = sky2_get_rx_threshold(sky2);
  1210. if (thresh > 0x1ff)
  1211. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1212. else {
  1213. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1214. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1215. }
  1216. /* Tell chip about available buffers */
  1217. sky2_rx_update(sky2, rxq);
  1218. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  1219. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  1220. /*
  1221. * Disable flushing of non ASF packets;
  1222. * must be done after initializing the BMUs;
  1223. * drivers without ASF support should do this too, otherwise
  1224. * it may happen that they cannot run on ASF devices;
  1225. * remember that the MAC FIFO isn't reset during initialization.
  1226. */
  1227. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_MACSEC_FLUSH_OFF);
  1228. }
  1229. if (hw->chip_id >= CHIP_ID_YUKON_SUPR) {
  1230. /* Enable RX Home Address & Routing Header checksum fix */
  1231. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_FL_CTRL),
  1232. RX_IPV6_SA_MOB_ENA | RX_IPV6_DA_MOB_ENA);
  1233. /* Enable TX Home Address & Routing Header checksum fix */
  1234. sky2_write32(hw, Q_ADDR(txqaddr[sky2->port], Q_TEST),
  1235. TBMU_TEST_HOME_ADD_FIX_EN | TBMU_TEST_ROUTING_ADD_FIX_EN);
  1236. }
  1237. }
  1238. static int sky2_alloc_buffers(struct sky2_port *sky2)
  1239. {
  1240. struct sky2_hw *hw = sky2->hw;
  1241. /* must be power of 2 */
  1242. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1243. sky2->tx_ring_size *
  1244. sizeof(struct sky2_tx_le),
  1245. &sky2->tx_le_map);
  1246. if (!sky2->tx_le)
  1247. goto nomem;
  1248. sky2->tx_ring = kcalloc(sky2->tx_ring_size, sizeof(struct tx_ring_info),
  1249. GFP_KERNEL);
  1250. if (!sky2->tx_ring)
  1251. goto nomem;
  1252. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1253. &sky2->rx_le_map);
  1254. if (!sky2->rx_le)
  1255. goto nomem;
  1256. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1257. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1258. GFP_KERNEL);
  1259. if (!sky2->rx_ring)
  1260. goto nomem;
  1261. return sky2_alloc_rx_skbs(sky2);
  1262. nomem:
  1263. return -ENOMEM;
  1264. }
  1265. static void sky2_free_buffers(struct sky2_port *sky2)
  1266. {
  1267. struct sky2_hw *hw = sky2->hw;
  1268. sky2_rx_clean(sky2);
  1269. if (sky2->rx_le) {
  1270. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1271. sky2->rx_le, sky2->rx_le_map);
  1272. sky2->rx_le = NULL;
  1273. }
  1274. if (sky2->tx_le) {
  1275. pci_free_consistent(hw->pdev,
  1276. sky2->tx_ring_size * sizeof(struct sky2_tx_le),
  1277. sky2->tx_le, sky2->tx_le_map);
  1278. sky2->tx_le = NULL;
  1279. }
  1280. kfree(sky2->tx_ring);
  1281. kfree(sky2->rx_ring);
  1282. sky2->tx_ring = NULL;
  1283. sky2->rx_ring = NULL;
  1284. }
  1285. static void sky2_hw_up(struct sky2_port *sky2)
  1286. {
  1287. struct sky2_hw *hw = sky2->hw;
  1288. unsigned port = sky2->port;
  1289. u32 ramsize;
  1290. int cap;
  1291. struct net_device *otherdev = hw->dev[sky2->port^1];
  1292. tx_init(sky2);
  1293. /*
  1294. * On dual port PCI-X card, there is an problem where status
  1295. * can be received out of order due to split transactions
  1296. */
  1297. if (otherdev && netif_running(otherdev) &&
  1298. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1299. u16 cmd;
  1300. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1301. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1302. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1303. }
  1304. sky2_mac_init(hw, port);
  1305. /* Register is number of 4K blocks on internal RAM buffer. */
  1306. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1307. if (ramsize > 0) {
  1308. u32 rxspace;
  1309. netdev_dbg(sky2->netdev, "ram buffer %dK\n", ramsize);
  1310. if (ramsize < 16)
  1311. rxspace = ramsize / 2;
  1312. else
  1313. rxspace = 8 + (2*(ramsize - 16))/3;
  1314. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1315. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1316. /* Make sure SyncQ is disabled */
  1317. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1318. RB_RST_SET);
  1319. }
  1320. sky2_qset(hw, txqaddr[port]);
  1321. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1322. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1323. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1324. /* Set almost empty threshold */
  1325. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1326. hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1327. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1328. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1329. sky2->tx_ring_size - 1);
  1330. #ifdef SKY2_VLAN_TAG_USED
  1331. sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
  1332. #endif
  1333. sky2_rx_start(sky2);
  1334. }
  1335. /* Bring up network interface. */
  1336. static int sky2_up(struct net_device *dev)
  1337. {
  1338. struct sky2_port *sky2 = netdev_priv(dev);
  1339. struct sky2_hw *hw = sky2->hw;
  1340. unsigned port = sky2->port;
  1341. u32 imask;
  1342. int err;
  1343. netif_carrier_off(dev);
  1344. err = sky2_alloc_buffers(sky2);
  1345. if (err)
  1346. goto err_out;
  1347. sky2_hw_up(sky2);
  1348. /* Enable interrupts from phy/mac for port */
  1349. imask = sky2_read32(hw, B0_IMSK);
  1350. imask |= portirq_msk[port];
  1351. sky2_write32(hw, B0_IMSK, imask);
  1352. sky2_read32(hw, B0_IMSK);
  1353. netif_info(sky2, ifup, dev, "enabling interface\n");
  1354. return 0;
  1355. err_out:
  1356. sky2_free_buffers(sky2);
  1357. return err;
  1358. }
  1359. /* Modular subtraction in ring */
  1360. static inline int tx_inuse(const struct sky2_port *sky2)
  1361. {
  1362. return (sky2->tx_prod - sky2->tx_cons) & (sky2->tx_ring_size - 1);
  1363. }
  1364. /* Number of list elements available for next tx */
  1365. static inline int tx_avail(const struct sky2_port *sky2)
  1366. {
  1367. return sky2->tx_pending - tx_inuse(sky2);
  1368. }
  1369. /* Estimate of number of transmit list elements required */
  1370. static unsigned tx_le_req(const struct sk_buff *skb)
  1371. {
  1372. unsigned count;
  1373. count = (skb_shinfo(skb)->nr_frags + 1)
  1374. * (sizeof(dma_addr_t) / sizeof(u32));
  1375. if (skb_is_gso(skb))
  1376. ++count;
  1377. else if (sizeof(dma_addr_t) == sizeof(u32))
  1378. ++count; /* possible vlan */
  1379. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1380. ++count;
  1381. return count;
  1382. }
  1383. static void sky2_tx_unmap(struct pci_dev *pdev, struct tx_ring_info *re)
  1384. {
  1385. if (re->flags & TX_MAP_SINGLE)
  1386. pci_unmap_single(pdev, dma_unmap_addr(re, mapaddr),
  1387. dma_unmap_len(re, maplen),
  1388. PCI_DMA_TODEVICE);
  1389. else if (re->flags & TX_MAP_PAGE)
  1390. pci_unmap_page(pdev, dma_unmap_addr(re, mapaddr),
  1391. dma_unmap_len(re, maplen),
  1392. PCI_DMA_TODEVICE);
  1393. re->flags = 0;
  1394. }
  1395. /*
  1396. * Put one packet in ring for transmit.
  1397. * A single packet can generate multiple list elements, and
  1398. * the number of ring elements will probably be less than the number
  1399. * of list elements used.
  1400. */
  1401. static netdev_tx_t sky2_xmit_frame(struct sk_buff *skb,
  1402. struct net_device *dev)
  1403. {
  1404. struct sky2_port *sky2 = netdev_priv(dev);
  1405. struct sky2_hw *hw = sky2->hw;
  1406. struct sky2_tx_le *le = NULL;
  1407. struct tx_ring_info *re;
  1408. unsigned i, len;
  1409. dma_addr_t mapping;
  1410. u32 upper;
  1411. u16 slot;
  1412. u16 mss;
  1413. u8 ctrl;
  1414. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1415. return NETDEV_TX_BUSY;
  1416. len = skb_headlen(skb);
  1417. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1418. if (pci_dma_mapping_error(hw->pdev, mapping))
  1419. goto mapping_error;
  1420. slot = sky2->tx_prod;
  1421. netif_printk(sky2, tx_queued, KERN_DEBUG, dev,
  1422. "tx queued, slot %u, len %d\n", slot, skb->len);
  1423. /* Send high bits if needed */
  1424. upper = upper_32_bits(mapping);
  1425. if (upper != sky2->tx_last_upper) {
  1426. le = get_tx_le(sky2, &slot);
  1427. le->addr = cpu_to_le32(upper);
  1428. sky2->tx_last_upper = upper;
  1429. le->opcode = OP_ADDR64 | HW_OWNER;
  1430. }
  1431. /* Check for TCP Segmentation Offload */
  1432. mss = skb_shinfo(skb)->gso_size;
  1433. if (mss != 0) {
  1434. if (!(hw->flags & SKY2_HW_NEW_LE))
  1435. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1436. if (mss != sky2->tx_last_mss) {
  1437. le = get_tx_le(sky2, &slot);
  1438. le->addr = cpu_to_le32(mss);
  1439. if (hw->flags & SKY2_HW_NEW_LE)
  1440. le->opcode = OP_MSS | HW_OWNER;
  1441. else
  1442. le->opcode = OP_LRGLEN | HW_OWNER;
  1443. sky2->tx_last_mss = mss;
  1444. }
  1445. }
  1446. ctrl = 0;
  1447. #ifdef SKY2_VLAN_TAG_USED
  1448. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1449. if (vlan_tx_tag_present(skb)) {
  1450. if (!le) {
  1451. le = get_tx_le(sky2, &slot);
  1452. le->addr = 0;
  1453. le->opcode = OP_VLAN|HW_OWNER;
  1454. } else
  1455. le->opcode |= OP_VLAN;
  1456. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1457. ctrl |= INS_VLAN;
  1458. }
  1459. #endif
  1460. /* Handle TCP checksum offload */
  1461. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1462. /* On Yukon EX (some versions) encoding change. */
  1463. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1464. ctrl |= CALSUM; /* auto checksum */
  1465. else {
  1466. const unsigned offset = skb_transport_offset(skb);
  1467. u32 tcpsum;
  1468. tcpsum = offset << 16; /* sum start */
  1469. tcpsum |= offset + skb->csum_offset; /* sum write */
  1470. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1471. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1472. ctrl |= UDPTCP;
  1473. if (tcpsum != sky2->tx_tcpsum) {
  1474. sky2->tx_tcpsum = tcpsum;
  1475. le = get_tx_le(sky2, &slot);
  1476. le->addr = cpu_to_le32(tcpsum);
  1477. le->length = 0; /* initial checksum value */
  1478. le->ctrl = 1; /* one packet */
  1479. le->opcode = OP_TCPLISW | HW_OWNER;
  1480. }
  1481. }
  1482. }
  1483. re = sky2->tx_ring + slot;
  1484. re->flags = TX_MAP_SINGLE;
  1485. dma_unmap_addr_set(re, mapaddr, mapping);
  1486. dma_unmap_len_set(re, maplen, len);
  1487. le = get_tx_le(sky2, &slot);
  1488. le->addr = cpu_to_le32(lower_32_bits(mapping));
  1489. le->length = cpu_to_le16(len);
  1490. le->ctrl = ctrl;
  1491. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1492. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1493. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1494. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1495. frag->size, PCI_DMA_TODEVICE);
  1496. if (pci_dma_mapping_error(hw->pdev, mapping))
  1497. goto mapping_unwind;
  1498. upper = upper_32_bits(mapping);
  1499. if (upper != sky2->tx_last_upper) {
  1500. le = get_tx_le(sky2, &slot);
  1501. le->addr = cpu_to_le32(upper);
  1502. sky2->tx_last_upper = upper;
  1503. le->opcode = OP_ADDR64 | HW_OWNER;
  1504. }
  1505. re = sky2->tx_ring + slot;
  1506. re->flags = TX_MAP_PAGE;
  1507. dma_unmap_addr_set(re, mapaddr, mapping);
  1508. dma_unmap_len_set(re, maplen, frag->size);
  1509. le = get_tx_le(sky2, &slot);
  1510. le->addr = cpu_to_le32(lower_32_bits(mapping));
  1511. le->length = cpu_to_le16(frag->size);
  1512. le->ctrl = ctrl;
  1513. le->opcode = OP_BUFFER | HW_OWNER;
  1514. }
  1515. re->skb = skb;
  1516. le->ctrl |= EOP;
  1517. sky2->tx_prod = slot;
  1518. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1519. netif_stop_queue(dev);
  1520. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1521. return NETDEV_TX_OK;
  1522. mapping_unwind:
  1523. for (i = sky2->tx_prod; i != slot; i = RING_NEXT(i, sky2->tx_ring_size)) {
  1524. re = sky2->tx_ring + i;
  1525. sky2_tx_unmap(hw->pdev, re);
  1526. }
  1527. mapping_error:
  1528. if (net_ratelimit())
  1529. dev_warn(&hw->pdev->dev, "%s: tx mapping error\n", dev->name);
  1530. dev_kfree_skb(skb);
  1531. return NETDEV_TX_OK;
  1532. }
  1533. /*
  1534. * Free ring elements from starting at tx_cons until "done"
  1535. *
  1536. * NB:
  1537. * 1. The hardware will tell us about partial completion of multi-part
  1538. * buffers so make sure not to free skb to early.
  1539. * 2. This may run in parallel start_xmit because the it only
  1540. * looks at the tail of the queue of FIFO (tx_cons), not
  1541. * the head (tx_prod)
  1542. */
  1543. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1544. {
  1545. struct net_device *dev = sky2->netdev;
  1546. unsigned idx;
  1547. BUG_ON(done >= sky2->tx_ring_size);
  1548. for (idx = sky2->tx_cons; idx != done;
  1549. idx = RING_NEXT(idx, sky2->tx_ring_size)) {
  1550. struct tx_ring_info *re = sky2->tx_ring + idx;
  1551. struct sk_buff *skb = re->skb;
  1552. sky2_tx_unmap(sky2->hw->pdev, re);
  1553. if (skb) {
  1554. netif_printk(sky2, tx_done, KERN_DEBUG, dev,
  1555. "tx done %u\n", idx);
  1556. u64_stats_update_begin(&sky2->tx_stats.syncp);
  1557. ++sky2->tx_stats.packets;
  1558. sky2->tx_stats.bytes += skb->len;
  1559. u64_stats_update_end(&sky2->tx_stats.syncp);
  1560. re->skb = NULL;
  1561. dev_kfree_skb_any(skb);
  1562. sky2->tx_next = RING_NEXT(idx, sky2->tx_ring_size);
  1563. }
  1564. }
  1565. sky2->tx_cons = idx;
  1566. smp_mb();
  1567. }
  1568. static void sky2_tx_reset(struct sky2_hw *hw, unsigned port)
  1569. {
  1570. /* Disable Force Sync bit and Enable Alloc bit */
  1571. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1572. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1573. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1574. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1575. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1576. /* Reset the PCI FIFO of the async Tx queue */
  1577. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1578. BMU_RST_SET | BMU_FIFO_RST);
  1579. /* Reset the Tx prefetch units */
  1580. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1581. PREF_UNIT_RST_SET);
  1582. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1583. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1584. }
  1585. static void sky2_hw_down(struct sky2_port *sky2)
  1586. {
  1587. struct sky2_hw *hw = sky2->hw;
  1588. unsigned port = sky2->port;
  1589. u16 ctrl;
  1590. /* Force flow control off */
  1591. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1592. /* Stop transmitter */
  1593. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1594. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1595. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1596. RB_RST_SET | RB_DIS_OP_MD);
  1597. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1598. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1599. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1600. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1601. /* Workaround shared GMAC reset */
  1602. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 &&
  1603. port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1604. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1605. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1606. /* Force any delayed status interrrupt and NAPI */
  1607. sky2_write32(hw, STAT_LEV_TIMER_CNT, 0);
  1608. sky2_write32(hw, STAT_TX_TIMER_CNT, 0);
  1609. sky2_write32(hw, STAT_ISR_TIMER_CNT, 0);
  1610. sky2_read8(hw, STAT_ISR_TIMER_CTRL);
  1611. sky2_rx_stop(sky2);
  1612. spin_lock_bh(&sky2->phy_lock);
  1613. sky2_phy_power_down(hw, port);
  1614. spin_unlock_bh(&sky2->phy_lock);
  1615. sky2_tx_reset(hw, port);
  1616. /* Free any pending frames stuck in HW queue */
  1617. sky2_tx_complete(sky2, sky2->tx_prod);
  1618. }
  1619. /* Network shutdown */
  1620. static int sky2_down(struct net_device *dev)
  1621. {
  1622. struct sky2_port *sky2 = netdev_priv(dev);
  1623. struct sky2_hw *hw = sky2->hw;
  1624. /* Never really got started! */
  1625. if (!sky2->tx_le)
  1626. return 0;
  1627. netif_info(sky2, ifdown, dev, "disabling interface\n");
  1628. /* Disable port IRQ */
  1629. sky2_write32(hw, B0_IMSK,
  1630. sky2_read32(hw, B0_IMSK) & ~portirq_msk[sky2->port]);
  1631. sky2_read32(hw, B0_IMSK);
  1632. synchronize_irq(hw->pdev->irq);
  1633. napi_synchronize(&hw->napi);
  1634. sky2_hw_down(sky2);
  1635. sky2_free_buffers(sky2);
  1636. return 0;
  1637. }
  1638. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1639. {
  1640. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1641. return SPEED_1000;
  1642. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1643. if (aux & PHY_M_PS_SPEED_100)
  1644. return SPEED_100;
  1645. else
  1646. return SPEED_10;
  1647. }
  1648. switch (aux & PHY_M_PS_SPEED_MSK) {
  1649. case PHY_M_PS_SPEED_1000:
  1650. return SPEED_1000;
  1651. case PHY_M_PS_SPEED_100:
  1652. return SPEED_100;
  1653. default:
  1654. return SPEED_10;
  1655. }
  1656. }
  1657. static void sky2_link_up(struct sky2_port *sky2)
  1658. {
  1659. struct sky2_hw *hw = sky2->hw;
  1660. unsigned port = sky2->port;
  1661. static const char *fc_name[] = {
  1662. [FC_NONE] = "none",
  1663. [FC_TX] = "tx",
  1664. [FC_RX] = "rx",
  1665. [FC_BOTH] = "both",
  1666. };
  1667. sky2_enable_rx_tx(sky2);
  1668. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1669. netif_carrier_on(sky2->netdev);
  1670. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1671. /* Turn on link LED */
  1672. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1673. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1674. netif_info(sky2, link, sky2->netdev,
  1675. "Link is up at %d Mbps, %s duplex, flow control %s\n",
  1676. sky2->speed,
  1677. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1678. fc_name[sky2->flow_status]);
  1679. }
  1680. static void sky2_link_down(struct sky2_port *sky2)
  1681. {
  1682. struct sky2_hw *hw = sky2->hw;
  1683. unsigned port = sky2->port;
  1684. u16 reg;
  1685. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1686. reg = gma_read16(hw, port, GM_GP_CTRL);
  1687. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1688. gma_write16(hw, port, GM_GP_CTRL, reg);
  1689. netif_carrier_off(sky2->netdev);
  1690. /* Turn off link LED */
  1691. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1692. netif_info(sky2, link, sky2->netdev, "Link is down\n");
  1693. sky2_phy_init(hw, port);
  1694. }
  1695. static enum flow_control sky2_flow(int rx, int tx)
  1696. {
  1697. if (rx)
  1698. return tx ? FC_BOTH : FC_RX;
  1699. else
  1700. return tx ? FC_TX : FC_NONE;
  1701. }
  1702. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1703. {
  1704. struct sky2_hw *hw = sky2->hw;
  1705. unsigned port = sky2->port;
  1706. u16 advert, lpa;
  1707. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1708. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1709. if (lpa & PHY_M_AN_RF) {
  1710. netdev_err(sky2->netdev, "remote fault\n");
  1711. return -1;
  1712. }
  1713. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1714. netdev_err(sky2->netdev, "speed/duplex mismatch\n");
  1715. return -1;
  1716. }
  1717. sky2->speed = sky2_phy_speed(hw, aux);
  1718. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1719. /* Since the pause result bits seem to in different positions on
  1720. * different chips. look at registers.
  1721. */
  1722. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1723. /* Shift for bits in fiber PHY */
  1724. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1725. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1726. if (advert & ADVERTISE_1000XPAUSE)
  1727. advert |= ADVERTISE_PAUSE_CAP;
  1728. if (advert & ADVERTISE_1000XPSE_ASYM)
  1729. advert |= ADVERTISE_PAUSE_ASYM;
  1730. if (lpa & LPA_1000XPAUSE)
  1731. lpa |= LPA_PAUSE_CAP;
  1732. if (lpa & LPA_1000XPAUSE_ASYM)
  1733. lpa |= LPA_PAUSE_ASYM;
  1734. }
  1735. sky2->flow_status = FC_NONE;
  1736. if (advert & ADVERTISE_PAUSE_CAP) {
  1737. if (lpa & LPA_PAUSE_CAP)
  1738. sky2->flow_status = FC_BOTH;
  1739. else if (advert & ADVERTISE_PAUSE_ASYM)
  1740. sky2->flow_status = FC_RX;
  1741. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1742. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1743. sky2->flow_status = FC_TX;
  1744. }
  1745. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000 &&
  1746. !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1747. sky2->flow_status = FC_NONE;
  1748. if (sky2->flow_status & FC_TX)
  1749. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1750. else
  1751. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1752. return 0;
  1753. }
  1754. /* Interrupt from PHY */
  1755. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1756. {
  1757. struct net_device *dev = hw->dev[port];
  1758. struct sky2_port *sky2 = netdev_priv(dev);
  1759. u16 istatus, phystat;
  1760. if (!netif_running(dev))
  1761. return;
  1762. spin_lock(&sky2->phy_lock);
  1763. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1764. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1765. netif_info(sky2, intr, sky2->netdev, "phy interrupt status 0x%x 0x%x\n",
  1766. istatus, phystat);
  1767. if (istatus & PHY_M_IS_AN_COMPL) {
  1768. if (sky2_autoneg_done(sky2, phystat) == 0 &&
  1769. !netif_carrier_ok(dev))
  1770. sky2_link_up(sky2);
  1771. goto out;
  1772. }
  1773. if (istatus & PHY_M_IS_LSP_CHANGE)
  1774. sky2->speed = sky2_phy_speed(hw, phystat);
  1775. if (istatus & PHY_M_IS_DUP_CHANGE)
  1776. sky2->duplex =
  1777. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1778. if (istatus & PHY_M_IS_LST_CHANGE) {
  1779. if (phystat & PHY_M_PS_LINK_UP)
  1780. sky2_link_up(sky2);
  1781. else
  1782. sky2_link_down(sky2);
  1783. }
  1784. out:
  1785. spin_unlock(&sky2->phy_lock);
  1786. }
  1787. /* Special quick link interrupt (Yukon-2 Optima only) */
  1788. static void sky2_qlink_intr(struct sky2_hw *hw)
  1789. {
  1790. struct sky2_port *sky2 = netdev_priv(hw->dev[0]);
  1791. u32 imask;
  1792. u16 phy;
  1793. /* disable irq */
  1794. imask = sky2_read32(hw, B0_IMSK);
  1795. imask &= ~Y2_IS_PHY_QLNK;
  1796. sky2_write32(hw, B0_IMSK, imask);
  1797. /* reset PHY Link Detect */
  1798. phy = sky2_pci_read16(hw, PSM_CONFIG_REG4);
  1799. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1800. sky2_pci_write16(hw, PSM_CONFIG_REG4, phy | 1);
  1801. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1802. sky2_link_up(sky2);
  1803. }
  1804. /* Transmit timeout is only called if we are running, carrier is up
  1805. * and tx queue is full (stopped).
  1806. */
  1807. static void sky2_tx_timeout(struct net_device *dev)
  1808. {
  1809. struct sky2_port *sky2 = netdev_priv(dev);
  1810. struct sky2_hw *hw = sky2->hw;
  1811. netif_err(sky2, timer, dev, "tx timeout\n");
  1812. netdev_printk(KERN_DEBUG, dev, "transmit ring %u .. %u report=%u done=%u\n",
  1813. sky2->tx_cons, sky2->tx_prod,
  1814. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1815. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1816. /* can't restart safely under softirq */
  1817. schedule_work(&hw->restart_work);
  1818. }
  1819. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1820. {
  1821. struct sky2_port *sky2 = netdev_priv(dev);
  1822. struct sky2_hw *hw = sky2->hw;
  1823. unsigned port = sky2->port;
  1824. int err;
  1825. u16 ctl, mode;
  1826. u32 imask;
  1827. /* MTU size outside the spec */
  1828. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1829. return -EINVAL;
  1830. /* MTU > 1500 on yukon FE and FE+ not allowed */
  1831. if (new_mtu > ETH_DATA_LEN &&
  1832. (hw->chip_id == CHIP_ID_YUKON_FE ||
  1833. hw->chip_id == CHIP_ID_YUKON_FE_P))
  1834. return -EINVAL;
  1835. /* TSO, etc on Yukon Ultra and MTU > 1500 not supported */
  1836. if (new_mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U)
  1837. dev->features &= ~(NETIF_F_TSO|NETIF_F_SG|NETIF_F_ALL_CSUM);
  1838. if (!netif_running(dev)) {
  1839. dev->mtu = new_mtu;
  1840. return 0;
  1841. }
  1842. imask = sky2_read32(hw, B0_IMSK);
  1843. sky2_write32(hw, B0_IMSK, 0);
  1844. dev->trans_start = jiffies; /* prevent tx timeout */
  1845. napi_disable(&hw->napi);
  1846. netif_tx_disable(dev);
  1847. synchronize_irq(hw->pdev->irq);
  1848. if (!(hw->flags & SKY2_HW_RAM_BUFFER))
  1849. sky2_set_tx_stfwd(hw, port);
  1850. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1851. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1852. sky2_rx_stop(sky2);
  1853. sky2_rx_clean(sky2);
  1854. dev->mtu = new_mtu;
  1855. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1856. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1857. if (dev->mtu > ETH_DATA_LEN)
  1858. mode |= GM_SMOD_JUMBO_ENA;
  1859. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1860. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1861. err = sky2_alloc_rx_skbs(sky2);
  1862. if (!err)
  1863. sky2_rx_start(sky2);
  1864. else
  1865. sky2_rx_clean(sky2);
  1866. sky2_write32(hw, B0_IMSK, imask);
  1867. sky2_read32(hw, B0_Y2_SP_LISR);
  1868. napi_enable(&hw->napi);
  1869. if (err)
  1870. dev_close(dev);
  1871. else {
  1872. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1873. netif_wake_queue(dev);
  1874. }
  1875. return err;
  1876. }
  1877. /* For small just reuse existing skb for next receive */
  1878. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1879. const struct rx_ring_info *re,
  1880. unsigned length)
  1881. {
  1882. struct sk_buff *skb;
  1883. skb = netdev_alloc_skb_ip_align(sky2->netdev, length);
  1884. if (likely(skb)) {
  1885. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1886. length, PCI_DMA_FROMDEVICE);
  1887. skb_copy_from_linear_data(re->skb, skb->data, length);
  1888. skb->ip_summed = re->skb->ip_summed;
  1889. skb->csum = re->skb->csum;
  1890. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1891. length, PCI_DMA_FROMDEVICE);
  1892. re->skb->ip_summed = CHECKSUM_NONE;
  1893. skb_put(skb, length);
  1894. }
  1895. return skb;
  1896. }
  1897. /* Adjust length of skb with fragments to match received data */
  1898. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1899. unsigned int length)
  1900. {
  1901. int i, num_frags;
  1902. unsigned int size;
  1903. /* put header into skb */
  1904. size = min(length, hdr_space);
  1905. skb->tail += size;
  1906. skb->len += size;
  1907. length -= size;
  1908. num_frags = skb_shinfo(skb)->nr_frags;
  1909. for (i = 0; i < num_frags; i++) {
  1910. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1911. if (length == 0) {
  1912. /* don't need this page */
  1913. __free_page(frag->page);
  1914. --skb_shinfo(skb)->nr_frags;
  1915. } else {
  1916. size = min(length, (unsigned) PAGE_SIZE);
  1917. frag->size = size;
  1918. skb->data_len += size;
  1919. skb->truesize += size;
  1920. skb->len += size;
  1921. length -= size;
  1922. }
  1923. }
  1924. }
  1925. /* Normal packet - take skb from ring element and put in a new one */
  1926. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1927. struct rx_ring_info *re,
  1928. unsigned int length)
  1929. {
  1930. struct sk_buff *skb;
  1931. struct rx_ring_info nre;
  1932. unsigned hdr_space = sky2->rx_data_size;
  1933. nre.skb = sky2_rx_alloc(sky2);
  1934. if (unlikely(!nre.skb))
  1935. goto nobuf;
  1936. if (sky2_rx_map_skb(sky2->hw->pdev, &nre, hdr_space))
  1937. goto nomap;
  1938. skb = re->skb;
  1939. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1940. prefetch(skb->data);
  1941. *re = nre;
  1942. if (skb_shinfo(skb)->nr_frags)
  1943. skb_put_frags(skb, hdr_space, length);
  1944. else
  1945. skb_put(skb, length);
  1946. return skb;
  1947. nomap:
  1948. dev_kfree_skb(nre.skb);
  1949. nobuf:
  1950. return NULL;
  1951. }
  1952. /*
  1953. * Receive one packet.
  1954. * For larger packets, get new buffer.
  1955. */
  1956. static struct sk_buff *sky2_receive(struct net_device *dev,
  1957. u16 length, u32 status)
  1958. {
  1959. struct sky2_port *sky2 = netdev_priv(dev);
  1960. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1961. struct sk_buff *skb = NULL;
  1962. u16 count = (status & GMR_FS_LEN) >> 16;
  1963. #ifdef SKY2_VLAN_TAG_USED
  1964. /* Account for vlan tag */
  1965. if (sky2->vlgrp && (status & GMR_FS_VLAN))
  1966. count -= VLAN_HLEN;
  1967. #endif
  1968. netif_printk(sky2, rx_status, KERN_DEBUG, dev,
  1969. "rx slot %u status 0x%x len %d\n",
  1970. sky2->rx_next, status, length);
  1971. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1972. prefetch(sky2->rx_ring + sky2->rx_next);
  1973. /* This chip has hardware problems that generates bogus status.
  1974. * So do only marginal checking and expect higher level protocols
  1975. * to handle crap frames.
  1976. */
  1977. if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  1978. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
  1979. length != count)
  1980. goto okay;
  1981. if (status & GMR_FS_ANY_ERR)
  1982. goto error;
  1983. if (!(status & GMR_FS_RX_OK))
  1984. goto resubmit;
  1985. /* if length reported by DMA does not match PHY, packet was truncated */
  1986. if (length != count)
  1987. goto error;
  1988. okay:
  1989. if (length < copybreak)
  1990. skb = receive_copy(sky2, re, length);
  1991. else
  1992. skb = receive_new(sky2, re, length);
  1993. dev->stats.rx_dropped += (skb == NULL);
  1994. resubmit:
  1995. sky2_rx_submit(sky2, re);
  1996. return skb;
  1997. error:
  1998. ++dev->stats.rx_errors;
  1999. if (net_ratelimit())
  2000. netif_info(sky2, rx_err, dev,
  2001. "rx error, status 0x%x length %d\n", status, length);
  2002. goto resubmit;
  2003. }
  2004. /* Transmit complete */
  2005. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  2006. {
  2007. struct sky2_port *sky2 = netdev_priv(dev);
  2008. if (netif_running(dev)) {
  2009. sky2_tx_complete(sky2, last);
  2010. /* Wake unless it's detached, and called e.g. from sky2_down() */
  2011. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  2012. netif_wake_queue(dev);
  2013. }
  2014. }
  2015. static inline void sky2_skb_rx(const struct sky2_port *sky2,
  2016. u32 status, struct sk_buff *skb)
  2017. {
  2018. #ifdef SKY2_VLAN_TAG_USED
  2019. u16 vlan_tag = be16_to_cpu(sky2->rx_tag);
  2020. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  2021. if (skb->ip_summed == CHECKSUM_NONE)
  2022. vlan_hwaccel_receive_skb(skb, sky2->vlgrp, vlan_tag);
  2023. else
  2024. vlan_gro_receive(&sky2->hw->napi, sky2->vlgrp,
  2025. vlan_tag, skb);
  2026. return;
  2027. }
  2028. #endif
  2029. if (skb->ip_summed == CHECKSUM_NONE)
  2030. netif_receive_skb(skb);
  2031. else
  2032. napi_gro_receive(&sky2->hw->napi, skb);
  2033. }
  2034. static inline void sky2_rx_done(struct sky2_hw *hw, unsigned port,
  2035. unsigned packets, unsigned bytes)
  2036. {
  2037. struct net_device *dev = hw->dev[port];
  2038. struct sky2_port *sky2 = netdev_priv(dev);
  2039. if (packets == 0)
  2040. return;
  2041. u64_stats_update_begin(&sky2->rx_stats.syncp);
  2042. sky2->rx_stats.packets += packets;
  2043. sky2->rx_stats.bytes += bytes;
  2044. u64_stats_update_end(&sky2->rx_stats.syncp);
  2045. dev->last_rx = jiffies;
  2046. sky2_rx_update(netdev_priv(dev), rxqaddr[port]);
  2047. }
  2048. static void sky2_rx_checksum(struct sky2_port *sky2, u32 status)
  2049. {
  2050. /* If this happens then driver assuming wrong format for chip type */
  2051. BUG_ON(sky2->hw->flags & SKY2_HW_NEW_LE);
  2052. /* Both checksum counters are programmed to start at
  2053. * the same offset, so unless there is a problem they
  2054. * should match. This failure is an early indication that
  2055. * hardware receive checksumming won't work.
  2056. */
  2057. if (likely((u16)(status >> 16) == (u16)status)) {
  2058. struct sk_buff *skb = sky2->rx_ring[sky2->rx_next].skb;
  2059. skb->ip_summed = CHECKSUM_COMPLETE;
  2060. skb->csum = le16_to_cpu(status);
  2061. } else {
  2062. dev_notice(&sky2->hw->pdev->dev,
  2063. "%s: receive checksum problem (status = %#x)\n",
  2064. sky2->netdev->name, status);
  2065. /* Disable checksum offload */
  2066. sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
  2067. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2068. BMU_DIS_RX_CHKSUM);
  2069. }
  2070. }
  2071. static void sky2_rx_hash(struct sky2_port *sky2, u32 status)
  2072. {
  2073. struct sk_buff *skb;
  2074. skb = sky2->rx_ring[sky2->rx_next].skb;
  2075. skb->rxhash = le32_to_cpu(status);
  2076. }
  2077. /* Process status response ring */
  2078. static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
  2079. {
  2080. int work_done = 0;
  2081. unsigned int total_bytes[2] = { 0 };
  2082. unsigned int total_packets[2] = { 0 };
  2083. rmb();
  2084. do {
  2085. struct sky2_port *sky2;
  2086. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  2087. unsigned port;
  2088. struct net_device *dev;
  2089. struct sk_buff *skb;
  2090. u32 status;
  2091. u16 length;
  2092. u8 opcode = le->opcode;
  2093. if (!(opcode & HW_OWNER))
  2094. break;
  2095. hw->st_idx = RING_NEXT(hw->st_idx, hw->st_size);
  2096. port = le->css & CSS_LINK_BIT;
  2097. dev = hw->dev[port];
  2098. sky2 = netdev_priv(dev);
  2099. length = le16_to_cpu(le->length);
  2100. status = le32_to_cpu(le->status);
  2101. le->opcode = 0;
  2102. switch (opcode & ~HW_OWNER) {
  2103. case OP_RXSTAT:
  2104. total_packets[port]++;
  2105. total_bytes[port] += length;
  2106. skb = sky2_receive(dev, length, status);
  2107. if (!skb)
  2108. break;
  2109. /* This chip reports checksum status differently */
  2110. if (hw->flags & SKY2_HW_NEW_LE) {
  2111. if ((sky2->flags & SKY2_FLAG_RX_CHECKSUM) &&
  2112. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  2113. (le->css & CSS_TCPUDPCSOK))
  2114. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2115. else
  2116. skb->ip_summed = CHECKSUM_NONE;
  2117. }
  2118. skb->protocol = eth_type_trans(skb, dev);
  2119. sky2_skb_rx(sky2, status, skb);
  2120. /* Stop after net poll weight */
  2121. if (++work_done >= to_do)
  2122. goto exit_loop;
  2123. break;
  2124. #ifdef SKY2_VLAN_TAG_USED
  2125. case OP_RXVLAN:
  2126. sky2->rx_tag = length;
  2127. break;
  2128. case OP_RXCHKSVLAN:
  2129. sky2->rx_tag = length;
  2130. /* fall through */
  2131. #endif
  2132. case OP_RXCHKS:
  2133. if (likely(sky2->flags & SKY2_FLAG_RX_CHECKSUM))
  2134. sky2_rx_checksum(sky2, status);
  2135. break;
  2136. case OP_RSS_HASH:
  2137. sky2_rx_hash(sky2, status);
  2138. break;
  2139. case OP_TXINDEXLE:
  2140. /* TX index reports status for both ports */
  2141. sky2_tx_done(hw->dev[0], status & 0xfff);
  2142. if (hw->dev[1])
  2143. sky2_tx_done(hw->dev[1],
  2144. ((status >> 24) & 0xff)
  2145. | (u16)(length & 0xf) << 8);
  2146. break;
  2147. default:
  2148. if (net_ratelimit())
  2149. pr_warning("unknown status opcode 0x%x\n", opcode);
  2150. }
  2151. } while (hw->st_idx != idx);
  2152. /* Fully processed status ring so clear irq */
  2153. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  2154. exit_loop:
  2155. sky2_rx_done(hw, 0, total_packets[0], total_bytes[0]);
  2156. sky2_rx_done(hw, 1, total_packets[1], total_bytes[1]);
  2157. return work_done;
  2158. }
  2159. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  2160. {
  2161. struct net_device *dev = hw->dev[port];
  2162. if (net_ratelimit())
  2163. netdev_info(dev, "hw error interrupt status 0x%x\n", status);
  2164. if (status & Y2_IS_PAR_RD1) {
  2165. if (net_ratelimit())
  2166. netdev_err(dev, "ram data read parity error\n");
  2167. /* Clear IRQ */
  2168. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  2169. }
  2170. if (status & Y2_IS_PAR_WR1) {
  2171. if (net_ratelimit())
  2172. netdev_err(dev, "ram data write parity error\n");
  2173. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  2174. }
  2175. if (status & Y2_IS_PAR_MAC1) {
  2176. if (net_ratelimit())
  2177. netdev_err(dev, "MAC parity error\n");
  2178. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  2179. }
  2180. if (status & Y2_IS_PAR_RX1) {
  2181. if (net_ratelimit())
  2182. netdev_err(dev, "RX parity error\n");
  2183. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  2184. }
  2185. if (status & Y2_IS_TCP_TXA1) {
  2186. if (net_ratelimit())
  2187. netdev_err(dev, "TCP segmentation error\n");
  2188. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  2189. }
  2190. }
  2191. static void sky2_hw_intr(struct sky2_hw *hw)
  2192. {
  2193. struct pci_dev *pdev = hw->pdev;
  2194. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  2195. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  2196. status &= hwmsk;
  2197. if (status & Y2_IS_TIST_OV)
  2198. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2199. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  2200. u16 pci_err;
  2201. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2202. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  2203. if (net_ratelimit())
  2204. dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
  2205. pci_err);
  2206. sky2_pci_write16(hw, PCI_STATUS,
  2207. pci_err | PCI_STATUS_ERROR_BITS);
  2208. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2209. }
  2210. if (status & Y2_IS_PCI_EXP) {
  2211. /* PCI-Express uncorrectable Error occurred */
  2212. u32 err;
  2213. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2214. err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2215. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2216. 0xfffffffful);
  2217. if (net_ratelimit())
  2218. dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
  2219. sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2220. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2221. }
  2222. if (status & Y2_HWE_L1_MASK)
  2223. sky2_hw_error(hw, 0, status);
  2224. status >>= 8;
  2225. if (status & Y2_HWE_L1_MASK)
  2226. sky2_hw_error(hw, 1, status);
  2227. }
  2228. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  2229. {
  2230. struct net_device *dev = hw->dev[port];
  2231. struct sky2_port *sky2 = netdev_priv(dev);
  2232. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  2233. netif_info(sky2, intr, dev, "mac interrupt status 0x%x\n", status);
  2234. if (status & GM_IS_RX_CO_OV)
  2235. gma_read16(hw, port, GM_RX_IRQ_SRC);
  2236. if (status & GM_IS_TX_CO_OV)
  2237. gma_read16(hw, port, GM_TX_IRQ_SRC);
  2238. if (status & GM_IS_RX_FF_OR) {
  2239. ++dev->stats.rx_fifo_errors;
  2240. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  2241. }
  2242. if (status & GM_IS_TX_FF_UR) {
  2243. ++dev->stats.tx_fifo_errors;
  2244. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  2245. }
  2246. }
  2247. /* This should never happen it is a bug. */
  2248. static void sky2_le_error(struct sky2_hw *hw, unsigned port, u16 q)
  2249. {
  2250. struct net_device *dev = hw->dev[port];
  2251. u16 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  2252. dev_err(&hw->pdev->dev, "%s: descriptor error q=%#x get=%u put=%u\n",
  2253. dev->name, (unsigned) q, (unsigned) idx,
  2254. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2255. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2256. }
  2257. static int sky2_rx_hung(struct net_device *dev)
  2258. {
  2259. struct sky2_port *sky2 = netdev_priv(dev);
  2260. struct sky2_hw *hw = sky2->hw;
  2261. unsigned port = sky2->port;
  2262. unsigned rxq = rxqaddr[port];
  2263. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2264. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2265. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2266. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2267. /* If idle and MAC or PCI is stuck */
  2268. if (sky2->check.last == dev->last_rx &&
  2269. ((mac_rp == sky2->check.mac_rp &&
  2270. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2271. /* Check if the PCI RX hang */
  2272. (fifo_rp == sky2->check.fifo_rp &&
  2273. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2274. netdev_printk(KERN_DEBUG, dev,
  2275. "hung mac %d:%d fifo %d (%d:%d)\n",
  2276. mac_lev, mac_rp, fifo_lev,
  2277. fifo_rp, sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2278. return 1;
  2279. } else {
  2280. sky2->check.last = dev->last_rx;
  2281. sky2->check.mac_rp = mac_rp;
  2282. sky2->check.mac_lev = mac_lev;
  2283. sky2->check.fifo_rp = fifo_rp;
  2284. sky2->check.fifo_lev = fifo_lev;
  2285. return 0;
  2286. }
  2287. }
  2288. static void sky2_watchdog(unsigned long arg)
  2289. {
  2290. struct sky2_hw *hw = (struct sky2_hw *) arg;
  2291. /* Check for lost IRQ once a second */
  2292. if (sky2_read32(hw, B0_ISRC)) {
  2293. napi_schedule(&hw->napi);
  2294. } else {
  2295. int i, active = 0;
  2296. for (i = 0; i < hw->ports; i++) {
  2297. struct net_device *dev = hw->dev[i];
  2298. if (!netif_running(dev))
  2299. continue;
  2300. ++active;
  2301. /* For chips with Rx FIFO, check if stuck */
  2302. if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
  2303. sky2_rx_hung(dev)) {
  2304. netdev_info(dev, "receiver hang detected\n");
  2305. schedule_work(&hw->restart_work);
  2306. return;
  2307. }
  2308. }
  2309. if (active == 0)
  2310. return;
  2311. }
  2312. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2313. }
  2314. /* Hardware/software error handling */
  2315. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2316. {
  2317. if (net_ratelimit())
  2318. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2319. if (status & Y2_IS_HW_ERR)
  2320. sky2_hw_intr(hw);
  2321. if (status & Y2_IS_IRQ_MAC1)
  2322. sky2_mac_intr(hw, 0);
  2323. if (status & Y2_IS_IRQ_MAC2)
  2324. sky2_mac_intr(hw, 1);
  2325. if (status & Y2_IS_CHK_RX1)
  2326. sky2_le_error(hw, 0, Q_R1);
  2327. if (status & Y2_IS_CHK_RX2)
  2328. sky2_le_error(hw, 1, Q_R2);
  2329. if (status & Y2_IS_CHK_TXA1)
  2330. sky2_le_error(hw, 0, Q_XA1);
  2331. if (status & Y2_IS_CHK_TXA2)
  2332. sky2_le_error(hw, 1, Q_XA2);
  2333. }
  2334. static int sky2_poll(struct napi_struct *napi, int work_limit)
  2335. {
  2336. struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
  2337. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2338. int work_done = 0;
  2339. u16 idx;
  2340. if (unlikely(status & Y2_IS_ERROR))
  2341. sky2_err_intr(hw, status);
  2342. if (status & Y2_IS_IRQ_PHY1)
  2343. sky2_phy_intr(hw, 0);
  2344. if (status & Y2_IS_IRQ_PHY2)
  2345. sky2_phy_intr(hw, 1);
  2346. if (status & Y2_IS_PHY_QLNK)
  2347. sky2_qlink_intr(hw);
  2348. while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
  2349. work_done += sky2_status_intr(hw, work_limit - work_done, idx);
  2350. if (work_done >= work_limit)
  2351. goto done;
  2352. }
  2353. napi_complete(napi);
  2354. sky2_read32(hw, B0_Y2_SP_LISR);
  2355. done:
  2356. return work_done;
  2357. }
  2358. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2359. {
  2360. struct sky2_hw *hw = dev_id;
  2361. u32 status;
  2362. /* Reading this mask interrupts as side effect */
  2363. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2364. if (status == 0 || status == ~0)
  2365. return IRQ_NONE;
  2366. prefetch(&hw->st_le[hw->st_idx]);
  2367. napi_schedule(&hw->napi);
  2368. return IRQ_HANDLED;
  2369. }
  2370. #ifdef CONFIG_NET_POLL_CONTROLLER
  2371. static void sky2_netpoll(struct net_device *dev)
  2372. {
  2373. struct sky2_port *sky2 = netdev_priv(dev);
  2374. napi_schedule(&sky2->hw->napi);
  2375. }
  2376. #endif
  2377. /* Chip internal frequency for clock calculations */
  2378. static u32 sky2_mhz(const struct sky2_hw *hw)
  2379. {
  2380. switch (hw->chip_id) {
  2381. case CHIP_ID_YUKON_EC:
  2382. case CHIP_ID_YUKON_EC_U:
  2383. case CHIP_ID_YUKON_EX:
  2384. case CHIP_ID_YUKON_SUPR:
  2385. case CHIP_ID_YUKON_UL_2:
  2386. case CHIP_ID_YUKON_OPT:
  2387. return 125;
  2388. case CHIP_ID_YUKON_FE:
  2389. return 100;
  2390. case CHIP_ID_YUKON_FE_P:
  2391. return 50;
  2392. case CHIP_ID_YUKON_XL:
  2393. return 156;
  2394. default:
  2395. BUG();
  2396. }
  2397. }
  2398. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2399. {
  2400. return sky2_mhz(hw) * us;
  2401. }
  2402. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2403. {
  2404. return clk / sky2_mhz(hw);
  2405. }
  2406. static int __devinit sky2_init(struct sky2_hw *hw)
  2407. {
  2408. u8 t8;
  2409. /* Enable all clocks and check for bad PCI access */
  2410. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2411. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2412. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2413. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2414. switch (hw->chip_id) {
  2415. case CHIP_ID_YUKON_XL:
  2416. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
  2417. if (hw->chip_rev < CHIP_REV_YU_XL_A2)
  2418. hw->flags |= SKY2_HW_RSS_BROKEN;
  2419. break;
  2420. case CHIP_ID_YUKON_EC_U:
  2421. hw->flags = SKY2_HW_GIGABIT
  2422. | SKY2_HW_NEWER_PHY
  2423. | SKY2_HW_ADV_POWER_CTL;
  2424. break;
  2425. case CHIP_ID_YUKON_EX:
  2426. hw->flags = SKY2_HW_GIGABIT
  2427. | SKY2_HW_NEWER_PHY
  2428. | SKY2_HW_NEW_LE
  2429. | SKY2_HW_ADV_POWER_CTL;
  2430. /* New transmit checksum */
  2431. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2432. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2433. break;
  2434. case CHIP_ID_YUKON_EC:
  2435. /* This rev is really old, and requires untested workarounds */
  2436. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2437. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2438. return -EOPNOTSUPP;
  2439. }
  2440. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_RSS_BROKEN;
  2441. break;
  2442. case CHIP_ID_YUKON_FE:
  2443. hw->flags = SKY2_HW_RSS_BROKEN;
  2444. break;
  2445. case CHIP_ID_YUKON_FE_P:
  2446. hw->flags = SKY2_HW_NEWER_PHY
  2447. | SKY2_HW_NEW_LE
  2448. | SKY2_HW_AUTO_TX_SUM
  2449. | SKY2_HW_ADV_POWER_CTL;
  2450. break;
  2451. case CHIP_ID_YUKON_SUPR:
  2452. hw->flags = SKY2_HW_GIGABIT
  2453. | SKY2_HW_NEWER_PHY
  2454. | SKY2_HW_NEW_LE
  2455. | SKY2_HW_AUTO_TX_SUM
  2456. | SKY2_HW_ADV_POWER_CTL;
  2457. break;
  2458. case CHIP_ID_YUKON_UL_2:
  2459. hw->flags = SKY2_HW_GIGABIT
  2460. | SKY2_HW_ADV_POWER_CTL;
  2461. break;
  2462. case CHIP_ID_YUKON_OPT:
  2463. hw->flags = SKY2_HW_GIGABIT
  2464. | SKY2_HW_NEW_LE
  2465. | SKY2_HW_ADV_POWER_CTL;
  2466. break;
  2467. default:
  2468. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2469. hw->chip_id);
  2470. return -EOPNOTSUPP;
  2471. }
  2472. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2473. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2474. hw->flags |= SKY2_HW_FIBRE_PHY;
  2475. hw->ports = 1;
  2476. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2477. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2478. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2479. ++hw->ports;
  2480. }
  2481. if (sky2_read8(hw, B2_E_0))
  2482. hw->flags |= SKY2_HW_RAM_BUFFER;
  2483. return 0;
  2484. }
  2485. static void sky2_reset(struct sky2_hw *hw)
  2486. {
  2487. struct pci_dev *pdev = hw->pdev;
  2488. u16 status;
  2489. int i, cap;
  2490. u32 hwe_mask = Y2_HWE_ALL_MASK;
  2491. /* disable ASF */
  2492. if (hw->chip_id == CHIP_ID_YUKON_EX
  2493. || hw->chip_id == CHIP_ID_YUKON_SUPR) {
  2494. sky2_write32(hw, CPU_WDOG, 0);
  2495. status = sky2_read16(hw, HCU_CCSR);
  2496. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2497. HCU_CCSR_UC_STATE_MSK);
  2498. /*
  2499. * CPU clock divider shouldn't be used because
  2500. * - ASF firmware may malfunction
  2501. * - Yukon-Supreme: Parallel FLASH doesn't support divided clocks
  2502. */
  2503. status &= ~HCU_CCSR_CPU_CLK_DIVIDE_MSK;
  2504. sky2_write16(hw, HCU_CCSR, status);
  2505. sky2_write32(hw, CPU_WDOG, 0);
  2506. } else
  2507. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2508. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2509. /* do a SW reset */
  2510. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2511. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2512. /* allow writes to PCI config */
  2513. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2514. /* clear PCI errors, if any */
  2515. status = sky2_pci_read16(hw, PCI_STATUS);
  2516. status |= PCI_STATUS_ERROR_BITS;
  2517. sky2_pci_write16(hw, PCI_STATUS, status);
  2518. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2519. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2520. if (cap) {
  2521. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2522. 0xfffffffful);
  2523. /* If error bit is stuck on ignore it */
  2524. if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
  2525. dev_info(&pdev->dev, "ignoring stuck error report bit\n");
  2526. else
  2527. hwe_mask |= Y2_IS_PCI_EXP;
  2528. }
  2529. sky2_power_on(hw);
  2530. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2531. for (i = 0; i < hw->ports; i++) {
  2532. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2533. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2534. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  2535. hw->chip_id == CHIP_ID_YUKON_SUPR)
  2536. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2537. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2538. | GMC_BYP_RETR_ON);
  2539. }
  2540. if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev > CHIP_REV_YU_SU_B0) {
  2541. /* enable MACSec clock gating */
  2542. sky2_pci_write32(hw, PCI_DEV_REG3, P_CLK_MACSEC_DIS);
  2543. }
  2544. if (hw->chip_id == CHIP_ID_YUKON_OPT) {
  2545. u16 reg;
  2546. u32 msk;
  2547. if (hw->chip_rev == 0) {
  2548. /* disable PCI-E PHY power down (set PHY reg 0x80, bit 7 */
  2549. sky2_write32(hw, Y2_PEX_PHY_DATA, (0x80UL << 16) | (1 << 7));
  2550. /* set PHY Link Detect Timer to 1.1 second (11x 100ms) */
  2551. reg = 10;
  2552. } else {
  2553. /* set PHY Link Detect Timer to 0.4 second (4x 100ms) */
  2554. reg = 3;
  2555. }
  2556. reg <<= PSM_CONFIG_REG4_TIMER_PHY_LINK_DETECT_BASE;
  2557. /* reset PHY Link Detect */
  2558. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2559. sky2_pci_write16(hw, PSM_CONFIG_REG4,
  2560. reg | PSM_CONFIG_REG4_RST_PHY_LINK_DETECT);
  2561. sky2_pci_write16(hw, PSM_CONFIG_REG4, reg);
  2562. /* enable PHY Quick Link */
  2563. msk = sky2_read32(hw, B0_IMSK);
  2564. msk |= Y2_IS_PHY_QLNK;
  2565. sky2_write32(hw, B0_IMSK, msk);
  2566. /* check if PSMv2 was running before */
  2567. reg = sky2_pci_read16(hw, PSM_CONFIG_REG3);
  2568. if (reg & PCI_EXP_LNKCTL_ASPMC) {
  2569. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2570. /* restore the PCIe Link Control register */
  2571. sky2_pci_write16(hw, cap + PCI_EXP_LNKCTL, reg);
  2572. }
  2573. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2574. /* re-enable PEX PM in PEX PHY debug reg. 8 (clear bit 12) */
  2575. sky2_write32(hw, Y2_PEX_PHY_DATA, PEX_DB_ACCESS | (0x08UL << 16));
  2576. }
  2577. /* Clear I2C IRQ noise */
  2578. sky2_write32(hw, B2_I2C_IRQ, 1);
  2579. /* turn off hardware timer (unused) */
  2580. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2581. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2582. /* Turn off descriptor polling */
  2583. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2584. /* Turn off receive timestamp */
  2585. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2586. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2587. /* enable the Tx Arbiters */
  2588. for (i = 0; i < hw->ports; i++)
  2589. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2590. /* Initialize ram interface */
  2591. for (i = 0; i < hw->ports; i++) {
  2592. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2593. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2594. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2595. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2596. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2597. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2598. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2599. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2600. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2601. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2602. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2603. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2604. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2605. }
  2606. sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
  2607. for (i = 0; i < hw->ports; i++)
  2608. sky2_gmac_reset(hw, i);
  2609. memset(hw->st_le, 0, hw->st_size * sizeof(struct sky2_status_le));
  2610. hw->st_idx = 0;
  2611. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2612. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2613. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2614. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2615. /* Set the list last index */
  2616. sky2_write16(hw, STAT_LAST_IDX, hw->st_size - 1);
  2617. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2618. sky2_write8(hw, STAT_FIFO_WM, 16);
  2619. /* set Status-FIFO ISR watermark */
  2620. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2621. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2622. else
  2623. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2624. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2625. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2626. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2627. /* enable status unit */
  2628. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2629. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2630. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2631. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2632. }
  2633. /* Take device down (offline).
  2634. * Equivalent to doing dev_stop() but this does not
  2635. * inform upper layers of the transistion.
  2636. */
  2637. static void sky2_detach(struct net_device *dev)
  2638. {
  2639. if (netif_running(dev)) {
  2640. netif_tx_lock(dev);
  2641. netif_device_detach(dev); /* stop txq */
  2642. netif_tx_unlock(dev);
  2643. sky2_down(dev);
  2644. }
  2645. }
  2646. /* Bring device back after doing sky2_detach */
  2647. static int sky2_reattach(struct net_device *dev)
  2648. {
  2649. int err = 0;
  2650. if (netif_running(dev)) {
  2651. err = sky2_up(dev);
  2652. if (err) {
  2653. netdev_info(dev, "could not restart %d\n", err);
  2654. dev_close(dev);
  2655. } else {
  2656. netif_device_attach(dev);
  2657. sky2_set_multicast(dev);
  2658. }
  2659. }
  2660. return err;
  2661. }
  2662. static void sky2_all_down(struct sky2_hw *hw)
  2663. {
  2664. int i;
  2665. sky2_read32(hw, B0_IMSK);
  2666. sky2_write32(hw, B0_IMSK, 0);
  2667. synchronize_irq(hw->pdev->irq);
  2668. napi_disable(&hw->napi);
  2669. for (i = 0; i < hw->ports; i++) {
  2670. struct net_device *dev = hw->dev[i];
  2671. struct sky2_port *sky2 = netdev_priv(dev);
  2672. if (!netif_running(dev))
  2673. continue;
  2674. netif_carrier_off(dev);
  2675. netif_tx_disable(dev);
  2676. sky2_hw_down(sky2);
  2677. }
  2678. }
  2679. static void sky2_all_up(struct sky2_hw *hw)
  2680. {
  2681. u32 imask = Y2_IS_BASE;
  2682. int i;
  2683. for (i = 0; i < hw->ports; i++) {
  2684. struct net_device *dev = hw->dev[i];
  2685. struct sky2_port *sky2 = netdev_priv(dev);
  2686. if (!netif_running(dev))
  2687. continue;
  2688. sky2_hw_up(sky2);
  2689. sky2_set_multicast(dev);
  2690. imask |= portirq_msk[i];
  2691. netif_wake_queue(dev);
  2692. }
  2693. sky2_write32(hw, B0_IMSK, imask);
  2694. sky2_read32(hw, B0_IMSK);
  2695. sky2_read32(hw, B0_Y2_SP_LISR);
  2696. napi_enable(&hw->napi);
  2697. }
  2698. static void sky2_restart(struct work_struct *work)
  2699. {
  2700. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2701. rtnl_lock();
  2702. sky2_all_down(hw);
  2703. sky2_reset(hw);
  2704. sky2_all_up(hw);
  2705. rtnl_unlock();
  2706. }
  2707. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2708. {
  2709. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2710. }
  2711. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2712. {
  2713. const struct sky2_port *sky2 = netdev_priv(dev);
  2714. wol->supported = sky2_wol_supported(sky2->hw);
  2715. wol->wolopts = sky2->wol;
  2716. }
  2717. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2718. {
  2719. struct sky2_port *sky2 = netdev_priv(dev);
  2720. struct sky2_hw *hw = sky2->hw;
  2721. bool enable_wakeup = false;
  2722. int i;
  2723. if ((wol->wolopts & ~sky2_wol_supported(sky2->hw)) ||
  2724. !device_can_wakeup(&hw->pdev->dev))
  2725. return -EOPNOTSUPP;
  2726. sky2->wol = wol->wolopts;
  2727. for (i = 0; i < hw->ports; i++) {
  2728. struct net_device *dev = hw->dev[i];
  2729. struct sky2_port *sky2 = netdev_priv(dev);
  2730. if (sky2->wol)
  2731. enable_wakeup = true;
  2732. }
  2733. device_set_wakeup_enable(&hw->pdev->dev, enable_wakeup);
  2734. return 0;
  2735. }
  2736. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2737. {
  2738. if (sky2_is_copper(hw)) {
  2739. u32 modes = SUPPORTED_10baseT_Half
  2740. | SUPPORTED_10baseT_Full
  2741. | SUPPORTED_100baseT_Half
  2742. | SUPPORTED_100baseT_Full
  2743. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2744. if (hw->flags & SKY2_HW_GIGABIT)
  2745. modes |= SUPPORTED_1000baseT_Half
  2746. | SUPPORTED_1000baseT_Full;
  2747. return modes;
  2748. } else
  2749. return SUPPORTED_1000baseT_Half
  2750. | SUPPORTED_1000baseT_Full
  2751. | SUPPORTED_Autoneg
  2752. | SUPPORTED_FIBRE;
  2753. }
  2754. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2755. {
  2756. struct sky2_port *sky2 = netdev_priv(dev);
  2757. struct sky2_hw *hw = sky2->hw;
  2758. ecmd->transceiver = XCVR_INTERNAL;
  2759. ecmd->supported = sky2_supported_modes(hw);
  2760. ecmd->phy_address = PHY_ADDR_MARV;
  2761. if (sky2_is_copper(hw)) {
  2762. ecmd->port = PORT_TP;
  2763. ecmd->speed = sky2->speed;
  2764. } else {
  2765. ecmd->speed = SPEED_1000;
  2766. ecmd->port = PORT_FIBRE;
  2767. }
  2768. ecmd->advertising = sky2->advertising;
  2769. ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_SPEED)
  2770. ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  2771. ecmd->duplex = sky2->duplex;
  2772. return 0;
  2773. }
  2774. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2775. {
  2776. struct sky2_port *sky2 = netdev_priv(dev);
  2777. const struct sky2_hw *hw = sky2->hw;
  2778. u32 supported = sky2_supported_modes(hw);
  2779. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2780. sky2->flags |= SKY2_FLAG_AUTO_SPEED;
  2781. ecmd->advertising = supported;
  2782. sky2->duplex = -1;
  2783. sky2->speed = -1;
  2784. } else {
  2785. u32 setting;
  2786. switch (ecmd->speed) {
  2787. case SPEED_1000:
  2788. if (ecmd->duplex == DUPLEX_FULL)
  2789. setting = SUPPORTED_1000baseT_Full;
  2790. else if (ecmd->duplex == DUPLEX_HALF)
  2791. setting = SUPPORTED_1000baseT_Half;
  2792. else
  2793. return -EINVAL;
  2794. break;
  2795. case SPEED_100:
  2796. if (ecmd->duplex == DUPLEX_FULL)
  2797. setting = SUPPORTED_100baseT_Full;
  2798. else if (ecmd->duplex == DUPLEX_HALF)
  2799. setting = SUPPORTED_100baseT_Half;
  2800. else
  2801. return -EINVAL;
  2802. break;
  2803. case SPEED_10:
  2804. if (ecmd->duplex == DUPLEX_FULL)
  2805. setting = SUPPORTED_10baseT_Full;
  2806. else if (ecmd->duplex == DUPLEX_HALF)
  2807. setting = SUPPORTED_10baseT_Half;
  2808. else
  2809. return -EINVAL;
  2810. break;
  2811. default:
  2812. return -EINVAL;
  2813. }
  2814. if ((setting & supported) == 0)
  2815. return -EINVAL;
  2816. sky2->speed = ecmd->speed;
  2817. sky2->duplex = ecmd->duplex;
  2818. sky2->flags &= ~SKY2_FLAG_AUTO_SPEED;
  2819. }
  2820. sky2->advertising = ecmd->advertising;
  2821. if (netif_running(dev)) {
  2822. sky2_phy_reinit(sky2);
  2823. sky2_set_multicast(dev);
  2824. }
  2825. return 0;
  2826. }
  2827. static void sky2_get_drvinfo(struct net_device *dev,
  2828. struct ethtool_drvinfo *info)
  2829. {
  2830. struct sky2_port *sky2 = netdev_priv(dev);
  2831. strcpy(info->driver, DRV_NAME);
  2832. strcpy(info->version, DRV_VERSION);
  2833. strcpy(info->fw_version, "N/A");
  2834. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2835. }
  2836. static const struct sky2_stat {
  2837. char name[ETH_GSTRING_LEN];
  2838. u16 offset;
  2839. } sky2_stats[] = {
  2840. { "tx_bytes", GM_TXO_OK_HI },
  2841. { "rx_bytes", GM_RXO_OK_HI },
  2842. { "tx_broadcast", GM_TXF_BC_OK },
  2843. { "rx_broadcast", GM_RXF_BC_OK },
  2844. { "tx_multicast", GM_TXF_MC_OK },
  2845. { "rx_multicast", GM_RXF_MC_OK },
  2846. { "tx_unicast", GM_TXF_UC_OK },
  2847. { "rx_unicast", GM_RXF_UC_OK },
  2848. { "tx_mac_pause", GM_TXF_MPAUSE },
  2849. { "rx_mac_pause", GM_RXF_MPAUSE },
  2850. { "collisions", GM_TXF_COL },
  2851. { "late_collision",GM_TXF_LAT_COL },
  2852. { "aborted", GM_TXF_ABO_COL },
  2853. { "single_collisions", GM_TXF_SNG_COL },
  2854. { "multi_collisions", GM_TXF_MUL_COL },
  2855. { "rx_short", GM_RXF_SHT },
  2856. { "rx_runt", GM_RXE_FRAG },
  2857. { "rx_64_byte_packets", GM_RXF_64B },
  2858. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2859. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2860. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2861. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2862. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2863. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2864. { "rx_too_long", GM_RXF_LNG_ERR },
  2865. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2866. { "rx_jabber", GM_RXF_JAB_PKT },
  2867. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2868. { "tx_64_byte_packets", GM_TXF_64B },
  2869. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2870. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2871. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2872. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2873. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2874. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2875. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2876. };
  2877. static u32 sky2_get_rx_csum(struct net_device *dev)
  2878. {
  2879. struct sky2_port *sky2 = netdev_priv(dev);
  2880. return !!(sky2->flags & SKY2_FLAG_RX_CHECKSUM);
  2881. }
  2882. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2883. {
  2884. struct sky2_port *sky2 = netdev_priv(dev);
  2885. if (data)
  2886. sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
  2887. else
  2888. sky2->flags &= ~SKY2_FLAG_RX_CHECKSUM;
  2889. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2890. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2891. return 0;
  2892. }
  2893. static u32 sky2_get_msglevel(struct net_device *netdev)
  2894. {
  2895. struct sky2_port *sky2 = netdev_priv(netdev);
  2896. return sky2->msg_enable;
  2897. }
  2898. static int sky2_nway_reset(struct net_device *dev)
  2899. {
  2900. struct sky2_port *sky2 = netdev_priv(dev);
  2901. if (!netif_running(dev) || !(sky2->flags & SKY2_FLAG_AUTO_SPEED))
  2902. return -EINVAL;
  2903. sky2_phy_reinit(sky2);
  2904. sky2_set_multicast(dev);
  2905. return 0;
  2906. }
  2907. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2908. {
  2909. struct sky2_hw *hw = sky2->hw;
  2910. unsigned port = sky2->port;
  2911. int i;
  2912. data[0] = get_stats64(hw, port, GM_TXO_OK_LO);
  2913. data[1] = get_stats64(hw, port, GM_RXO_OK_LO);
  2914. for (i = 2; i < count; i++)
  2915. data[i] = get_stats32(hw, port, sky2_stats[i].offset);
  2916. }
  2917. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2918. {
  2919. struct sky2_port *sky2 = netdev_priv(netdev);
  2920. sky2->msg_enable = value;
  2921. }
  2922. static int sky2_get_sset_count(struct net_device *dev, int sset)
  2923. {
  2924. switch (sset) {
  2925. case ETH_SS_STATS:
  2926. return ARRAY_SIZE(sky2_stats);
  2927. default:
  2928. return -EOPNOTSUPP;
  2929. }
  2930. }
  2931. static void sky2_get_ethtool_stats(struct net_device *dev,
  2932. struct ethtool_stats *stats, u64 * data)
  2933. {
  2934. struct sky2_port *sky2 = netdev_priv(dev);
  2935. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2936. }
  2937. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2938. {
  2939. int i;
  2940. switch (stringset) {
  2941. case ETH_SS_STATS:
  2942. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2943. memcpy(data + i * ETH_GSTRING_LEN,
  2944. sky2_stats[i].name, ETH_GSTRING_LEN);
  2945. break;
  2946. }
  2947. }
  2948. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2949. {
  2950. struct sky2_port *sky2 = netdev_priv(dev);
  2951. struct sky2_hw *hw = sky2->hw;
  2952. unsigned port = sky2->port;
  2953. const struct sockaddr *addr = p;
  2954. if (!is_valid_ether_addr(addr->sa_data))
  2955. return -EADDRNOTAVAIL;
  2956. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2957. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2958. dev->dev_addr, ETH_ALEN);
  2959. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2960. dev->dev_addr, ETH_ALEN);
  2961. /* virtual address for data */
  2962. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2963. /* physical address: used for pause frames */
  2964. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2965. return 0;
  2966. }
  2967. static inline void sky2_add_filter(u8 filter[8], const u8 *addr)
  2968. {
  2969. u32 bit;
  2970. bit = ether_crc(ETH_ALEN, addr) & 63;
  2971. filter[bit >> 3] |= 1 << (bit & 7);
  2972. }
  2973. static void sky2_set_multicast(struct net_device *dev)
  2974. {
  2975. struct sky2_port *sky2 = netdev_priv(dev);
  2976. struct sky2_hw *hw = sky2->hw;
  2977. unsigned port = sky2->port;
  2978. struct netdev_hw_addr *ha;
  2979. u16 reg;
  2980. u8 filter[8];
  2981. int rx_pause;
  2982. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2983. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2984. memset(filter, 0, sizeof(filter));
  2985. reg = gma_read16(hw, port, GM_RX_CTRL);
  2986. reg |= GM_RXCR_UCF_ENA;
  2987. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2988. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2989. else if (dev->flags & IFF_ALLMULTI)
  2990. memset(filter, 0xff, sizeof(filter));
  2991. else if (netdev_mc_empty(dev) && !rx_pause)
  2992. reg &= ~GM_RXCR_MCF_ENA;
  2993. else {
  2994. reg |= GM_RXCR_MCF_ENA;
  2995. if (rx_pause)
  2996. sky2_add_filter(filter, pause_mc_addr);
  2997. netdev_for_each_mc_addr(ha, dev)
  2998. sky2_add_filter(filter, ha->addr);
  2999. }
  3000. gma_write16(hw, port, GM_MC_ADDR_H1,
  3001. (u16) filter[0] | ((u16) filter[1] << 8));
  3002. gma_write16(hw, port, GM_MC_ADDR_H2,
  3003. (u16) filter[2] | ((u16) filter[3] << 8));
  3004. gma_write16(hw, port, GM_MC_ADDR_H3,
  3005. (u16) filter[4] | ((u16) filter[5] << 8));
  3006. gma_write16(hw, port, GM_MC_ADDR_H4,
  3007. (u16) filter[6] | ((u16) filter[7] << 8));
  3008. gma_write16(hw, port, GM_RX_CTRL, reg);
  3009. }
  3010. static struct rtnl_link_stats64 *sky2_get_stats(struct net_device *dev,
  3011. struct rtnl_link_stats64 *stats)
  3012. {
  3013. struct sky2_port *sky2 = netdev_priv(dev);
  3014. struct sky2_hw *hw = sky2->hw;
  3015. unsigned port = sky2->port;
  3016. unsigned int start;
  3017. u64 _bytes, _packets;
  3018. do {
  3019. start = u64_stats_fetch_begin_bh(&sky2->rx_stats.syncp);
  3020. _bytes = sky2->rx_stats.bytes;
  3021. _packets = sky2->rx_stats.packets;
  3022. } while (u64_stats_fetch_retry_bh(&sky2->rx_stats.syncp, start));
  3023. stats->rx_packets = _packets;
  3024. stats->rx_bytes = _bytes;
  3025. do {
  3026. start = u64_stats_fetch_begin_bh(&sky2->tx_stats.syncp);
  3027. _bytes = sky2->tx_stats.bytes;
  3028. _packets = sky2->tx_stats.packets;
  3029. } while (u64_stats_fetch_retry_bh(&sky2->tx_stats.syncp, start));
  3030. stats->tx_packets = _packets;
  3031. stats->tx_bytes = _bytes;
  3032. stats->multicast = get_stats32(hw, port, GM_RXF_MC_OK)
  3033. + get_stats32(hw, port, GM_RXF_BC_OK);
  3034. stats->collisions = get_stats32(hw, port, GM_TXF_COL);
  3035. stats->rx_length_errors = get_stats32(hw, port, GM_RXF_LNG_ERR);
  3036. stats->rx_crc_errors = get_stats32(hw, port, GM_RXF_FCS_ERR);
  3037. stats->rx_frame_errors = get_stats32(hw, port, GM_RXF_SHT)
  3038. + get_stats32(hw, port, GM_RXE_FRAG);
  3039. stats->rx_over_errors = get_stats32(hw, port, GM_RXE_FIFO_OV);
  3040. stats->rx_dropped = dev->stats.rx_dropped;
  3041. stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
  3042. stats->tx_fifo_errors = dev->stats.tx_fifo_errors;
  3043. return stats;
  3044. }
  3045. /* Can have one global because blinking is controlled by
  3046. * ethtool and that is always under RTNL mutex
  3047. */
  3048. static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
  3049. {
  3050. struct sky2_hw *hw = sky2->hw;
  3051. unsigned port = sky2->port;
  3052. spin_lock_bh(&sky2->phy_lock);
  3053. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  3054. hw->chip_id == CHIP_ID_YUKON_EX ||
  3055. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  3056. u16 pg;
  3057. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  3058. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  3059. switch (mode) {
  3060. case MO_LED_OFF:
  3061. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3062. PHY_M_LEDC_LOS_CTRL(8) |
  3063. PHY_M_LEDC_INIT_CTRL(8) |
  3064. PHY_M_LEDC_STA1_CTRL(8) |
  3065. PHY_M_LEDC_STA0_CTRL(8));
  3066. break;
  3067. case MO_LED_ON:
  3068. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3069. PHY_M_LEDC_LOS_CTRL(9) |
  3070. PHY_M_LEDC_INIT_CTRL(9) |
  3071. PHY_M_LEDC_STA1_CTRL(9) |
  3072. PHY_M_LEDC_STA0_CTRL(9));
  3073. break;
  3074. case MO_LED_BLINK:
  3075. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3076. PHY_M_LEDC_LOS_CTRL(0xa) |
  3077. PHY_M_LEDC_INIT_CTRL(0xa) |
  3078. PHY_M_LEDC_STA1_CTRL(0xa) |
  3079. PHY_M_LEDC_STA0_CTRL(0xa));
  3080. break;
  3081. case MO_LED_NORM:
  3082. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  3083. PHY_M_LEDC_LOS_CTRL(1) |
  3084. PHY_M_LEDC_INIT_CTRL(8) |
  3085. PHY_M_LEDC_STA1_CTRL(7) |
  3086. PHY_M_LEDC_STA0_CTRL(7));
  3087. }
  3088. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  3089. } else
  3090. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  3091. PHY_M_LED_MO_DUP(mode) |
  3092. PHY_M_LED_MO_10(mode) |
  3093. PHY_M_LED_MO_100(mode) |
  3094. PHY_M_LED_MO_1000(mode) |
  3095. PHY_M_LED_MO_RX(mode) |
  3096. PHY_M_LED_MO_TX(mode));
  3097. spin_unlock_bh(&sky2->phy_lock);
  3098. }
  3099. /* blink LED's for finding board */
  3100. static int sky2_phys_id(struct net_device *dev, u32 data)
  3101. {
  3102. struct sky2_port *sky2 = netdev_priv(dev);
  3103. unsigned int i;
  3104. if (data == 0)
  3105. data = UINT_MAX;
  3106. for (i = 0; i < data; i++) {
  3107. sky2_led(sky2, MO_LED_ON);
  3108. if (msleep_interruptible(500))
  3109. break;
  3110. sky2_led(sky2, MO_LED_OFF);
  3111. if (msleep_interruptible(500))
  3112. break;
  3113. }
  3114. sky2_led(sky2, MO_LED_NORM);
  3115. return 0;
  3116. }
  3117. static void sky2_get_pauseparam(struct net_device *dev,
  3118. struct ethtool_pauseparam *ecmd)
  3119. {
  3120. struct sky2_port *sky2 = netdev_priv(dev);
  3121. switch (sky2->flow_mode) {
  3122. case FC_NONE:
  3123. ecmd->tx_pause = ecmd->rx_pause = 0;
  3124. break;
  3125. case FC_TX:
  3126. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  3127. break;
  3128. case FC_RX:
  3129. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  3130. break;
  3131. case FC_BOTH:
  3132. ecmd->tx_pause = ecmd->rx_pause = 1;
  3133. }
  3134. ecmd->autoneg = (sky2->flags & SKY2_FLAG_AUTO_PAUSE)
  3135. ? AUTONEG_ENABLE : AUTONEG_DISABLE;
  3136. }
  3137. static int sky2_set_pauseparam(struct net_device *dev,
  3138. struct ethtool_pauseparam *ecmd)
  3139. {
  3140. struct sky2_port *sky2 = netdev_priv(dev);
  3141. if (ecmd->autoneg == AUTONEG_ENABLE)
  3142. sky2->flags |= SKY2_FLAG_AUTO_PAUSE;
  3143. else
  3144. sky2->flags &= ~SKY2_FLAG_AUTO_PAUSE;
  3145. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  3146. if (netif_running(dev))
  3147. sky2_phy_reinit(sky2);
  3148. return 0;
  3149. }
  3150. static int sky2_get_coalesce(struct net_device *dev,
  3151. struct ethtool_coalesce *ecmd)
  3152. {
  3153. struct sky2_port *sky2 = netdev_priv(dev);
  3154. struct sky2_hw *hw = sky2->hw;
  3155. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  3156. ecmd->tx_coalesce_usecs = 0;
  3157. else {
  3158. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  3159. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  3160. }
  3161. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  3162. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  3163. ecmd->rx_coalesce_usecs = 0;
  3164. else {
  3165. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  3166. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  3167. }
  3168. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  3169. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  3170. ecmd->rx_coalesce_usecs_irq = 0;
  3171. else {
  3172. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  3173. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  3174. }
  3175. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  3176. return 0;
  3177. }
  3178. /* Note: this affect both ports */
  3179. static int sky2_set_coalesce(struct net_device *dev,
  3180. struct ethtool_coalesce *ecmd)
  3181. {
  3182. struct sky2_port *sky2 = netdev_priv(dev);
  3183. struct sky2_hw *hw = sky2->hw;
  3184. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  3185. if (ecmd->tx_coalesce_usecs > tmax ||
  3186. ecmd->rx_coalesce_usecs > tmax ||
  3187. ecmd->rx_coalesce_usecs_irq > tmax)
  3188. return -EINVAL;
  3189. if (ecmd->tx_max_coalesced_frames >= sky2->tx_ring_size-1)
  3190. return -EINVAL;
  3191. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  3192. return -EINVAL;
  3193. if (ecmd->rx_max_coalesced_frames_irq > RX_MAX_PENDING)
  3194. return -EINVAL;
  3195. if (ecmd->tx_coalesce_usecs == 0)
  3196. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  3197. else {
  3198. sky2_write32(hw, STAT_TX_TIMER_INI,
  3199. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  3200. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  3201. }
  3202. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  3203. if (ecmd->rx_coalesce_usecs == 0)
  3204. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  3205. else {
  3206. sky2_write32(hw, STAT_LEV_TIMER_INI,
  3207. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  3208. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  3209. }
  3210. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  3211. if (ecmd->rx_coalesce_usecs_irq == 0)
  3212. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  3213. else {
  3214. sky2_write32(hw, STAT_ISR_TIMER_INI,
  3215. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  3216. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  3217. }
  3218. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  3219. return 0;
  3220. }
  3221. static void sky2_get_ringparam(struct net_device *dev,
  3222. struct ethtool_ringparam *ering)
  3223. {
  3224. struct sky2_port *sky2 = netdev_priv(dev);
  3225. ering->rx_max_pending = RX_MAX_PENDING;
  3226. ering->rx_mini_max_pending = 0;
  3227. ering->rx_jumbo_max_pending = 0;
  3228. ering->tx_max_pending = TX_MAX_PENDING;
  3229. ering->rx_pending = sky2->rx_pending;
  3230. ering->rx_mini_pending = 0;
  3231. ering->rx_jumbo_pending = 0;
  3232. ering->tx_pending = sky2->tx_pending;
  3233. }
  3234. static int sky2_set_ringparam(struct net_device *dev,
  3235. struct ethtool_ringparam *ering)
  3236. {
  3237. struct sky2_port *sky2 = netdev_priv(dev);
  3238. if (ering->rx_pending > RX_MAX_PENDING ||
  3239. ering->rx_pending < 8 ||
  3240. ering->tx_pending < TX_MIN_PENDING ||
  3241. ering->tx_pending > TX_MAX_PENDING)
  3242. return -EINVAL;
  3243. sky2_detach(dev);
  3244. sky2->rx_pending = ering->rx_pending;
  3245. sky2->tx_pending = ering->tx_pending;
  3246. sky2->tx_ring_size = roundup_pow_of_two(sky2->tx_pending+1);
  3247. return sky2_reattach(dev);
  3248. }
  3249. static int sky2_get_regs_len(struct net_device *dev)
  3250. {
  3251. return 0x4000;
  3252. }
  3253. static int sky2_reg_access_ok(struct sky2_hw *hw, unsigned int b)
  3254. {
  3255. /* This complicated switch statement is to make sure and
  3256. * only access regions that are unreserved.
  3257. * Some blocks are only valid on dual port cards.
  3258. */
  3259. switch (b) {
  3260. /* second port */
  3261. case 5: /* Tx Arbiter 2 */
  3262. case 9: /* RX2 */
  3263. case 14 ... 15: /* TX2 */
  3264. case 17: case 19: /* Ram Buffer 2 */
  3265. case 22 ... 23: /* Tx Ram Buffer 2 */
  3266. case 25: /* Rx MAC Fifo 1 */
  3267. case 27: /* Tx MAC Fifo 2 */
  3268. case 31: /* GPHY 2 */
  3269. case 40 ... 47: /* Pattern Ram 2 */
  3270. case 52: case 54: /* TCP Segmentation 2 */
  3271. case 112 ... 116: /* GMAC 2 */
  3272. return hw->ports > 1;
  3273. case 0: /* Control */
  3274. case 2: /* Mac address */
  3275. case 4: /* Tx Arbiter 1 */
  3276. case 7: /* PCI express reg */
  3277. case 8: /* RX1 */
  3278. case 12 ... 13: /* TX1 */
  3279. case 16: case 18:/* Rx Ram Buffer 1 */
  3280. case 20 ... 21: /* Tx Ram Buffer 1 */
  3281. case 24: /* Rx MAC Fifo 1 */
  3282. case 26: /* Tx MAC Fifo 1 */
  3283. case 28 ... 29: /* Descriptor and status unit */
  3284. case 30: /* GPHY 1*/
  3285. case 32 ... 39: /* Pattern Ram 1 */
  3286. case 48: case 50: /* TCP Segmentation 1 */
  3287. case 56 ... 60: /* PCI space */
  3288. case 80 ... 84: /* GMAC 1 */
  3289. return 1;
  3290. default:
  3291. return 0;
  3292. }
  3293. }
  3294. /*
  3295. * Returns copy of control register region
  3296. * Note: ethtool_get_regs always provides full size (16k) buffer
  3297. */
  3298. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  3299. void *p)
  3300. {
  3301. const struct sky2_port *sky2 = netdev_priv(dev);
  3302. const void __iomem *io = sky2->hw->regs;
  3303. unsigned int b;
  3304. regs->version = 1;
  3305. for (b = 0; b < 128; b++) {
  3306. /* skip poisonous diagnostic ram region in block 3 */
  3307. if (b == 3)
  3308. memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
  3309. else if (sky2_reg_access_ok(sky2->hw, b))
  3310. memcpy_fromio(p, io, 128);
  3311. else
  3312. memset(p, 0, 128);
  3313. p += 128;
  3314. io += 128;
  3315. }
  3316. }
  3317. /* In order to do Jumbo packets on these chips, need to turn off the
  3318. * transmit store/forward. Therefore checksum offload won't work.
  3319. */
  3320. static int no_tx_offload(struct net_device *dev)
  3321. {
  3322. const struct sky2_port *sky2 = netdev_priv(dev);
  3323. const struct sky2_hw *hw = sky2->hw;
  3324. return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
  3325. }
  3326. static int sky2_set_tx_csum(struct net_device *dev, u32 data)
  3327. {
  3328. if (data && no_tx_offload(dev))
  3329. return -EINVAL;
  3330. return ethtool_op_set_tx_csum(dev, data);
  3331. }
  3332. static int sky2_set_tso(struct net_device *dev, u32 data)
  3333. {
  3334. if (data && no_tx_offload(dev))
  3335. return -EINVAL;
  3336. return ethtool_op_set_tso(dev, data);
  3337. }
  3338. static int sky2_get_eeprom_len(struct net_device *dev)
  3339. {
  3340. struct sky2_port *sky2 = netdev_priv(dev);
  3341. struct sky2_hw *hw = sky2->hw;
  3342. u16 reg2;
  3343. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3344. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3345. }
  3346. static int sky2_vpd_wait(const struct sky2_hw *hw, int cap, u16 busy)
  3347. {
  3348. unsigned long start = jiffies;
  3349. while ( (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F) == busy) {
  3350. /* Can take up to 10.6 ms for write */
  3351. if (time_after(jiffies, start + HZ/4)) {
  3352. dev_err(&hw->pdev->dev, "VPD cycle timed out\n");
  3353. return -ETIMEDOUT;
  3354. }
  3355. mdelay(1);
  3356. }
  3357. return 0;
  3358. }
  3359. static int sky2_vpd_read(struct sky2_hw *hw, int cap, void *data,
  3360. u16 offset, size_t length)
  3361. {
  3362. int rc = 0;
  3363. while (length > 0) {
  3364. u32 val;
  3365. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
  3366. rc = sky2_vpd_wait(hw, cap, 0);
  3367. if (rc)
  3368. break;
  3369. val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
  3370. memcpy(data, &val, min(sizeof(val), length));
  3371. offset += sizeof(u32);
  3372. data += sizeof(u32);
  3373. length -= sizeof(u32);
  3374. }
  3375. return rc;
  3376. }
  3377. static int sky2_vpd_write(struct sky2_hw *hw, int cap, const void *data,
  3378. u16 offset, unsigned int length)
  3379. {
  3380. unsigned int i;
  3381. int rc = 0;
  3382. for (i = 0; i < length; i += sizeof(u32)) {
  3383. u32 val = *(u32 *)(data + i);
  3384. sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
  3385. sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  3386. rc = sky2_vpd_wait(hw, cap, PCI_VPD_ADDR_F);
  3387. if (rc)
  3388. break;
  3389. }
  3390. return rc;
  3391. }
  3392. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3393. u8 *data)
  3394. {
  3395. struct sky2_port *sky2 = netdev_priv(dev);
  3396. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3397. if (!cap)
  3398. return -EINVAL;
  3399. eeprom->magic = SKY2_EEPROM_MAGIC;
  3400. return sky2_vpd_read(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3401. }
  3402. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3403. u8 *data)
  3404. {
  3405. struct sky2_port *sky2 = netdev_priv(dev);
  3406. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3407. if (!cap)
  3408. return -EINVAL;
  3409. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  3410. return -EINVAL;
  3411. /* Partial writes not supported */
  3412. if ((eeprom->offset & 3) || (eeprom->len & 3))
  3413. return -EINVAL;
  3414. return sky2_vpd_write(sky2->hw, cap, data, eeprom->offset, eeprom->len);
  3415. }
  3416. static int sky2_set_flags(struct net_device *dev, u32 data)
  3417. {
  3418. struct sky2_port *sky2 = netdev_priv(dev);
  3419. u32 supported =
  3420. (sky2->hw->flags & SKY2_HW_RSS_BROKEN) ? 0 : ETH_FLAG_RXHASH;
  3421. int rc;
  3422. rc = ethtool_op_set_flags(dev, data, supported);
  3423. if (rc)
  3424. return rc;
  3425. rx_set_rss(dev);
  3426. return 0;
  3427. }
  3428. static const struct ethtool_ops sky2_ethtool_ops = {
  3429. .get_settings = sky2_get_settings,
  3430. .set_settings = sky2_set_settings,
  3431. .get_drvinfo = sky2_get_drvinfo,
  3432. .get_wol = sky2_get_wol,
  3433. .set_wol = sky2_set_wol,
  3434. .get_msglevel = sky2_get_msglevel,
  3435. .set_msglevel = sky2_set_msglevel,
  3436. .nway_reset = sky2_nway_reset,
  3437. .get_regs_len = sky2_get_regs_len,
  3438. .get_regs = sky2_get_regs,
  3439. .get_link = ethtool_op_get_link,
  3440. .get_eeprom_len = sky2_get_eeprom_len,
  3441. .get_eeprom = sky2_get_eeprom,
  3442. .set_eeprom = sky2_set_eeprom,
  3443. .set_sg = ethtool_op_set_sg,
  3444. .set_tx_csum = sky2_set_tx_csum,
  3445. .set_tso = sky2_set_tso,
  3446. .get_rx_csum = sky2_get_rx_csum,
  3447. .set_rx_csum = sky2_set_rx_csum,
  3448. .get_strings = sky2_get_strings,
  3449. .get_coalesce = sky2_get_coalesce,
  3450. .set_coalesce = sky2_set_coalesce,
  3451. .get_ringparam = sky2_get_ringparam,
  3452. .set_ringparam = sky2_set_ringparam,
  3453. .get_pauseparam = sky2_get_pauseparam,
  3454. .set_pauseparam = sky2_set_pauseparam,
  3455. .phys_id = sky2_phys_id,
  3456. .get_sset_count = sky2_get_sset_count,
  3457. .get_ethtool_stats = sky2_get_ethtool_stats,
  3458. .set_flags = sky2_set_flags,
  3459. };
  3460. #ifdef CONFIG_SKY2_DEBUG
  3461. static struct dentry *sky2_debug;
  3462. /*
  3463. * Read and parse the first part of Vital Product Data
  3464. */
  3465. #define VPD_SIZE 128
  3466. #define VPD_MAGIC 0x82
  3467. static const struct vpd_tag {
  3468. char tag[2];
  3469. char *label;
  3470. } vpd_tags[] = {
  3471. { "PN", "Part Number" },
  3472. { "EC", "Engineering Level" },
  3473. { "MN", "Manufacturer" },
  3474. { "SN", "Serial Number" },
  3475. { "YA", "Asset Tag" },
  3476. { "VL", "First Error Log Message" },
  3477. { "VF", "Second Error Log Message" },
  3478. { "VB", "Boot Agent ROM Configuration" },
  3479. { "VE", "EFI UNDI Configuration" },
  3480. };
  3481. static void sky2_show_vpd(struct seq_file *seq, struct sky2_hw *hw)
  3482. {
  3483. size_t vpd_size;
  3484. loff_t offs;
  3485. u8 len;
  3486. unsigned char *buf;
  3487. u16 reg2;
  3488. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3489. vpd_size = 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3490. seq_printf(seq, "%s Product Data\n", pci_name(hw->pdev));
  3491. buf = kmalloc(vpd_size, GFP_KERNEL);
  3492. if (!buf) {
  3493. seq_puts(seq, "no memory!\n");
  3494. return;
  3495. }
  3496. if (pci_read_vpd(hw->pdev, 0, vpd_size, buf) < 0) {
  3497. seq_puts(seq, "VPD read failed\n");
  3498. goto out;
  3499. }
  3500. if (buf[0] != VPD_MAGIC) {
  3501. seq_printf(seq, "VPD tag mismatch: %#x\n", buf[0]);
  3502. goto out;
  3503. }
  3504. len = buf[1];
  3505. if (len == 0 || len > vpd_size - 4) {
  3506. seq_printf(seq, "Invalid id length: %d\n", len);
  3507. goto out;
  3508. }
  3509. seq_printf(seq, "%.*s\n", len, buf + 3);
  3510. offs = len + 3;
  3511. while (offs < vpd_size - 4) {
  3512. int i;
  3513. if (!memcmp("RW", buf + offs, 2)) /* end marker */
  3514. break;
  3515. len = buf[offs + 2];
  3516. if (offs + len + 3 >= vpd_size)
  3517. break;
  3518. for (i = 0; i < ARRAY_SIZE(vpd_tags); i++) {
  3519. if (!memcmp(vpd_tags[i].tag, buf + offs, 2)) {
  3520. seq_printf(seq, " %s: %.*s\n",
  3521. vpd_tags[i].label, len, buf + offs + 3);
  3522. break;
  3523. }
  3524. }
  3525. offs += len + 3;
  3526. }
  3527. out:
  3528. kfree(buf);
  3529. }
  3530. static int sky2_debug_show(struct seq_file *seq, void *v)
  3531. {
  3532. struct net_device *dev = seq->private;
  3533. const struct sky2_port *sky2 = netdev_priv(dev);
  3534. struct sky2_hw *hw = sky2->hw;
  3535. unsigned port = sky2->port;
  3536. unsigned idx, last;
  3537. int sop;
  3538. sky2_show_vpd(seq, hw);
  3539. seq_printf(seq, "\nIRQ src=%x mask=%x control=%x\n",
  3540. sky2_read32(hw, B0_ISRC),
  3541. sky2_read32(hw, B0_IMSK),
  3542. sky2_read32(hw, B0_Y2_SP_ICR));
  3543. if (!netif_running(dev)) {
  3544. seq_printf(seq, "network not running\n");
  3545. return 0;
  3546. }
  3547. napi_disable(&hw->napi);
  3548. last = sky2_read16(hw, STAT_PUT_IDX);
  3549. seq_printf(seq, "Status ring %u\n", hw->st_size);
  3550. if (hw->st_idx == last)
  3551. seq_puts(seq, "Status ring (empty)\n");
  3552. else {
  3553. seq_puts(seq, "Status ring\n");
  3554. for (idx = hw->st_idx; idx != last && idx < hw->st_size;
  3555. idx = RING_NEXT(idx, hw->st_size)) {
  3556. const struct sky2_status_le *le = hw->st_le + idx;
  3557. seq_printf(seq, "[%d] %#x %d %#x\n",
  3558. idx, le->opcode, le->length, le->status);
  3559. }
  3560. seq_puts(seq, "\n");
  3561. }
  3562. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3563. sky2->tx_cons, sky2->tx_prod,
  3564. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3565. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3566. /* Dump contents of tx ring */
  3567. sop = 1;
  3568. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < sky2->tx_ring_size;
  3569. idx = RING_NEXT(idx, sky2->tx_ring_size)) {
  3570. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3571. u32 a = le32_to_cpu(le->addr);
  3572. if (sop)
  3573. seq_printf(seq, "%u:", idx);
  3574. sop = 0;
  3575. switch (le->opcode & ~HW_OWNER) {
  3576. case OP_ADDR64:
  3577. seq_printf(seq, " %#x:", a);
  3578. break;
  3579. case OP_LRGLEN:
  3580. seq_printf(seq, " mtu=%d", a);
  3581. break;
  3582. case OP_VLAN:
  3583. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3584. break;
  3585. case OP_TCPLISW:
  3586. seq_printf(seq, " csum=%#x", a);
  3587. break;
  3588. case OP_LARGESEND:
  3589. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3590. break;
  3591. case OP_PACKET:
  3592. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3593. break;
  3594. case OP_BUFFER:
  3595. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3596. break;
  3597. default:
  3598. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3599. a, le16_to_cpu(le->length));
  3600. }
  3601. if (le->ctrl & EOP) {
  3602. seq_putc(seq, '\n');
  3603. sop = 1;
  3604. }
  3605. }
  3606. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3607. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3608. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3609. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3610. sky2_read32(hw, B0_Y2_SP_LISR);
  3611. napi_enable(&hw->napi);
  3612. return 0;
  3613. }
  3614. static int sky2_debug_open(struct inode *inode, struct file *file)
  3615. {
  3616. return single_open(file, sky2_debug_show, inode->i_private);
  3617. }
  3618. static const struct file_operations sky2_debug_fops = {
  3619. .owner = THIS_MODULE,
  3620. .open = sky2_debug_open,
  3621. .read = seq_read,
  3622. .llseek = seq_lseek,
  3623. .release = single_release,
  3624. };
  3625. /*
  3626. * Use network device events to create/remove/rename
  3627. * debugfs file entries
  3628. */
  3629. static int sky2_device_event(struct notifier_block *unused,
  3630. unsigned long event, void *ptr)
  3631. {
  3632. struct net_device *dev = ptr;
  3633. struct sky2_port *sky2 = netdev_priv(dev);
  3634. if (dev->netdev_ops->ndo_open != sky2_up || !sky2_debug)
  3635. return NOTIFY_DONE;
  3636. switch (event) {
  3637. case NETDEV_CHANGENAME:
  3638. if (sky2->debugfs) {
  3639. sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
  3640. sky2_debug, dev->name);
  3641. }
  3642. break;
  3643. case NETDEV_GOING_DOWN:
  3644. if (sky2->debugfs) {
  3645. netdev_printk(KERN_DEBUG, dev, "remove debugfs\n");
  3646. debugfs_remove(sky2->debugfs);
  3647. sky2->debugfs = NULL;
  3648. }
  3649. break;
  3650. case NETDEV_UP:
  3651. sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
  3652. sky2_debug, dev,
  3653. &sky2_debug_fops);
  3654. if (IS_ERR(sky2->debugfs))
  3655. sky2->debugfs = NULL;
  3656. }
  3657. return NOTIFY_DONE;
  3658. }
  3659. static struct notifier_block sky2_notifier = {
  3660. .notifier_call = sky2_device_event,
  3661. };
  3662. static __init void sky2_debug_init(void)
  3663. {
  3664. struct dentry *ent;
  3665. ent = debugfs_create_dir("sky2", NULL);
  3666. if (!ent || IS_ERR(ent))
  3667. return;
  3668. sky2_debug = ent;
  3669. register_netdevice_notifier(&sky2_notifier);
  3670. }
  3671. static __exit void sky2_debug_cleanup(void)
  3672. {
  3673. if (sky2_debug) {
  3674. unregister_netdevice_notifier(&sky2_notifier);
  3675. debugfs_remove(sky2_debug);
  3676. sky2_debug = NULL;
  3677. }
  3678. }
  3679. #else
  3680. #define sky2_debug_init()
  3681. #define sky2_debug_cleanup()
  3682. #endif
  3683. /* Two copies of network device operations to handle special case of
  3684. not allowing netpoll on second port */
  3685. static const struct net_device_ops sky2_netdev_ops[2] = {
  3686. {
  3687. .ndo_open = sky2_up,
  3688. .ndo_stop = sky2_down,
  3689. .ndo_start_xmit = sky2_xmit_frame,
  3690. .ndo_do_ioctl = sky2_ioctl,
  3691. .ndo_validate_addr = eth_validate_addr,
  3692. .ndo_set_mac_address = sky2_set_mac_address,
  3693. .ndo_set_multicast_list = sky2_set_multicast,
  3694. .ndo_change_mtu = sky2_change_mtu,
  3695. .ndo_tx_timeout = sky2_tx_timeout,
  3696. .ndo_get_stats64 = sky2_get_stats,
  3697. #ifdef SKY2_VLAN_TAG_USED
  3698. .ndo_vlan_rx_register = sky2_vlan_rx_register,
  3699. #endif
  3700. #ifdef CONFIG_NET_POLL_CONTROLLER
  3701. .ndo_poll_controller = sky2_netpoll,
  3702. #endif
  3703. },
  3704. {
  3705. .ndo_open = sky2_up,
  3706. .ndo_stop = sky2_down,
  3707. .ndo_start_xmit = sky2_xmit_frame,
  3708. .ndo_do_ioctl = sky2_ioctl,
  3709. .ndo_validate_addr = eth_validate_addr,
  3710. .ndo_set_mac_address = sky2_set_mac_address,
  3711. .ndo_set_multicast_list = sky2_set_multicast,
  3712. .ndo_change_mtu = sky2_change_mtu,
  3713. .ndo_tx_timeout = sky2_tx_timeout,
  3714. .ndo_get_stats64 = sky2_get_stats,
  3715. #ifdef SKY2_VLAN_TAG_USED
  3716. .ndo_vlan_rx_register = sky2_vlan_rx_register,
  3717. #endif
  3718. },
  3719. };
  3720. /* Initialize network device */
  3721. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3722. unsigned port,
  3723. int highmem, int wol)
  3724. {
  3725. struct sky2_port *sky2;
  3726. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3727. if (!dev) {
  3728. dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
  3729. return NULL;
  3730. }
  3731. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3732. dev->irq = hw->pdev->irq;
  3733. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3734. dev->watchdog_timeo = TX_WATCHDOG;
  3735. dev->netdev_ops = &sky2_netdev_ops[port];
  3736. sky2 = netdev_priv(dev);
  3737. sky2->netdev = dev;
  3738. sky2->hw = hw;
  3739. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3740. /* Auto speed and flow control */
  3741. sky2->flags = SKY2_FLAG_AUTO_SPEED | SKY2_FLAG_AUTO_PAUSE;
  3742. if (hw->chip_id != CHIP_ID_YUKON_XL)
  3743. sky2->flags |= SKY2_FLAG_RX_CHECKSUM;
  3744. sky2->flow_mode = FC_BOTH;
  3745. sky2->duplex = -1;
  3746. sky2->speed = -1;
  3747. sky2->advertising = sky2_supported_modes(hw);
  3748. sky2->wol = wol;
  3749. spin_lock_init(&sky2->phy_lock);
  3750. sky2->tx_pending = TX_DEF_PENDING;
  3751. sky2->tx_ring_size = roundup_pow_of_two(TX_DEF_PENDING+1);
  3752. sky2->rx_pending = RX_DEF_PENDING;
  3753. hw->dev[port] = dev;
  3754. sky2->port = port;
  3755. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG
  3756. | NETIF_F_TSO | NETIF_F_GRO;
  3757. if (highmem)
  3758. dev->features |= NETIF_F_HIGHDMA;
  3759. /* Enable receive hashing unless hardware is known broken */
  3760. if (!(hw->flags & SKY2_HW_RSS_BROKEN))
  3761. dev->features |= NETIF_F_RXHASH;
  3762. #ifdef SKY2_VLAN_TAG_USED
  3763. /* The workaround for FE+ status conflicts with VLAN tag detection. */
  3764. if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  3765. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
  3766. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3767. }
  3768. #endif
  3769. /* read the mac address */
  3770. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3771. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3772. return dev;
  3773. }
  3774. static void __devinit sky2_show_addr(struct net_device *dev)
  3775. {
  3776. const struct sky2_port *sky2 = netdev_priv(dev);
  3777. netif_info(sky2, probe, dev, "addr %pM\n", dev->dev_addr);
  3778. }
  3779. /* Handle software interrupt used during MSI test */
  3780. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3781. {
  3782. struct sky2_hw *hw = dev_id;
  3783. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3784. if (status == 0)
  3785. return IRQ_NONE;
  3786. if (status & Y2_IS_IRQ_SW) {
  3787. hw->flags |= SKY2_HW_USE_MSI;
  3788. wake_up(&hw->msi_wait);
  3789. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3790. }
  3791. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3792. return IRQ_HANDLED;
  3793. }
  3794. /* Test interrupt path by forcing a a software IRQ */
  3795. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3796. {
  3797. struct pci_dev *pdev = hw->pdev;
  3798. int err;
  3799. init_waitqueue_head(&hw->msi_wait);
  3800. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3801. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3802. if (err) {
  3803. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3804. return err;
  3805. }
  3806. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3807. sky2_read8(hw, B0_CTST);
  3808. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3809. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3810. /* MSI test failed, go back to INTx mode */
  3811. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3812. "switching to INTx mode.\n");
  3813. err = -EOPNOTSUPP;
  3814. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3815. }
  3816. sky2_write32(hw, B0_IMSK, 0);
  3817. sky2_read32(hw, B0_IMSK);
  3818. free_irq(pdev->irq, hw);
  3819. return err;
  3820. }
  3821. /* This driver supports yukon2 chipset only */
  3822. static const char *sky2_name(u8 chipid, char *buf, int sz)
  3823. {
  3824. const char *name[] = {
  3825. "XL", /* 0xb3 */
  3826. "EC Ultra", /* 0xb4 */
  3827. "Extreme", /* 0xb5 */
  3828. "EC", /* 0xb6 */
  3829. "FE", /* 0xb7 */
  3830. "FE+", /* 0xb8 */
  3831. "Supreme", /* 0xb9 */
  3832. "UL 2", /* 0xba */
  3833. "Unknown", /* 0xbb */
  3834. "Optima", /* 0xbc */
  3835. };
  3836. if (chipid >= CHIP_ID_YUKON_XL && chipid <= CHIP_ID_YUKON_OPT)
  3837. strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
  3838. else
  3839. snprintf(buf, sz, "(chip %#x)", chipid);
  3840. return buf;
  3841. }
  3842. static int __devinit sky2_probe(struct pci_dev *pdev,
  3843. const struct pci_device_id *ent)
  3844. {
  3845. struct net_device *dev;
  3846. struct sky2_hw *hw;
  3847. int err, using_dac = 0, wol_default;
  3848. u32 reg;
  3849. char buf1[16];
  3850. err = pci_enable_device(pdev);
  3851. if (err) {
  3852. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3853. goto err_out;
  3854. }
  3855. /* Get configuration information
  3856. * Note: only regular PCI config access once to test for HW issues
  3857. * other PCI access through shared memory for speed and to
  3858. * avoid MMCONFIG problems.
  3859. */
  3860. err = pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  3861. if (err) {
  3862. dev_err(&pdev->dev, "PCI read config failed\n");
  3863. goto err_out;
  3864. }
  3865. if (~reg == 0) {
  3866. dev_err(&pdev->dev, "PCI configuration read error\n");
  3867. goto err_out;
  3868. }
  3869. err = pci_request_regions(pdev, DRV_NAME);
  3870. if (err) {
  3871. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3872. goto err_out_disable;
  3873. }
  3874. pci_set_master(pdev);
  3875. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3876. !(err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64)))) {
  3877. using_dac = 1;
  3878. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  3879. if (err < 0) {
  3880. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3881. "for consistent allocations\n");
  3882. goto err_out_free_regions;
  3883. }
  3884. } else {
  3885. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  3886. if (err) {
  3887. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3888. goto err_out_free_regions;
  3889. }
  3890. }
  3891. #ifdef __BIG_ENDIAN
  3892. /* The sk98lin vendor driver uses hardware byte swapping but
  3893. * this driver uses software swapping.
  3894. */
  3895. reg &= ~PCI_REV_DESC;
  3896. err = pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
  3897. if (err) {
  3898. dev_err(&pdev->dev, "PCI write config failed\n");
  3899. goto err_out_free_regions;
  3900. }
  3901. #endif
  3902. wol_default = device_may_wakeup(&pdev->dev) ? WAKE_MAGIC : 0;
  3903. err = -ENOMEM;
  3904. hw = kzalloc(sizeof(*hw) + strlen(DRV_NAME "@pci:")
  3905. + strlen(pci_name(pdev)) + 1, GFP_KERNEL);
  3906. if (!hw) {
  3907. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3908. goto err_out_free_regions;
  3909. }
  3910. hw->pdev = pdev;
  3911. sprintf(hw->irq_name, DRV_NAME "@pci:%s", pci_name(pdev));
  3912. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3913. if (!hw->regs) {
  3914. dev_err(&pdev->dev, "cannot map device registers\n");
  3915. goto err_out_free_hw;
  3916. }
  3917. err = sky2_init(hw);
  3918. if (err)
  3919. goto err_out_iounmap;
  3920. /* ring for status responses */
  3921. hw->st_size = hw->ports * roundup_pow_of_two(3*RX_MAX_PENDING + TX_MAX_PENDING);
  3922. hw->st_le = pci_alloc_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
  3923. &hw->st_dma);
  3924. if (!hw->st_le)
  3925. goto err_out_reset;
  3926. dev_info(&pdev->dev, "Yukon-2 %s chip revision %d\n",
  3927. sky2_name(hw->chip_id, buf1, sizeof(buf1)), hw->chip_rev);
  3928. sky2_reset(hw);
  3929. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  3930. if (!dev) {
  3931. err = -ENOMEM;
  3932. goto err_out_free_pci;
  3933. }
  3934. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  3935. err = sky2_test_msi(hw);
  3936. if (err == -EOPNOTSUPP)
  3937. pci_disable_msi(pdev);
  3938. else if (err)
  3939. goto err_out_free_netdev;
  3940. }
  3941. err = register_netdev(dev);
  3942. if (err) {
  3943. dev_err(&pdev->dev, "cannot register net device\n");
  3944. goto err_out_free_netdev;
  3945. }
  3946. netif_carrier_off(dev);
  3947. netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
  3948. err = request_irq(pdev->irq, sky2_intr,
  3949. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  3950. hw->irq_name, hw);
  3951. if (err) {
  3952. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3953. goto err_out_unregister;
  3954. }
  3955. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3956. napi_enable(&hw->napi);
  3957. sky2_show_addr(dev);
  3958. if (hw->ports > 1) {
  3959. struct net_device *dev1;
  3960. err = -ENOMEM;
  3961. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  3962. if (dev1 && (err = register_netdev(dev1)) == 0)
  3963. sky2_show_addr(dev1);
  3964. else {
  3965. dev_warn(&pdev->dev,
  3966. "register of second port failed (%d)\n", err);
  3967. hw->dev[1] = NULL;
  3968. hw->ports = 1;
  3969. if (dev1)
  3970. free_netdev(dev1);
  3971. }
  3972. }
  3973. setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
  3974. INIT_WORK(&hw->restart_work, sky2_restart);
  3975. pci_set_drvdata(pdev, hw);
  3976. pdev->d3_delay = 150;
  3977. return 0;
  3978. err_out_unregister:
  3979. if (hw->flags & SKY2_HW_USE_MSI)
  3980. pci_disable_msi(pdev);
  3981. unregister_netdev(dev);
  3982. err_out_free_netdev:
  3983. free_netdev(dev);
  3984. err_out_free_pci:
  3985. pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
  3986. hw->st_le, hw->st_dma);
  3987. err_out_reset:
  3988. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3989. err_out_iounmap:
  3990. iounmap(hw->regs);
  3991. err_out_free_hw:
  3992. kfree(hw);
  3993. err_out_free_regions:
  3994. pci_release_regions(pdev);
  3995. err_out_disable:
  3996. pci_disable_device(pdev);
  3997. err_out:
  3998. pci_set_drvdata(pdev, NULL);
  3999. return err;
  4000. }
  4001. static void __devexit sky2_remove(struct pci_dev *pdev)
  4002. {
  4003. struct sky2_hw *hw = pci_get_drvdata(pdev);
  4004. int i;
  4005. if (!hw)
  4006. return;
  4007. del_timer_sync(&hw->watchdog_timer);
  4008. cancel_work_sync(&hw->restart_work);
  4009. for (i = hw->ports-1; i >= 0; --i)
  4010. unregister_netdev(hw->dev[i]);
  4011. sky2_write32(hw, B0_IMSK, 0);
  4012. sky2_power_aux(hw);
  4013. sky2_write8(hw, B0_CTST, CS_RST_SET);
  4014. sky2_read8(hw, B0_CTST);
  4015. free_irq(pdev->irq, hw);
  4016. if (hw->flags & SKY2_HW_USE_MSI)
  4017. pci_disable_msi(pdev);
  4018. pci_free_consistent(pdev, hw->st_size * sizeof(struct sky2_status_le),
  4019. hw->st_le, hw->st_dma);
  4020. pci_release_regions(pdev);
  4021. pci_disable_device(pdev);
  4022. for (i = hw->ports-1; i >= 0; --i)
  4023. free_netdev(hw->dev[i]);
  4024. iounmap(hw->regs);
  4025. kfree(hw);
  4026. pci_set_drvdata(pdev, NULL);
  4027. }
  4028. static int sky2_suspend(struct device *dev)
  4029. {
  4030. struct pci_dev *pdev = to_pci_dev(dev);
  4031. struct sky2_hw *hw = pci_get_drvdata(pdev);
  4032. int i;
  4033. if (!hw)
  4034. return 0;
  4035. del_timer_sync(&hw->watchdog_timer);
  4036. cancel_work_sync(&hw->restart_work);
  4037. rtnl_lock();
  4038. sky2_all_down(hw);
  4039. for (i = 0; i < hw->ports; i++) {
  4040. struct net_device *dev = hw->dev[i];
  4041. struct sky2_port *sky2 = netdev_priv(dev);
  4042. if (sky2->wol)
  4043. sky2_wol_init(sky2);
  4044. }
  4045. sky2_power_aux(hw);
  4046. rtnl_unlock();
  4047. return 0;
  4048. }
  4049. #ifdef CONFIG_PM
  4050. static int sky2_resume(struct device *dev)
  4051. {
  4052. struct pci_dev *pdev = to_pci_dev(dev);
  4053. struct sky2_hw *hw = pci_get_drvdata(pdev);
  4054. int err;
  4055. if (!hw)
  4056. return 0;
  4057. /* Re-enable all clocks */
  4058. err = pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
  4059. if (err) {
  4060. dev_err(&pdev->dev, "PCI write config failed\n");
  4061. goto out;
  4062. }
  4063. rtnl_lock();
  4064. sky2_reset(hw);
  4065. sky2_all_up(hw);
  4066. rtnl_unlock();
  4067. return 0;
  4068. out:
  4069. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  4070. pci_disable_device(pdev);
  4071. return err;
  4072. }
  4073. static SIMPLE_DEV_PM_OPS(sky2_pm_ops, sky2_suspend, sky2_resume);
  4074. #define SKY2_PM_OPS (&sky2_pm_ops)
  4075. #else
  4076. #define SKY2_PM_OPS NULL
  4077. #endif
  4078. static void sky2_shutdown(struct pci_dev *pdev)
  4079. {
  4080. sky2_suspend(&pdev->dev);
  4081. pci_wake_from_d3(pdev, device_may_wakeup(&pdev->dev));
  4082. pci_set_power_state(pdev, PCI_D3hot);
  4083. }
  4084. static struct pci_driver sky2_driver = {
  4085. .name = DRV_NAME,
  4086. .id_table = sky2_id_table,
  4087. .probe = sky2_probe,
  4088. .remove = __devexit_p(sky2_remove),
  4089. .shutdown = sky2_shutdown,
  4090. .driver.pm = SKY2_PM_OPS,
  4091. };
  4092. static int __init sky2_init_module(void)
  4093. {
  4094. pr_info("driver version " DRV_VERSION "\n");
  4095. sky2_debug_init();
  4096. return pci_register_driver(&sky2_driver);
  4097. }
  4098. static void __exit sky2_cleanup_module(void)
  4099. {
  4100. pci_unregister_driver(&sky2_driver);
  4101. sky2_debug_cleanup();
  4102. }
  4103. module_init(sky2_init_module);
  4104. module_exit(sky2_cleanup_module);
  4105. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  4106. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  4107. MODULE_LICENSE("GPL");
  4108. MODULE_VERSION(DRV_VERSION);