qlcnic_hw.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444
  1. /*
  2. * QLogic qlcnic NIC Driver
  3. * Copyright (c) 2009-2010 QLogic Corporation
  4. *
  5. * See LICENSE.qlcnic for copyright and licensing details.
  6. */
  7. #include "qlcnic.h"
  8. #include "qlcnic_hdr.h"
  9. #include <linux/slab.h>
  10. #include <net/ip.h>
  11. #include <linux/bitops.h>
  12. #define MASK(n) ((1ULL<<(n))-1)
  13. #define OCM_WIN_P3P(addr) (addr & 0xffc0000)
  14. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  15. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  16. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  17. #define CRB_WINDOW_2M (0x130060)
  18. #define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
  19. #define CRB_INDIRECT_2M (0x1e0000UL)
  20. struct qlcnic_ms_reg_ctrl {
  21. u32 ocm_window;
  22. u32 control;
  23. u32 hi;
  24. u32 low;
  25. u32 rd[4];
  26. u32 wd[4];
  27. u64 off;
  28. };
  29. #ifndef readq
  30. static inline u64 readq(void __iomem *addr)
  31. {
  32. return readl(addr) | (((u64) readl(addr + 4)) << 32LL);
  33. }
  34. #endif
  35. #ifndef writeq
  36. static inline void writeq(u64 val, void __iomem *addr)
  37. {
  38. writel(((u32) (val)), (addr));
  39. writel(((u32) (val >> 32)), (addr + 4));
  40. }
  41. #endif
  42. static struct crb_128M_2M_block_map
  43. crb_128M_2M_map[64] __cacheline_aligned_in_smp = {
  44. {{{0, 0, 0, 0} } }, /* 0: PCI */
  45. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  46. {1, 0x0110000, 0x0120000, 0x130000},
  47. {1, 0x0120000, 0x0122000, 0x124000},
  48. {1, 0x0130000, 0x0132000, 0x126000},
  49. {1, 0x0140000, 0x0142000, 0x128000},
  50. {1, 0x0150000, 0x0152000, 0x12a000},
  51. {1, 0x0160000, 0x0170000, 0x110000},
  52. {1, 0x0170000, 0x0172000, 0x12e000},
  53. {0, 0x0000000, 0x0000000, 0x000000},
  54. {0, 0x0000000, 0x0000000, 0x000000},
  55. {0, 0x0000000, 0x0000000, 0x000000},
  56. {0, 0x0000000, 0x0000000, 0x000000},
  57. {0, 0x0000000, 0x0000000, 0x000000},
  58. {0, 0x0000000, 0x0000000, 0x000000},
  59. {1, 0x01e0000, 0x01e0800, 0x122000},
  60. {0, 0x0000000, 0x0000000, 0x000000} } },
  61. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  62. {{{0, 0, 0, 0} } }, /* 3: */
  63. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  64. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  65. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  66. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  67. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  68. {0, 0x0000000, 0x0000000, 0x000000},
  69. {0, 0x0000000, 0x0000000, 0x000000},
  70. {0, 0x0000000, 0x0000000, 0x000000},
  71. {0, 0x0000000, 0x0000000, 0x000000},
  72. {0, 0x0000000, 0x0000000, 0x000000},
  73. {0, 0x0000000, 0x0000000, 0x000000},
  74. {0, 0x0000000, 0x0000000, 0x000000},
  75. {0, 0x0000000, 0x0000000, 0x000000},
  76. {0, 0x0000000, 0x0000000, 0x000000},
  77. {0, 0x0000000, 0x0000000, 0x000000},
  78. {0, 0x0000000, 0x0000000, 0x000000},
  79. {0, 0x0000000, 0x0000000, 0x000000},
  80. {0, 0x0000000, 0x0000000, 0x000000},
  81. {0, 0x0000000, 0x0000000, 0x000000},
  82. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  83. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  84. {0, 0x0000000, 0x0000000, 0x000000},
  85. {0, 0x0000000, 0x0000000, 0x000000},
  86. {0, 0x0000000, 0x0000000, 0x000000},
  87. {0, 0x0000000, 0x0000000, 0x000000},
  88. {0, 0x0000000, 0x0000000, 0x000000},
  89. {0, 0x0000000, 0x0000000, 0x000000},
  90. {0, 0x0000000, 0x0000000, 0x000000},
  91. {0, 0x0000000, 0x0000000, 0x000000},
  92. {0, 0x0000000, 0x0000000, 0x000000},
  93. {0, 0x0000000, 0x0000000, 0x000000},
  94. {0, 0x0000000, 0x0000000, 0x000000},
  95. {0, 0x0000000, 0x0000000, 0x000000},
  96. {0, 0x0000000, 0x0000000, 0x000000},
  97. {0, 0x0000000, 0x0000000, 0x000000},
  98. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  99. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  100. {0, 0x0000000, 0x0000000, 0x000000},
  101. {0, 0x0000000, 0x0000000, 0x000000},
  102. {0, 0x0000000, 0x0000000, 0x000000},
  103. {0, 0x0000000, 0x0000000, 0x000000},
  104. {0, 0x0000000, 0x0000000, 0x000000},
  105. {0, 0x0000000, 0x0000000, 0x000000},
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  115. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  116. {0, 0x0000000, 0x0000000, 0x000000},
  117. {0, 0x0000000, 0x0000000, 0x000000},
  118. {0, 0x0000000, 0x0000000, 0x000000},
  119. {0, 0x0000000, 0x0000000, 0x000000},
  120. {0, 0x0000000, 0x0000000, 0x000000},
  121. {0, 0x0000000, 0x0000000, 0x000000},
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  131. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  132. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  133. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  134. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  135. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  136. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  137. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  138. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  139. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  140. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  141. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  142. {{{0, 0, 0, 0} } }, /* 23: */
  143. {{{0, 0, 0, 0} } }, /* 24: */
  144. {{{0, 0, 0, 0} } }, /* 25: */
  145. {{{0, 0, 0, 0} } }, /* 26: */
  146. {{{0, 0, 0, 0} } }, /* 27: */
  147. {{{0, 0, 0, 0} } }, /* 28: */
  148. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  149. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  150. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  151. {{{0} } }, /* 32: PCI */
  152. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  153. {1, 0x2110000, 0x2120000, 0x130000},
  154. {1, 0x2120000, 0x2122000, 0x124000},
  155. {1, 0x2130000, 0x2132000, 0x126000},
  156. {1, 0x2140000, 0x2142000, 0x128000},
  157. {1, 0x2150000, 0x2152000, 0x12a000},
  158. {1, 0x2160000, 0x2170000, 0x110000},
  159. {1, 0x2170000, 0x2172000, 0x12e000},
  160. {0, 0x0000000, 0x0000000, 0x000000},
  161. {0, 0x0000000, 0x0000000, 0x000000},
  162. {0, 0x0000000, 0x0000000, 0x000000},
  163. {0, 0x0000000, 0x0000000, 0x000000},
  164. {0, 0x0000000, 0x0000000, 0x000000},
  165. {0, 0x0000000, 0x0000000, 0x000000},
  166. {0, 0x0000000, 0x0000000, 0x000000},
  167. {0, 0x0000000, 0x0000000, 0x000000} } },
  168. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  169. {{{0} } }, /* 35: */
  170. {{{0} } }, /* 36: */
  171. {{{0} } }, /* 37: */
  172. {{{0} } }, /* 38: */
  173. {{{0} } }, /* 39: */
  174. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  175. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  176. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  177. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  178. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  179. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  180. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  181. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  182. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  183. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  184. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  185. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  186. {{{0} } }, /* 52: */
  187. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  188. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  189. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  190. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  191. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  192. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  193. {{{0} } }, /* 59: I2C0 */
  194. {{{0} } }, /* 60: I2C1 */
  195. {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
  196. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  197. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  198. };
  199. /*
  200. * top 12 bits of crb internal address (hub, agent)
  201. */
  202. static const unsigned crb_hub_agt[64] = {
  203. 0,
  204. QLCNIC_HW_CRB_HUB_AGT_ADR_PS,
  205. QLCNIC_HW_CRB_HUB_AGT_ADR_MN,
  206. QLCNIC_HW_CRB_HUB_AGT_ADR_MS,
  207. 0,
  208. QLCNIC_HW_CRB_HUB_AGT_ADR_SRE,
  209. QLCNIC_HW_CRB_HUB_AGT_ADR_NIU,
  210. QLCNIC_HW_CRB_HUB_AGT_ADR_QMN,
  211. QLCNIC_HW_CRB_HUB_AGT_ADR_SQN0,
  212. QLCNIC_HW_CRB_HUB_AGT_ADR_SQN1,
  213. QLCNIC_HW_CRB_HUB_AGT_ADR_SQN2,
  214. QLCNIC_HW_CRB_HUB_AGT_ADR_SQN3,
  215. QLCNIC_HW_CRB_HUB_AGT_ADR_I2Q,
  216. QLCNIC_HW_CRB_HUB_AGT_ADR_TIMR,
  217. QLCNIC_HW_CRB_HUB_AGT_ADR_ROMUSB,
  218. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN4,
  219. QLCNIC_HW_CRB_HUB_AGT_ADR_XDMA,
  220. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN0,
  221. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN1,
  222. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN2,
  223. QLCNIC_HW_CRB_HUB_AGT_ADR_PGN3,
  224. QLCNIC_HW_CRB_HUB_AGT_ADR_PGND,
  225. QLCNIC_HW_CRB_HUB_AGT_ADR_PGNI,
  226. QLCNIC_HW_CRB_HUB_AGT_ADR_PGS0,
  227. QLCNIC_HW_CRB_HUB_AGT_ADR_PGS1,
  228. QLCNIC_HW_CRB_HUB_AGT_ADR_PGS2,
  229. QLCNIC_HW_CRB_HUB_AGT_ADR_PGS3,
  230. 0,
  231. QLCNIC_HW_CRB_HUB_AGT_ADR_PGSI,
  232. QLCNIC_HW_CRB_HUB_AGT_ADR_SN,
  233. 0,
  234. QLCNIC_HW_CRB_HUB_AGT_ADR_EG,
  235. 0,
  236. QLCNIC_HW_CRB_HUB_AGT_ADR_PS,
  237. QLCNIC_HW_CRB_HUB_AGT_ADR_CAM,
  238. 0,
  239. 0,
  240. 0,
  241. 0,
  242. 0,
  243. QLCNIC_HW_CRB_HUB_AGT_ADR_TIMR,
  244. 0,
  245. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX1,
  246. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX2,
  247. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX3,
  248. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX4,
  249. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX5,
  250. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX6,
  251. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX7,
  252. QLCNIC_HW_CRB_HUB_AGT_ADR_XDMA,
  253. QLCNIC_HW_CRB_HUB_AGT_ADR_I2Q,
  254. QLCNIC_HW_CRB_HUB_AGT_ADR_ROMUSB,
  255. 0,
  256. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX0,
  257. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX8,
  258. QLCNIC_HW_CRB_HUB_AGT_ADR_RPMX9,
  259. QLCNIC_HW_CRB_HUB_AGT_ADR_OCM0,
  260. 0,
  261. QLCNIC_HW_CRB_HUB_AGT_ADR_SMB,
  262. QLCNIC_HW_CRB_HUB_AGT_ADR_I2C0,
  263. QLCNIC_HW_CRB_HUB_AGT_ADR_I2C1,
  264. 0,
  265. QLCNIC_HW_CRB_HUB_AGT_ADR_PGNC,
  266. 0,
  267. };
  268. static const u32 msi_tgt_status[8] = {
  269. ISR_INT_TARGET_STATUS, ISR_INT_TARGET_STATUS_F1,
  270. ISR_INT_TARGET_STATUS_F2, ISR_INT_TARGET_STATUS_F3,
  271. ISR_INT_TARGET_STATUS_F4, ISR_INT_TARGET_STATUS_F5,
  272. ISR_INT_TARGET_STATUS_F6, ISR_INT_TARGET_STATUS_F7
  273. };
  274. /* PCI Windowing for DDR regions. */
  275. #define QLCNIC_PCIE_SEM_TIMEOUT 10000
  276. static void qlcnic_read_window_reg(u32 addr, void __iomem *bar0, u32 *data)
  277. {
  278. u32 dest;
  279. void __iomem *val;
  280. dest = addr & 0xFFFF0000;
  281. val = bar0 + QLCNIC_FW_DUMP_REG1;
  282. writel(dest, val);
  283. readl(val);
  284. val = bar0 + QLCNIC_FW_DUMP_REG2 + LSW(addr);
  285. *data = readl(val);
  286. }
  287. static void qlcnic_write_window_reg(u32 addr, void __iomem *bar0, u32 data)
  288. {
  289. u32 dest;
  290. void __iomem *val;
  291. dest = addr & 0xFFFF0000;
  292. val = bar0 + QLCNIC_FW_DUMP_REG1;
  293. writel(dest, val);
  294. readl(val);
  295. val = bar0 + QLCNIC_FW_DUMP_REG2 + LSW(addr);
  296. writel(data, val);
  297. readl(val);
  298. }
  299. int
  300. qlcnic_pcie_sem_lock(struct qlcnic_adapter *adapter, int sem, u32 id_reg)
  301. {
  302. int done = 0, timeout = 0;
  303. while (!done) {
  304. done = QLCRD32(adapter, QLCNIC_PCIE_REG(PCIE_SEM_LOCK(sem)));
  305. if (done == 1)
  306. break;
  307. if (++timeout >= QLCNIC_PCIE_SEM_TIMEOUT) {
  308. dev_err(&adapter->pdev->dev,
  309. "Failed to acquire sem=%d lock; holdby=%d\n",
  310. sem, id_reg ? QLCRD32(adapter, id_reg) : -1);
  311. return -EIO;
  312. }
  313. msleep(1);
  314. }
  315. if (id_reg)
  316. QLCWR32(adapter, id_reg, adapter->portnum);
  317. return 0;
  318. }
  319. void
  320. qlcnic_pcie_sem_unlock(struct qlcnic_adapter *adapter, int sem)
  321. {
  322. QLCRD32(adapter, QLCNIC_PCIE_REG(PCIE_SEM_UNLOCK(sem)));
  323. }
  324. int qlcnic_ind_rd(struct qlcnic_adapter *adapter, u32 addr)
  325. {
  326. u32 data;
  327. if (qlcnic_82xx_check(adapter))
  328. qlcnic_read_window_reg(addr, adapter->ahw->pci_base0, &data);
  329. else {
  330. data = qlcnic_83xx_rd_reg_indirect(adapter, addr);
  331. if (data == -EIO)
  332. return -EIO;
  333. }
  334. return data;
  335. }
  336. void qlcnic_ind_wr(struct qlcnic_adapter *adapter, u32 addr, u32 data)
  337. {
  338. if (qlcnic_82xx_check(adapter))
  339. qlcnic_write_window_reg(addr, adapter->ahw->pci_base0, data);
  340. else
  341. qlcnic_83xx_wrt_reg_indirect(adapter, addr, data);
  342. }
  343. static int
  344. qlcnic_send_cmd_descs(struct qlcnic_adapter *adapter,
  345. struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
  346. {
  347. u32 i, producer;
  348. struct qlcnic_cmd_buffer *pbuf;
  349. struct cmd_desc_type0 *cmd_desc;
  350. struct qlcnic_host_tx_ring *tx_ring;
  351. i = 0;
  352. if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
  353. return -EIO;
  354. tx_ring = adapter->tx_ring;
  355. __netif_tx_lock_bh(tx_ring->txq);
  356. producer = tx_ring->producer;
  357. if (nr_desc >= qlcnic_tx_avail(tx_ring)) {
  358. netif_tx_stop_queue(tx_ring->txq);
  359. smp_mb();
  360. if (qlcnic_tx_avail(tx_ring) > nr_desc) {
  361. if (qlcnic_tx_avail(tx_ring) > TX_STOP_THRESH)
  362. netif_tx_wake_queue(tx_ring->txq);
  363. } else {
  364. adapter->stats.xmit_off++;
  365. __netif_tx_unlock_bh(tx_ring->txq);
  366. return -EBUSY;
  367. }
  368. }
  369. do {
  370. cmd_desc = &cmd_desc_arr[i];
  371. pbuf = &tx_ring->cmd_buf_arr[producer];
  372. pbuf->skb = NULL;
  373. pbuf->frag_count = 0;
  374. memcpy(&tx_ring->desc_head[producer],
  375. cmd_desc, sizeof(struct cmd_desc_type0));
  376. producer = get_next_index(producer, tx_ring->num_desc);
  377. i++;
  378. } while (i != nr_desc);
  379. tx_ring->producer = producer;
  380. qlcnic_update_cmd_producer(tx_ring);
  381. __netif_tx_unlock_bh(tx_ring->txq);
  382. return 0;
  383. }
  384. int qlcnic_82xx_sre_macaddr_change(struct qlcnic_adapter *adapter, u8 *addr,
  385. __le16 vlan_id, u8 op)
  386. {
  387. struct qlcnic_nic_req req;
  388. struct qlcnic_mac_req *mac_req;
  389. struct qlcnic_vlan_req *vlan_req;
  390. u64 word;
  391. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  392. req.qhdr = cpu_to_le64(QLCNIC_REQUEST << 23);
  393. word = QLCNIC_MAC_EVENT | ((u64)adapter->portnum << 16);
  394. req.req_hdr = cpu_to_le64(word);
  395. mac_req = (struct qlcnic_mac_req *)&req.words[0];
  396. mac_req->op = op;
  397. memcpy(mac_req->mac_addr, addr, 6);
  398. vlan_req = (struct qlcnic_vlan_req *)&req.words[1];
  399. vlan_req->vlan_id = vlan_id;
  400. return qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  401. }
  402. static int qlcnic_nic_add_mac(struct qlcnic_adapter *adapter, const u8 *addr)
  403. {
  404. struct list_head *head;
  405. struct qlcnic_mac_list_s *cur;
  406. /* look up if already exists */
  407. list_for_each(head, &adapter->mac_list) {
  408. cur = list_entry(head, struct qlcnic_mac_list_s, list);
  409. if (memcmp(addr, cur->mac_addr, ETH_ALEN) == 0)
  410. return 0;
  411. }
  412. cur = kzalloc(sizeof(struct qlcnic_mac_list_s), GFP_ATOMIC);
  413. if (cur == NULL) {
  414. dev_err(&adapter->netdev->dev,
  415. "failed to add mac address filter\n");
  416. return -ENOMEM;
  417. }
  418. memcpy(cur->mac_addr, addr, ETH_ALEN);
  419. if (qlcnic_sre_macaddr_change(adapter,
  420. cur->mac_addr, 0, QLCNIC_MAC_ADD)) {
  421. kfree(cur);
  422. return -EIO;
  423. }
  424. list_add_tail(&cur->list, &adapter->mac_list);
  425. return 0;
  426. }
  427. void qlcnic_set_multi(struct net_device *netdev)
  428. {
  429. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  430. struct netdev_hw_addr *ha;
  431. static const u8 bcast_addr[ETH_ALEN] = {
  432. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  433. };
  434. u32 mode = VPORT_MISS_MODE_DROP;
  435. if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
  436. return;
  437. qlcnic_nic_add_mac(adapter, adapter->mac_addr);
  438. qlcnic_nic_add_mac(adapter, bcast_addr);
  439. if (netdev->flags & IFF_PROMISC) {
  440. if (!(adapter->flags & QLCNIC_PROMISC_DISABLED))
  441. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  442. goto send_fw_cmd;
  443. }
  444. if ((netdev->flags & IFF_ALLMULTI) ||
  445. (netdev_mc_count(netdev) > adapter->ahw->max_mc_count)) {
  446. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  447. goto send_fw_cmd;
  448. }
  449. if (!netdev_mc_empty(netdev)) {
  450. netdev_for_each_mc_addr(ha, netdev) {
  451. qlcnic_nic_add_mac(adapter, ha->addr);
  452. }
  453. }
  454. send_fw_cmd:
  455. if (mode == VPORT_MISS_MODE_ACCEPT_ALL) {
  456. qlcnic_alloc_lb_filters_mem(adapter);
  457. adapter->mac_learn = 1;
  458. } else {
  459. adapter->mac_learn = 0;
  460. }
  461. qlcnic_nic_set_promisc(adapter, mode);
  462. }
  463. int qlcnic_82xx_nic_set_promisc(struct qlcnic_adapter *adapter, u32 mode)
  464. {
  465. struct qlcnic_nic_req req;
  466. u64 word;
  467. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  468. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  469. word = QLCNIC_H2C_OPCODE_SET_MAC_RECEIVE_MODE |
  470. ((u64)adapter->portnum << 16);
  471. req.req_hdr = cpu_to_le64(word);
  472. req.words[0] = cpu_to_le64(mode);
  473. return qlcnic_send_cmd_descs(adapter,
  474. (struct cmd_desc_type0 *)&req, 1);
  475. }
  476. void qlcnic_free_mac_list(struct qlcnic_adapter *adapter)
  477. {
  478. struct qlcnic_mac_list_s *cur;
  479. struct list_head *head = &adapter->mac_list;
  480. while (!list_empty(head)) {
  481. cur = list_entry(head->next, struct qlcnic_mac_list_s, list);
  482. qlcnic_sre_macaddr_change(adapter,
  483. cur->mac_addr, 0, QLCNIC_MAC_DEL);
  484. list_del(&cur->list);
  485. kfree(cur);
  486. }
  487. }
  488. void qlcnic_prune_lb_filters(struct qlcnic_adapter *adapter)
  489. {
  490. struct qlcnic_filter *tmp_fil;
  491. struct hlist_node *tmp_hnode, *n;
  492. struct hlist_head *head;
  493. int i, time;
  494. u8 cmd;
  495. for (i = 0; i < adapter->fhash.fbucket_size; i++) {
  496. head = &(adapter->fhash.fhead[i]);
  497. hlist_for_each_entry_safe(tmp_fil, tmp_hnode, n, head, fnode) {
  498. cmd = tmp_fil->vlan_id ? QLCNIC_MAC_VLAN_DEL :
  499. QLCNIC_MAC_DEL;
  500. time = tmp_fil->ftime;
  501. if (jiffies > (QLCNIC_FILTER_AGE * HZ + time)) {
  502. qlcnic_sre_macaddr_change(adapter,
  503. tmp_fil->faddr,
  504. tmp_fil->vlan_id,
  505. cmd);
  506. spin_lock_bh(&adapter->mac_learn_lock);
  507. adapter->fhash.fnum--;
  508. hlist_del(&tmp_fil->fnode);
  509. spin_unlock_bh(&adapter->mac_learn_lock);
  510. kfree(tmp_fil);
  511. }
  512. }
  513. }
  514. }
  515. void qlcnic_delete_lb_filters(struct qlcnic_adapter *adapter)
  516. {
  517. struct qlcnic_filter *tmp_fil;
  518. struct hlist_node *tmp_hnode, *n;
  519. struct hlist_head *head;
  520. int i;
  521. u8 cmd;
  522. for (i = 0; i < adapter->fhash.fbucket_size; i++) {
  523. head = &(adapter->fhash.fhead[i]);
  524. hlist_for_each_entry_safe(tmp_fil, tmp_hnode, n, head, fnode) {
  525. cmd = tmp_fil->vlan_id ? QLCNIC_MAC_VLAN_DEL :
  526. QLCNIC_MAC_DEL;
  527. qlcnic_sre_macaddr_change(adapter,
  528. tmp_fil->faddr,
  529. tmp_fil->vlan_id,
  530. cmd);
  531. spin_lock_bh(&adapter->mac_learn_lock);
  532. adapter->fhash.fnum--;
  533. hlist_del(&tmp_fil->fnode);
  534. spin_unlock_bh(&adapter->mac_learn_lock);
  535. kfree(tmp_fil);
  536. }
  537. }
  538. }
  539. static int qlcnic_set_fw_loopback(struct qlcnic_adapter *adapter, u8 flag)
  540. {
  541. struct qlcnic_nic_req req;
  542. int rv;
  543. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  544. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  545. req.req_hdr = cpu_to_le64(QLCNIC_H2C_OPCODE_CONFIG_LOOPBACK |
  546. ((u64) adapter->portnum << 16) | ((u64) 0x1 << 32));
  547. req.words[0] = cpu_to_le64(flag);
  548. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  549. if (rv != 0)
  550. dev_err(&adapter->pdev->dev, "%sting loopback mode failed\n",
  551. flag ? "Set" : "Reset");
  552. return rv;
  553. }
  554. int qlcnic_82xx_set_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  555. {
  556. if (qlcnic_set_fw_loopback(adapter, mode))
  557. return -EIO;
  558. if (qlcnic_nic_set_promisc(adapter,
  559. VPORT_MISS_MODE_ACCEPT_ALL)) {
  560. qlcnic_set_fw_loopback(adapter, 0);
  561. return -EIO;
  562. }
  563. msleep(1000);
  564. return 0;
  565. }
  566. int qlcnic_82xx_clear_lb_mode(struct qlcnic_adapter *adapter, u8 mode)
  567. {
  568. struct net_device *netdev = adapter->netdev;
  569. mode = VPORT_MISS_MODE_DROP;
  570. qlcnic_set_fw_loopback(adapter, 0);
  571. if (netdev->flags & IFF_PROMISC)
  572. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  573. else if (netdev->flags & IFF_ALLMULTI)
  574. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  575. qlcnic_nic_set_promisc(adapter, mode);
  576. msleep(1000);
  577. return 0;
  578. }
  579. /*
  580. * Send the interrupt coalescing parameter set by ethtool to the card.
  581. */
  582. void qlcnic_82xx_config_intr_coalesce(struct qlcnic_adapter *adapter)
  583. {
  584. struct qlcnic_nic_req req;
  585. int rv;
  586. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  587. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  588. req.req_hdr = cpu_to_le64(QLCNIC_CONFIG_INTR_COALESCE |
  589. ((u64) adapter->portnum << 16));
  590. req.words[0] = cpu_to_le64(((u64) adapter->ahw->coal.flag) << 32);
  591. req.words[2] = cpu_to_le64(adapter->ahw->coal.rx_packets |
  592. ((u64) adapter->ahw->coal.rx_time_us) << 16);
  593. req.words[5] = cpu_to_le64(adapter->ahw->coal.timer_out |
  594. ((u64) adapter->ahw->coal.type) << 32 |
  595. ((u64) adapter->ahw->coal.sts_ring_mask) << 40);
  596. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  597. if (rv != 0)
  598. dev_err(&adapter->netdev->dev,
  599. "Could not send interrupt coalescing parameters\n");
  600. }
  601. #define QLCNIC_ENABLE_IPV4_LRO 1
  602. #define QLCNIC_ENABLE_IPV6_LRO 2
  603. #define QLCNIC_NO_DEST_IPV4_CHECK (1 << 8)
  604. #define QLCNIC_NO_DEST_IPV6_CHECK (2 << 8)
  605. int qlcnic_82xx_config_hw_lro(struct qlcnic_adapter *adapter, int enable)
  606. {
  607. struct qlcnic_nic_req req;
  608. u64 word;
  609. int rv;
  610. if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
  611. return 0;
  612. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  613. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  614. word = QLCNIC_H2C_OPCODE_CONFIG_HW_LRO | ((u64)adapter->portnum << 16);
  615. req.req_hdr = cpu_to_le64(word);
  616. word = 0;
  617. if (enable) {
  618. word = QLCNIC_ENABLE_IPV4_LRO | QLCNIC_NO_DEST_IPV4_CHECK;
  619. if (adapter->ahw->capabilities2 & QLCNIC_FW_CAP2_HW_LRO_IPV6)
  620. word |= QLCNIC_ENABLE_IPV6_LRO |
  621. QLCNIC_NO_DEST_IPV6_CHECK;
  622. }
  623. req.words[0] = cpu_to_le64(word);
  624. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  625. if (rv != 0)
  626. dev_err(&adapter->netdev->dev,
  627. "Could not send configure hw lro request\n");
  628. return rv;
  629. }
  630. int qlcnic_config_bridged_mode(struct qlcnic_adapter *adapter, u32 enable)
  631. {
  632. struct qlcnic_nic_req req;
  633. u64 word;
  634. int rv;
  635. if (!!(adapter->flags & QLCNIC_BRIDGE_ENABLED) == enable)
  636. return 0;
  637. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  638. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  639. word = QLCNIC_H2C_OPCODE_CONFIG_BRIDGING |
  640. ((u64)adapter->portnum << 16);
  641. req.req_hdr = cpu_to_le64(word);
  642. req.words[0] = cpu_to_le64(enable);
  643. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  644. if (rv != 0)
  645. dev_err(&adapter->netdev->dev,
  646. "Could not send configure bridge mode request\n");
  647. adapter->flags ^= QLCNIC_BRIDGE_ENABLED;
  648. return rv;
  649. }
  650. #define QLCNIC_RSS_HASHTYPE_IP_TCP 0x3
  651. #define QLCNIC_ENABLE_TYPE_C_RSS BIT_10
  652. #define QLCNIC_RSS_FEATURE_FLAG (1ULL << 63)
  653. #define QLCNIC_RSS_IND_TABLE_MASK 0x7ULL
  654. int qlcnic_82xx_config_rss(struct qlcnic_adapter *adapter, int enable)
  655. {
  656. struct qlcnic_nic_req req;
  657. u64 word;
  658. int i, rv;
  659. static const u64 key[] = {
  660. 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  661. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  662. 0x255b0ec26d5a56daULL
  663. };
  664. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  665. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  666. word = QLCNIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
  667. req.req_hdr = cpu_to_le64(word);
  668. /*
  669. * RSS request:
  670. * bits 3-0: hash_method
  671. * 5-4: hash_type_ipv4
  672. * 7-6: hash_type_ipv6
  673. * 8: enable
  674. * 9: use indirection table
  675. * 10: type-c rss
  676. * 11: udp rss
  677. * 47-12: reserved
  678. * 62-48: indirection table mask
  679. * 63: feature flag
  680. */
  681. word = ((u64)(QLCNIC_RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  682. ((u64)(QLCNIC_RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  683. ((u64)(enable & 0x1) << 8) |
  684. ((u64)QLCNIC_RSS_IND_TABLE_MASK << 48) |
  685. (u64)QLCNIC_ENABLE_TYPE_C_RSS |
  686. (u64)QLCNIC_RSS_FEATURE_FLAG;
  687. req.words[0] = cpu_to_le64(word);
  688. for (i = 0; i < 5; i++)
  689. req.words[i+1] = cpu_to_le64(key[i]);
  690. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  691. if (rv != 0)
  692. dev_err(&adapter->netdev->dev, "could not configure RSS\n");
  693. return rv;
  694. }
  695. void qlcnic_82xx_config_ipaddr(struct qlcnic_adapter *adapter,
  696. __be32 ip, int cmd)
  697. {
  698. struct qlcnic_nic_req req;
  699. struct qlcnic_ipaddr *ipa;
  700. u64 word;
  701. int rv;
  702. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  703. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  704. word = QLCNIC_H2C_OPCODE_CONFIG_IPADDR | ((u64)adapter->portnum << 16);
  705. req.req_hdr = cpu_to_le64(word);
  706. req.words[0] = cpu_to_le64(cmd);
  707. ipa = (struct qlcnic_ipaddr *)&req.words[1];
  708. ipa->ipv4 = ip;
  709. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  710. if (rv != 0)
  711. dev_err(&adapter->netdev->dev,
  712. "could not notify %s IP 0x%x reuqest\n",
  713. (cmd == QLCNIC_IP_UP) ? "Add" : "Remove", ip);
  714. }
  715. int qlcnic_82xx_linkevent_request(struct qlcnic_adapter *adapter, int enable)
  716. {
  717. struct qlcnic_nic_req req;
  718. u64 word;
  719. int rv;
  720. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  721. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  722. word = QLCNIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
  723. req.req_hdr = cpu_to_le64(word);
  724. req.words[0] = cpu_to_le64(enable | (enable << 8));
  725. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  726. if (rv != 0)
  727. dev_err(&adapter->netdev->dev,
  728. "could not configure link notification\n");
  729. return rv;
  730. }
  731. int qlcnic_send_lro_cleanup(struct qlcnic_adapter *adapter)
  732. {
  733. struct qlcnic_nic_req req;
  734. u64 word;
  735. int rv;
  736. if (!test_bit(__QLCNIC_FW_ATTACHED, &adapter->state))
  737. return 0;
  738. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  739. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  740. word = QLCNIC_H2C_OPCODE_LRO_REQUEST |
  741. ((u64)adapter->portnum << 16) |
  742. ((u64)QLCNIC_LRO_REQUEST_CLEANUP << 56) ;
  743. req.req_hdr = cpu_to_le64(word);
  744. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  745. if (rv != 0)
  746. dev_err(&adapter->netdev->dev,
  747. "could not cleanup lro flows\n");
  748. return rv;
  749. }
  750. /*
  751. * qlcnic_change_mtu - Change the Maximum Transfer Unit
  752. * @returns 0 on success, negative on failure
  753. */
  754. int qlcnic_change_mtu(struct net_device *netdev, int mtu)
  755. {
  756. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  757. int rc = 0;
  758. if (mtu < P3P_MIN_MTU || mtu > P3P_MAX_MTU) {
  759. dev_err(&adapter->netdev->dev, "%d bytes < mtu < %d bytes"
  760. " not supported\n", P3P_MAX_MTU, P3P_MIN_MTU);
  761. return -EINVAL;
  762. }
  763. rc = qlcnic_fw_cmd_set_mtu(adapter, mtu);
  764. if (!rc)
  765. netdev->mtu = mtu;
  766. return rc;
  767. }
  768. netdev_features_t qlcnic_fix_features(struct net_device *netdev,
  769. netdev_features_t features)
  770. {
  771. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  772. if ((adapter->flags & QLCNIC_ESWITCH_ENABLED)) {
  773. netdev_features_t changed = features ^ netdev->features;
  774. features ^= changed & (NETIF_F_ALL_CSUM | NETIF_F_RXCSUM);
  775. }
  776. if (!(features & NETIF_F_RXCSUM))
  777. features &= ~NETIF_F_LRO;
  778. return features;
  779. }
  780. int qlcnic_set_features(struct net_device *netdev, netdev_features_t features)
  781. {
  782. struct qlcnic_adapter *adapter = netdev_priv(netdev);
  783. netdev_features_t changed = netdev->features ^ features;
  784. int hw_lro = (features & NETIF_F_LRO) ? QLCNIC_LRO_ENABLED : 0;
  785. if (!(changed & NETIF_F_LRO))
  786. return 0;
  787. netdev->features ^= NETIF_F_LRO;
  788. if (qlcnic_config_hw_lro(adapter, hw_lro))
  789. return -EIO;
  790. if ((hw_lro == 0) && qlcnic_send_lro_cleanup(adapter))
  791. return -EIO;
  792. return 0;
  793. }
  794. /*
  795. * Changes the CRB window to the specified window.
  796. */
  797. /* Returns < 0 if off is not valid,
  798. * 1 if window access is needed. 'off' is set to offset from
  799. * CRB space in 128M pci map
  800. * 0 if no window access is needed. 'off' is set to 2M addr
  801. * In: 'off' is offset from base in 128M pci map
  802. */
  803. static int qlcnic_pci_get_crb_addr_2M(struct qlcnic_hardware_context *ahw,
  804. ulong off, void __iomem **addr)
  805. {
  806. const struct crb_128M_2M_sub_block_map *m;
  807. if ((off >= QLCNIC_CRB_MAX) || (off < QLCNIC_PCI_CRBSPACE))
  808. return -EINVAL;
  809. off -= QLCNIC_PCI_CRBSPACE;
  810. /*
  811. * Try direct map
  812. */
  813. m = &crb_128M_2M_map[CRB_BLK(off)].sub_block[CRB_SUBBLK(off)];
  814. if (m->valid && (m->start_128M <= off) && (m->end_128M > off)) {
  815. *addr = ahw->pci_base0 + m->start_2M +
  816. (off - m->start_128M);
  817. return 0;
  818. }
  819. /*
  820. * Not in direct map, use crb window
  821. */
  822. *addr = ahw->pci_base0 + CRB_INDIRECT_2M + (off & MASK(16));
  823. return 1;
  824. }
  825. /*
  826. * In: 'off' is offset from CRB space in 128M pci map
  827. * Out: 'off' is 2M pci map addr
  828. * side effect: lock crb window
  829. */
  830. static int
  831. qlcnic_pci_set_crbwindow_2M(struct qlcnic_adapter *adapter, ulong off)
  832. {
  833. u32 window;
  834. void __iomem *addr = adapter->ahw->pci_base0 + CRB_WINDOW_2M;
  835. off -= QLCNIC_PCI_CRBSPACE;
  836. window = CRB_HI(off);
  837. if (window == 0) {
  838. dev_err(&adapter->pdev->dev, "Invalid offset 0x%lx\n", off);
  839. return -EIO;
  840. }
  841. writel(window, addr);
  842. if (readl(addr) != window) {
  843. if (printk_ratelimit())
  844. dev_warn(&adapter->pdev->dev,
  845. "failed to set CRB window to %d off 0x%lx\n",
  846. window, off);
  847. return -EIO;
  848. }
  849. return 0;
  850. }
  851. int qlcnic_82xx_hw_write_wx_2M(struct qlcnic_adapter *adapter, ulong off,
  852. u32 data)
  853. {
  854. unsigned long flags;
  855. int rv;
  856. void __iomem *addr = NULL;
  857. rv = qlcnic_pci_get_crb_addr_2M(adapter->ahw, off, &addr);
  858. if (rv == 0) {
  859. writel(data, addr);
  860. return 0;
  861. }
  862. if (rv > 0) {
  863. /* indirect access */
  864. write_lock_irqsave(&adapter->ahw->crb_lock, flags);
  865. crb_win_lock(adapter);
  866. rv = qlcnic_pci_set_crbwindow_2M(adapter, off);
  867. if (!rv)
  868. writel(data, addr);
  869. crb_win_unlock(adapter);
  870. write_unlock_irqrestore(&adapter->ahw->crb_lock, flags);
  871. return rv;
  872. }
  873. dev_err(&adapter->pdev->dev,
  874. "%s: invalid offset: 0x%016lx\n", __func__, off);
  875. dump_stack();
  876. return -EIO;
  877. }
  878. int qlcnic_82xx_hw_read_wx_2M(struct qlcnic_adapter *adapter, ulong off)
  879. {
  880. unsigned long flags;
  881. int rv;
  882. u32 data = -1;
  883. void __iomem *addr = NULL;
  884. rv = qlcnic_pci_get_crb_addr_2M(adapter->ahw, off, &addr);
  885. if (rv == 0)
  886. return readl(addr);
  887. if (rv > 0) {
  888. /* indirect access */
  889. write_lock_irqsave(&adapter->ahw->crb_lock, flags);
  890. crb_win_lock(adapter);
  891. if (!qlcnic_pci_set_crbwindow_2M(adapter, off))
  892. data = readl(addr);
  893. crb_win_unlock(adapter);
  894. write_unlock_irqrestore(&adapter->ahw->crb_lock, flags);
  895. return data;
  896. }
  897. dev_err(&adapter->pdev->dev,
  898. "%s: invalid offset: 0x%016lx\n", __func__, off);
  899. dump_stack();
  900. return -1;
  901. }
  902. void __iomem *qlcnic_get_ioaddr(struct qlcnic_hardware_context *ahw,
  903. u32 offset)
  904. {
  905. void __iomem *addr = NULL;
  906. WARN_ON(qlcnic_pci_get_crb_addr_2M(ahw, offset, &addr));
  907. return addr;
  908. }
  909. static int qlcnic_pci_mem_access_direct(struct qlcnic_adapter *adapter,
  910. u32 window, u64 off, u64 *data, int op)
  911. {
  912. void __iomem *addr;
  913. u32 start;
  914. mutex_lock(&adapter->ahw->mem_lock);
  915. writel(window, adapter->ahw->ocm_win_crb);
  916. /* read back to flush */
  917. readl(adapter->ahw->ocm_win_crb);
  918. start = QLCNIC_PCI_OCM0_2M + off;
  919. addr = adapter->ahw->pci_base0 + start;
  920. if (op == 0) /* read */
  921. *data = readq(addr);
  922. else /* write */
  923. writeq(*data, addr);
  924. /* Set window to 0 */
  925. writel(0, adapter->ahw->ocm_win_crb);
  926. readl(adapter->ahw->ocm_win_crb);
  927. mutex_unlock(&adapter->ahw->mem_lock);
  928. return 0;
  929. }
  930. void
  931. qlcnic_pci_camqm_read_2M(struct qlcnic_adapter *adapter, u64 off, u64 *data)
  932. {
  933. void __iomem *addr = adapter->ahw->pci_base0 +
  934. QLCNIC_PCI_CAMQM_2M_BASE + (off - QLCNIC_PCI_CAMQM);
  935. mutex_lock(&adapter->ahw->mem_lock);
  936. *data = readq(addr);
  937. mutex_unlock(&adapter->ahw->mem_lock);
  938. }
  939. void
  940. qlcnic_pci_camqm_write_2M(struct qlcnic_adapter *adapter, u64 off, u64 data)
  941. {
  942. void __iomem *addr = adapter->ahw->pci_base0 +
  943. QLCNIC_PCI_CAMQM_2M_BASE + (off - QLCNIC_PCI_CAMQM);
  944. mutex_lock(&adapter->ahw->mem_lock);
  945. writeq(data, addr);
  946. mutex_unlock(&adapter->ahw->mem_lock);
  947. }
  948. /* Set MS memory control data for different adapters */
  949. static void qlcnic_set_ms_controls(struct qlcnic_adapter *adapter, u64 off,
  950. struct qlcnic_ms_reg_ctrl *ms)
  951. {
  952. ms->control = QLCNIC_MS_CTRL;
  953. ms->low = QLCNIC_MS_ADDR_LO;
  954. ms->hi = QLCNIC_MS_ADDR_HI;
  955. if (off & 0xf) {
  956. ms->wd[0] = QLCNIC_MS_WRTDATA_LO;
  957. ms->rd[0] = QLCNIC_MS_RDDATA_LO;
  958. ms->wd[1] = QLCNIC_MS_WRTDATA_HI;
  959. ms->rd[1] = QLCNIC_MS_RDDATA_HI;
  960. ms->wd[2] = QLCNIC_MS_WRTDATA_ULO;
  961. ms->wd[3] = QLCNIC_MS_WRTDATA_UHI;
  962. ms->rd[2] = QLCNIC_MS_RDDATA_ULO;
  963. ms->rd[3] = QLCNIC_MS_RDDATA_UHI;
  964. } else {
  965. ms->wd[0] = QLCNIC_MS_WRTDATA_ULO;
  966. ms->rd[0] = QLCNIC_MS_RDDATA_ULO;
  967. ms->wd[1] = QLCNIC_MS_WRTDATA_UHI;
  968. ms->rd[1] = QLCNIC_MS_RDDATA_UHI;
  969. ms->wd[2] = QLCNIC_MS_WRTDATA_LO;
  970. ms->wd[3] = QLCNIC_MS_WRTDATA_HI;
  971. ms->rd[2] = QLCNIC_MS_RDDATA_LO;
  972. ms->rd[3] = QLCNIC_MS_RDDATA_HI;
  973. }
  974. ms->ocm_window = OCM_WIN_P3P(off);
  975. ms->off = GET_MEM_OFFS_2M(off);
  976. }
  977. int qlcnic_pci_mem_write_2M(struct qlcnic_adapter *adapter, u64 off, u64 data)
  978. {
  979. int j, ret = 0;
  980. u32 temp, off8;
  981. struct qlcnic_ms_reg_ctrl ms;
  982. /* Only 64-bit aligned access */
  983. if (off & 7)
  984. return -EIO;
  985. memset(&ms, 0, sizeof(struct qlcnic_ms_reg_ctrl));
  986. if (!(ADDR_IN_RANGE(off, QLCNIC_ADDR_QDR_NET,
  987. QLCNIC_ADDR_QDR_NET_MAX) ||
  988. ADDR_IN_RANGE(off, QLCNIC_ADDR_DDR_NET,
  989. QLCNIC_ADDR_DDR_NET_MAX)))
  990. return -EIO;
  991. qlcnic_set_ms_controls(adapter, off, &ms);
  992. if (ADDR_IN_RANGE(off, QLCNIC_ADDR_OCM0, QLCNIC_ADDR_OCM0_MAX))
  993. return qlcnic_pci_mem_access_direct(adapter, ms.ocm_window,
  994. ms.off, &data, 1);
  995. off8 = off & ~0xf;
  996. mutex_lock(&adapter->ahw->mem_lock);
  997. qlcnic_ind_wr(adapter, ms.low, off8);
  998. qlcnic_ind_wr(adapter, ms.hi, 0);
  999. qlcnic_ind_wr(adapter, ms.control, TA_CTL_ENABLE);
  1000. qlcnic_ind_wr(adapter, ms.control, QLCNIC_TA_START_ENABLE);
  1001. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1002. temp = qlcnic_ind_rd(adapter, ms.control);
  1003. if ((temp & TA_CTL_BUSY) == 0)
  1004. break;
  1005. }
  1006. if (j >= MAX_CTL_CHECK) {
  1007. ret = -EIO;
  1008. goto done;
  1009. }
  1010. /* This is the modify part of read-modify-write */
  1011. qlcnic_ind_wr(adapter, ms.wd[0], qlcnic_ind_rd(adapter, ms.rd[0]));
  1012. qlcnic_ind_wr(adapter, ms.wd[1], qlcnic_ind_rd(adapter, ms.rd[1]));
  1013. /* This is the write part of read-modify-write */
  1014. qlcnic_ind_wr(adapter, ms.wd[2], data & 0xffffffff);
  1015. qlcnic_ind_wr(adapter, ms.wd[3], (data >> 32) & 0xffffffff);
  1016. qlcnic_ind_wr(adapter, ms.control, QLCNIC_TA_WRITE_ENABLE);
  1017. qlcnic_ind_wr(adapter, ms.control, QLCNIC_TA_WRITE_START);
  1018. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1019. temp = qlcnic_ind_rd(adapter, ms.control);
  1020. if ((temp & TA_CTL_BUSY) == 0)
  1021. break;
  1022. }
  1023. if (j >= MAX_CTL_CHECK) {
  1024. if (printk_ratelimit())
  1025. dev_err(&adapter->pdev->dev,
  1026. "failed to write through agent\n");
  1027. ret = -EIO;
  1028. } else
  1029. ret = 0;
  1030. done:
  1031. mutex_unlock(&adapter->ahw->mem_lock);
  1032. return ret;
  1033. }
  1034. int qlcnic_pci_mem_read_2M(struct qlcnic_adapter *adapter, u64 off, u64 *data)
  1035. {
  1036. int j, ret;
  1037. u32 temp, off8;
  1038. u64 val;
  1039. struct qlcnic_ms_reg_ctrl ms;
  1040. /* Only 64-bit aligned access */
  1041. if (off & 7)
  1042. return -EIO;
  1043. if (!(ADDR_IN_RANGE(off, QLCNIC_ADDR_QDR_NET,
  1044. QLCNIC_ADDR_QDR_NET_MAX) ||
  1045. ADDR_IN_RANGE(off, QLCNIC_ADDR_DDR_NET,
  1046. QLCNIC_ADDR_DDR_NET_MAX)))
  1047. return -EIO;
  1048. memset(&ms, 0, sizeof(struct qlcnic_ms_reg_ctrl));
  1049. qlcnic_set_ms_controls(adapter, off, &ms);
  1050. if (ADDR_IN_RANGE(off, QLCNIC_ADDR_OCM0, QLCNIC_ADDR_OCM0_MAX))
  1051. return qlcnic_pci_mem_access_direct(adapter, ms.ocm_window,
  1052. ms.off, data, 0);
  1053. mutex_lock(&adapter->ahw->mem_lock);
  1054. off8 = off & ~0xf;
  1055. qlcnic_ind_wr(adapter, ms.low, off8);
  1056. qlcnic_ind_wr(adapter, ms.hi, 0);
  1057. qlcnic_ind_wr(adapter, ms.control, TA_CTL_ENABLE);
  1058. qlcnic_ind_wr(adapter, ms.control, QLCNIC_TA_START_ENABLE);
  1059. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1060. temp = qlcnic_ind_rd(adapter, ms.control);
  1061. if ((temp & TA_CTL_BUSY) == 0)
  1062. break;
  1063. }
  1064. if (j >= MAX_CTL_CHECK) {
  1065. if (printk_ratelimit())
  1066. dev_err(&adapter->pdev->dev,
  1067. "failed to read through agent\n");
  1068. ret = -EIO;
  1069. } else {
  1070. temp = qlcnic_ind_rd(adapter, ms.rd[3]);
  1071. val = (u64)temp << 32;
  1072. val |= qlcnic_ind_rd(adapter, ms.rd[2]);
  1073. *data = val;
  1074. ret = 0;
  1075. }
  1076. mutex_unlock(&adapter->ahw->mem_lock);
  1077. return ret;
  1078. }
  1079. int qlcnic_82xx_get_board_info(struct qlcnic_adapter *adapter)
  1080. {
  1081. int offset, board_type, magic;
  1082. struct pci_dev *pdev = adapter->pdev;
  1083. offset = QLCNIC_FW_MAGIC_OFFSET;
  1084. if (qlcnic_rom_fast_read(adapter, offset, &magic))
  1085. return -EIO;
  1086. if (magic != QLCNIC_BDINFO_MAGIC) {
  1087. dev_err(&pdev->dev, "invalid board config, magic=%08x\n",
  1088. magic);
  1089. return -EIO;
  1090. }
  1091. offset = QLCNIC_BRDTYPE_OFFSET;
  1092. if (qlcnic_rom_fast_read(adapter, offset, &board_type))
  1093. return -EIO;
  1094. adapter->ahw->board_type = board_type;
  1095. if (board_type == QLCNIC_BRDTYPE_P3P_4_GB_MM) {
  1096. u32 gpio = QLCRD32(adapter, QLCNIC_ROMUSB_GLB_PAD_GPIO_I);
  1097. if ((gpio & 0x8000) == 0)
  1098. board_type = QLCNIC_BRDTYPE_P3P_10G_TP;
  1099. }
  1100. switch (board_type) {
  1101. case QLCNIC_BRDTYPE_P3P_HMEZ:
  1102. case QLCNIC_BRDTYPE_P3P_XG_LOM:
  1103. case QLCNIC_BRDTYPE_P3P_10G_CX4:
  1104. case QLCNIC_BRDTYPE_P3P_10G_CX4_LP:
  1105. case QLCNIC_BRDTYPE_P3P_IMEZ:
  1106. case QLCNIC_BRDTYPE_P3P_10G_SFP_PLUS:
  1107. case QLCNIC_BRDTYPE_P3P_10G_SFP_CT:
  1108. case QLCNIC_BRDTYPE_P3P_10G_SFP_QT:
  1109. case QLCNIC_BRDTYPE_P3P_10G_XFP:
  1110. case QLCNIC_BRDTYPE_P3P_10000_BASE_T:
  1111. adapter->ahw->port_type = QLCNIC_XGBE;
  1112. break;
  1113. case QLCNIC_BRDTYPE_P3P_REF_QG:
  1114. case QLCNIC_BRDTYPE_P3P_4_GB:
  1115. case QLCNIC_BRDTYPE_P3P_4_GB_MM:
  1116. adapter->ahw->port_type = QLCNIC_GBE;
  1117. break;
  1118. case QLCNIC_BRDTYPE_P3P_10G_TP:
  1119. adapter->ahw->port_type = (adapter->portnum < 2) ?
  1120. QLCNIC_XGBE : QLCNIC_GBE;
  1121. break;
  1122. default:
  1123. dev_err(&pdev->dev, "unknown board type %x\n", board_type);
  1124. adapter->ahw->port_type = QLCNIC_XGBE;
  1125. break;
  1126. }
  1127. return 0;
  1128. }
  1129. int
  1130. qlcnic_wol_supported(struct qlcnic_adapter *adapter)
  1131. {
  1132. u32 wol_cfg;
  1133. wol_cfg = QLCRD32(adapter, QLCNIC_WOL_CONFIG_NV);
  1134. if (wol_cfg & (1UL << adapter->portnum)) {
  1135. wol_cfg = QLCRD32(adapter, QLCNIC_WOL_CONFIG);
  1136. if (wol_cfg & (1 << adapter->portnum))
  1137. return 1;
  1138. }
  1139. return 0;
  1140. }
  1141. int qlcnic_82xx_config_led(struct qlcnic_adapter *adapter, u32 state, u32 rate)
  1142. {
  1143. struct qlcnic_nic_req req;
  1144. int rv;
  1145. u64 word;
  1146. memset(&req, 0, sizeof(struct qlcnic_nic_req));
  1147. req.qhdr = cpu_to_le64(QLCNIC_HOST_REQUEST << 23);
  1148. word = QLCNIC_H2C_OPCODE_CONFIG_LED | ((u64)adapter->portnum << 16);
  1149. req.req_hdr = cpu_to_le64(word);
  1150. req.words[0] = cpu_to_le64(((u64)rate << 32) | adapter->portnum);
  1151. req.words[1] = cpu_to_le64(state);
  1152. rv = qlcnic_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  1153. if (rv)
  1154. dev_err(&adapter->pdev->dev, "LED configuration failed.\n");
  1155. return rv;
  1156. }
  1157. void qlcnic_82xx_get_func_no(struct qlcnic_adapter *adapter)
  1158. {
  1159. void __iomem *msix_base_addr;
  1160. u32 func;
  1161. u32 msix_base;
  1162. pci_read_config_dword(adapter->pdev, QLCNIC_MSIX_TABLE_OFFSET, &func);
  1163. msix_base_addr = adapter->ahw->pci_base0 + QLCNIC_MSIX_BASE;
  1164. msix_base = readl(msix_base_addr);
  1165. func = (func - msix_base) / QLCNIC_MSIX_TBL_PGSIZE;
  1166. adapter->ahw->pci_func = func;
  1167. }
  1168. void qlcnic_82xx_read_crb(struct qlcnic_adapter *adapter, char *buf,
  1169. loff_t offset, size_t size)
  1170. {
  1171. u32 data;
  1172. u64 qmdata;
  1173. if (ADDR_IN_RANGE(offset, QLCNIC_PCI_CAMQM, QLCNIC_PCI_CAMQM_END)) {
  1174. qlcnic_pci_camqm_read_2M(adapter, offset, &qmdata);
  1175. memcpy(buf, &qmdata, size);
  1176. } else {
  1177. data = QLCRD32(adapter, offset);
  1178. memcpy(buf, &data, size);
  1179. }
  1180. }
  1181. void qlcnic_82xx_write_crb(struct qlcnic_adapter *adapter, char *buf,
  1182. loff_t offset, size_t size)
  1183. {
  1184. u32 data;
  1185. u64 qmdata;
  1186. if (ADDR_IN_RANGE(offset, QLCNIC_PCI_CAMQM, QLCNIC_PCI_CAMQM_END)) {
  1187. memcpy(&qmdata, buf, size);
  1188. qlcnic_pci_camqm_write_2M(adapter, offset, qmdata);
  1189. } else {
  1190. memcpy(&data, buf, size);
  1191. QLCWR32(adapter, offset, data);
  1192. }
  1193. }
  1194. int qlcnic_82xx_api_lock(struct qlcnic_adapter *adapter)
  1195. {
  1196. return qlcnic_pcie_sem_lock(adapter, 5, 0);
  1197. }
  1198. void qlcnic_82xx_api_unlock(struct qlcnic_adapter *adapter)
  1199. {
  1200. qlcnic_pcie_sem_unlock(adapter, 5);
  1201. }