intel_uncore.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595
  1. /*
  2. * Copyright © 2013 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. */
  23. #include "i915_drv.h"
  24. #include "intel_drv.h"
  25. #define FORCEWAKE_ACK_TIMEOUT_MS 2
  26. #define __raw_i915_read8(dev_priv__, reg__) readb((dev_priv__)->regs + (reg__))
  27. #define __raw_i915_write8(dev_priv__, reg__, val__) writeb(val__, (dev_priv__)->regs + (reg__))
  28. #define __raw_i915_read16(dev_priv__, reg__) readw((dev_priv__)->regs + (reg__))
  29. #define __raw_i915_write16(dev_priv__, reg__, val__) writew(val__, (dev_priv__)->regs + (reg__))
  30. #define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
  31. #define __raw_i915_write32(dev_priv__, reg__, val__) writel(val__, (dev_priv__)->regs + (reg__))
  32. #define __raw_i915_read64(dev_priv__, reg__) readq((dev_priv__)->regs + (reg__))
  33. #define __raw_i915_write64(dev_priv__, reg__, val__) writeq(val__, (dev_priv__)->regs + (reg__))
  34. #define __raw_posting_read(dev_priv__, reg__) (void)__raw_i915_read32(dev_priv__, reg__)
  35. static void __gen6_gt_wait_for_thread_c0(struct drm_i915_private *dev_priv)
  36. {
  37. u32 gt_thread_status_mask;
  38. if (IS_HASWELL(dev_priv->dev))
  39. gt_thread_status_mask = GEN6_GT_THREAD_STATUS_CORE_MASK_HSW;
  40. else
  41. gt_thread_status_mask = GEN6_GT_THREAD_STATUS_CORE_MASK;
  42. /* w/a for a sporadic read returning 0 by waiting for the GT
  43. * thread to wake up.
  44. */
  45. if (wait_for_atomic_us((__raw_i915_read32(dev_priv, GEN6_GT_THREAD_STATUS_REG) & gt_thread_status_mask) == 0, 500))
  46. DRM_ERROR("GT thread status wait timed out\n");
  47. }
  48. static void __gen6_gt_force_wake_reset(struct drm_i915_private *dev_priv)
  49. {
  50. __raw_i915_write32(dev_priv, FORCEWAKE, 0);
  51. /* something from same cacheline, but !FORCEWAKE */
  52. __raw_posting_read(dev_priv, ECOBUS);
  53. }
  54. static void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  55. {
  56. if (wait_for_atomic((__raw_i915_read32(dev_priv, FORCEWAKE_ACK) & 1) == 0,
  57. FORCEWAKE_ACK_TIMEOUT_MS))
  58. DRM_ERROR("Timed out waiting for forcewake old ack to clear.\n");
  59. __raw_i915_write32(dev_priv, FORCEWAKE, 1);
  60. /* something from same cacheline, but !FORCEWAKE */
  61. __raw_posting_read(dev_priv, ECOBUS);
  62. if (wait_for_atomic((__raw_i915_read32(dev_priv, FORCEWAKE_ACK) & 1),
  63. FORCEWAKE_ACK_TIMEOUT_MS))
  64. DRM_ERROR("Timed out waiting for forcewake to ack request.\n");
  65. /* WaRsForcewakeWaitTC0:snb */
  66. __gen6_gt_wait_for_thread_c0(dev_priv);
  67. }
  68. static void __gen6_gt_force_wake_mt_reset(struct drm_i915_private *dev_priv)
  69. {
  70. __raw_i915_write32(dev_priv, FORCEWAKE_MT, _MASKED_BIT_DISABLE(0xffff));
  71. /* something from same cacheline, but !FORCEWAKE_MT */
  72. __raw_posting_read(dev_priv, ECOBUS);
  73. }
  74. static void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv)
  75. {
  76. u32 forcewake_ack;
  77. if (IS_HASWELL(dev_priv->dev))
  78. forcewake_ack = FORCEWAKE_ACK_HSW;
  79. else
  80. forcewake_ack = FORCEWAKE_MT_ACK;
  81. if (wait_for_atomic((__raw_i915_read32(dev_priv, forcewake_ack) & FORCEWAKE_KERNEL) == 0,
  82. FORCEWAKE_ACK_TIMEOUT_MS))
  83. DRM_ERROR("Timed out waiting for forcewake old ack to clear.\n");
  84. __raw_i915_write32(dev_priv, FORCEWAKE_MT,
  85. _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL));
  86. /* something from same cacheline, but !FORCEWAKE_MT */
  87. __raw_posting_read(dev_priv, ECOBUS);
  88. if (wait_for_atomic((__raw_i915_read32(dev_priv, forcewake_ack) & FORCEWAKE_KERNEL),
  89. FORCEWAKE_ACK_TIMEOUT_MS))
  90. DRM_ERROR("Timed out waiting for forcewake to ack request.\n");
  91. /* WaRsForcewakeWaitTC0:ivb,hsw */
  92. __gen6_gt_wait_for_thread_c0(dev_priv);
  93. }
  94. static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
  95. {
  96. u32 gtfifodbg;
  97. gtfifodbg = __raw_i915_read32(dev_priv, GTFIFODBG);
  98. if (WARN(gtfifodbg & GT_FIFO_CPU_ERROR_MASK,
  99. "MMIO read or write has been dropped %x\n", gtfifodbg))
  100. __raw_i915_write32(dev_priv, GTFIFODBG, GT_FIFO_CPU_ERROR_MASK);
  101. }
  102. static void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  103. {
  104. __raw_i915_write32(dev_priv, FORCEWAKE, 0);
  105. /* something from same cacheline, but !FORCEWAKE */
  106. __raw_posting_read(dev_priv, ECOBUS);
  107. gen6_gt_check_fifodbg(dev_priv);
  108. }
  109. static void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv)
  110. {
  111. __raw_i915_write32(dev_priv, FORCEWAKE_MT,
  112. _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL));
  113. /* something from same cacheline, but !FORCEWAKE_MT */
  114. __raw_posting_read(dev_priv, ECOBUS);
  115. gen6_gt_check_fifodbg(dev_priv);
  116. }
  117. static int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
  118. {
  119. int ret = 0;
  120. if (dev_priv->uncore.fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
  121. int loop = 500;
  122. u32 fifo = __raw_i915_read32(dev_priv, GT_FIFO_FREE_ENTRIES);
  123. while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
  124. udelay(10);
  125. fifo = __raw_i915_read32(dev_priv, GT_FIFO_FREE_ENTRIES);
  126. }
  127. if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
  128. ++ret;
  129. dev_priv->uncore.fifo_count = fifo;
  130. }
  131. dev_priv->uncore.fifo_count--;
  132. return ret;
  133. }
  134. static void vlv_force_wake_reset(struct drm_i915_private *dev_priv)
  135. {
  136. __raw_i915_write32(dev_priv, FORCEWAKE_VLV,
  137. _MASKED_BIT_DISABLE(0xffff));
  138. /* something from same cacheline, but !FORCEWAKE_VLV */
  139. __raw_posting_read(dev_priv, FORCEWAKE_ACK_VLV);
  140. }
  141. static void vlv_force_wake_get(struct drm_i915_private *dev_priv)
  142. {
  143. if (wait_for_atomic((__raw_i915_read32(dev_priv, FORCEWAKE_ACK_VLV) & FORCEWAKE_KERNEL) == 0,
  144. FORCEWAKE_ACK_TIMEOUT_MS))
  145. DRM_ERROR("Timed out waiting for forcewake old ack to clear.\n");
  146. __raw_i915_write32(dev_priv, FORCEWAKE_VLV,
  147. _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL));
  148. __raw_i915_write32(dev_priv, FORCEWAKE_MEDIA_VLV,
  149. _MASKED_BIT_ENABLE(FORCEWAKE_KERNEL));
  150. if (wait_for_atomic((__raw_i915_read32(dev_priv, FORCEWAKE_ACK_VLV) & FORCEWAKE_KERNEL),
  151. FORCEWAKE_ACK_TIMEOUT_MS))
  152. DRM_ERROR("Timed out waiting for GT to ack forcewake request.\n");
  153. if (wait_for_atomic((__raw_i915_read32(dev_priv, FORCEWAKE_ACK_MEDIA_VLV) &
  154. FORCEWAKE_KERNEL),
  155. FORCEWAKE_ACK_TIMEOUT_MS))
  156. DRM_ERROR("Timed out waiting for media to ack forcewake request.\n");
  157. /* WaRsForcewakeWaitTC0:vlv */
  158. __gen6_gt_wait_for_thread_c0(dev_priv);
  159. }
  160. static void vlv_force_wake_put(struct drm_i915_private *dev_priv)
  161. {
  162. __raw_i915_write32(dev_priv, FORCEWAKE_VLV,
  163. _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL));
  164. __raw_i915_write32(dev_priv, FORCEWAKE_MEDIA_VLV,
  165. _MASKED_BIT_DISABLE(FORCEWAKE_KERNEL));
  166. /* The below doubles as a POSTING_READ */
  167. gen6_gt_check_fifodbg(dev_priv);
  168. }
  169. void intel_uncore_early_sanitize(struct drm_device *dev)
  170. {
  171. struct drm_i915_private *dev_priv = dev->dev_private;
  172. if (HAS_FPGA_DBG_UNCLAIMED(dev))
  173. __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  174. }
  175. void intel_uncore_init(struct drm_device *dev)
  176. {
  177. struct drm_i915_private *dev_priv = dev->dev_private;
  178. if (IS_VALLEYVIEW(dev)) {
  179. dev_priv->uncore.funcs.force_wake_get = vlv_force_wake_get;
  180. dev_priv->uncore.funcs.force_wake_put = vlv_force_wake_put;
  181. } else if (IS_HASWELL(dev)) {
  182. dev_priv->uncore.funcs.force_wake_get = __gen6_gt_force_wake_mt_get;
  183. dev_priv->uncore.funcs.force_wake_put = __gen6_gt_force_wake_mt_put;
  184. } else if (IS_IVYBRIDGE(dev)) {
  185. u32 ecobus;
  186. /* IVB configs may use multi-threaded forcewake */
  187. /* A small trick here - if the bios hasn't configured
  188. * MT forcewake, and if the device is in RC6, then
  189. * force_wake_mt_get will not wake the device and the
  190. * ECOBUS read will return zero. Which will be
  191. * (correctly) interpreted by the test below as MT
  192. * forcewake being disabled.
  193. */
  194. mutex_lock(&dev->struct_mutex);
  195. __gen6_gt_force_wake_mt_get(dev_priv);
  196. ecobus = __raw_i915_read32(dev_priv, ECOBUS);
  197. __gen6_gt_force_wake_mt_put(dev_priv);
  198. mutex_unlock(&dev->struct_mutex);
  199. if (ecobus & FORCEWAKE_MT_ENABLE) {
  200. dev_priv->uncore.funcs.force_wake_get =
  201. __gen6_gt_force_wake_mt_get;
  202. dev_priv->uncore.funcs.force_wake_put =
  203. __gen6_gt_force_wake_mt_put;
  204. } else {
  205. DRM_INFO("No MT forcewake available on Ivybridge, this can result in issues\n");
  206. DRM_INFO("when using vblank-synced partial screen updates.\n");
  207. dev_priv->uncore.funcs.force_wake_get =
  208. __gen6_gt_force_wake_get;
  209. dev_priv->uncore.funcs.force_wake_put =
  210. __gen6_gt_force_wake_put;
  211. }
  212. } else if (IS_GEN6(dev)) {
  213. dev_priv->uncore.funcs.force_wake_get =
  214. __gen6_gt_force_wake_get;
  215. dev_priv->uncore.funcs.force_wake_put =
  216. __gen6_gt_force_wake_put;
  217. }
  218. }
  219. void intel_uncore_sanitize(struct drm_device *dev)
  220. {
  221. struct drm_i915_private *dev_priv = dev->dev_private;
  222. if (IS_VALLEYVIEW(dev)) {
  223. vlv_force_wake_reset(dev_priv);
  224. } else if (INTEL_INFO(dev)->gen >= 6) {
  225. __gen6_gt_force_wake_reset(dev_priv);
  226. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  227. __gen6_gt_force_wake_mt_reset(dev_priv);
  228. }
  229. /* BIOS often leaves RC6 enabled, but disable it for hw init */
  230. intel_disable_gt_powersave(dev);
  231. }
  232. /*
  233. * Generally this is called implicitly by the register read function. However,
  234. * if some sequence requires the GT to not power down then this function should
  235. * be called at the beginning of the sequence followed by a call to
  236. * gen6_gt_force_wake_put() at the end of the sequence.
  237. */
  238. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  239. {
  240. unsigned long irqflags;
  241. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  242. if (dev_priv->uncore.forcewake_count++ == 0)
  243. dev_priv->uncore.funcs.force_wake_get(dev_priv);
  244. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  245. }
  246. /*
  247. * see gen6_gt_force_wake_get()
  248. */
  249. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  250. {
  251. unsigned long irqflags;
  252. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  253. if (--dev_priv->uncore.forcewake_count == 0)
  254. dev_priv->uncore.funcs.force_wake_put(dev_priv);
  255. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  256. }
  257. /* We give fast paths for the really cool registers */
  258. #define NEEDS_FORCE_WAKE(dev_priv, reg) \
  259. ((HAS_FORCE_WAKE((dev_priv)->dev)) && \
  260. ((reg) < 0x40000) && \
  261. ((reg) != FORCEWAKE))
  262. static void
  263. ilk_dummy_write(struct drm_i915_private *dev_priv)
  264. {
  265. /* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
  266. * the chip from rc6 before touching it for real. MI_MODE is masked,
  267. * hence harmless to write 0 into. */
  268. __raw_i915_write32(dev_priv, MI_MODE, 0);
  269. }
  270. static void
  271. hsw_unclaimed_reg_clear(struct drm_i915_private *dev_priv, u32 reg)
  272. {
  273. if (HAS_FPGA_DBG_UNCLAIMED(dev_priv->dev) &&
  274. (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
  275. DRM_ERROR("Unknown unclaimed register before writing to %x\n",
  276. reg);
  277. __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  278. }
  279. }
  280. static void
  281. hsw_unclaimed_reg_check(struct drm_i915_private *dev_priv, u32 reg)
  282. {
  283. if (HAS_FPGA_DBG_UNCLAIMED(dev_priv->dev) &&
  284. (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
  285. DRM_ERROR("Unclaimed write to %x\n", reg);
  286. __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  287. }
  288. }
  289. #define __i915_read(x) \
  290. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg, bool trace) { \
  291. unsigned long irqflags; \
  292. u##x val = 0; \
  293. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
  294. if (IS_GEN5(dev_priv->dev)) \
  295. ilk_dummy_write(dev_priv); \
  296. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  297. if (dev_priv->uncore.forcewake_count == 0) \
  298. dev_priv->uncore.funcs.force_wake_get(dev_priv); \
  299. val = __raw_i915_read##x(dev_priv, reg); \
  300. if (dev_priv->uncore.forcewake_count == 0) \
  301. dev_priv->uncore.funcs.force_wake_put(dev_priv); \
  302. } else { \
  303. val = __raw_i915_read##x(dev_priv, reg); \
  304. } \
  305. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
  306. if (trace) trace_i915_reg_rw(false, reg, val, sizeof(val)); \
  307. return val; \
  308. }
  309. __i915_read(8)
  310. __i915_read(16)
  311. __i915_read(32)
  312. __i915_read(64)
  313. #undef __i915_read
  314. #define __i915_write(x) \
  315. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val, bool trace) { \
  316. unsigned long irqflags; \
  317. u32 __fifo_ret = 0; \
  318. if (trace) trace_i915_reg_rw(true, reg, val, sizeof(val)); \
  319. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags); \
  320. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  321. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  322. } \
  323. if (IS_GEN5(dev_priv->dev)) \
  324. ilk_dummy_write(dev_priv); \
  325. hsw_unclaimed_reg_clear(dev_priv, reg); \
  326. __raw_i915_write##x(dev_priv, reg, val); \
  327. if (unlikely(__fifo_ret)) { \
  328. gen6_gt_check_fifodbg(dev_priv); \
  329. } \
  330. hsw_unclaimed_reg_check(dev_priv, reg); \
  331. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags); \
  332. }
  333. __i915_write(8)
  334. __i915_write(16)
  335. __i915_write(32)
  336. __i915_write(64)
  337. #undef __i915_write
  338. static const struct register_whitelist {
  339. uint64_t offset;
  340. uint32_t size;
  341. uint32_t gen_bitmask; /* support gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
  342. } whitelist[] = {
  343. { RING_TIMESTAMP(RENDER_RING_BASE), 8, 0xF0 },
  344. };
  345. int i915_reg_read_ioctl(struct drm_device *dev,
  346. void *data, struct drm_file *file)
  347. {
  348. struct drm_i915_private *dev_priv = dev->dev_private;
  349. struct drm_i915_reg_read *reg = data;
  350. struct register_whitelist const *entry = whitelist;
  351. int i;
  352. for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
  353. if (entry->offset == reg->offset &&
  354. (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
  355. break;
  356. }
  357. if (i == ARRAY_SIZE(whitelist))
  358. return -EINVAL;
  359. switch (entry->size) {
  360. case 8:
  361. reg->val = I915_READ64(reg->offset);
  362. break;
  363. case 4:
  364. reg->val = I915_READ(reg->offset);
  365. break;
  366. case 2:
  367. reg->val = I915_READ16(reg->offset);
  368. break;
  369. case 1:
  370. reg->val = I915_READ8(reg->offset);
  371. break;
  372. default:
  373. WARN_ON(1);
  374. return -EINVAL;
  375. }
  376. return 0;
  377. }
  378. static int i8xx_do_reset(struct drm_device *dev)
  379. {
  380. struct drm_i915_private *dev_priv = dev->dev_private;
  381. if (IS_I85X(dev))
  382. return -ENODEV;
  383. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  384. POSTING_READ(D_STATE);
  385. if (IS_I830(dev) || IS_845G(dev)) {
  386. I915_WRITE(DEBUG_RESET_I830,
  387. DEBUG_RESET_DISPLAY |
  388. DEBUG_RESET_RENDER |
  389. DEBUG_RESET_FULL);
  390. POSTING_READ(DEBUG_RESET_I830);
  391. msleep(1);
  392. I915_WRITE(DEBUG_RESET_I830, 0);
  393. POSTING_READ(DEBUG_RESET_I830);
  394. }
  395. msleep(1);
  396. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  397. POSTING_READ(D_STATE);
  398. return 0;
  399. }
  400. static int i965_reset_complete(struct drm_device *dev)
  401. {
  402. u8 gdrst;
  403. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  404. return (gdrst & GRDOM_RESET_ENABLE) == 0;
  405. }
  406. static int i965_do_reset(struct drm_device *dev)
  407. {
  408. int ret;
  409. /*
  410. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  411. * well as the reset bit (GR/bit 0). Setting the GR bit
  412. * triggers the reset; when done, the hardware will clear it.
  413. */
  414. pci_write_config_byte(dev->pdev, I965_GDRST,
  415. GRDOM_RENDER | GRDOM_RESET_ENABLE);
  416. ret = wait_for(i965_reset_complete(dev), 500);
  417. if (ret)
  418. return ret;
  419. /* We can't reset render&media without also resetting display ... */
  420. pci_write_config_byte(dev->pdev, I965_GDRST,
  421. GRDOM_MEDIA | GRDOM_RESET_ENABLE);
  422. ret = wait_for(i965_reset_complete(dev), 500);
  423. if (ret)
  424. return ret;
  425. pci_write_config_byte(dev->pdev, I965_GDRST, 0);
  426. return 0;
  427. }
  428. static int ironlake_do_reset(struct drm_device *dev)
  429. {
  430. struct drm_i915_private *dev_priv = dev->dev_private;
  431. u32 gdrst;
  432. int ret;
  433. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  434. gdrst &= ~GRDOM_MASK;
  435. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  436. gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
  437. ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  438. if (ret)
  439. return ret;
  440. /* We can't reset render&media without also resetting display ... */
  441. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  442. gdrst &= ~GRDOM_MASK;
  443. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  444. gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
  445. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  446. }
  447. static int gen6_do_reset(struct drm_device *dev)
  448. {
  449. struct drm_i915_private *dev_priv = dev->dev_private;
  450. int ret;
  451. unsigned long irqflags;
  452. /* Hold uncore.lock across reset to prevent any register access
  453. * with forcewake not set correctly
  454. */
  455. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  456. /* Reset the chip */
  457. /* GEN6_GDRST is not in the gt power well, no need to check
  458. * for fifo space for the write or forcewake the chip for
  459. * the read
  460. */
  461. __raw_i915_write32(dev_priv, GEN6_GDRST, GEN6_GRDOM_FULL);
  462. /* Spin waiting for the device to ack the reset request */
  463. ret = wait_for((__raw_i915_read32(dev_priv, GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  464. /* If reset with a user forcewake, try to restore, otherwise turn it off */
  465. if (dev_priv->uncore.forcewake_count)
  466. dev_priv->uncore.funcs.force_wake_get(dev_priv);
  467. else
  468. dev_priv->uncore.funcs.force_wake_put(dev_priv);
  469. /* Restore fifo count */
  470. dev_priv->uncore.fifo_count = __raw_i915_read32(dev_priv, GT_FIFO_FREE_ENTRIES);
  471. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  472. return ret;
  473. }
  474. int intel_gpu_reset(struct drm_device *dev)
  475. {
  476. switch (INTEL_INFO(dev)->gen) {
  477. case 7:
  478. case 6: return gen6_do_reset(dev);
  479. case 5: return ironlake_do_reset(dev);
  480. case 4: return i965_do_reset(dev);
  481. case 2: return i8xx_do_reset(dev);
  482. default: return -ENODEV;
  483. }
  484. }
  485. void intel_uncore_clear_errors(struct drm_device *dev)
  486. {
  487. struct drm_i915_private *dev_priv = dev->dev_private;
  488. /* XXX needs spinlock around caller's grouping */
  489. if (HAS_FPGA_DBG_UNCLAIMED(dev))
  490. __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  491. }
  492. void intel_uncore_check_errors(struct drm_device *dev)
  493. {
  494. struct drm_i915_private *dev_priv = dev->dev_private;
  495. if (HAS_FPGA_DBG_UNCLAIMED(dev) &&
  496. (__raw_i915_read32(dev_priv, FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
  497. DRM_ERROR("Unclaimed register before interrupt\n");
  498. __raw_i915_write32(dev_priv, FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  499. }
  500. }