intel-mid.h 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113
  1. /*
  2. * intel-mid.h: Intel MID specific setup code
  3. *
  4. * (C) Copyright 2009 Intel Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; version 2
  9. * of the License.
  10. */
  11. #ifndef _ASM_X86_INTEL_MID_H
  12. #define _ASM_X86_INTEL_MID_H
  13. #include <linux/sfi.h>
  14. #include <linux/platform_device.h>
  15. extern int intel_mid_pci_init(void);
  16. extern int get_gpio_by_name(const char *name);
  17. extern void intel_scu_device_register(struct platform_device *pdev);
  18. extern int __init sfi_parse_mrtc(struct sfi_table_header *table);
  19. extern int __init sfi_parse_mtmr(struct sfi_table_header *table);
  20. extern int sfi_mrtc_num;
  21. extern struct sfi_rtc_table_entry sfi_mrtc_array[];
  22. /*
  23. * Here defines the array of devices platform data that IAFW would export
  24. * through SFI "DEVS" table, we use name and type to match the device and
  25. * its platform data.
  26. */
  27. struct devs_id {
  28. char name[SFI_NAME_LEN + 1];
  29. u8 type;
  30. u8 delay;
  31. void *(*get_platform_data)(void *info);
  32. /* Custom handler for devices */
  33. void (*device_handler)(struct sfi_device_table_entry *pentry,
  34. struct devs_id *dev);
  35. };
  36. #define sfi_device(i) \
  37. static const struct devs_id *const __intel_mid_sfi_##i##_dev __used \
  38. __attribute__((__section__(".x86_intel_mid_dev.init"))) = &i
  39. /*
  40. * Medfield is the follow-up of Moorestown, it combines two chip solution into
  41. * one. Other than that it also added always-on and constant tsc and lapic
  42. * timers. Medfield is the platform name, and the chip name is called Penwell
  43. * we treat Medfield/Penwell as a variant of Moorestown. Penwell can be
  44. * identified via MSRs.
  45. */
  46. enum intel_mid_cpu_type {
  47. /* 1 was Moorestown */
  48. INTEL_MID_CPU_CHIP_PENWELL = 2,
  49. };
  50. extern enum intel_mid_cpu_type __intel_mid_cpu_chip;
  51. #ifdef CONFIG_X86_INTEL_MID
  52. static inline enum intel_mid_cpu_type intel_mid_identify_cpu(void)
  53. {
  54. return __intel_mid_cpu_chip;
  55. }
  56. static inline bool intel_mid_has_msic(void)
  57. {
  58. return (intel_mid_identify_cpu() == INTEL_MID_CPU_CHIP_PENWELL);
  59. }
  60. #else /* !CONFIG_X86_INTEL_MID */
  61. #define intel_mid_identify_cpu() (0)
  62. #define intel_mid_has_msic() (0)
  63. #endif /* !CONFIG_X86_INTEL_MID */
  64. enum intel_mid_timer_options {
  65. INTEL_MID_TIMER_DEFAULT,
  66. INTEL_MID_TIMER_APBT_ONLY,
  67. INTEL_MID_TIMER_LAPIC_APBT,
  68. };
  69. extern enum intel_mid_timer_options intel_mid_timer_options;
  70. /*
  71. * Penwell uses spread spectrum clock, so the freq number is not exactly
  72. * the same as reported by MSR based on SDM.
  73. */
  74. #define PENWELL_FSB_FREQ_83SKU 83200
  75. #define PENWELL_FSB_FREQ_100SKU 99840
  76. #define SFI_MTMR_MAX_NUM 8
  77. #define SFI_MRTC_MAX 8
  78. extern struct console early_mrst_console;
  79. extern void mrst_early_console_init(void);
  80. extern struct console early_hsu_console;
  81. extern void hsu_early_console_init(const char *);
  82. extern void intel_scu_devices_create(void);
  83. extern void intel_scu_devices_destroy(void);
  84. /* VRTC timer */
  85. #define MRST_VRTC_MAP_SZ (1024)
  86. /*#define MRST_VRTC_PGOFFSET (0xc00) */
  87. extern void intel_mid_rtc_init(void);
  88. /* the offset for the mapping of global gpio pin to irq */
  89. #define INTEL_MID_IRQ_OFFSET 0x100
  90. #endif /* _ASM_X86_INTEL_MID_H */