clk-pll.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708
  1. /*
  2. * Copyright (c) 2012, 2013, NVIDIA CORPORATION. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #include <linux/slab.h>
  17. #include <linux/io.h>
  18. #include <linux/delay.h>
  19. #include <linux/err.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/clk.h>
  22. #include "clk.h"
  23. #define PLL_BASE_BYPASS BIT(31)
  24. #define PLL_BASE_ENABLE BIT(30)
  25. #define PLL_BASE_REF_ENABLE BIT(29)
  26. #define PLL_BASE_OVERRIDE BIT(28)
  27. #define PLL_BASE_DIVP_SHIFT 20
  28. #define PLL_BASE_DIVP_WIDTH 3
  29. #define PLL_BASE_DIVN_SHIFT 8
  30. #define PLL_BASE_DIVN_WIDTH 10
  31. #define PLL_BASE_DIVM_SHIFT 0
  32. #define PLL_BASE_DIVM_WIDTH 5
  33. #define PLLU_POST_DIVP_MASK 0x1
  34. #define PLL_MISC_DCCON_SHIFT 20
  35. #define PLL_MISC_CPCON_SHIFT 8
  36. #define PLL_MISC_CPCON_WIDTH 4
  37. #define PLL_MISC_CPCON_MASK ((1 << PLL_MISC_CPCON_WIDTH) - 1)
  38. #define PLL_MISC_LFCON_SHIFT 4
  39. #define PLL_MISC_LFCON_WIDTH 4
  40. #define PLL_MISC_LFCON_MASK ((1 << PLL_MISC_LFCON_WIDTH) - 1)
  41. #define PLL_MISC_VCOCON_SHIFT 0
  42. #define PLL_MISC_VCOCON_WIDTH 4
  43. #define PLL_MISC_VCOCON_MASK ((1 << PLL_MISC_VCOCON_WIDTH) - 1)
  44. #define OUT_OF_TABLE_CPCON 8
  45. #define PMC_PLLP_WB0_OVERRIDE 0xf8
  46. #define PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE BIT(12)
  47. #define PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE BIT(11)
  48. #define PLL_POST_LOCK_DELAY 50
  49. #define PLLDU_LFCON_SET_DIVN 600
  50. #define PLLE_BASE_DIVCML_SHIFT 24
  51. #define PLLE_BASE_DIVCML_WIDTH 4
  52. #define PLLE_BASE_DIVP_SHIFT 16
  53. #define PLLE_BASE_DIVP_WIDTH 7
  54. #define PLLE_BASE_DIVN_SHIFT 8
  55. #define PLLE_BASE_DIVN_WIDTH 8
  56. #define PLLE_BASE_DIVM_SHIFT 0
  57. #define PLLE_BASE_DIVM_WIDTH 8
  58. #define PLLE_MISC_SETUP_BASE_SHIFT 16
  59. #define PLLE_MISC_SETUP_BASE_MASK (0xffff << PLLE_MISC_SETUP_BASE_SHIFT)
  60. #define PLLE_MISC_LOCK_ENABLE BIT(9)
  61. #define PLLE_MISC_READY BIT(15)
  62. #define PLLE_MISC_SETUP_EX_SHIFT 2
  63. #define PLLE_MISC_SETUP_EX_MASK (3 << PLLE_MISC_SETUP_EX_SHIFT)
  64. #define PLLE_MISC_SETUP_MASK (PLLE_MISC_SETUP_BASE_MASK | \
  65. PLLE_MISC_SETUP_EX_MASK)
  66. #define PLLE_MISC_SETUP_VALUE (7 << PLLE_MISC_SETUP_BASE_SHIFT)
  67. #define PLLE_SS_CTRL 0x68
  68. #define PLLE_SS_DISABLE (7 << 10)
  69. #define PMC_SATA_PWRGT 0x1ac
  70. #define PMC_SATA_PWRGT_PLLE_IDDQ_VALUE BIT(5)
  71. #define PMC_SATA_PWRGT_PLLE_IDDQ_SWCTL BIT(4)
  72. #define pll_readl(offset, p) readl_relaxed(p->clk_base + offset)
  73. #define pll_readl_base(p) pll_readl(p->params->base_reg, p)
  74. #define pll_readl_misc(p) pll_readl(p->params->misc_reg, p)
  75. #define pll_writel(val, offset, p) writel_relaxed(val, p->clk_base + offset)
  76. #define pll_writel_base(val, p) pll_writel(val, p->params->base_reg, p)
  77. #define pll_writel_misc(val, p) pll_writel(val, p->params->misc_reg, p)
  78. #define mask(w) ((1 << (w)) - 1)
  79. #define divm_mask(p) mask(p->divm_width)
  80. #define divn_mask(p) mask(p->divn_width)
  81. #define divp_mask(p) (p->flags & TEGRA_PLLU ? PLLU_POST_DIVP_MASK : \
  82. mask(p->divp_width))
  83. #define divm_max(p) (divm_mask(p))
  84. #define divn_max(p) (divn_mask(p))
  85. #define divp_max(p) (1 << (divp_mask(p)))
  86. static void clk_pll_enable_lock(struct tegra_clk_pll *pll)
  87. {
  88. u32 val;
  89. if (!(pll->flags & TEGRA_PLL_USE_LOCK))
  90. return;
  91. val = pll_readl_misc(pll);
  92. val |= BIT(pll->params->lock_enable_bit_idx);
  93. pll_writel_misc(val, pll);
  94. }
  95. static int clk_pll_wait_for_lock(struct tegra_clk_pll *pll)
  96. {
  97. int i;
  98. u32 val, lock_bit;
  99. void __iomem *lock_addr;
  100. if (!(pll->flags & TEGRA_PLL_USE_LOCK)) {
  101. udelay(pll->params->lock_delay);
  102. return 0;
  103. }
  104. lock_addr = pll->clk_base;
  105. if (pll->flags & TEGRA_PLL_LOCK_MISC)
  106. lock_addr += pll->params->misc_reg;
  107. else
  108. lock_addr += pll->params->base_reg;
  109. lock_bit = BIT(pll->params->lock_bit_idx);
  110. for (i = 0; i < pll->params->lock_delay; i++) {
  111. val = readl_relaxed(lock_addr);
  112. if (val & lock_bit) {
  113. udelay(PLL_POST_LOCK_DELAY);
  114. return 0;
  115. }
  116. udelay(2); /* timeout = 2 * lock time */
  117. }
  118. pr_err("%s: Timed out waiting for pll %s lock\n", __func__,
  119. __clk_get_name(pll->hw.clk));
  120. return -1;
  121. }
  122. static int clk_pll_is_enabled(struct clk_hw *hw)
  123. {
  124. struct tegra_clk_pll *pll = to_clk_pll(hw);
  125. u32 val;
  126. if (pll->flags & TEGRA_PLLM) {
  127. val = readl_relaxed(pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  128. if (val & PMC_PLLP_WB0_OVERRIDE_PLLM_OVERRIDE)
  129. return val & PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE ? 1 : 0;
  130. }
  131. val = pll_readl_base(pll);
  132. return val & PLL_BASE_ENABLE ? 1 : 0;
  133. }
  134. static void _clk_pll_enable(struct clk_hw *hw)
  135. {
  136. struct tegra_clk_pll *pll = to_clk_pll(hw);
  137. u32 val;
  138. clk_pll_enable_lock(pll);
  139. val = pll_readl_base(pll);
  140. val &= ~PLL_BASE_BYPASS;
  141. val |= PLL_BASE_ENABLE;
  142. pll_writel_base(val, pll);
  143. if (pll->flags & TEGRA_PLLM) {
  144. val = readl_relaxed(pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  145. val |= PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE;
  146. writel_relaxed(val, pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  147. }
  148. }
  149. static void _clk_pll_disable(struct clk_hw *hw)
  150. {
  151. struct tegra_clk_pll *pll = to_clk_pll(hw);
  152. u32 val;
  153. val = pll_readl_base(pll);
  154. val &= ~(PLL_BASE_BYPASS | PLL_BASE_ENABLE);
  155. pll_writel_base(val, pll);
  156. if (pll->flags & TEGRA_PLLM) {
  157. val = readl_relaxed(pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  158. val &= ~PMC_PLLP_WB0_OVERRIDE_PLLM_ENABLE;
  159. writel_relaxed(val, pll->pmc + PMC_PLLP_WB0_OVERRIDE);
  160. }
  161. }
  162. static int clk_pll_enable(struct clk_hw *hw)
  163. {
  164. struct tegra_clk_pll *pll = to_clk_pll(hw);
  165. unsigned long flags = 0;
  166. int ret;
  167. if (pll->lock)
  168. spin_lock_irqsave(pll->lock, flags);
  169. _clk_pll_enable(hw);
  170. ret = clk_pll_wait_for_lock(pll);
  171. if (pll->lock)
  172. spin_unlock_irqrestore(pll->lock, flags);
  173. return ret;
  174. }
  175. static void clk_pll_disable(struct clk_hw *hw)
  176. {
  177. struct tegra_clk_pll *pll = to_clk_pll(hw);
  178. unsigned long flags = 0;
  179. if (pll->lock)
  180. spin_lock_irqsave(pll->lock, flags);
  181. _clk_pll_disable(hw);
  182. if (pll->lock)
  183. spin_unlock_irqrestore(pll->lock, flags);
  184. }
  185. static int _get_table_rate(struct clk_hw *hw,
  186. struct tegra_clk_pll_freq_table *cfg,
  187. unsigned long rate, unsigned long parent_rate)
  188. {
  189. struct tegra_clk_pll *pll = to_clk_pll(hw);
  190. struct tegra_clk_pll_freq_table *sel;
  191. for (sel = pll->freq_table; sel->input_rate != 0; sel++)
  192. if (sel->input_rate == parent_rate &&
  193. sel->output_rate == rate)
  194. break;
  195. if (sel->input_rate == 0)
  196. return -EINVAL;
  197. cfg->input_rate = sel->input_rate;
  198. cfg->output_rate = sel->output_rate;
  199. cfg->m = sel->m;
  200. cfg->n = sel->n;
  201. cfg->p = sel->p;
  202. cfg->cpcon = sel->cpcon;
  203. return 0;
  204. }
  205. static int _calc_rate(struct clk_hw *hw, struct tegra_clk_pll_freq_table *cfg,
  206. unsigned long rate, unsigned long parent_rate)
  207. {
  208. struct tegra_clk_pll *pll = to_clk_pll(hw);
  209. unsigned long cfreq;
  210. u32 p_div = 0;
  211. switch (parent_rate) {
  212. case 12000000:
  213. case 26000000:
  214. cfreq = (rate <= 1000000 * 1000) ? 1000000 : 2000000;
  215. break;
  216. case 13000000:
  217. cfreq = (rate <= 1000000 * 1000) ? 1000000 : 2600000;
  218. break;
  219. case 16800000:
  220. case 19200000:
  221. cfreq = (rate <= 1200000 * 1000) ? 1200000 : 2400000;
  222. break;
  223. case 9600000:
  224. case 28800000:
  225. /*
  226. * PLL_P_OUT1 rate is not listed in PLLA table
  227. */
  228. cfreq = parent_rate/(parent_rate/1000000);
  229. break;
  230. default:
  231. pr_err("%s Unexpected reference rate %lu\n",
  232. __func__, parent_rate);
  233. BUG();
  234. }
  235. /* Raise VCO to guarantee 0.5% accuracy */
  236. for (cfg->output_rate = rate; cfg->output_rate < 200 * cfreq;
  237. cfg->output_rate <<= 1)
  238. p_div++;
  239. cfg->p = p_div;
  240. cfg->m = parent_rate / cfreq;
  241. cfg->n = cfg->output_rate / cfreq;
  242. cfg->cpcon = OUT_OF_TABLE_CPCON;
  243. if (cfg->m > divm_max(pll) || cfg->n > divn_max(pll) ||
  244. (1 << p_div) > divp_max(pll)
  245. || cfg->output_rate > pll->params->vco_max) {
  246. pr_err("%s: Failed to set %s rate %lu\n",
  247. __func__, __clk_get_name(hw->clk), rate);
  248. return -EINVAL;
  249. }
  250. if (pll->flags & TEGRA_PLLU)
  251. cfg->p ^= 1;
  252. return 0;
  253. }
  254. static void _update_pll_mnp(struct tegra_clk_pll *pll,
  255. struct tegra_clk_pll_freq_table *cfg)
  256. {
  257. u32 val;
  258. val = pll_readl_base(pll);
  259. val &= ~((divm_mask(pll) << pll->divm_shift) |
  260. (divn_mask(pll) << pll->divn_shift) |
  261. (divp_mask(pll) << pll->divp_shift));
  262. val |= ((cfg->m << pll->divm_shift) |
  263. (cfg->n << pll->divn_shift) |
  264. (cfg->p << pll->divp_shift));
  265. pll_writel_base(val, pll);
  266. }
  267. static void _get_pll_mnp(struct tegra_clk_pll *pll,
  268. struct tegra_clk_pll_freq_table *cfg)
  269. {
  270. u32 val;
  271. val = pll_readl_base(pll);
  272. cfg->m = (val >> pll->divm_shift) & (divm_mask(pll));
  273. cfg->n = (val >> pll->divn_shift) & (divn_mask(pll));
  274. cfg->p = (val >> pll->divp_shift) & (divp_mask(pll));
  275. }
  276. static void _update_pll_cpcon(struct tegra_clk_pll *pll,
  277. struct tegra_clk_pll_freq_table *cfg,
  278. unsigned long rate)
  279. {
  280. u32 val;
  281. val = pll_readl_misc(pll);
  282. val &= ~(PLL_MISC_CPCON_MASK << PLL_MISC_CPCON_SHIFT);
  283. val |= cfg->cpcon << PLL_MISC_CPCON_SHIFT;
  284. if (pll->flags & TEGRA_PLL_SET_LFCON) {
  285. val &= ~(PLL_MISC_LFCON_MASK << PLL_MISC_LFCON_SHIFT);
  286. if (cfg->n >= PLLDU_LFCON_SET_DIVN)
  287. val |= 1 << PLL_MISC_LFCON_SHIFT;
  288. } else if (pll->flags & TEGRA_PLL_SET_DCCON) {
  289. val &= ~(1 << PLL_MISC_DCCON_SHIFT);
  290. if (rate >= (pll->params->vco_max >> 1))
  291. val |= 1 << PLL_MISC_DCCON_SHIFT;
  292. }
  293. pll_writel_misc(val, pll);
  294. }
  295. static int _program_pll(struct clk_hw *hw, struct tegra_clk_pll_freq_table *cfg,
  296. unsigned long rate)
  297. {
  298. struct tegra_clk_pll *pll = to_clk_pll(hw);
  299. int state, ret = 0;
  300. state = clk_pll_is_enabled(hw);
  301. if (state)
  302. _clk_pll_disable(hw);
  303. _update_pll_mnp(pll, cfg);
  304. if (pll->flags & TEGRA_PLL_HAS_CPCON)
  305. _update_pll_cpcon(pll, cfg, rate);
  306. if (state) {
  307. _clk_pll_enable(hw);
  308. ret = clk_pll_wait_for_lock(pll);
  309. }
  310. return ret;
  311. }
  312. static int clk_pll_set_rate(struct clk_hw *hw, unsigned long rate,
  313. unsigned long parent_rate)
  314. {
  315. struct tegra_clk_pll *pll = to_clk_pll(hw);
  316. struct tegra_clk_pll_freq_table cfg, old_cfg;
  317. unsigned long flags = 0;
  318. int ret = 0;
  319. if (pll->flags & TEGRA_PLL_FIXED) {
  320. if (rate != pll->fixed_rate) {
  321. pr_err("%s: Can not change %s fixed rate %lu to %lu\n",
  322. __func__, __clk_get_name(hw->clk),
  323. pll->fixed_rate, rate);
  324. return -EINVAL;
  325. }
  326. return 0;
  327. }
  328. if (_get_table_rate(hw, &cfg, rate, parent_rate) &&
  329. _calc_rate(hw, &cfg, rate, parent_rate))
  330. return -EINVAL;
  331. if (pll->lock)
  332. spin_lock_irqsave(pll->lock, flags);
  333. _get_pll_mnp(pll, &old_cfg);
  334. if (old_cfg.m != cfg.m || old_cfg.n != cfg.n || old_cfg.p != cfg.p)
  335. ret = _program_pll(hw, &cfg, rate);
  336. if (pll->lock)
  337. spin_unlock_irqrestore(pll->lock, flags);
  338. return ret;
  339. }
  340. static long clk_pll_round_rate(struct clk_hw *hw, unsigned long rate,
  341. unsigned long *prate)
  342. {
  343. struct tegra_clk_pll *pll = to_clk_pll(hw);
  344. struct tegra_clk_pll_freq_table cfg;
  345. u64 output_rate = *prate;
  346. if (pll->flags & TEGRA_PLL_FIXED)
  347. return pll->fixed_rate;
  348. /* PLLM is used for memory; we do not change rate */
  349. if (pll->flags & TEGRA_PLLM)
  350. return __clk_get_rate(hw->clk);
  351. if (_get_table_rate(hw, &cfg, rate, *prate) &&
  352. _calc_rate(hw, &cfg, rate, *prate))
  353. return -EINVAL;
  354. output_rate *= cfg.n;
  355. do_div(output_rate, cfg.m * (1 << cfg.p));
  356. return output_rate;
  357. }
  358. static unsigned long clk_pll_recalc_rate(struct clk_hw *hw,
  359. unsigned long parent_rate)
  360. {
  361. struct tegra_clk_pll *pll = to_clk_pll(hw);
  362. struct tegra_clk_pll_freq_table cfg;
  363. u32 val;
  364. u64 rate = parent_rate;
  365. val = pll_readl_base(pll);
  366. if (val & PLL_BASE_BYPASS)
  367. return parent_rate;
  368. if ((pll->flags & TEGRA_PLL_FIXED) && !(val & PLL_BASE_OVERRIDE)) {
  369. struct tegra_clk_pll_freq_table sel;
  370. if (_get_table_rate(hw, &sel, pll->fixed_rate, parent_rate)) {
  371. pr_err("Clock %s has unknown fixed frequency\n",
  372. __clk_get_name(hw->clk));
  373. BUG();
  374. }
  375. return pll->fixed_rate;
  376. }
  377. _get_pll_mnp(pll, &cfg);
  378. if (pll->flags & TEGRA_PLLU)
  379. cfg.p ^= 1;
  380. cfg.m *= 1 << cfg.p;
  381. rate *= cfg.n;
  382. do_div(rate, cfg.m);
  383. return rate;
  384. }
  385. static int clk_plle_training(struct tegra_clk_pll *pll)
  386. {
  387. u32 val;
  388. unsigned long timeout;
  389. if (!pll->pmc)
  390. return -ENOSYS;
  391. /*
  392. * PLLE is already disabled, and setup cleared;
  393. * create falling edge on PLLE IDDQ input.
  394. */
  395. val = readl(pll->pmc + PMC_SATA_PWRGT);
  396. val |= PMC_SATA_PWRGT_PLLE_IDDQ_VALUE;
  397. writel(val, pll->pmc + PMC_SATA_PWRGT);
  398. val = readl(pll->pmc + PMC_SATA_PWRGT);
  399. val |= PMC_SATA_PWRGT_PLLE_IDDQ_SWCTL;
  400. writel(val, pll->pmc + PMC_SATA_PWRGT);
  401. val = readl(pll->pmc + PMC_SATA_PWRGT);
  402. val &= ~PMC_SATA_PWRGT_PLLE_IDDQ_VALUE;
  403. writel(val, pll->pmc + PMC_SATA_PWRGT);
  404. val = pll_readl_misc(pll);
  405. timeout = jiffies + msecs_to_jiffies(100);
  406. while (1) {
  407. val = pll_readl_misc(pll);
  408. if (val & PLLE_MISC_READY)
  409. break;
  410. if (time_after(jiffies, timeout)) {
  411. pr_err("%s: timeout waiting for PLLE\n", __func__);
  412. return -EBUSY;
  413. }
  414. udelay(300);
  415. }
  416. return 0;
  417. }
  418. static int clk_plle_enable(struct clk_hw *hw)
  419. {
  420. struct tegra_clk_pll *pll = to_clk_pll(hw);
  421. unsigned long input_rate = clk_get_rate(clk_get_parent(hw->clk));
  422. struct tegra_clk_pll_freq_table sel;
  423. u32 val;
  424. int err;
  425. if (_get_table_rate(hw, &sel, pll->fixed_rate, input_rate))
  426. return -EINVAL;
  427. clk_pll_disable(hw);
  428. val = pll_readl_misc(pll);
  429. val &= ~(PLLE_MISC_LOCK_ENABLE | PLLE_MISC_SETUP_MASK);
  430. pll_writel_misc(val, pll);
  431. val = pll_readl_misc(pll);
  432. if (!(val & PLLE_MISC_READY)) {
  433. err = clk_plle_training(pll);
  434. if (err)
  435. return err;
  436. }
  437. if (pll->flags & TEGRA_PLLE_CONFIGURE) {
  438. /* configure dividers */
  439. val = pll_readl_base(pll);
  440. val &= ~(divm_mask(pll) | divn_mask(pll) | divp_mask(pll));
  441. val &= ~(PLLE_BASE_DIVCML_WIDTH << PLLE_BASE_DIVCML_SHIFT);
  442. val |= sel.m << pll->divm_shift;
  443. val |= sel.n << pll->divn_shift;
  444. val |= sel.p << pll->divp_shift;
  445. val |= sel.cpcon << PLLE_BASE_DIVCML_SHIFT;
  446. pll_writel_base(val, pll);
  447. }
  448. val = pll_readl_misc(pll);
  449. val |= PLLE_MISC_SETUP_VALUE;
  450. val |= PLLE_MISC_LOCK_ENABLE;
  451. pll_writel_misc(val, pll);
  452. val = readl(pll->clk_base + PLLE_SS_CTRL);
  453. val |= PLLE_SS_DISABLE;
  454. writel(val, pll->clk_base + PLLE_SS_CTRL);
  455. val |= pll_readl_base(pll);
  456. val |= (PLL_BASE_BYPASS | PLL_BASE_ENABLE);
  457. pll_writel_base(val, pll);
  458. clk_pll_wait_for_lock(pll);
  459. return 0;
  460. }
  461. static unsigned long clk_plle_recalc_rate(struct clk_hw *hw,
  462. unsigned long parent_rate)
  463. {
  464. struct tegra_clk_pll *pll = to_clk_pll(hw);
  465. u32 val = pll_readl_base(pll);
  466. u32 divn = 0, divm = 0, divp = 0;
  467. u64 rate = parent_rate;
  468. divp = (val >> pll->divp_shift) & (divp_mask(pll));
  469. divn = (val >> pll->divn_shift) & (divn_mask(pll));
  470. divm = (val >> pll->divm_shift) & (divm_mask(pll));
  471. divm *= divp;
  472. rate *= divn;
  473. do_div(rate, divm);
  474. return rate;
  475. }
  476. const struct clk_ops tegra_clk_pll_ops = {
  477. .is_enabled = clk_pll_is_enabled,
  478. .enable = clk_pll_enable,
  479. .disable = clk_pll_disable,
  480. .recalc_rate = clk_pll_recalc_rate,
  481. .round_rate = clk_pll_round_rate,
  482. .set_rate = clk_pll_set_rate,
  483. };
  484. const struct clk_ops tegra_clk_plle_ops = {
  485. .recalc_rate = clk_plle_recalc_rate,
  486. .is_enabled = clk_pll_is_enabled,
  487. .disable = clk_pll_disable,
  488. .enable = clk_plle_enable,
  489. };
  490. static struct tegra_clk_pll *_tegra_init_pll(void __iomem *clk_base,
  491. void __iomem *pmc, unsigned long fixed_rate,
  492. struct tegra_clk_pll_params *pll_params, u32 pll_flags,
  493. struct tegra_clk_pll_freq_table *freq_table, spinlock_t *lock)
  494. {
  495. struct tegra_clk_pll *pll;
  496. pll = kzalloc(sizeof(*pll), GFP_KERNEL);
  497. if (!pll)
  498. return ERR_PTR(-ENOMEM);
  499. pll->clk_base = clk_base;
  500. pll->pmc = pmc;
  501. pll->freq_table = freq_table;
  502. pll->params = pll_params;
  503. pll->fixed_rate = fixed_rate;
  504. pll->flags = pll_flags;
  505. pll->lock = lock;
  506. pll->divp_shift = PLL_BASE_DIVP_SHIFT;
  507. pll->divp_width = PLL_BASE_DIVP_WIDTH;
  508. pll->divn_shift = PLL_BASE_DIVN_SHIFT;
  509. pll->divn_width = PLL_BASE_DIVN_WIDTH;
  510. pll->divm_shift = PLL_BASE_DIVM_SHIFT;
  511. pll->divm_width = PLL_BASE_DIVM_WIDTH;
  512. return pll;
  513. }
  514. static struct clk *_tegra_clk_register_pll(struct tegra_clk_pll *pll,
  515. const char *name, const char *parent_name, unsigned long flags,
  516. const struct clk_ops *ops)
  517. {
  518. struct clk_init_data init;
  519. init.name = name;
  520. init.ops = ops;
  521. init.flags = flags;
  522. init.parent_names = (parent_name ? &parent_name : NULL);
  523. init.num_parents = (parent_name ? 1 : 0);
  524. /* Data in .init is copied by clk_register(), so stack variable OK */
  525. pll->hw.init = &init;
  526. return clk_register(NULL, &pll->hw);
  527. }
  528. struct clk *tegra_clk_register_pll(const char *name, const char *parent_name,
  529. void __iomem *clk_base, void __iomem *pmc,
  530. unsigned long flags, unsigned long fixed_rate,
  531. struct tegra_clk_pll_params *pll_params, u32 pll_flags,
  532. struct tegra_clk_pll_freq_table *freq_table, spinlock_t *lock)
  533. {
  534. struct tegra_clk_pll *pll;
  535. struct clk *clk;
  536. pll = _tegra_init_pll(clk_base, pmc, fixed_rate, pll_params, pll_flags,
  537. freq_table, lock);
  538. if (IS_ERR(pll))
  539. return ERR_CAST(pll);
  540. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  541. &tegra_clk_pll_ops);
  542. if (IS_ERR(clk))
  543. kfree(pll);
  544. return clk;
  545. }
  546. struct clk *tegra_clk_register_plle(const char *name, const char *parent_name,
  547. void __iomem *clk_base, void __iomem *pmc,
  548. unsigned long flags, unsigned long fixed_rate,
  549. struct tegra_clk_pll_params *pll_params, u32 pll_flags,
  550. struct tegra_clk_pll_freq_table *freq_table, spinlock_t *lock)
  551. {
  552. struct tegra_clk_pll *pll;
  553. struct clk *clk;
  554. pll_flags |= TEGRA_PLL_LOCK_MISC;
  555. pll = _tegra_init_pll(clk_base, pmc, fixed_rate, pll_params, pll_flags,
  556. freq_table, lock);
  557. if (IS_ERR(pll))
  558. return ERR_CAST(pll);
  559. clk = _tegra_clk_register_pll(pll, name, parent_name, flags,
  560. &tegra_clk_plle_ops);
  561. if (IS_ERR(clk))
  562. kfree(pll);
  563. return clk;
  564. }