dss.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.h
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #ifndef __OMAP2_DSS_H
  23. #define __OMAP2_DSS_H
  24. #ifdef pr_fmt
  25. #undef pr_fmt
  26. #endif
  27. #ifdef DSS_SUBSYS_NAME
  28. #define pr_fmt(fmt) DSS_SUBSYS_NAME ": " fmt
  29. #else
  30. #define pr_fmt(fmt) fmt
  31. #endif
  32. #define DSSDBG(format, ...) \
  33. pr_debug(format, ## __VA_ARGS__)
  34. #ifdef DSS_SUBSYS_NAME
  35. #define DSSERR(format, ...) \
  36. printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
  37. ## __VA_ARGS__)
  38. #else
  39. #define DSSERR(format, ...) \
  40. printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
  41. #endif
  42. #ifdef DSS_SUBSYS_NAME
  43. #define DSSINFO(format, ...) \
  44. printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
  45. ## __VA_ARGS__)
  46. #else
  47. #define DSSINFO(format, ...) \
  48. printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
  49. #endif
  50. #ifdef DSS_SUBSYS_NAME
  51. #define DSSWARN(format, ...) \
  52. printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
  53. ## __VA_ARGS__)
  54. #else
  55. #define DSSWARN(format, ...) \
  56. printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
  57. #endif
  58. /* OMAP TRM gives bitfields as start:end, where start is the higher bit
  59. number. For example 7:0 */
  60. #define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
  61. #define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
  62. #define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
  63. #define FLD_MOD(orig, val, start, end) \
  64. (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
  65. enum dss_io_pad_mode {
  66. DSS_IO_PAD_MODE_RESET,
  67. DSS_IO_PAD_MODE_RFBI,
  68. DSS_IO_PAD_MODE_BYPASS,
  69. };
  70. enum dss_hdmi_venc_clk_source_select {
  71. DSS_VENC_TV_CLK = 0,
  72. DSS_HDMI_M_PCLK = 1,
  73. };
  74. enum dss_dsi_content_type {
  75. DSS_DSI_CONTENT_DCS,
  76. DSS_DSI_CONTENT_GENERIC,
  77. };
  78. enum dss_writeback_channel {
  79. DSS_WB_LCD1_MGR = 0,
  80. DSS_WB_LCD2_MGR = 1,
  81. DSS_WB_TV_MGR = 2,
  82. DSS_WB_OVL0 = 3,
  83. DSS_WB_OVL1 = 4,
  84. DSS_WB_OVL2 = 5,
  85. DSS_WB_OVL3 = 6,
  86. DSS_WB_LCD3_MGR = 7,
  87. };
  88. struct dss_clock_info {
  89. /* rates that we get with dividers below */
  90. unsigned long fck;
  91. /* dividers */
  92. u16 fck_div;
  93. };
  94. struct dispc_clock_info {
  95. /* rates that we get with dividers below */
  96. unsigned long lck;
  97. unsigned long pck;
  98. /* dividers */
  99. u16 lck_div;
  100. u16 pck_div;
  101. };
  102. struct dsi_clock_info {
  103. /* rates that we get with dividers below */
  104. unsigned long fint;
  105. unsigned long clkin4ddr;
  106. unsigned long clkin;
  107. unsigned long dsi_pll_hsdiv_dispc_clk; /* OMAP3: DSI1_PLL_CLK
  108. * OMAP4: PLLx_CLK1 */
  109. unsigned long dsi_pll_hsdiv_dsi_clk; /* OMAP3: DSI2_PLL_CLK
  110. * OMAP4: PLLx_CLK2 */
  111. unsigned long lp_clk;
  112. /* dividers */
  113. u16 regn;
  114. u16 regm;
  115. u16 regm_dispc; /* OMAP3: REGM3
  116. * OMAP4: REGM4 */
  117. u16 regm_dsi; /* OMAP3: REGM4
  118. * OMAP4: REGM5 */
  119. u16 lp_clk_div;
  120. };
  121. struct reg_field {
  122. u16 reg;
  123. u8 high;
  124. u8 low;
  125. };
  126. struct dss_lcd_mgr_config {
  127. enum dss_io_pad_mode io_pad_mode;
  128. bool stallmode;
  129. bool fifohandcheck;
  130. struct dispc_clock_info clock_info;
  131. int video_port_width;
  132. int lcden_sig_polarity;
  133. };
  134. struct seq_file;
  135. struct platform_device;
  136. /* core */
  137. const char *dss_get_default_display_name(void);
  138. struct bus_type *dss_get_bus(void);
  139. struct regulator *dss_get_vdds_dsi(void);
  140. struct regulator *dss_get_vdds_sdi(void);
  141. int dss_get_ctx_loss_count(struct device *dev);
  142. int dss_dsi_enable_pads(int dsi_id, unsigned lane_mask);
  143. void dss_dsi_disable_pads(int dsi_id, unsigned lane_mask);
  144. int dss_set_min_bus_tput(struct device *dev, unsigned long tput);
  145. int dss_debugfs_create_file(const char *name, void (*write)(struct seq_file *));
  146. struct omap_dss_device *dss_alloc_and_init_device(struct device *parent);
  147. int dss_add_device(struct omap_dss_device *dssdev);
  148. void dss_unregister_device(struct omap_dss_device *dssdev);
  149. void dss_unregister_child_devices(struct device *parent);
  150. void dss_put_device(struct omap_dss_device *dssdev);
  151. void dss_copy_device_pdata(struct omap_dss_device *dst,
  152. const struct omap_dss_device *src);
  153. /* apply */
  154. void dss_apply_init(void);
  155. int dss_mgr_wait_for_go(struct omap_overlay_manager *mgr);
  156. int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl);
  157. void dss_mgr_start_update(struct omap_overlay_manager *mgr);
  158. int omap_dss_mgr_apply(struct omap_overlay_manager *mgr);
  159. int dss_mgr_enable(struct omap_overlay_manager *mgr);
  160. void dss_mgr_disable(struct omap_overlay_manager *mgr);
  161. int dss_mgr_set_info(struct omap_overlay_manager *mgr,
  162. struct omap_overlay_manager_info *info);
  163. void dss_mgr_get_info(struct omap_overlay_manager *mgr,
  164. struct omap_overlay_manager_info *info);
  165. int dss_mgr_set_output(struct omap_overlay_manager *mgr,
  166. struct omap_dss_output *output);
  167. int dss_mgr_unset_output(struct omap_overlay_manager *mgr);
  168. void dss_mgr_set_timings(struct omap_overlay_manager *mgr,
  169. const struct omap_video_timings *timings);
  170. void dss_mgr_set_lcd_config(struct omap_overlay_manager *mgr,
  171. const struct dss_lcd_mgr_config *config);
  172. const struct omap_video_timings *dss_mgr_get_timings(struct omap_overlay_manager *mgr);
  173. bool dss_ovl_is_enabled(struct omap_overlay *ovl);
  174. int dss_ovl_enable(struct omap_overlay *ovl);
  175. int dss_ovl_disable(struct omap_overlay *ovl);
  176. int dss_ovl_set_info(struct omap_overlay *ovl,
  177. struct omap_overlay_info *info);
  178. void dss_ovl_get_info(struct omap_overlay *ovl,
  179. struct omap_overlay_info *info);
  180. int dss_ovl_set_manager(struct omap_overlay *ovl,
  181. struct omap_overlay_manager *mgr);
  182. int dss_ovl_unset_manager(struct omap_overlay *ovl);
  183. /* output */
  184. void dss_register_output(struct omap_dss_output *out);
  185. void dss_unregister_output(struct omap_dss_output *out);
  186. struct omap_dss_output *omapdss_get_output_from_dssdev(struct omap_dss_device *dssdev);
  187. /* display */
  188. int dss_suspend_all_devices(void);
  189. int dss_resume_all_devices(void);
  190. void dss_disable_all_devices(void);
  191. int dss_init_device(struct platform_device *pdev,
  192. struct omap_dss_device *dssdev);
  193. void dss_uninit_device(struct platform_device *pdev,
  194. struct omap_dss_device *dssdev);
  195. /* manager */
  196. int dss_init_overlay_managers(struct platform_device *pdev);
  197. void dss_uninit_overlay_managers(struct platform_device *pdev);
  198. int dss_mgr_simple_check(struct omap_overlay_manager *mgr,
  199. const struct omap_overlay_manager_info *info);
  200. int dss_mgr_check_timings(struct omap_overlay_manager *mgr,
  201. const struct omap_video_timings *timings);
  202. int dss_mgr_check(struct omap_overlay_manager *mgr,
  203. struct omap_overlay_manager_info *info,
  204. const struct omap_video_timings *mgr_timings,
  205. const struct dss_lcd_mgr_config *config,
  206. struct omap_overlay_info **overlay_infos);
  207. static inline bool dss_mgr_is_lcd(enum omap_channel id)
  208. {
  209. if (id == OMAP_DSS_CHANNEL_LCD || id == OMAP_DSS_CHANNEL_LCD2 ||
  210. id == OMAP_DSS_CHANNEL_LCD3)
  211. return true;
  212. else
  213. return false;
  214. }
  215. int dss_manager_kobj_init(struct omap_overlay_manager *mgr,
  216. struct platform_device *pdev);
  217. void dss_manager_kobj_uninit(struct omap_overlay_manager *mgr);
  218. /* overlay */
  219. void dss_init_overlays(struct platform_device *pdev);
  220. void dss_uninit_overlays(struct platform_device *pdev);
  221. void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
  222. int dss_ovl_simple_check(struct omap_overlay *ovl,
  223. const struct omap_overlay_info *info);
  224. int dss_ovl_check(struct omap_overlay *ovl, struct omap_overlay_info *info,
  225. const struct omap_video_timings *mgr_timings);
  226. bool dss_ovl_use_replication(struct dss_lcd_mgr_config config,
  227. enum omap_color_mode mode);
  228. int dss_overlay_kobj_init(struct omap_overlay *ovl,
  229. struct platform_device *pdev);
  230. void dss_overlay_kobj_uninit(struct omap_overlay *ovl);
  231. /* DSS */
  232. int dss_init_platform_driver(void) __init;
  233. void dss_uninit_platform_driver(void);
  234. int dss_dpi_select_source(enum omap_channel channel);
  235. void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
  236. enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void);
  237. const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src);
  238. void dss_dump_clocks(struct seq_file *s);
  239. #if defined(CONFIG_OMAP2_DSS_DEBUGFS)
  240. void dss_debug_dump_clocks(struct seq_file *s);
  241. #endif
  242. void dss_sdi_init(int datapairs);
  243. int dss_sdi_enable(void);
  244. void dss_sdi_disable(void);
  245. void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src);
  246. void dss_select_dsi_clk_source(int dsi_module,
  247. enum omap_dss_clk_source clk_src);
  248. void dss_select_lcd_clk_source(enum omap_channel channel,
  249. enum omap_dss_clk_source clk_src);
  250. enum omap_dss_clk_source dss_get_dispc_clk_source(void);
  251. enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module);
  252. enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
  253. void dss_set_venc_output(enum omap_dss_venc_type type);
  254. void dss_set_dac_pwrdn_bgz(bool enable);
  255. unsigned long dss_get_dpll4_rate(void);
  256. int dss_set_clock_div(struct dss_clock_info *cinfo);
  257. int dss_calc_clock_div(unsigned long req_pck, struct dss_clock_info *dss_cinfo,
  258. struct dispc_clock_info *dispc_cinfo);
  259. /* SDI */
  260. int sdi_init_platform_driver(void) __init;
  261. void sdi_uninit_platform_driver(void) __exit;
  262. /* DSI */
  263. #ifdef CONFIG_OMAP2_DSS_DSI
  264. struct dentry;
  265. struct file_operations;
  266. int dsi_init_platform_driver(void) __init;
  267. void dsi_uninit_platform_driver(void) __exit;
  268. int dsi_runtime_get(struct platform_device *dsidev);
  269. void dsi_runtime_put(struct platform_device *dsidev);
  270. void dsi_dump_clocks(struct seq_file *s);
  271. void dsi_irq_handler(void);
  272. u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt);
  273. unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev);
  274. int dsi_pll_set_clock_div(struct platform_device *dsidev,
  275. struct dsi_clock_info *cinfo);
  276. int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
  277. unsigned long req_pck, struct dsi_clock_info *cinfo,
  278. struct dispc_clock_info *dispc_cinfo);
  279. int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
  280. bool enable_hsdiv);
  281. void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes);
  282. void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev);
  283. void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev);
  284. struct platform_device *dsi_get_dsidev_from_id(int module);
  285. #else
  286. static inline int dsi_runtime_get(struct platform_device *dsidev)
  287. {
  288. return 0;
  289. }
  290. static inline void dsi_runtime_put(struct platform_device *dsidev)
  291. {
  292. }
  293. static inline u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
  294. {
  295. WARN("%s: DSI not compiled in, returning pixel_size as 0\n", __func__);
  296. return 0;
  297. }
  298. static inline unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
  299. {
  300. WARN("%s: DSI not compiled in, returning rate as 0\n", __func__);
  301. return 0;
  302. }
  303. static inline int dsi_pll_set_clock_div(struct platform_device *dsidev,
  304. struct dsi_clock_info *cinfo)
  305. {
  306. WARN("%s: DSI not compiled in\n", __func__);
  307. return -ENODEV;
  308. }
  309. static inline int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
  310. unsigned long req_pck,
  311. struct dsi_clock_info *dsi_cinfo,
  312. struct dispc_clock_info *dispc_cinfo)
  313. {
  314. WARN("%s: DSI not compiled in\n", __func__);
  315. return -ENODEV;
  316. }
  317. static inline int dsi_pll_init(struct platform_device *dsidev,
  318. bool enable_hsclk, bool enable_hsdiv)
  319. {
  320. WARN("%s: DSI not compiled in\n", __func__);
  321. return -ENODEV;
  322. }
  323. static inline void dsi_pll_uninit(struct platform_device *dsidev,
  324. bool disconnect_lanes)
  325. {
  326. }
  327. static inline void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
  328. {
  329. }
  330. static inline void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
  331. {
  332. }
  333. static inline struct platform_device *dsi_get_dsidev_from_id(int module)
  334. {
  335. WARN("%s: DSI not compiled in, returning platform device as NULL\n",
  336. __func__);
  337. return NULL;
  338. }
  339. #endif
  340. /* DPI */
  341. int dpi_init_platform_driver(void) __init;
  342. void dpi_uninit_platform_driver(void) __exit;
  343. /* DISPC */
  344. int dispc_init_platform_driver(void) __init;
  345. void dispc_uninit_platform_driver(void) __exit;
  346. void dispc_dump_clocks(struct seq_file *s);
  347. int dispc_runtime_get(void);
  348. void dispc_runtime_put(void);
  349. void dispc_enable_sidle(void);
  350. void dispc_disable_sidle(void);
  351. void dispc_lcd_enable_signal(bool enable);
  352. void dispc_pck_free_enable(bool enable);
  353. void dispc_enable_fifomerge(bool enable);
  354. void dispc_enable_gamma_table(bool enable);
  355. void dispc_set_loadmode(enum omap_dss_load_mode mode);
  356. bool dispc_mgr_timings_ok(enum omap_channel channel,
  357. const struct omap_video_timings *timings);
  358. unsigned long dispc_fclk_rate(void);
  359. void dispc_find_clk_divs(unsigned long req_pck, unsigned long fck,
  360. struct dispc_clock_info *cinfo);
  361. int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
  362. struct dispc_clock_info *cinfo);
  363. void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high);
  364. void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
  365. u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
  366. bool manual_update);
  367. int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
  368. bool replication, const struct omap_video_timings *mgr_timings,
  369. bool mem_to_mem);
  370. int dispc_ovl_enable(enum omap_plane plane, bool enable);
  371. void dispc_ovl_set_channel_out(enum omap_plane plane,
  372. enum omap_channel channel);
  373. u32 dispc_mgr_get_vsync_irq(enum omap_channel channel);
  374. u32 dispc_mgr_get_framedone_irq(enum omap_channel channel);
  375. u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel);
  376. bool dispc_mgr_go_busy(enum omap_channel channel);
  377. void dispc_mgr_go(enum omap_channel channel);
  378. bool dispc_mgr_is_enabled(enum omap_channel channel);
  379. void dispc_mgr_enable(enum omap_channel channel);
  380. void dispc_mgr_disable(enum omap_channel channel);
  381. bool dispc_mgr_is_channel_enabled(enum omap_channel channel);
  382. void dispc_mgr_set_lcd_config(enum omap_channel channel,
  383. const struct dss_lcd_mgr_config *config);
  384. void dispc_mgr_set_timings(enum omap_channel channel,
  385. const struct omap_video_timings *timings);
  386. unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
  387. unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
  388. unsigned long dispc_core_clk_rate(void);
  389. void dispc_mgr_set_clock_div(enum omap_channel channel,
  390. const struct dispc_clock_info *cinfo);
  391. int dispc_mgr_get_clock_div(enum omap_channel channel,
  392. struct dispc_clock_info *cinfo);
  393. void dispc_mgr_setup(enum omap_channel channel,
  394. const struct omap_overlay_manager_info *info);
  395. u32 dispc_wb_get_framedone_irq(void);
  396. bool dispc_wb_go_busy(void);
  397. void dispc_wb_go(void);
  398. void dispc_wb_enable(bool enable);
  399. bool dispc_wb_is_enabled(void);
  400. void dispc_wb_set_channel_in(enum dss_writeback_channel channel);
  401. int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
  402. bool mem_to_mem, const struct omap_video_timings *timings);
  403. /* VENC */
  404. #ifdef CONFIG_OMAP2_DSS_VENC
  405. int venc_init_platform_driver(void) __init;
  406. void venc_uninit_platform_driver(void) __exit;
  407. unsigned long venc_get_pixel_clock(void);
  408. #else
  409. static inline unsigned long venc_get_pixel_clock(void)
  410. {
  411. WARN("%s: VENC not compiled in, returning pclk as 0\n", __func__);
  412. return 0;
  413. }
  414. #endif
  415. int omapdss_venc_display_enable(struct omap_dss_device *dssdev);
  416. void omapdss_venc_display_disable(struct omap_dss_device *dssdev);
  417. void omapdss_venc_set_timings(struct omap_dss_device *dssdev,
  418. struct omap_video_timings *timings);
  419. int omapdss_venc_check_timings(struct omap_dss_device *dssdev,
  420. struct omap_video_timings *timings);
  421. u32 omapdss_venc_get_wss(struct omap_dss_device *dssdev);
  422. int omapdss_venc_set_wss(struct omap_dss_device *dssdev, u32 wss);
  423. void omapdss_venc_set_type(struct omap_dss_device *dssdev,
  424. enum omap_dss_venc_type type);
  425. void omapdss_venc_invert_vid_out_polarity(struct omap_dss_device *dssdev,
  426. bool invert_polarity);
  427. int venc_panel_init(void);
  428. void venc_panel_exit(void);
  429. /* HDMI */
  430. #ifdef CONFIG_OMAP4_DSS_HDMI
  431. int hdmi_init_platform_driver(void) __init;
  432. void hdmi_uninit_platform_driver(void) __exit;
  433. unsigned long hdmi_get_pixel_clock(void);
  434. #else
  435. static inline unsigned long hdmi_get_pixel_clock(void)
  436. {
  437. WARN("%s: HDMI not compiled in, returning pclk as 0\n", __func__);
  438. return 0;
  439. }
  440. #endif
  441. int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev);
  442. void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev);
  443. void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev,
  444. struct omap_video_timings *timings);
  445. int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
  446. struct omap_video_timings *timings);
  447. int omapdss_hdmi_read_edid(u8 *buf, int len);
  448. bool omapdss_hdmi_detect(void);
  449. int hdmi_panel_init(void);
  450. void hdmi_panel_exit(void);
  451. #ifdef CONFIG_OMAP4_DSS_HDMI_AUDIO
  452. int hdmi_audio_enable(void);
  453. void hdmi_audio_disable(void);
  454. int hdmi_audio_start(void);
  455. void hdmi_audio_stop(void);
  456. bool hdmi_mode_has_audio(void);
  457. int hdmi_audio_config(struct omap_dss_audio *audio);
  458. #endif
  459. /* RFBI */
  460. int rfbi_init_platform_driver(void) __init;
  461. void rfbi_uninit_platform_driver(void) __exit;
  462. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  463. static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
  464. {
  465. int b;
  466. for (b = 0; b < 32; ++b) {
  467. if (irqstatus & (1 << b))
  468. irq_arr[b]++;
  469. }
  470. }
  471. #endif
  472. #endif