dss.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DSS"
  23. #include <linux/kernel.h>
  24. #include <linux/io.h>
  25. #include <linux/export.h>
  26. #include <linux/err.h>
  27. #include <linux/delay.h>
  28. #include <linux/seq_file.h>
  29. #include <linux/clk.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/pm_runtime.h>
  32. #include <linux/gfp.h>
  33. #include <linux/sizes.h>
  34. #include <video/omapdss.h>
  35. #include "dss.h"
  36. #include "dss_features.h"
  37. #define DSS_SZ_REGS SZ_512
  38. struct dss_reg {
  39. u16 idx;
  40. };
  41. #define DSS_REG(idx) ((const struct dss_reg) { idx })
  42. #define DSS_REVISION DSS_REG(0x0000)
  43. #define DSS_SYSCONFIG DSS_REG(0x0010)
  44. #define DSS_SYSSTATUS DSS_REG(0x0014)
  45. #define DSS_CONTROL DSS_REG(0x0040)
  46. #define DSS_SDI_CONTROL DSS_REG(0x0044)
  47. #define DSS_PLL_CONTROL DSS_REG(0x0048)
  48. #define DSS_SDI_STATUS DSS_REG(0x005C)
  49. #define REG_GET(idx, start, end) \
  50. FLD_GET(dss_read_reg(idx), start, end)
  51. #define REG_FLD_MOD(idx, val, start, end) \
  52. dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
  53. static int dss_runtime_get(void);
  54. static void dss_runtime_put(void);
  55. struct dss_features {
  56. u8 fck_div_max;
  57. u8 dss_fck_multiplier;
  58. const char *clk_name;
  59. int (*dpi_select_source)(enum omap_channel channel);
  60. };
  61. static struct {
  62. struct platform_device *pdev;
  63. void __iomem *base;
  64. struct clk *dpll4_m4_ck;
  65. struct clk *dss_clk;
  66. unsigned long cache_req_pck;
  67. unsigned long cache_prate;
  68. struct dss_clock_info cache_dss_cinfo;
  69. struct dispc_clock_info cache_dispc_cinfo;
  70. enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI];
  71. enum omap_dss_clk_source dispc_clk_source;
  72. enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
  73. bool ctx_valid;
  74. u32 ctx[DSS_SZ_REGS / sizeof(u32)];
  75. const struct dss_features *feat;
  76. } dss;
  77. static const char * const dss_generic_clk_source_names[] = {
  78. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
  79. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
  80. [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK",
  81. };
  82. static inline void dss_write_reg(const struct dss_reg idx, u32 val)
  83. {
  84. __raw_writel(val, dss.base + idx.idx);
  85. }
  86. static inline u32 dss_read_reg(const struct dss_reg idx)
  87. {
  88. return __raw_readl(dss.base + idx.idx);
  89. }
  90. #define SR(reg) \
  91. dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
  92. #define RR(reg) \
  93. dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
  94. static void dss_save_context(void)
  95. {
  96. DSSDBG("dss_save_context\n");
  97. SR(CONTROL);
  98. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  99. OMAP_DISPLAY_TYPE_SDI) {
  100. SR(SDI_CONTROL);
  101. SR(PLL_CONTROL);
  102. }
  103. dss.ctx_valid = true;
  104. DSSDBG("context saved\n");
  105. }
  106. static void dss_restore_context(void)
  107. {
  108. DSSDBG("dss_restore_context\n");
  109. if (!dss.ctx_valid)
  110. return;
  111. RR(CONTROL);
  112. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  113. OMAP_DISPLAY_TYPE_SDI) {
  114. RR(SDI_CONTROL);
  115. RR(PLL_CONTROL);
  116. }
  117. DSSDBG("context restored\n");
  118. }
  119. #undef SR
  120. #undef RR
  121. void dss_sdi_init(int datapairs)
  122. {
  123. u32 l;
  124. BUG_ON(datapairs > 3 || datapairs < 1);
  125. l = dss_read_reg(DSS_SDI_CONTROL);
  126. l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
  127. l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
  128. l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
  129. dss_write_reg(DSS_SDI_CONTROL, l);
  130. l = dss_read_reg(DSS_PLL_CONTROL);
  131. l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
  132. l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
  133. l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
  134. dss_write_reg(DSS_PLL_CONTROL, l);
  135. }
  136. int dss_sdi_enable(void)
  137. {
  138. unsigned long timeout;
  139. dispc_pck_free_enable(1);
  140. /* Reset SDI PLL */
  141. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
  142. udelay(1); /* wait 2x PCLK */
  143. /* Lock SDI PLL */
  144. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
  145. /* Waiting for PLL lock request to complete */
  146. timeout = jiffies + msecs_to_jiffies(500);
  147. while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
  148. if (time_after_eq(jiffies, timeout)) {
  149. DSSERR("PLL lock request timed out\n");
  150. goto err1;
  151. }
  152. }
  153. /* Clearing PLL_GO bit */
  154. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
  155. /* Waiting for PLL to lock */
  156. timeout = jiffies + msecs_to_jiffies(500);
  157. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
  158. if (time_after_eq(jiffies, timeout)) {
  159. DSSERR("PLL lock timed out\n");
  160. goto err1;
  161. }
  162. }
  163. dispc_lcd_enable_signal(1);
  164. /* Waiting for SDI reset to complete */
  165. timeout = jiffies + msecs_to_jiffies(500);
  166. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
  167. if (time_after_eq(jiffies, timeout)) {
  168. DSSERR("SDI reset timed out\n");
  169. goto err2;
  170. }
  171. }
  172. return 0;
  173. err2:
  174. dispc_lcd_enable_signal(0);
  175. err1:
  176. /* Reset SDI PLL */
  177. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  178. dispc_pck_free_enable(0);
  179. return -ETIMEDOUT;
  180. }
  181. void dss_sdi_disable(void)
  182. {
  183. dispc_lcd_enable_signal(0);
  184. dispc_pck_free_enable(0);
  185. /* Reset SDI PLL */
  186. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  187. }
  188. const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src)
  189. {
  190. return dss_generic_clk_source_names[clk_src];
  191. }
  192. void dss_dump_clocks(struct seq_file *s)
  193. {
  194. unsigned long dpll4_ck_rate;
  195. unsigned long dpll4_m4_ck_rate;
  196. const char *fclk_name, *fclk_real_name;
  197. unsigned long fclk_rate;
  198. if (dss_runtime_get())
  199. return;
  200. seq_printf(s, "- DSS -\n");
  201. fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  202. fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  203. fclk_rate = clk_get_rate(dss.dss_clk);
  204. if (dss.dpll4_m4_ck) {
  205. dpll4_ck_rate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  206. dpll4_m4_ck_rate = clk_get_rate(dss.dpll4_m4_ck);
  207. seq_printf(s, "dpll4_ck %lu\n", dpll4_ck_rate);
  208. seq_printf(s, "%s (%s) = %lu / %lu * %d = %lu\n",
  209. fclk_name, fclk_real_name, dpll4_ck_rate,
  210. dpll4_ck_rate / dpll4_m4_ck_rate,
  211. dss.feat->dss_fck_multiplier, fclk_rate);
  212. } else {
  213. seq_printf(s, "%s (%s) = %lu\n",
  214. fclk_name, fclk_real_name,
  215. fclk_rate);
  216. }
  217. dss_runtime_put();
  218. }
  219. static void dss_dump_regs(struct seq_file *s)
  220. {
  221. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
  222. if (dss_runtime_get())
  223. return;
  224. DUMPREG(DSS_REVISION);
  225. DUMPREG(DSS_SYSCONFIG);
  226. DUMPREG(DSS_SYSSTATUS);
  227. DUMPREG(DSS_CONTROL);
  228. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  229. OMAP_DISPLAY_TYPE_SDI) {
  230. DUMPREG(DSS_SDI_CONTROL);
  231. DUMPREG(DSS_PLL_CONTROL);
  232. DUMPREG(DSS_SDI_STATUS);
  233. }
  234. dss_runtime_put();
  235. #undef DUMPREG
  236. }
  237. void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src)
  238. {
  239. struct platform_device *dsidev;
  240. int b;
  241. u8 start, end;
  242. switch (clk_src) {
  243. case OMAP_DSS_CLK_SRC_FCK:
  244. b = 0;
  245. break;
  246. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  247. b = 1;
  248. dsidev = dsi_get_dsidev_from_id(0);
  249. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  250. break;
  251. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  252. b = 2;
  253. dsidev = dsi_get_dsidev_from_id(1);
  254. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  255. break;
  256. default:
  257. BUG();
  258. return;
  259. }
  260. dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
  261. REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
  262. dss.dispc_clk_source = clk_src;
  263. }
  264. void dss_select_dsi_clk_source(int dsi_module,
  265. enum omap_dss_clk_source clk_src)
  266. {
  267. struct platform_device *dsidev;
  268. int b, pos;
  269. switch (clk_src) {
  270. case OMAP_DSS_CLK_SRC_FCK:
  271. b = 0;
  272. break;
  273. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
  274. BUG_ON(dsi_module != 0);
  275. b = 1;
  276. dsidev = dsi_get_dsidev_from_id(0);
  277. dsi_wait_pll_hsdiv_dsi_active(dsidev);
  278. break;
  279. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI:
  280. BUG_ON(dsi_module != 1);
  281. b = 1;
  282. dsidev = dsi_get_dsidev_from_id(1);
  283. dsi_wait_pll_hsdiv_dsi_active(dsidev);
  284. break;
  285. default:
  286. BUG();
  287. return;
  288. }
  289. pos = dsi_module == 0 ? 1 : 10;
  290. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
  291. dss.dsi_clk_source[dsi_module] = clk_src;
  292. }
  293. void dss_select_lcd_clk_source(enum omap_channel channel,
  294. enum omap_dss_clk_source clk_src)
  295. {
  296. struct platform_device *dsidev;
  297. int b, ix, pos;
  298. if (!dss_has_feature(FEAT_LCD_CLK_SRC))
  299. return;
  300. switch (clk_src) {
  301. case OMAP_DSS_CLK_SRC_FCK:
  302. b = 0;
  303. break;
  304. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  305. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
  306. b = 1;
  307. dsidev = dsi_get_dsidev_from_id(0);
  308. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  309. break;
  310. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  311. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2 &&
  312. channel != OMAP_DSS_CHANNEL_LCD3);
  313. b = 1;
  314. dsidev = dsi_get_dsidev_from_id(1);
  315. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  316. break;
  317. default:
  318. BUG();
  319. return;
  320. }
  321. pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
  322. (channel == OMAP_DSS_CHANNEL_LCD2 ? 12 : 19);
  323. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
  324. ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
  325. (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
  326. dss.lcd_clk_source[ix] = clk_src;
  327. }
  328. enum omap_dss_clk_source dss_get_dispc_clk_source(void)
  329. {
  330. return dss.dispc_clk_source;
  331. }
  332. enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module)
  333. {
  334. return dss.dsi_clk_source[dsi_module];
  335. }
  336. enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
  337. {
  338. if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
  339. int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
  340. (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
  341. return dss.lcd_clk_source[ix];
  342. } else {
  343. /* LCD_CLK source is the same as DISPC_FCLK source for
  344. * OMAP2 and OMAP3 */
  345. return dss.dispc_clk_source;
  346. }
  347. }
  348. int dss_set_clock_div(struct dss_clock_info *cinfo)
  349. {
  350. if (dss.dpll4_m4_ck) {
  351. unsigned long prate;
  352. int r;
  353. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  354. DSSDBG("dpll4_m4 = %ld\n", prate);
  355. r = clk_set_rate(dss.dpll4_m4_ck, prate / cinfo->fck_div);
  356. if (r)
  357. return r;
  358. } else {
  359. if (cinfo->fck_div != 0)
  360. return -EINVAL;
  361. }
  362. DSSDBG("fck = %ld (%d)\n", cinfo->fck, cinfo->fck_div);
  363. return 0;
  364. }
  365. unsigned long dss_get_dpll4_rate(void)
  366. {
  367. if (dss.dpll4_m4_ck)
  368. return clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  369. else
  370. return 0;
  371. }
  372. int dss_calc_clock_div(unsigned long req_pck, struct dss_clock_info *dss_cinfo,
  373. struct dispc_clock_info *dispc_cinfo)
  374. {
  375. unsigned long prate;
  376. struct dss_clock_info best_dss;
  377. struct dispc_clock_info best_dispc;
  378. unsigned long fck, max_dss_fck;
  379. u16 fck_div;
  380. int match = 0;
  381. int min_fck_per_pck;
  382. prate = dss_get_dpll4_rate();
  383. max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  384. fck = clk_get_rate(dss.dss_clk);
  385. if (req_pck == dss.cache_req_pck && prate == dss.cache_prate &&
  386. dss.cache_dss_cinfo.fck == fck) {
  387. DSSDBG("dispc clock info found from cache.\n");
  388. *dss_cinfo = dss.cache_dss_cinfo;
  389. *dispc_cinfo = dss.cache_dispc_cinfo;
  390. return 0;
  391. }
  392. min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
  393. if (min_fck_per_pck &&
  394. req_pck * min_fck_per_pck > max_dss_fck) {
  395. DSSERR("Requested pixel clock not possible with the current "
  396. "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
  397. "the constraint off.\n");
  398. min_fck_per_pck = 0;
  399. }
  400. retry:
  401. memset(&best_dss, 0, sizeof(best_dss));
  402. memset(&best_dispc, 0, sizeof(best_dispc));
  403. if (dss.dpll4_m4_ck == NULL) {
  404. struct dispc_clock_info cur_dispc;
  405. /* XXX can we change the clock on omap2? */
  406. fck = clk_get_rate(dss.dss_clk);
  407. fck_div = 1;
  408. dispc_find_clk_divs(req_pck, fck, &cur_dispc);
  409. match = 1;
  410. best_dss.fck = fck;
  411. best_dss.fck_div = fck_div;
  412. best_dispc = cur_dispc;
  413. goto found;
  414. } else {
  415. for (fck_div = dss.feat->fck_div_max; fck_div > 0; --fck_div) {
  416. struct dispc_clock_info cur_dispc;
  417. fck = prate / fck_div * dss.feat->dss_fck_multiplier;
  418. if (fck > max_dss_fck)
  419. continue;
  420. if (min_fck_per_pck &&
  421. fck < req_pck * min_fck_per_pck)
  422. continue;
  423. match = 1;
  424. dispc_find_clk_divs(req_pck, fck, &cur_dispc);
  425. if (abs(cur_dispc.pck - req_pck) <
  426. abs(best_dispc.pck - req_pck)) {
  427. best_dss.fck = fck;
  428. best_dss.fck_div = fck_div;
  429. best_dispc = cur_dispc;
  430. if (cur_dispc.pck == req_pck)
  431. goto found;
  432. }
  433. }
  434. }
  435. found:
  436. if (!match) {
  437. if (min_fck_per_pck) {
  438. DSSERR("Could not find suitable clock settings.\n"
  439. "Turning FCK/PCK constraint off and"
  440. "trying again.\n");
  441. min_fck_per_pck = 0;
  442. goto retry;
  443. }
  444. DSSERR("Could not find suitable clock settings.\n");
  445. return -EINVAL;
  446. }
  447. if (dss_cinfo)
  448. *dss_cinfo = best_dss;
  449. if (dispc_cinfo)
  450. *dispc_cinfo = best_dispc;
  451. dss.cache_req_pck = req_pck;
  452. dss.cache_prate = prate;
  453. dss.cache_dss_cinfo = best_dss;
  454. dss.cache_dispc_cinfo = best_dispc;
  455. return 0;
  456. }
  457. void dss_set_venc_output(enum omap_dss_venc_type type)
  458. {
  459. int l = 0;
  460. if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
  461. l = 0;
  462. else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
  463. l = 1;
  464. else
  465. BUG();
  466. /* venc out selection. 0 = comp, 1 = svideo */
  467. REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
  468. }
  469. void dss_set_dac_pwrdn_bgz(bool enable)
  470. {
  471. REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
  472. }
  473. void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
  474. {
  475. enum omap_display_type dp;
  476. dp = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
  477. /* Complain about invalid selections */
  478. WARN_ON((src == DSS_VENC_TV_CLK) && !(dp & OMAP_DISPLAY_TYPE_VENC));
  479. WARN_ON((src == DSS_HDMI_M_PCLK) && !(dp & OMAP_DISPLAY_TYPE_HDMI));
  480. /* Select only if we have options */
  481. if ((dp & OMAP_DISPLAY_TYPE_VENC) && (dp & OMAP_DISPLAY_TYPE_HDMI))
  482. REG_FLD_MOD(DSS_CONTROL, src, 15, 15); /* VENC_HDMI_SWITCH */
  483. }
  484. enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
  485. {
  486. enum omap_display_type displays;
  487. displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
  488. if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
  489. return DSS_VENC_TV_CLK;
  490. if ((displays & OMAP_DISPLAY_TYPE_VENC) == 0)
  491. return DSS_HDMI_M_PCLK;
  492. return REG_GET(DSS_CONTROL, 15, 15);
  493. }
  494. static int dss_dpi_select_source_omap2_omap3(enum omap_channel channel)
  495. {
  496. if (channel != OMAP_DSS_CHANNEL_LCD)
  497. return -EINVAL;
  498. return 0;
  499. }
  500. static int dss_dpi_select_source_omap4(enum omap_channel channel)
  501. {
  502. int val;
  503. switch (channel) {
  504. case OMAP_DSS_CHANNEL_LCD2:
  505. val = 0;
  506. break;
  507. case OMAP_DSS_CHANNEL_DIGIT:
  508. val = 1;
  509. break;
  510. default:
  511. return -EINVAL;
  512. }
  513. REG_FLD_MOD(DSS_CONTROL, val, 17, 17);
  514. return 0;
  515. }
  516. static int dss_dpi_select_source_omap5(enum omap_channel channel)
  517. {
  518. int val;
  519. switch (channel) {
  520. case OMAP_DSS_CHANNEL_LCD:
  521. val = 1;
  522. break;
  523. case OMAP_DSS_CHANNEL_LCD2:
  524. val = 2;
  525. break;
  526. case OMAP_DSS_CHANNEL_LCD3:
  527. val = 3;
  528. break;
  529. case OMAP_DSS_CHANNEL_DIGIT:
  530. val = 0;
  531. break;
  532. default:
  533. return -EINVAL;
  534. }
  535. REG_FLD_MOD(DSS_CONTROL, val, 17, 16);
  536. return 0;
  537. }
  538. int dss_dpi_select_source(enum omap_channel channel)
  539. {
  540. return dss.feat->dpi_select_source(channel);
  541. }
  542. static int dss_get_clocks(void)
  543. {
  544. struct clk *clk;
  545. int r;
  546. clk = clk_get(&dss.pdev->dev, "fck");
  547. if (IS_ERR(clk)) {
  548. DSSERR("can't get clock fck\n");
  549. r = PTR_ERR(clk);
  550. goto err;
  551. }
  552. dss.dss_clk = clk;
  553. clk = clk_get(NULL, dss.feat->clk_name);
  554. if (IS_ERR(clk)) {
  555. DSSERR("Failed to get %s\n", dss.feat->clk_name);
  556. r = PTR_ERR(clk);
  557. goto err;
  558. }
  559. dss.dpll4_m4_ck = clk;
  560. return 0;
  561. err:
  562. if (dss.dss_clk)
  563. clk_put(dss.dss_clk);
  564. if (dss.dpll4_m4_ck)
  565. clk_put(dss.dpll4_m4_ck);
  566. return r;
  567. }
  568. static void dss_put_clocks(void)
  569. {
  570. if (dss.dpll4_m4_ck)
  571. clk_put(dss.dpll4_m4_ck);
  572. clk_put(dss.dss_clk);
  573. }
  574. static int dss_runtime_get(void)
  575. {
  576. int r;
  577. DSSDBG("dss_runtime_get\n");
  578. r = pm_runtime_get_sync(&dss.pdev->dev);
  579. WARN_ON(r < 0);
  580. return r < 0 ? r : 0;
  581. }
  582. static void dss_runtime_put(void)
  583. {
  584. int r;
  585. DSSDBG("dss_runtime_put\n");
  586. r = pm_runtime_put_sync(&dss.pdev->dev);
  587. WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
  588. }
  589. /* DEBUGFS */
  590. #if defined(CONFIG_OMAP2_DSS_DEBUGFS)
  591. void dss_debug_dump_clocks(struct seq_file *s)
  592. {
  593. dss_dump_clocks(s);
  594. dispc_dump_clocks(s);
  595. #ifdef CONFIG_OMAP2_DSS_DSI
  596. dsi_dump_clocks(s);
  597. #endif
  598. }
  599. #endif
  600. static const struct dss_features omap24xx_dss_feats __initconst = {
  601. .fck_div_max = 16,
  602. .dss_fck_multiplier = 2,
  603. .clk_name = NULL,
  604. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  605. };
  606. static const struct dss_features omap34xx_dss_feats __initconst = {
  607. .fck_div_max = 16,
  608. .dss_fck_multiplier = 2,
  609. .clk_name = "dpll4_m4_ck",
  610. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  611. };
  612. static const struct dss_features omap3630_dss_feats __initconst = {
  613. .fck_div_max = 32,
  614. .dss_fck_multiplier = 1,
  615. .clk_name = "dpll4_m4_ck",
  616. .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
  617. };
  618. static const struct dss_features omap44xx_dss_feats __initconst = {
  619. .fck_div_max = 32,
  620. .dss_fck_multiplier = 1,
  621. .clk_name = "dpll_per_m5x2_ck",
  622. .dpi_select_source = &dss_dpi_select_source_omap4,
  623. };
  624. static const struct dss_features omap54xx_dss_feats __initconst = {
  625. .fck_div_max = 64,
  626. .dss_fck_multiplier = 1,
  627. .clk_name = "dpll_per_h12x2_ck",
  628. .dpi_select_source = &dss_dpi_select_source_omap5,
  629. };
  630. static int __init dss_init_features(struct platform_device *pdev)
  631. {
  632. const struct dss_features *src;
  633. struct dss_features *dst;
  634. dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
  635. if (!dst) {
  636. dev_err(&pdev->dev, "Failed to allocate local DSS Features\n");
  637. return -ENOMEM;
  638. }
  639. switch (omapdss_get_version()) {
  640. case OMAPDSS_VER_OMAP24xx:
  641. src = &omap24xx_dss_feats;
  642. break;
  643. case OMAPDSS_VER_OMAP34xx_ES1:
  644. case OMAPDSS_VER_OMAP34xx_ES3:
  645. case OMAPDSS_VER_AM35xx:
  646. src = &omap34xx_dss_feats;
  647. break;
  648. case OMAPDSS_VER_OMAP3630:
  649. src = &omap3630_dss_feats;
  650. break;
  651. case OMAPDSS_VER_OMAP4430_ES1:
  652. case OMAPDSS_VER_OMAP4430_ES2:
  653. case OMAPDSS_VER_OMAP4:
  654. src = &omap44xx_dss_feats;
  655. break;
  656. case OMAPDSS_VER_OMAP5:
  657. src = &omap54xx_dss_feats;
  658. break;
  659. default:
  660. return -ENODEV;
  661. }
  662. memcpy(dst, src, sizeof(*dst));
  663. dss.feat = dst;
  664. return 0;
  665. }
  666. /* DSS HW IP initialisation */
  667. static int __init omap_dsshw_probe(struct platform_device *pdev)
  668. {
  669. struct resource *dss_mem;
  670. u32 rev;
  671. int r;
  672. dss.pdev = pdev;
  673. r = dss_init_features(dss.pdev);
  674. if (r)
  675. return r;
  676. dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
  677. if (!dss_mem) {
  678. DSSERR("can't get IORESOURCE_MEM DSS\n");
  679. return -EINVAL;
  680. }
  681. dss.base = devm_ioremap(&pdev->dev, dss_mem->start,
  682. resource_size(dss_mem));
  683. if (!dss.base) {
  684. DSSERR("can't ioremap DSS\n");
  685. return -ENOMEM;
  686. }
  687. r = dss_get_clocks();
  688. if (r)
  689. return r;
  690. pm_runtime_enable(&pdev->dev);
  691. r = dss_runtime_get();
  692. if (r)
  693. goto err_runtime_get;
  694. /* Select DPLL */
  695. REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
  696. #ifdef CONFIG_OMAP2_DSS_VENC
  697. REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
  698. REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
  699. REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
  700. #endif
  701. dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  702. dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  703. dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
  704. dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  705. dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  706. rev = dss_read_reg(DSS_REVISION);
  707. printk(KERN_INFO "OMAP DSS rev %d.%d\n",
  708. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  709. dss_runtime_put();
  710. dss_debugfs_create_file("dss", dss_dump_regs);
  711. return 0;
  712. err_runtime_get:
  713. pm_runtime_disable(&pdev->dev);
  714. dss_put_clocks();
  715. return r;
  716. }
  717. static int __exit omap_dsshw_remove(struct platform_device *pdev)
  718. {
  719. pm_runtime_disable(&pdev->dev);
  720. dss_put_clocks();
  721. return 0;
  722. }
  723. static int dss_runtime_suspend(struct device *dev)
  724. {
  725. dss_save_context();
  726. dss_set_min_bus_tput(dev, 0);
  727. return 0;
  728. }
  729. static int dss_runtime_resume(struct device *dev)
  730. {
  731. int r;
  732. /*
  733. * Set an arbitrarily high tput request to ensure OPP100.
  734. * What we should really do is to make a request to stay in OPP100,
  735. * without any tput requirements, but that is not currently possible
  736. * via the PM layer.
  737. */
  738. r = dss_set_min_bus_tput(dev, 1000000000);
  739. if (r)
  740. return r;
  741. dss_restore_context();
  742. return 0;
  743. }
  744. static const struct dev_pm_ops dss_pm_ops = {
  745. .runtime_suspend = dss_runtime_suspend,
  746. .runtime_resume = dss_runtime_resume,
  747. };
  748. static struct platform_driver omap_dsshw_driver = {
  749. .remove = __exit_p(omap_dsshw_remove),
  750. .driver = {
  751. .name = "omapdss_dss",
  752. .owner = THIS_MODULE,
  753. .pm = &dss_pm_ops,
  754. },
  755. };
  756. int __init dss_init_platform_driver(void)
  757. {
  758. return platform_driver_probe(&omap_dsshw_driver, omap_dsshw_probe);
  759. }
  760. void dss_uninit_platform_driver(void)
  761. {
  762. platform_driver_unregister(&omap_dsshw_driver);
  763. }