123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139 |
- /*
- * Driver for the Synopsys DesignWare DMA Controller (aka DMACA on
- * AVR32 systems.)
- *
- * Copyright (C) 2007 Atmel Corporation
- * Copyright (C) 2010-2011 ST Microelectronics
- *
- * This program is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License version 2 as
- * published by the Free Software Foundation.
- */
- #ifndef DW_DMAC_H
- #define DW_DMAC_H
- #include <linux/dmaengine.h>
- /**
- * struct dw_dma_platform_data - Controller configuration parameters
- * @nr_channels: Number of channels supported by hardware (max 8)
- * @is_private: The device channels should be marked as private and not for
- * by the general purpose DMA channel allocator.
- */
- struct dw_dma_platform_data {
- unsigned int nr_channels;
- bool is_private;
- #define CHAN_ALLOCATION_ASCENDING 0 /* zero to seven */
- #define CHAN_ALLOCATION_DESCENDING 1 /* seven to zero */
- unsigned char chan_allocation_order;
- #define CHAN_PRIORITY_ASCENDING 0 /* chan0 highest */
- #define CHAN_PRIORITY_DESCENDING 1 /* chan7 highest */
- unsigned char chan_priority;
- };
- /**
- * enum dw_dma_slave_width - DMA slave register access width.
- * @DMA_SLAVE_WIDTH_8BIT: Do 8-bit slave register accesses
- * @DMA_SLAVE_WIDTH_16BIT: Do 16-bit slave register accesses
- * @DMA_SLAVE_WIDTH_32BIT: Do 32-bit slave register accesses
- */
- enum dw_dma_slave_width {
- DW_DMA_SLAVE_WIDTH_8BIT,
- DW_DMA_SLAVE_WIDTH_16BIT,
- DW_DMA_SLAVE_WIDTH_32BIT,
- };
- /* bursts size */
- enum dw_dma_msize {
- DW_DMA_MSIZE_1,
- DW_DMA_MSIZE_4,
- DW_DMA_MSIZE_8,
- DW_DMA_MSIZE_16,
- DW_DMA_MSIZE_32,
- DW_DMA_MSIZE_64,
- DW_DMA_MSIZE_128,
- DW_DMA_MSIZE_256,
- };
- /* flow controller */
- enum dw_dma_fc {
- DW_DMA_FC_D_M2M,
- DW_DMA_FC_D_M2P,
- DW_DMA_FC_D_P2M,
- DW_DMA_FC_D_P2P,
- DW_DMA_FC_P_P2M,
- DW_DMA_FC_SP_P2P,
- DW_DMA_FC_P_M2P,
- DW_DMA_FC_DP_P2P,
- };
- /**
- * struct dw_dma_slave - Controller-specific information about a slave
- *
- * @dma_dev: required DMA master device
- * @tx_reg: physical address of data register used for
- * memory-to-peripheral transfers
- * @rx_reg: physical address of data register used for
- * peripheral-to-memory transfers
- * @reg_width: peripheral register width
- * @cfg_hi: Platform-specific initializer for the CFG_HI register
- * @cfg_lo: Platform-specific initializer for the CFG_LO register
- * @src_master: src master for transfers on allocated channel.
- * @dst_master: dest master for transfers on allocated channel.
- * @src_msize: src burst size.
- * @dst_msize: dest burst size.
- * @fc: flow controller for DMA transfer
- */
- struct dw_dma_slave {
- struct device *dma_dev;
- dma_addr_t tx_reg;
- dma_addr_t rx_reg;
- enum dw_dma_slave_width reg_width;
- u32 cfg_hi;
- u32 cfg_lo;
- u8 src_master;
- u8 dst_master;
- u8 src_msize;
- u8 dst_msize;
- u8 fc;
- };
- /* Platform-configurable bits in CFG_HI */
- #define DWC_CFGH_FCMODE (1 << 0)
- #define DWC_CFGH_FIFO_MODE (1 << 1)
- #define DWC_CFGH_PROTCTL(x) ((x) << 2)
- #define DWC_CFGH_SRC_PER(x) ((x) << 7)
- #define DWC_CFGH_DST_PER(x) ((x) << 11)
- /* Platform-configurable bits in CFG_LO */
- #define DWC_CFGL_LOCK_CH_XFER (0 << 12) /* scope of LOCK_CH */
- #define DWC_CFGL_LOCK_CH_BLOCK (1 << 12)
- #define DWC_CFGL_LOCK_CH_XACT (2 << 12)
- #define DWC_CFGL_LOCK_BUS_XFER (0 << 14) /* scope of LOCK_BUS */
- #define DWC_CFGL_LOCK_BUS_BLOCK (1 << 14)
- #define DWC_CFGL_LOCK_BUS_XACT (2 << 14)
- #define DWC_CFGL_LOCK_CH (1 << 15) /* channel lockout */
- #define DWC_CFGL_LOCK_BUS (1 << 16) /* busmaster lockout */
- #define DWC_CFGL_HS_DST_POL (1 << 18) /* dst handshake active low */
- #define DWC_CFGL_HS_SRC_POL (1 << 19) /* src handshake active low */
- /* DMA API extensions */
- struct dw_cyclic_desc {
- struct dw_desc **desc;
- unsigned long periods;
- void (*period_callback)(void *param);
- void *period_callback_param;
- };
- struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
- dma_addr_t buf_addr, size_t buf_len, size_t period_len,
- enum dma_transfer_direction direction);
- void dw_dma_cyclic_free(struct dma_chan *chan);
- int dw_dma_cyclic_start(struct dma_chan *chan);
- void dw_dma_cyclic_stop(struct dma_chan *chan);
- dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan);
- dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan);
- #endif /* DW_DMAC_H */
|