exynos_drm_fimd.c 26 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <drm/drmP.h>
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/clk.h>
  19. #include <linux/pm_runtime.h>
  20. #include <video/samsung_fimd.h>
  21. #include <drm/exynos_drm.h>
  22. #include "exynos_drm_drv.h"
  23. #include "exynos_drm_fbdev.h"
  24. #include "exynos_drm_crtc.h"
  25. #include "exynos_drm_iommu.h"
  26. /*
  27. * FIMD is stand for Fully Interactive Mobile Display and
  28. * as a display controller, it transfers contents drawn on memory
  29. * to a LCD Panel through Display Interfaces such as RGB or
  30. * CPU Interface.
  31. */
  32. /* position control register for hardware window 0, 2 ~ 4.*/
  33. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  34. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  35. /* size control register for hardware window 0. */
  36. #define VIDOSD_C_SIZE_W0 (VIDOSD_BASE + 0x08)
  37. /* alpha control register for hardware window 1 ~ 4. */
  38. #define VIDOSD_C(win) (VIDOSD_BASE + 0x18 + (win) * 16)
  39. /* size control register for hardware window 1 ~ 4. */
  40. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  41. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  42. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  43. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  44. /* color key control register for hardware window 1 ~ 4. */
  45. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + (x * 8))
  46. /* color key value register for hardware window 1 ~ 4. */
  47. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + (x * 8))
  48. /* FIMD has totally five hardware windows. */
  49. #define WINDOWS_NR 5
  50. #define get_fimd_context(dev) platform_get_drvdata(to_platform_device(dev))
  51. struct fimd_driver_data {
  52. unsigned int timing_base;
  53. };
  54. static struct fimd_driver_data exynos4_fimd_driver_data = {
  55. .timing_base = 0x0,
  56. };
  57. static struct fimd_driver_data exynos5_fimd_driver_data = {
  58. .timing_base = 0x20000,
  59. };
  60. struct fimd_win_data {
  61. unsigned int offset_x;
  62. unsigned int offset_y;
  63. unsigned int ovl_width;
  64. unsigned int ovl_height;
  65. unsigned int fb_width;
  66. unsigned int fb_height;
  67. unsigned int bpp;
  68. dma_addr_t dma_addr;
  69. void __iomem *vaddr;
  70. unsigned int buf_offsize;
  71. unsigned int line_size; /* bytes */
  72. bool enabled;
  73. bool resume;
  74. };
  75. struct fimd_context {
  76. struct exynos_drm_subdrv subdrv;
  77. int irq;
  78. struct drm_crtc *crtc;
  79. struct clk *bus_clk;
  80. struct clk *lcd_clk;
  81. void __iomem *regs;
  82. struct fimd_win_data win_data[WINDOWS_NR];
  83. unsigned int clkdiv;
  84. unsigned int default_win;
  85. unsigned long irq_flags;
  86. u32 vidcon0;
  87. u32 vidcon1;
  88. bool suspended;
  89. struct mutex lock;
  90. wait_queue_head_t wait_vsync_queue;
  91. atomic_t wait_vsync_event;
  92. struct exynos_drm_panel_info *panel;
  93. };
  94. static inline struct fimd_driver_data *drm_fimd_get_driver_data(
  95. struct platform_device *pdev)
  96. {
  97. return (struct fimd_driver_data *)
  98. platform_get_device_id(pdev)->driver_data;
  99. }
  100. static bool fimd_display_is_connected(struct device *dev)
  101. {
  102. DRM_DEBUG_KMS("%s\n", __FILE__);
  103. /* TODO. */
  104. return true;
  105. }
  106. static void *fimd_get_panel(struct device *dev)
  107. {
  108. struct fimd_context *ctx = get_fimd_context(dev);
  109. DRM_DEBUG_KMS("%s\n", __FILE__);
  110. return ctx->panel;
  111. }
  112. static int fimd_check_timing(struct device *dev, void *timing)
  113. {
  114. DRM_DEBUG_KMS("%s\n", __FILE__);
  115. /* TODO. */
  116. return 0;
  117. }
  118. static int fimd_display_power_on(struct device *dev, int mode)
  119. {
  120. DRM_DEBUG_KMS("%s\n", __FILE__);
  121. /* TODO */
  122. return 0;
  123. }
  124. static struct exynos_drm_display_ops fimd_display_ops = {
  125. .type = EXYNOS_DISPLAY_TYPE_LCD,
  126. .is_connected = fimd_display_is_connected,
  127. .get_panel = fimd_get_panel,
  128. .check_timing = fimd_check_timing,
  129. .power_on = fimd_display_power_on,
  130. };
  131. static void fimd_dpms(struct device *subdrv_dev, int mode)
  132. {
  133. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  134. DRM_DEBUG_KMS("%s, %d\n", __FILE__, mode);
  135. mutex_lock(&ctx->lock);
  136. switch (mode) {
  137. case DRM_MODE_DPMS_ON:
  138. /*
  139. * enable fimd hardware only if suspended status.
  140. *
  141. * P.S. fimd_dpms function would be called at booting time so
  142. * clk_enable could be called double time.
  143. */
  144. if (ctx->suspended)
  145. pm_runtime_get_sync(subdrv_dev);
  146. break;
  147. case DRM_MODE_DPMS_STANDBY:
  148. case DRM_MODE_DPMS_SUSPEND:
  149. case DRM_MODE_DPMS_OFF:
  150. if (!ctx->suspended)
  151. pm_runtime_put_sync(subdrv_dev);
  152. break;
  153. default:
  154. DRM_DEBUG_KMS("unspecified mode %d\n", mode);
  155. break;
  156. }
  157. mutex_unlock(&ctx->lock);
  158. }
  159. static void fimd_apply(struct device *subdrv_dev)
  160. {
  161. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  162. struct exynos_drm_manager *mgr = ctx->subdrv.manager;
  163. struct exynos_drm_manager_ops *mgr_ops = mgr->ops;
  164. struct exynos_drm_overlay_ops *ovl_ops = mgr->overlay_ops;
  165. struct fimd_win_data *win_data;
  166. int i;
  167. DRM_DEBUG_KMS("%s\n", __FILE__);
  168. for (i = 0; i < WINDOWS_NR; i++) {
  169. win_data = &ctx->win_data[i];
  170. if (win_data->enabled && (ovl_ops && ovl_ops->commit))
  171. ovl_ops->commit(subdrv_dev, i);
  172. }
  173. if (mgr_ops && mgr_ops->commit)
  174. mgr_ops->commit(subdrv_dev);
  175. }
  176. static void fimd_commit(struct device *dev)
  177. {
  178. struct fimd_context *ctx = get_fimd_context(dev);
  179. struct exynos_drm_panel_info *panel = ctx->panel;
  180. struct fb_videomode *timing = &panel->timing;
  181. struct fimd_driver_data *driver_data;
  182. struct platform_device *pdev = to_platform_device(dev);
  183. u32 val;
  184. driver_data = drm_fimd_get_driver_data(pdev);
  185. if (ctx->suspended)
  186. return;
  187. DRM_DEBUG_KMS("%s\n", __FILE__);
  188. /* setup polarity values from machine code. */
  189. writel(ctx->vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
  190. /* setup vertical timing values. */
  191. val = VIDTCON0_VBPD(timing->upper_margin - 1) |
  192. VIDTCON0_VFPD(timing->lower_margin - 1) |
  193. VIDTCON0_VSPW(timing->vsync_len - 1);
  194. writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
  195. /* setup horizontal timing values. */
  196. val = VIDTCON1_HBPD(timing->left_margin - 1) |
  197. VIDTCON1_HFPD(timing->right_margin - 1) |
  198. VIDTCON1_HSPW(timing->hsync_len - 1);
  199. writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
  200. /* setup horizontal and vertical display size. */
  201. val = VIDTCON2_LINEVAL(timing->yres - 1) |
  202. VIDTCON2_HOZVAL(timing->xres - 1);
  203. writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
  204. /* setup clock source, clock divider, enable dma. */
  205. val = ctx->vidcon0;
  206. val &= ~(VIDCON0_CLKVAL_F_MASK | VIDCON0_CLKDIR);
  207. if (ctx->clkdiv > 1)
  208. val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
  209. else
  210. val &= ~VIDCON0_CLKDIR; /* 1:1 clock */
  211. /*
  212. * fields of register with prefix '_F' would be updated
  213. * at vsync(same as dma start)
  214. */
  215. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  216. writel(val, ctx->regs + VIDCON0);
  217. }
  218. static int fimd_enable_vblank(struct device *dev)
  219. {
  220. struct fimd_context *ctx = get_fimd_context(dev);
  221. u32 val;
  222. DRM_DEBUG_KMS("%s\n", __FILE__);
  223. if (ctx->suspended)
  224. return -EPERM;
  225. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  226. val = readl(ctx->regs + VIDINTCON0);
  227. val |= VIDINTCON0_INT_ENABLE;
  228. val |= VIDINTCON0_INT_FRAME;
  229. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  230. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  231. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  232. val |= VIDINTCON0_FRAMESEL1_NONE;
  233. writel(val, ctx->regs + VIDINTCON0);
  234. }
  235. return 0;
  236. }
  237. static void fimd_disable_vblank(struct device *dev)
  238. {
  239. struct fimd_context *ctx = get_fimd_context(dev);
  240. u32 val;
  241. DRM_DEBUG_KMS("%s\n", __FILE__);
  242. if (ctx->suspended)
  243. return;
  244. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  245. val = readl(ctx->regs + VIDINTCON0);
  246. val &= ~VIDINTCON0_INT_FRAME;
  247. val &= ~VIDINTCON0_INT_ENABLE;
  248. writel(val, ctx->regs + VIDINTCON0);
  249. }
  250. }
  251. static void fimd_wait_for_vblank(struct device *dev)
  252. {
  253. struct fimd_context *ctx = get_fimd_context(dev);
  254. if (ctx->suspended)
  255. return;
  256. atomic_set(&ctx->wait_vsync_event, 1);
  257. /*
  258. * wait for FIMD to signal VSYNC interrupt or return after
  259. * timeout which is set to 50ms (refresh rate of 20).
  260. */
  261. if (!wait_event_timeout(ctx->wait_vsync_queue,
  262. !atomic_read(&ctx->wait_vsync_event),
  263. DRM_HZ/20))
  264. DRM_DEBUG_KMS("vblank wait timed out.\n");
  265. }
  266. static struct exynos_drm_manager_ops fimd_manager_ops = {
  267. .dpms = fimd_dpms,
  268. .apply = fimd_apply,
  269. .commit = fimd_commit,
  270. .enable_vblank = fimd_enable_vblank,
  271. .disable_vblank = fimd_disable_vblank,
  272. .wait_for_vblank = fimd_wait_for_vblank,
  273. };
  274. static void fimd_win_mode_set(struct device *dev,
  275. struct exynos_drm_overlay *overlay)
  276. {
  277. struct fimd_context *ctx = get_fimd_context(dev);
  278. struct fimd_win_data *win_data;
  279. int win;
  280. unsigned long offset;
  281. DRM_DEBUG_KMS("%s\n", __FILE__);
  282. if (!overlay) {
  283. dev_err(dev, "overlay is NULL\n");
  284. return;
  285. }
  286. win = overlay->zpos;
  287. if (win == DEFAULT_ZPOS)
  288. win = ctx->default_win;
  289. if (win < 0 || win > WINDOWS_NR)
  290. return;
  291. offset = overlay->fb_x * (overlay->bpp >> 3);
  292. offset += overlay->fb_y * overlay->pitch;
  293. DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);
  294. win_data = &ctx->win_data[win];
  295. win_data->offset_x = overlay->crtc_x;
  296. win_data->offset_y = overlay->crtc_y;
  297. win_data->ovl_width = overlay->crtc_width;
  298. win_data->ovl_height = overlay->crtc_height;
  299. win_data->fb_width = overlay->fb_width;
  300. win_data->fb_height = overlay->fb_height;
  301. win_data->dma_addr = overlay->dma_addr[0] + offset;
  302. win_data->vaddr = overlay->vaddr[0] + offset;
  303. win_data->bpp = overlay->bpp;
  304. win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
  305. (overlay->bpp >> 3);
  306. win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);
  307. DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
  308. win_data->offset_x, win_data->offset_y);
  309. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  310. win_data->ovl_width, win_data->ovl_height);
  311. DRM_DEBUG_KMS("paddr = 0x%lx, vaddr = 0x%lx\n",
  312. (unsigned long)win_data->dma_addr,
  313. (unsigned long)win_data->vaddr);
  314. DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
  315. overlay->fb_width, overlay->crtc_width);
  316. }
  317. static void fimd_win_set_pixfmt(struct device *dev, unsigned int win)
  318. {
  319. struct fimd_context *ctx = get_fimd_context(dev);
  320. struct fimd_win_data *win_data = &ctx->win_data[win];
  321. unsigned long val;
  322. DRM_DEBUG_KMS("%s\n", __FILE__);
  323. val = WINCONx_ENWIN;
  324. switch (win_data->bpp) {
  325. case 1:
  326. val |= WINCON0_BPPMODE_1BPP;
  327. val |= WINCONx_BITSWP;
  328. val |= WINCONx_BURSTLEN_4WORD;
  329. break;
  330. case 2:
  331. val |= WINCON0_BPPMODE_2BPP;
  332. val |= WINCONx_BITSWP;
  333. val |= WINCONx_BURSTLEN_8WORD;
  334. break;
  335. case 4:
  336. val |= WINCON0_BPPMODE_4BPP;
  337. val |= WINCONx_BITSWP;
  338. val |= WINCONx_BURSTLEN_8WORD;
  339. break;
  340. case 8:
  341. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  342. val |= WINCONx_BURSTLEN_8WORD;
  343. val |= WINCONx_BYTSWP;
  344. break;
  345. case 16:
  346. val |= WINCON0_BPPMODE_16BPP_565;
  347. val |= WINCONx_HAWSWP;
  348. val |= WINCONx_BURSTLEN_16WORD;
  349. break;
  350. case 24:
  351. val |= WINCON0_BPPMODE_24BPP_888;
  352. val |= WINCONx_WSWP;
  353. val |= WINCONx_BURSTLEN_16WORD;
  354. break;
  355. case 32:
  356. val |= WINCON1_BPPMODE_28BPP_A4888
  357. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  358. val |= WINCONx_WSWP;
  359. val |= WINCONx_BURSTLEN_16WORD;
  360. break;
  361. default:
  362. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  363. val |= WINCON0_BPPMODE_24BPP_888;
  364. val |= WINCONx_WSWP;
  365. val |= WINCONx_BURSTLEN_16WORD;
  366. break;
  367. }
  368. DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);
  369. writel(val, ctx->regs + WINCON(win));
  370. }
  371. static void fimd_win_set_colkey(struct device *dev, unsigned int win)
  372. {
  373. struct fimd_context *ctx = get_fimd_context(dev);
  374. unsigned int keycon0 = 0, keycon1 = 0;
  375. DRM_DEBUG_KMS("%s\n", __FILE__);
  376. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  377. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  378. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  379. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  380. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  381. }
  382. static void fimd_win_commit(struct device *dev, int zpos)
  383. {
  384. struct fimd_context *ctx = get_fimd_context(dev);
  385. struct fimd_win_data *win_data;
  386. int win = zpos;
  387. unsigned long val, alpha, size;
  388. DRM_DEBUG_KMS("%s\n", __FILE__);
  389. if (ctx->suspended)
  390. return;
  391. if (win == DEFAULT_ZPOS)
  392. win = ctx->default_win;
  393. if (win < 0 || win > WINDOWS_NR)
  394. return;
  395. win_data = &ctx->win_data[win];
  396. /*
  397. * SHADOWCON register is used for enabling timing.
  398. *
  399. * for example, once only width value of a register is set,
  400. * if the dma is started then fimd hardware could malfunction so
  401. * with protect window setting, the register fields with prefix '_F'
  402. * wouldn't be updated at vsync also but updated once unprotect window
  403. * is set.
  404. */
  405. /* protect windows */
  406. val = readl(ctx->regs + SHADOWCON);
  407. val |= SHADOWCON_WINx_PROTECT(win);
  408. writel(val, ctx->regs + SHADOWCON);
  409. /* buffer start address */
  410. val = (unsigned long)win_data->dma_addr;
  411. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  412. /* buffer end address */
  413. size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
  414. val = (unsigned long)(win_data->dma_addr + size);
  415. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  416. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  417. (unsigned long)win_data->dma_addr, val, size);
  418. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  419. win_data->ovl_width, win_data->ovl_height);
  420. /* buffer size */
  421. val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
  422. VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size);
  423. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  424. /* OSD position */
  425. val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
  426. VIDOSDxA_TOPLEFT_Y(win_data->offset_y);
  427. writel(val, ctx->regs + VIDOSD_A(win));
  428. val = VIDOSDxB_BOTRIGHT_X(win_data->offset_x +
  429. win_data->ovl_width - 1) |
  430. VIDOSDxB_BOTRIGHT_Y(win_data->offset_y +
  431. win_data->ovl_height - 1);
  432. writel(val, ctx->regs + VIDOSD_B(win));
  433. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  434. win_data->offset_x, win_data->offset_y,
  435. win_data->offset_x + win_data->ovl_width - 1,
  436. win_data->offset_y + win_data->ovl_height - 1);
  437. /* hardware window 0 doesn't support alpha channel. */
  438. if (win != 0) {
  439. /* OSD alpha */
  440. alpha = VIDISD14C_ALPHA1_R(0xf) |
  441. VIDISD14C_ALPHA1_G(0xf) |
  442. VIDISD14C_ALPHA1_B(0xf);
  443. writel(alpha, ctx->regs + VIDOSD_C(win));
  444. }
  445. /* OSD size */
  446. if (win != 3 && win != 4) {
  447. u32 offset = VIDOSD_D(win);
  448. if (win == 0)
  449. offset = VIDOSD_C_SIZE_W0;
  450. val = win_data->ovl_width * win_data->ovl_height;
  451. writel(val, ctx->regs + offset);
  452. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  453. }
  454. fimd_win_set_pixfmt(dev, win);
  455. /* hardware window 0 doesn't support color key. */
  456. if (win != 0)
  457. fimd_win_set_colkey(dev, win);
  458. /* wincon */
  459. val = readl(ctx->regs + WINCON(win));
  460. val |= WINCONx_ENWIN;
  461. writel(val, ctx->regs + WINCON(win));
  462. /* Enable DMA channel and unprotect windows */
  463. val = readl(ctx->regs + SHADOWCON);
  464. val |= SHADOWCON_CHx_ENABLE(win);
  465. val &= ~SHADOWCON_WINx_PROTECT(win);
  466. writel(val, ctx->regs + SHADOWCON);
  467. win_data->enabled = true;
  468. }
  469. static void fimd_win_disable(struct device *dev, int zpos)
  470. {
  471. struct fimd_context *ctx = get_fimd_context(dev);
  472. struct fimd_win_data *win_data;
  473. int win = zpos;
  474. u32 val;
  475. DRM_DEBUG_KMS("%s\n", __FILE__);
  476. if (win == DEFAULT_ZPOS)
  477. win = ctx->default_win;
  478. if (win < 0 || win > WINDOWS_NR)
  479. return;
  480. win_data = &ctx->win_data[win];
  481. if (ctx->suspended) {
  482. /* do not resume this window*/
  483. win_data->resume = false;
  484. return;
  485. }
  486. /* protect windows */
  487. val = readl(ctx->regs + SHADOWCON);
  488. val |= SHADOWCON_WINx_PROTECT(win);
  489. writel(val, ctx->regs + SHADOWCON);
  490. /* wincon */
  491. val = readl(ctx->regs + WINCON(win));
  492. val &= ~WINCONx_ENWIN;
  493. writel(val, ctx->regs + WINCON(win));
  494. /* unprotect windows */
  495. val = readl(ctx->regs + SHADOWCON);
  496. val &= ~SHADOWCON_CHx_ENABLE(win);
  497. val &= ~SHADOWCON_WINx_PROTECT(win);
  498. writel(val, ctx->regs + SHADOWCON);
  499. win_data->enabled = false;
  500. }
  501. static struct exynos_drm_overlay_ops fimd_overlay_ops = {
  502. .mode_set = fimd_win_mode_set,
  503. .commit = fimd_win_commit,
  504. .disable = fimd_win_disable,
  505. };
  506. static struct exynos_drm_manager fimd_manager = {
  507. .pipe = -1,
  508. .ops = &fimd_manager_ops,
  509. .overlay_ops = &fimd_overlay_ops,
  510. .display_ops = &fimd_display_ops,
  511. };
  512. static void fimd_finish_pageflip(struct drm_device *drm_dev, int crtc)
  513. {
  514. struct exynos_drm_private *dev_priv = drm_dev->dev_private;
  515. struct drm_pending_vblank_event *e, *t;
  516. struct timeval now;
  517. unsigned long flags;
  518. spin_lock_irqsave(&drm_dev->event_lock, flags);
  519. list_for_each_entry_safe(e, t, &dev_priv->pageflip_event_list,
  520. base.link) {
  521. /* if event's pipe isn't same as crtc then ignore it. */
  522. if (crtc != e->pipe)
  523. continue;
  524. do_gettimeofday(&now);
  525. e->event.sequence = 0;
  526. e->event.tv_sec = now.tv_sec;
  527. e->event.tv_usec = now.tv_usec;
  528. list_move_tail(&e->base.link, &e->base.file_priv->event_list);
  529. wake_up_interruptible(&e->base.file_priv->event_wait);
  530. drm_vblank_put(drm_dev, crtc);
  531. }
  532. spin_unlock_irqrestore(&drm_dev->event_lock, flags);
  533. }
  534. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  535. {
  536. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  537. struct exynos_drm_subdrv *subdrv = &ctx->subdrv;
  538. struct drm_device *drm_dev = subdrv->drm_dev;
  539. struct exynos_drm_manager *manager = subdrv->manager;
  540. u32 val;
  541. val = readl(ctx->regs + VIDINTCON1);
  542. if (val & VIDINTCON1_INT_FRAME)
  543. /* VSYNC interrupt */
  544. writel(VIDINTCON1_INT_FRAME, ctx->regs + VIDINTCON1);
  545. /* check the crtc is detached already from encoder */
  546. if (manager->pipe < 0)
  547. goto out;
  548. drm_handle_vblank(drm_dev, manager->pipe);
  549. fimd_finish_pageflip(drm_dev, manager->pipe);
  550. /* set wait vsync event to zero and wake up queue. */
  551. if (atomic_read(&ctx->wait_vsync_event)) {
  552. atomic_set(&ctx->wait_vsync_event, 0);
  553. DRM_WAKEUP(&ctx->wait_vsync_queue);
  554. }
  555. out:
  556. return IRQ_HANDLED;
  557. }
  558. static int fimd_subdrv_probe(struct drm_device *drm_dev, struct device *dev)
  559. {
  560. DRM_DEBUG_KMS("%s\n", __FILE__);
  561. /*
  562. * enable drm irq mode.
  563. * - with irq_enabled = 1, we can use the vblank feature.
  564. *
  565. * P.S. note that we wouldn't use drm irq handler but
  566. * just specific driver own one instead because
  567. * drm framework supports only one irq handler.
  568. */
  569. drm_dev->irq_enabled = 1;
  570. /*
  571. * with vblank_disable_allowed = 1, vblank interrupt will be disabled
  572. * by drm timer once a current process gives up ownership of
  573. * vblank event.(after drm_vblank_put function is called)
  574. */
  575. drm_dev->vblank_disable_allowed = 1;
  576. /* attach this sub driver to iommu mapping if supported. */
  577. if (is_drm_iommu_supported(drm_dev))
  578. drm_iommu_attach_device(drm_dev, dev);
  579. return 0;
  580. }
  581. static void fimd_subdrv_remove(struct drm_device *drm_dev, struct device *dev)
  582. {
  583. DRM_DEBUG_KMS("%s\n", __FILE__);
  584. /* detach this sub driver from iommu mapping if supported. */
  585. if (is_drm_iommu_supported(drm_dev))
  586. drm_iommu_detach_device(drm_dev, dev);
  587. }
  588. static int fimd_calc_clkdiv(struct fimd_context *ctx,
  589. struct fb_videomode *timing)
  590. {
  591. unsigned long clk = clk_get_rate(ctx->lcd_clk);
  592. u32 retrace;
  593. u32 clkdiv;
  594. u32 best_framerate = 0;
  595. u32 framerate;
  596. DRM_DEBUG_KMS("%s\n", __FILE__);
  597. retrace = timing->left_margin + timing->hsync_len +
  598. timing->right_margin + timing->xres;
  599. retrace *= timing->upper_margin + timing->vsync_len +
  600. timing->lower_margin + timing->yres;
  601. /* default framerate is 60Hz */
  602. if (!timing->refresh)
  603. timing->refresh = 60;
  604. clk /= retrace;
  605. for (clkdiv = 1; clkdiv < 0x100; clkdiv++) {
  606. int tmp;
  607. /* get best framerate */
  608. framerate = clk / clkdiv;
  609. tmp = timing->refresh - framerate;
  610. if (tmp < 0) {
  611. best_framerate = framerate;
  612. continue;
  613. } else {
  614. if (!best_framerate)
  615. best_framerate = framerate;
  616. else if (tmp < (best_framerate - framerate))
  617. best_framerate = framerate;
  618. break;
  619. }
  620. }
  621. return clkdiv;
  622. }
  623. static void fimd_clear_win(struct fimd_context *ctx, int win)
  624. {
  625. u32 val;
  626. DRM_DEBUG_KMS("%s\n", __FILE__);
  627. writel(0, ctx->regs + WINCON(win));
  628. writel(0, ctx->regs + VIDOSD_A(win));
  629. writel(0, ctx->regs + VIDOSD_B(win));
  630. writel(0, ctx->regs + VIDOSD_C(win));
  631. if (win == 1 || win == 2)
  632. writel(0, ctx->regs + VIDOSD_D(win));
  633. val = readl(ctx->regs + SHADOWCON);
  634. val &= ~SHADOWCON_WINx_PROTECT(win);
  635. writel(val, ctx->regs + SHADOWCON);
  636. }
  637. static int fimd_clock(struct fimd_context *ctx, bool enable)
  638. {
  639. DRM_DEBUG_KMS("%s\n", __FILE__);
  640. if (enable) {
  641. int ret;
  642. ret = clk_enable(ctx->bus_clk);
  643. if (ret < 0)
  644. return ret;
  645. ret = clk_enable(ctx->lcd_clk);
  646. if (ret < 0) {
  647. clk_disable(ctx->bus_clk);
  648. return ret;
  649. }
  650. } else {
  651. clk_disable(ctx->lcd_clk);
  652. clk_disable(ctx->bus_clk);
  653. }
  654. return 0;
  655. }
  656. static void fimd_window_suspend(struct device *dev)
  657. {
  658. struct fimd_context *ctx = get_fimd_context(dev);
  659. struct fimd_win_data *win_data;
  660. int i;
  661. for (i = 0; i < WINDOWS_NR; i++) {
  662. win_data = &ctx->win_data[i];
  663. win_data->resume = win_data->enabled;
  664. fimd_win_disable(dev, i);
  665. }
  666. fimd_wait_for_vblank(dev);
  667. }
  668. static void fimd_window_resume(struct device *dev)
  669. {
  670. struct fimd_context *ctx = get_fimd_context(dev);
  671. struct fimd_win_data *win_data;
  672. int i;
  673. for (i = 0; i < WINDOWS_NR; i++) {
  674. win_data = &ctx->win_data[i];
  675. win_data->enabled = win_data->resume;
  676. win_data->resume = false;
  677. }
  678. }
  679. static int fimd_activate(struct fimd_context *ctx, bool enable)
  680. {
  681. struct device *dev = ctx->subdrv.dev;
  682. if (enable) {
  683. int ret;
  684. ret = fimd_clock(ctx, true);
  685. if (ret < 0)
  686. return ret;
  687. ctx->suspended = false;
  688. /* if vblank was enabled status, enable it again. */
  689. if (test_and_clear_bit(0, &ctx->irq_flags))
  690. fimd_enable_vblank(dev);
  691. fimd_window_resume(dev);
  692. } else {
  693. fimd_window_suspend(dev);
  694. fimd_clock(ctx, false);
  695. ctx->suspended = true;
  696. }
  697. return 0;
  698. }
  699. static int __devinit fimd_probe(struct platform_device *pdev)
  700. {
  701. struct device *dev = &pdev->dev;
  702. struct fimd_context *ctx;
  703. struct exynos_drm_subdrv *subdrv;
  704. struct exynos_drm_fimd_pdata *pdata;
  705. struct exynos_drm_panel_info *panel;
  706. struct resource *res;
  707. int win;
  708. int ret = -EINVAL;
  709. DRM_DEBUG_KMS("%s\n", __FILE__);
  710. pdata = pdev->dev.platform_data;
  711. if (!pdata) {
  712. dev_err(dev, "no platform data specified\n");
  713. return -EINVAL;
  714. }
  715. panel = &pdata->panel;
  716. if (!panel) {
  717. dev_err(dev, "panel is null.\n");
  718. return -EINVAL;
  719. }
  720. ctx = devm_kzalloc(&pdev->dev, sizeof(*ctx), GFP_KERNEL);
  721. if (!ctx)
  722. return -ENOMEM;
  723. ctx->bus_clk = devm_clk_get(dev, "fimd");
  724. if (IS_ERR(ctx->bus_clk)) {
  725. dev_err(dev, "failed to get bus clock\n");
  726. return PTR_ERR(ctx->bus_clk);
  727. }
  728. ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
  729. if (IS_ERR(ctx->lcd_clk)) {
  730. dev_err(dev, "failed to get lcd clock\n");
  731. return PTR_ERR(ctx->lcd_clk);
  732. }
  733. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  734. ctx->regs = devm_request_and_ioremap(&pdev->dev, res);
  735. if (!ctx->regs) {
  736. dev_err(dev, "failed to map registers\n");
  737. return -ENXIO;
  738. }
  739. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  740. if (!res) {
  741. dev_err(dev, "irq request failed.\n");
  742. return -ENXIO;
  743. }
  744. ctx->irq = res->start;
  745. ret = devm_request_irq(&pdev->dev, ctx->irq, fimd_irq_handler,
  746. 0, "drm_fimd", ctx);
  747. if (ret) {
  748. dev_err(dev, "irq request failed.\n");
  749. return ret;
  750. }
  751. ctx->vidcon0 = pdata->vidcon0;
  752. ctx->vidcon1 = pdata->vidcon1;
  753. ctx->default_win = pdata->default_win;
  754. ctx->panel = panel;
  755. DRM_INIT_WAITQUEUE(&ctx->wait_vsync_queue);
  756. atomic_set(&ctx->wait_vsync_event, 0);
  757. subdrv = &ctx->subdrv;
  758. subdrv->dev = dev;
  759. subdrv->manager = &fimd_manager;
  760. subdrv->probe = fimd_subdrv_probe;
  761. subdrv->remove = fimd_subdrv_remove;
  762. mutex_init(&ctx->lock);
  763. platform_set_drvdata(pdev, ctx);
  764. pm_runtime_enable(dev);
  765. pm_runtime_get_sync(dev);
  766. ctx->clkdiv = fimd_calc_clkdiv(ctx, &panel->timing);
  767. panel->timing.pixclock = clk_get_rate(ctx->lcd_clk) / ctx->clkdiv;
  768. DRM_DEBUG_KMS("pixel clock = %d, clkdiv = %d\n",
  769. panel->timing.pixclock, ctx->clkdiv);
  770. for (win = 0; win < WINDOWS_NR; win++)
  771. fimd_clear_win(ctx, win);
  772. exynos_drm_subdrv_register(subdrv);
  773. return 0;
  774. }
  775. static int __devexit fimd_remove(struct platform_device *pdev)
  776. {
  777. struct device *dev = &pdev->dev;
  778. struct fimd_context *ctx = platform_get_drvdata(pdev);
  779. DRM_DEBUG_KMS("%s\n", __FILE__);
  780. exynos_drm_subdrv_unregister(&ctx->subdrv);
  781. if (ctx->suspended)
  782. goto out;
  783. clk_disable(ctx->lcd_clk);
  784. clk_disable(ctx->bus_clk);
  785. pm_runtime_set_suspended(dev);
  786. pm_runtime_put_sync(dev);
  787. out:
  788. pm_runtime_disable(dev);
  789. return 0;
  790. }
  791. #ifdef CONFIG_PM_SLEEP
  792. static int fimd_suspend(struct device *dev)
  793. {
  794. struct fimd_context *ctx = get_fimd_context(dev);
  795. /*
  796. * do not use pm_runtime_suspend(). if pm_runtime_suspend() is
  797. * called here, an error would be returned by that interface
  798. * because the usage_count of pm runtime is more than 1.
  799. */
  800. if (!pm_runtime_suspended(dev))
  801. return fimd_activate(ctx, false);
  802. return 0;
  803. }
  804. static int fimd_resume(struct device *dev)
  805. {
  806. struct fimd_context *ctx = get_fimd_context(dev);
  807. /*
  808. * if entered to sleep when lcd panel was on, the usage_count
  809. * of pm runtime would still be 1 so in this case, fimd driver
  810. * should be on directly not drawing on pm runtime interface.
  811. */
  812. if (pm_runtime_suspended(dev)) {
  813. int ret;
  814. ret = fimd_activate(ctx, true);
  815. if (ret < 0)
  816. return ret;
  817. /*
  818. * in case of dpms on(standby), fimd_apply function will
  819. * be called by encoder's dpms callback to update fimd's
  820. * registers but in case of sleep wakeup, it's not.
  821. * so fimd_apply function should be called at here.
  822. */
  823. fimd_apply(dev);
  824. }
  825. return 0;
  826. }
  827. #endif
  828. #ifdef CONFIG_PM_RUNTIME
  829. static int fimd_runtime_suspend(struct device *dev)
  830. {
  831. struct fimd_context *ctx = get_fimd_context(dev);
  832. DRM_DEBUG_KMS("%s\n", __FILE__);
  833. return fimd_activate(ctx, false);
  834. }
  835. static int fimd_runtime_resume(struct device *dev)
  836. {
  837. struct fimd_context *ctx = get_fimd_context(dev);
  838. DRM_DEBUG_KMS("%s\n", __FILE__);
  839. return fimd_activate(ctx, true);
  840. }
  841. #endif
  842. static struct platform_device_id fimd_driver_ids[] = {
  843. {
  844. .name = "exynos4-fb",
  845. .driver_data = (unsigned long)&exynos4_fimd_driver_data,
  846. }, {
  847. .name = "exynos5-fb",
  848. .driver_data = (unsigned long)&exynos5_fimd_driver_data,
  849. },
  850. {},
  851. };
  852. MODULE_DEVICE_TABLE(platform, fimd_driver_ids);
  853. static const struct dev_pm_ops fimd_pm_ops = {
  854. SET_SYSTEM_SLEEP_PM_OPS(fimd_suspend, fimd_resume)
  855. SET_RUNTIME_PM_OPS(fimd_runtime_suspend, fimd_runtime_resume, NULL)
  856. };
  857. struct platform_driver fimd_driver = {
  858. .probe = fimd_probe,
  859. .remove = __devexit_p(fimd_remove),
  860. .id_table = fimd_driver_ids,
  861. .driver = {
  862. .name = "exynos4-fb",
  863. .owner = THIS_MODULE,
  864. .pm = &fimd_pm_ops,
  865. },
  866. };