tvp7002.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257
  1. /* Texas Instruments Triple 8-/10-BIT 165-/110-MSPS Video and Graphics
  2. * Digitizer with Horizontal PLL registers
  3. *
  4. * Copyright (C) 2009 Texas Instruments Inc
  5. * Author: Santiago Nunez-Corrales <santiago.nunez@ridgerun.com>
  6. *
  7. * This code is partially based upon the TVP5150 driver
  8. * written by Mauro Carvalho Chehab (mchehab@infradead.org),
  9. * the TVP514x driver written by Vaibhav Hiremath <hvaibhav@ti.com>
  10. * and the TVP7002 driver in the TI LSP 2.10.00.14. Revisions by
  11. * Muralidharan Karicheri and Snehaprabha Narnakaje (TI).
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  26. */
  27. #include <linux/delay.h>
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/videodev2.h>
  31. #include <media/tvp7002.h>
  32. #include <media/v4l2-device.h>
  33. #include <media/v4l2-chip-ident.h>
  34. #include <media/v4l2-common.h>
  35. #include "tvp7002_reg.h"
  36. MODULE_DESCRIPTION("TI TVP7002 Video and Graphics Digitizer driver");
  37. MODULE_AUTHOR("Santiago Nunez-Corrales <santiago.nunez@ridgerun.com>");
  38. MODULE_LICENSE("GPL");
  39. /* Module Name */
  40. #define TVP7002_MODULE_NAME "tvp7002"
  41. /* I2C retry attempts */
  42. #define I2C_RETRY_COUNT (5)
  43. /* End of registers */
  44. #define TVP7002_EOR 0x5c
  45. /* Read write definition for registers */
  46. #define TVP7002_READ 0
  47. #define TVP7002_WRITE 1
  48. #define TVP7002_RESERVED 2
  49. /* Interlaced vs progressive mask and shift */
  50. #define TVP7002_IP_SHIFT 5
  51. #define TVP7002_INPR_MASK (0x01 << TVP7002_IP_SHIFT)
  52. /* Shift for CPL and LPF registers */
  53. #define TVP7002_CL_SHIFT 8
  54. #define TVP7002_CL_MASK 0x0f
  55. /* Debug functions */
  56. static int debug;
  57. module_param(debug, bool, 0644);
  58. MODULE_PARM_DESC(debug, "Debug level (0-2)");
  59. /* Structure for register values */
  60. struct i2c_reg_value {
  61. u8 reg;
  62. u8 value;
  63. u8 type;
  64. };
  65. /*
  66. * Register default values (according to tvp7002 datasheet)
  67. * In the case of read-only registers, the value (0xff) is
  68. * never written. R/W functionality is controlled by the
  69. * writable bit in the register struct definition.
  70. */
  71. static const struct i2c_reg_value tvp7002_init_default[] = {
  72. { TVP7002_CHIP_REV, 0xff, TVP7002_READ },
  73. { TVP7002_HPLL_FDBK_DIV_MSBS, 0x67, TVP7002_WRITE },
  74. { TVP7002_HPLL_FDBK_DIV_LSBS, 0x20, TVP7002_WRITE },
  75. { TVP7002_HPLL_CRTL, 0xa0, TVP7002_WRITE },
  76. { TVP7002_HPLL_PHASE_SEL, 0x80, TVP7002_WRITE },
  77. { TVP7002_CLAMP_START, 0x32, TVP7002_WRITE },
  78. { TVP7002_CLAMP_W, 0x20, TVP7002_WRITE },
  79. { TVP7002_HSYNC_OUT_W, 0x60, TVP7002_WRITE },
  80. { TVP7002_B_FINE_GAIN, 0x00, TVP7002_WRITE },
  81. { TVP7002_G_FINE_GAIN, 0x00, TVP7002_WRITE },
  82. { TVP7002_R_FINE_GAIN, 0x00, TVP7002_WRITE },
  83. { TVP7002_B_FINE_OFF_MSBS, 0x80, TVP7002_WRITE },
  84. { TVP7002_G_FINE_OFF_MSBS, 0x80, TVP7002_WRITE },
  85. { TVP7002_R_FINE_OFF_MSBS, 0x80, TVP7002_WRITE },
  86. { TVP7002_SYNC_CTL_1, 0x20, TVP7002_WRITE },
  87. { TVP7002_HPLL_AND_CLAMP_CTL, 0x2e, TVP7002_WRITE },
  88. { TVP7002_SYNC_ON_G_THRS, 0x5d, TVP7002_WRITE },
  89. { TVP7002_SYNC_SEPARATOR_THRS, 0x47, TVP7002_WRITE },
  90. { TVP7002_HPLL_PRE_COAST, 0x00, TVP7002_WRITE },
  91. { TVP7002_HPLL_POST_COAST, 0x00, TVP7002_WRITE },
  92. { TVP7002_SYNC_DETECT_STAT, 0xff, TVP7002_READ },
  93. { TVP7002_OUT_FORMATTER, 0x47, TVP7002_WRITE },
  94. { TVP7002_MISC_CTL_1, 0x01, TVP7002_WRITE },
  95. { TVP7002_MISC_CTL_2, 0x00, TVP7002_WRITE },
  96. { TVP7002_MISC_CTL_3, 0x01, TVP7002_WRITE },
  97. { TVP7002_IN_MUX_SEL_1, 0x00, TVP7002_WRITE },
  98. { TVP7002_IN_MUX_SEL_2, 0x67, TVP7002_WRITE },
  99. { TVP7002_B_AND_G_COARSE_GAIN, 0x77, TVP7002_WRITE },
  100. { TVP7002_R_COARSE_GAIN, 0x07, TVP7002_WRITE },
  101. { TVP7002_FINE_OFF_LSBS, 0x00, TVP7002_WRITE },
  102. { TVP7002_B_COARSE_OFF, 0x10, TVP7002_WRITE },
  103. { TVP7002_G_COARSE_OFF, 0x10, TVP7002_WRITE },
  104. { TVP7002_R_COARSE_OFF, 0x10, TVP7002_WRITE },
  105. { TVP7002_HSOUT_OUT_START, 0x08, TVP7002_WRITE },
  106. { TVP7002_MISC_CTL_4, 0x00, TVP7002_WRITE },
  107. { TVP7002_B_DGTL_ALC_OUT_LSBS, 0xff, TVP7002_READ },
  108. { TVP7002_G_DGTL_ALC_OUT_LSBS, 0xff, TVP7002_READ },
  109. { TVP7002_R_DGTL_ALC_OUT_LSBS, 0xff, TVP7002_READ },
  110. { TVP7002_AUTO_LVL_CTL_ENABLE, 0x80, TVP7002_WRITE },
  111. { TVP7002_DGTL_ALC_OUT_MSBS, 0xff, TVP7002_READ },
  112. { TVP7002_AUTO_LVL_CTL_FILTER, 0x53, TVP7002_WRITE },
  113. { 0x29, 0x08, TVP7002_RESERVED },
  114. { TVP7002_FINE_CLAMP_CTL, 0x07, TVP7002_WRITE },
  115. /* PWR_CTL is controlled only by the probe and reset functions */
  116. { TVP7002_PWR_CTL, 0x00, TVP7002_RESERVED },
  117. { TVP7002_ADC_SETUP, 0x50, TVP7002_WRITE },
  118. { TVP7002_COARSE_CLAMP_CTL, 0x00, TVP7002_WRITE },
  119. { TVP7002_SOG_CLAMP, 0x80, TVP7002_WRITE },
  120. { TVP7002_RGB_COARSE_CLAMP_CTL, 0x00, TVP7002_WRITE },
  121. { TVP7002_SOG_COARSE_CLAMP_CTL, 0x04, TVP7002_WRITE },
  122. { TVP7002_ALC_PLACEMENT, 0x5a, TVP7002_WRITE },
  123. { 0x32, 0x18, TVP7002_RESERVED },
  124. { 0x33, 0x60, TVP7002_RESERVED },
  125. { TVP7002_MVIS_STRIPPER_W, 0xff, TVP7002_RESERVED },
  126. { TVP7002_VSYNC_ALGN, 0x10, TVP7002_WRITE },
  127. { TVP7002_SYNC_BYPASS, 0x00, TVP7002_WRITE },
  128. { TVP7002_L_FRAME_STAT_LSBS, 0xff, TVP7002_READ },
  129. { TVP7002_L_FRAME_STAT_MSBS, 0xff, TVP7002_READ },
  130. { TVP7002_CLK_L_STAT_LSBS, 0xff, TVP7002_READ },
  131. { TVP7002_CLK_L_STAT_MSBS, 0xff, TVP7002_READ },
  132. { TVP7002_HSYNC_W, 0xff, TVP7002_READ },
  133. { TVP7002_VSYNC_W, 0xff, TVP7002_READ },
  134. { TVP7002_L_LENGTH_TOL, 0x03, TVP7002_WRITE },
  135. { 0x3e, 0x60, TVP7002_RESERVED },
  136. { TVP7002_VIDEO_BWTH_CTL, 0x01, TVP7002_WRITE },
  137. { TVP7002_AVID_START_PIXEL_LSBS, 0x01, TVP7002_WRITE },
  138. { TVP7002_AVID_START_PIXEL_MSBS, 0x2c, TVP7002_WRITE },
  139. { TVP7002_AVID_STOP_PIXEL_LSBS, 0x06, TVP7002_WRITE },
  140. { TVP7002_AVID_STOP_PIXEL_MSBS, 0x2c, TVP7002_WRITE },
  141. { TVP7002_VBLK_F_0_START_L_OFF, 0x05, TVP7002_WRITE },
  142. { TVP7002_VBLK_F_1_START_L_OFF, 0x00, TVP7002_WRITE },
  143. { TVP7002_VBLK_F_0_DURATION, 0x1e, TVP7002_WRITE },
  144. { TVP7002_VBLK_F_1_DURATION, 0x00, TVP7002_WRITE },
  145. { TVP7002_FBIT_F_0_START_L_OFF, 0x00, TVP7002_WRITE },
  146. { TVP7002_FBIT_F_1_START_L_OFF, 0x00, TVP7002_WRITE },
  147. { TVP7002_YUV_Y_G_COEF_LSBS, 0xe3, TVP7002_WRITE },
  148. { TVP7002_YUV_Y_G_COEF_MSBS, 0x16, TVP7002_WRITE },
  149. { TVP7002_YUV_Y_B_COEF_LSBS, 0x4f, TVP7002_WRITE },
  150. { TVP7002_YUV_Y_B_COEF_MSBS, 0x02, TVP7002_WRITE },
  151. { TVP7002_YUV_Y_R_COEF_LSBS, 0xce, TVP7002_WRITE },
  152. { TVP7002_YUV_Y_R_COEF_MSBS, 0x06, TVP7002_WRITE },
  153. { TVP7002_YUV_U_G_COEF_LSBS, 0xab, TVP7002_WRITE },
  154. { TVP7002_YUV_U_G_COEF_MSBS, 0xf3, TVP7002_WRITE },
  155. { TVP7002_YUV_U_B_COEF_LSBS, 0x00, TVP7002_WRITE },
  156. { TVP7002_YUV_U_B_COEF_MSBS, 0x10, TVP7002_WRITE },
  157. { TVP7002_YUV_U_R_COEF_LSBS, 0x55, TVP7002_WRITE },
  158. { TVP7002_YUV_U_R_COEF_MSBS, 0xfc, TVP7002_WRITE },
  159. { TVP7002_YUV_V_G_COEF_LSBS, 0x78, TVP7002_WRITE },
  160. { TVP7002_YUV_V_G_COEF_MSBS, 0xf1, TVP7002_WRITE },
  161. { TVP7002_YUV_V_B_COEF_LSBS, 0x88, TVP7002_WRITE },
  162. { TVP7002_YUV_V_B_COEF_MSBS, 0xfe, TVP7002_WRITE },
  163. { TVP7002_YUV_V_R_COEF_LSBS, 0x00, TVP7002_WRITE },
  164. { TVP7002_YUV_V_R_COEF_MSBS, 0x10, TVP7002_WRITE },
  165. /* This signals end of register values */
  166. { TVP7002_EOR, 0xff, TVP7002_RESERVED }
  167. };
  168. /* Register parameters for 480P */
  169. static const struct i2c_reg_value tvp7002_parms_480P[] = {
  170. { TVP7002_HPLL_FDBK_DIV_MSBS, 0x35, TVP7002_WRITE },
  171. { TVP7002_HPLL_FDBK_DIV_LSBS, 0xa0, TVP7002_WRITE },
  172. { TVP7002_HPLL_CRTL, 0x02, TVP7002_WRITE },
  173. { TVP7002_HPLL_PHASE_SEL, 0x14, TVP7002_WRITE },
  174. { TVP7002_AVID_START_PIXEL_LSBS, 0x91, TVP7002_WRITE },
  175. { TVP7002_AVID_START_PIXEL_MSBS, 0x00, TVP7002_WRITE },
  176. { TVP7002_AVID_STOP_PIXEL_LSBS, 0x0B, TVP7002_WRITE },
  177. { TVP7002_AVID_STOP_PIXEL_MSBS, 0x00, TVP7002_WRITE },
  178. { TVP7002_VBLK_F_0_START_L_OFF, 0x03, TVP7002_WRITE },
  179. { TVP7002_VBLK_F_1_START_L_OFF, 0x01, TVP7002_WRITE },
  180. { TVP7002_VBLK_F_0_DURATION, 0x13, TVP7002_WRITE },
  181. { TVP7002_VBLK_F_1_DURATION, 0x13, TVP7002_WRITE },
  182. { TVP7002_ALC_PLACEMENT, 0x18, TVP7002_WRITE },
  183. { TVP7002_CLAMP_START, 0x06, TVP7002_WRITE },
  184. { TVP7002_CLAMP_W, 0x10, TVP7002_WRITE },
  185. { TVP7002_HPLL_PRE_COAST, 0x03, TVP7002_WRITE },
  186. { TVP7002_HPLL_POST_COAST, 0x03, TVP7002_WRITE },
  187. { TVP7002_EOR, 0xff, TVP7002_RESERVED }
  188. };
  189. /* Register parameters for 576P */
  190. static const struct i2c_reg_value tvp7002_parms_576P[] = {
  191. { TVP7002_HPLL_FDBK_DIV_MSBS, 0x36, TVP7002_WRITE },
  192. { TVP7002_HPLL_FDBK_DIV_LSBS, 0x00, TVP7002_WRITE },
  193. { TVP7002_HPLL_CRTL, 0x18, TVP7002_WRITE },
  194. { TVP7002_HPLL_PHASE_SEL, 0x14, TVP7002_WRITE },
  195. { TVP7002_AVID_START_PIXEL_LSBS, 0x9B, TVP7002_WRITE },
  196. { TVP7002_AVID_START_PIXEL_MSBS, 0x00, TVP7002_WRITE },
  197. { TVP7002_AVID_STOP_PIXEL_LSBS, 0x0F, TVP7002_WRITE },
  198. { TVP7002_AVID_STOP_PIXEL_MSBS, 0x00, TVP7002_WRITE },
  199. { TVP7002_VBLK_F_0_START_L_OFF, 0x00, TVP7002_WRITE },
  200. { TVP7002_VBLK_F_1_START_L_OFF, 0x00, TVP7002_WRITE },
  201. { TVP7002_VBLK_F_0_DURATION, 0x2D, TVP7002_WRITE },
  202. { TVP7002_VBLK_F_1_DURATION, 0x00, TVP7002_WRITE },
  203. { TVP7002_ALC_PLACEMENT, 0x18, TVP7002_WRITE },
  204. { TVP7002_CLAMP_START, 0x06, TVP7002_WRITE },
  205. { TVP7002_CLAMP_W, 0x10, TVP7002_WRITE },
  206. { TVP7002_HPLL_PRE_COAST, 0x03, TVP7002_WRITE },
  207. { TVP7002_HPLL_POST_COAST, 0x03, TVP7002_WRITE },
  208. { TVP7002_EOR, 0xff, TVP7002_RESERVED }
  209. };
  210. /* Register parameters for 1080I60 */
  211. static const struct i2c_reg_value tvp7002_parms_1080I60[] = {
  212. { TVP7002_HPLL_FDBK_DIV_MSBS, 0x89, TVP7002_WRITE },
  213. { TVP7002_HPLL_FDBK_DIV_LSBS, 0x80, TVP7002_WRITE },
  214. { TVP7002_HPLL_CRTL, 0x98, TVP7002_WRITE },
  215. { TVP7002_HPLL_PHASE_SEL, 0x14, TVP7002_WRITE },
  216. { TVP7002_AVID_START_PIXEL_LSBS, 0x06, TVP7002_WRITE },
  217. { TVP7002_AVID_START_PIXEL_MSBS, 0x01, TVP7002_WRITE },
  218. { TVP7002_AVID_STOP_PIXEL_LSBS, 0x8a, TVP7002_WRITE },
  219. { TVP7002_AVID_STOP_PIXEL_MSBS, 0x08, TVP7002_WRITE },
  220. { TVP7002_VBLK_F_0_START_L_OFF, 0x02, TVP7002_WRITE },
  221. { TVP7002_VBLK_F_1_START_L_OFF, 0x02, TVP7002_WRITE },
  222. { TVP7002_VBLK_F_0_DURATION, 0x16, TVP7002_WRITE },
  223. { TVP7002_VBLK_F_1_DURATION, 0x17, TVP7002_WRITE },
  224. { TVP7002_ALC_PLACEMENT, 0x5a, TVP7002_WRITE },
  225. { TVP7002_CLAMP_START, 0x32, TVP7002_WRITE },
  226. { TVP7002_CLAMP_W, 0x20, TVP7002_WRITE },
  227. { TVP7002_HPLL_PRE_COAST, 0x01, TVP7002_WRITE },
  228. { TVP7002_HPLL_POST_COAST, 0x00, TVP7002_WRITE },
  229. { TVP7002_EOR, 0xff, TVP7002_RESERVED }
  230. };
  231. /* Register parameters for 1080P60 */
  232. static const struct i2c_reg_value tvp7002_parms_1080P60[] = {
  233. { TVP7002_HPLL_FDBK_DIV_MSBS, 0x89, TVP7002_WRITE },
  234. { TVP7002_HPLL_FDBK_DIV_LSBS, 0x80, TVP7002_WRITE },
  235. { TVP7002_HPLL_CRTL, 0xE0, TVP7002_WRITE },
  236. { TVP7002_HPLL_PHASE_SEL, 0x14, TVP7002_WRITE },
  237. { TVP7002_AVID_START_PIXEL_LSBS, 0x06, TVP7002_WRITE },
  238. { TVP7002_AVID_START_PIXEL_MSBS, 0x01, TVP7002_WRITE },
  239. { TVP7002_AVID_STOP_PIXEL_LSBS, 0x8a, TVP7002_WRITE },
  240. { TVP7002_AVID_STOP_PIXEL_MSBS, 0x08, TVP7002_WRITE },
  241. { TVP7002_VBLK_F_0_START_L_OFF, 0x02, TVP7002_WRITE },
  242. { TVP7002_VBLK_F_1_START_L_OFF, 0x02, TVP7002_WRITE },
  243. { TVP7002_VBLK_F_0_DURATION, 0x16, TVP7002_WRITE },
  244. { TVP7002_VBLK_F_1_DURATION, 0x17, TVP7002_WRITE },
  245. { TVP7002_ALC_PLACEMENT, 0x5a, TVP7002_WRITE },
  246. { TVP7002_CLAMP_START, 0x32, TVP7002_WRITE },
  247. { TVP7002_CLAMP_W, 0x20, TVP7002_WRITE },
  248. { TVP7002_HPLL_PRE_COAST, 0x01, TVP7002_WRITE },
  249. { TVP7002_HPLL_POST_COAST, 0x00, TVP7002_WRITE },
  250. { TVP7002_EOR, 0xff, TVP7002_RESERVED }
  251. };
  252. /* Register parameters for 1080I50 */
  253. static const struct i2c_reg_value tvp7002_parms_1080I50[] = {
  254. { TVP7002_HPLL_FDBK_DIV_MSBS, 0xa5, TVP7002_WRITE },
  255. { TVP7002_HPLL_FDBK_DIV_LSBS, 0x00, TVP7002_WRITE },
  256. { TVP7002_HPLL_CRTL, 0x98, TVP7002_WRITE },
  257. { TVP7002_HPLL_PHASE_SEL, 0x14, TVP7002_WRITE },
  258. { TVP7002_AVID_START_PIXEL_LSBS, 0x06, TVP7002_WRITE },
  259. { TVP7002_AVID_START_PIXEL_MSBS, 0x01, TVP7002_WRITE },
  260. { TVP7002_AVID_STOP_PIXEL_LSBS, 0x8a, TVP7002_WRITE },
  261. { TVP7002_AVID_STOP_PIXEL_MSBS, 0x08, TVP7002_WRITE },
  262. { TVP7002_VBLK_F_0_START_L_OFF, 0x02, TVP7002_WRITE },
  263. { TVP7002_VBLK_F_1_START_L_OFF, 0x02, TVP7002_WRITE },
  264. { TVP7002_VBLK_F_0_DURATION, 0x16, TVP7002_WRITE },
  265. { TVP7002_VBLK_F_1_DURATION, 0x17, TVP7002_WRITE },
  266. { TVP7002_ALC_PLACEMENT, 0x5a, TVP7002_WRITE },
  267. { TVP7002_CLAMP_START, 0x32, TVP7002_WRITE },
  268. { TVP7002_CLAMP_W, 0x20, TVP7002_WRITE },
  269. { TVP7002_HPLL_PRE_COAST, 0x01, TVP7002_WRITE },
  270. { TVP7002_HPLL_POST_COAST, 0x00, TVP7002_WRITE },
  271. { TVP7002_EOR, 0xff, TVP7002_RESERVED }
  272. };
  273. /* Register parameters for 720P60 */
  274. static const struct i2c_reg_value tvp7002_parms_720P60[] = {
  275. { TVP7002_HPLL_FDBK_DIV_MSBS, 0x67, TVP7002_WRITE },
  276. { TVP7002_HPLL_FDBK_DIV_LSBS, 0x20, TVP7002_WRITE },
  277. { TVP7002_HPLL_CRTL, 0xa0, TVP7002_WRITE },
  278. { TVP7002_HPLL_PHASE_SEL, 0x16, TVP7002_WRITE },
  279. { TVP7002_AVID_START_PIXEL_LSBS, 0x47, TVP7002_WRITE },
  280. { TVP7002_AVID_START_PIXEL_MSBS, 0x01, TVP7002_WRITE },
  281. { TVP7002_AVID_STOP_PIXEL_LSBS, 0x4B, TVP7002_WRITE },
  282. { TVP7002_AVID_STOP_PIXEL_MSBS, 0x06, TVP7002_WRITE },
  283. { TVP7002_VBLK_F_0_START_L_OFF, 0x05, TVP7002_WRITE },
  284. { TVP7002_VBLK_F_1_START_L_OFF, 0x00, TVP7002_WRITE },
  285. { TVP7002_VBLK_F_0_DURATION, 0x2D, TVP7002_WRITE },
  286. { TVP7002_VBLK_F_1_DURATION, 0x00, TVP7002_WRITE },
  287. { TVP7002_ALC_PLACEMENT, 0x5a, TVP7002_WRITE },
  288. { TVP7002_CLAMP_START, 0x32, TVP7002_WRITE },
  289. { TVP7002_CLAMP_W, 0x20, TVP7002_WRITE },
  290. { TVP7002_HPLL_PRE_COAST, 0x00, TVP7002_WRITE },
  291. { TVP7002_HPLL_POST_COAST, 0x00, TVP7002_WRITE },
  292. { TVP7002_EOR, 0xff, TVP7002_RESERVED }
  293. };
  294. /* Register parameters for 720P50 */
  295. static const struct i2c_reg_value tvp7002_parms_720P50[] = {
  296. { TVP7002_HPLL_FDBK_DIV_MSBS, 0x7b, TVP7002_WRITE },
  297. { TVP7002_HPLL_FDBK_DIV_LSBS, 0xc0, TVP7002_WRITE },
  298. { TVP7002_HPLL_CRTL, 0x98, TVP7002_WRITE },
  299. { TVP7002_HPLL_PHASE_SEL, 0x16, TVP7002_WRITE },
  300. { TVP7002_AVID_START_PIXEL_LSBS, 0x47, TVP7002_WRITE },
  301. { TVP7002_AVID_START_PIXEL_MSBS, 0x01, TVP7002_WRITE },
  302. { TVP7002_AVID_STOP_PIXEL_LSBS, 0x4B, TVP7002_WRITE },
  303. { TVP7002_AVID_STOP_PIXEL_MSBS, 0x06, TVP7002_WRITE },
  304. { TVP7002_VBLK_F_0_START_L_OFF, 0x05, TVP7002_WRITE },
  305. { TVP7002_VBLK_F_1_START_L_OFF, 0x00, TVP7002_WRITE },
  306. { TVP7002_VBLK_F_0_DURATION, 0x2D, TVP7002_WRITE },
  307. { TVP7002_VBLK_F_1_DURATION, 0x00, TVP7002_WRITE },
  308. { TVP7002_ALC_PLACEMENT, 0x5a, TVP7002_WRITE },
  309. { TVP7002_CLAMP_START, 0x32, TVP7002_WRITE },
  310. { TVP7002_CLAMP_W, 0x20, TVP7002_WRITE },
  311. { TVP7002_HPLL_PRE_COAST, 0x01, TVP7002_WRITE },
  312. { TVP7002_HPLL_POST_COAST, 0x00, TVP7002_WRITE },
  313. { TVP7002_EOR, 0xff, TVP7002_RESERVED }
  314. };
  315. /* Struct list for available formats */
  316. static const struct v4l2_fmtdesc tvp7002_fmt_list[] = {
  317. {
  318. .index = 0,
  319. .type = V4L2_BUF_TYPE_VIDEO_CAPTURE,
  320. .flags = 0,
  321. .description = "8-bit UYVY 4:2:2 Format",
  322. .pixelformat = V4L2_PIX_FMT_UYVY,
  323. },
  324. };
  325. #define NUM_FORMATS ARRAY_SIZE(tvp7002_fmt_list)
  326. /* Preset definition for handling device operation */
  327. struct tvp7002_preset_definition {
  328. u32 preset;
  329. const struct i2c_reg_value *p_settings;
  330. enum v4l2_colorspace color_space;
  331. enum v4l2_field scanmode;
  332. u16 progressive;
  333. u16 lines_per_frame;
  334. u16 cpl_min;
  335. u16 cpl_max;
  336. };
  337. /* Struct list for digital video presets */
  338. static const struct tvp7002_preset_definition tvp7002_presets[] = {
  339. {
  340. V4L2_DV_720P60,
  341. tvp7002_parms_720P60,
  342. V4L2_COLORSPACE_REC709,
  343. V4L2_FIELD_NONE,
  344. 1,
  345. 0x2EE,
  346. 135,
  347. 153
  348. },
  349. {
  350. V4L2_DV_1080I60,
  351. tvp7002_parms_1080I60,
  352. V4L2_COLORSPACE_REC709,
  353. V4L2_FIELD_INTERLACED,
  354. 0,
  355. 0x465,
  356. 181,
  357. 205
  358. },
  359. {
  360. V4L2_DV_1080I50,
  361. tvp7002_parms_1080I50,
  362. V4L2_COLORSPACE_REC709,
  363. V4L2_FIELD_INTERLACED,
  364. 0,
  365. 0x465,
  366. 217,
  367. 245
  368. },
  369. {
  370. V4L2_DV_720P50,
  371. tvp7002_parms_720P50,
  372. V4L2_COLORSPACE_REC709,
  373. V4L2_FIELD_NONE,
  374. 1,
  375. 0x2EE,
  376. 163,
  377. 183
  378. },
  379. {
  380. V4L2_DV_1080P60,
  381. tvp7002_parms_1080P60,
  382. V4L2_COLORSPACE_REC709,
  383. V4L2_FIELD_NONE,
  384. 1,
  385. 0x465,
  386. 90,
  387. 102
  388. },
  389. {
  390. V4L2_DV_480P59_94,
  391. tvp7002_parms_480P,
  392. V4L2_COLORSPACE_SMPTE170M,
  393. V4L2_FIELD_NONE,
  394. 1,
  395. 0x20D,
  396. 0xffff,
  397. 0xffff
  398. },
  399. {
  400. V4L2_DV_576P50,
  401. tvp7002_parms_576P,
  402. V4L2_COLORSPACE_SMPTE170M,
  403. V4L2_FIELD_NONE,
  404. 1,
  405. 0x271,
  406. 0xffff,
  407. 0xffff
  408. }
  409. };
  410. #define NUM_PRESETS ARRAY_SIZE(tvp7002_presets)
  411. /* Device definition */
  412. struct tvp7002 {
  413. struct v4l2_subdev sd;
  414. const struct tvp7002_config *pdata;
  415. int ver;
  416. int streaming;
  417. struct v4l2_pix_format pix;
  418. const struct tvp7002_preset_definition *current_preset;
  419. u8 gain;
  420. };
  421. /*
  422. * to_tvp7002 - Obtain device handler TVP7002
  423. * @sd: ptr to v4l2_subdev struct
  424. *
  425. * Returns device handler tvp7002.
  426. */
  427. static inline struct tvp7002 *to_tvp7002(struct v4l2_subdev *sd)
  428. {
  429. return container_of(sd, struct tvp7002, sd);
  430. }
  431. /*
  432. * tvp7002_read - Read a value from a register in an TVP7002
  433. * @sd: ptr to v4l2_subdev struct
  434. * @addr: TVP7002 register address
  435. * @dst: pointer to 8-bit destination
  436. *
  437. * Returns value read if successful, or non-zero (-1) otherwise.
  438. */
  439. static int tvp7002_read(struct v4l2_subdev *sd, u8 addr, u8 *dst)
  440. {
  441. struct i2c_client *c = v4l2_get_subdevdata(sd);
  442. int retry;
  443. int error;
  444. for (retry = 0; retry < I2C_RETRY_COUNT; retry++) {
  445. error = i2c_smbus_read_byte_data(c, addr);
  446. if (error >= 0) {
  447. *dst = (u8)error;
  448. return 0;
  449. }
  450. msleep_interruptible(10);
  451. }
  452. v4l2_err(sd, "TVP7002 read error %d\n", error);
  453. return error;
  454. }
  455. /*
  456. * tvp7002_read_err() - Read a register value with error code
  457. * @sd: pointer to standard V4L2 sub-device structure
  458. * @reg: destination register
  459. * @val: value to be read
  460. * @err: pointer to error value
  461. *
  462. * Read a value in a register and save error value in pointer.
  463. * Also update the register table if successful
  464. */
  465. static inline void tvp7002_read_err(struct v4l2_subdev *sd, u8 reg,
  466. u8 *dst, int *err)
  467. {
  468. if (!*err)
  469. *err = tvp7002_read(sd, reg, dst);
  470. }
  471. /*
  472. * tvp7002_write() - Write a value to a register in TVP7002
  473. * @sd: ptr to v4l2_subdev struct
  474. * @addr: TVP7002 register address
  475. * @value: value to be written to the register
  476. *
  477. * Write a value to a register in an TVP7002 decoder device.
  478. * Returns zero if successful, or non-zero otherwise.
  479. */
  480. static int tvp7002_write(struct v4l2_subdev *sd, u8 addr, u8 value)
  481. {
  482. struct i2c_client *c;
  483. int retry;
  484. int error;
  485. c = v4l2_get_subdevdata(sd);
  486. for (retry = 0; retry < I2C_RETRY_COUNT; retry++) {
  487. error = i2c_smbus_write_byte_data(c, addr, value);
  488. if (error >= 0)
  489. return 0;
  490. v4l2_warn(sd, "Write: retry ... %d\n", retry);
  491. msleep_interruptible(10);
  492. }
  493. v4l2_err(sd, "TVP7002 write error %d\n", error);
  494. return error;
  495. }
  496. /*
  497. * tvp7002_write_err() - Write a register value with error code
  498. * @sd: pointer to standard V4L2 sub-device structure
  499. * @reg: destination register
  500. * @val: value to be written
  501. * @err: pointer to error value
  502. *
  503. * Write a value in a register and save error value in pointer.
  504. * Also update the register table if successful
  505. */
  506. static inline void tvp7002_write_err(struct v4l2_subdev *sd, u8 reg,
  507. u8 val, int *err)
  508. {
  509. if (!*err)
  510. *err = tvp7002_write(sd, reg, val);
  511. }
  512. /*
  513. * tvp7002_g_chip_ident() - Get chip identification number
  514. * @sd: ptr to v4l2_subdev struct
  515. * @chip: ptr to v4l2_dbg_chip_ident struct
  516. *
  517. * Obtains the chip's identification number.
  518. * Returns zero or -EINVAL if read operation fails.
  519. */
  520. static int tvp7002_g_chip_ident(struct v4l2_subdev *sd,
  521. struct v4l2_dbg_chip_ident *chip)
  522. {
  523. u8 rev;
  524. int error;
  525. struct i2c_client *client = v4l2_get_subdevdata(sd);
  526. error = tvp7002_read(sd, TVP7002_CHIP_REV, &rev);
  527. if (error < 0)
  528. return error;
  529. return v4l2_chip_ident_i2c_client(client, chip, V4L2_IDENT_TVP7002, rev);
  530. }
  531. /*
  532. * tvp7002_write_inittab() - Write initialization values
  533. * @sd: ptr to v4l2_subdev struct
  534. * @regs: ptr to i2c_reg_value struct
  535. *
  536. * Write initialization values.
  537. * Returns zero or -EINVAL if read operation fails.
  538. */
  539. static int tvp7002_write_inittab(struct v4l2_subdev *sd,
  540. const struct i2c_reg_value *regs)
  541. {
  542. int error = 0;
  543. /* Initialize the first (defined) registers */
  544. while (TVP7002_EOR != regs->reg) {
  545. if (TVP7002_WRITE == regs->type)
  546. tvp7002_write_err(sd, regs->reg, regs->value, &error);
  547. regs++;
  548. }
  549. return error;
  550. }
  551. /*
  552. * tvp7002_s_dv_preset() - Set digital video preset
  553. * @sd: ptr to v4l2_subdev struct
  554. * @dv_preset: ptr to v4l2_dv_preset struct
  555. *
  556. * Set the digital video preset for a TVP7002 decoder device.
  557. * Returns zero when successful or -EINVAL if register access fails.
  558. */
  559. static int tvp7002_s_dv_preset(struct v4l2_subdev *sd,
  560. struct v4l2_dv_preset *dv_preset)
  561. {
  562. struct tvp7002 *device = to_tvp7002(sd);
  563. u32 preset;
  564. int i;
  565. for (i = 0; i < NUM_PRESETS; i++) {
  566. preset = tvp7002_presets[i].preset;
  567. if (preset == dv_preset->preset) {
  568. device->current_preset = &tvp7002_presets[i];
  569. return tvp7002_write_inittab(sd, tvp7002_presets[i].p_settings);
  570. }
  571. }
  572. return -EINVAL;
  573. }
  574. /*
  575. * tvp7002_g_ctrl() - Get a control
  576. * @sd: ptr to v4l2_subdev struct
  577. * @ctrl: ptr to v4l2_control struct
  578. *
  579. * Get a control for a TVP7002 decoder device.
  580. * Returns zero when successful or -EINVAL if register access fails.
  581. */
  582. static int tvp7002_g_ctrl(struct v4l2_subdev *sd, struct v4l2_control *ctrl)
  583. {
  584. struct tvp7002 *device = to_tvp7002(sd);
  585. switch (ctrl->id) {
  586. case V4L2_CID_GAIN:
  587. ctrl->value = device->gain;
  588. return 0;
  589. default:
  590. return -EINVAL;
  591. }
  592. }
  593. /*
  594. * tvp7002_s_ctrl() - Set a control
  595. * @sd: ptr to v4l2_subdev struct
  596. * @ctrl: ptr to v4l2_control struct
  597. *
  598. * Set a control in TVP7002 decoder device.
  599. * Returns zero when successful or -EINVAL if register access fails.
  600. */
  601. static int tvp7002_s_ctrl(struct v4l2_subdev *sd, struct v4l2_control *ctrl)
  602. {
  603. struct tvp7002 *device = to_tvp7002(sd);
  604. int error = 0;
  605. switch (ctrl->id) {
  606. case V4L2_CID_GAIN:
  607. tvp7002_write_err(sd, TVP7002_R_FINE_GAIN,
  608. ctrl->value & 0xff, &error);
  609. tvp7002_write_err(sd, TVP7002_G_FINE_GAIN,
  610. ctrl->value & 0xff, &error);
  611. tvp7002_write_err(sd, TVP7002_B_FINE_GAIN,
  612. ctrl->value & 0xff, &error);
  613. if (error < 0)
  614. return error;
  615. /* Set only after knowing there is no error */
  616. device->gain = ctrl->value & 0xff;
  617. return 0;
  618. default:
  619. return -EINVAL;
  620. }
  621. }
  622. /*
  623. * tvp7002_queryctrl() - Query a control
  624. * @sd: ptr to v4l2_subdev struct
  625. * @qc: ptr to v4l2_queryctrl struct
  626. *
  627. * Query a control of a TVP7002 decoder device.
  628. * Returns zero when successful or -EINVAL if register read fails.
  629. */
  630. static int tvp7002_queryctrl(struct v4l2_subdev *sd, struct v4l2_queryctrl *qc)
  631. {
  632. switch (qc->id) {
  633. case V4L2_CID_GAIN:
  634. /*
  635. * Gain is supported [0-255, default=0, step=1]
  636. */
  637. return v4l2_ctrl_query_fill(qc, 0, 255, 1, 0);
  638. default:
  639. return -EINVAL;
  640. }
  641. }
  642. /*
  643. * tvp7002_mbus_fmt() - V4L2 decoder interface handler for try/s/g_mbus_fmt
  644. * @sd: pointer to standard V4L2 sub-device structure
  645. * @f: pointer to mediabus format structure
  646. *
  647. * Negotiate the image capture size and mediabus format.
  648. * There is only one possible format, so this single function works for
  649. * get, set and try.
  650. */
  651. static int tvp7002_mbus_fmt(struct v4l2_subdev *sd, struct v4l2_mbus_framefmt *f)
  652. {
  653. struct tvp7002 *device = to_tvp7002(sd);
  654. struct v4l2_dv_enum_preset e_preset;
  655. int error;
  656. /* Calculate height and width based on current standard */
  657. error = v4l_fill_dv_preset_info(device->current_preset->preset, &e_preset);
  658. if (error)
  659. return error;
  660. f->width = e_preset.width;
  661. f->height = e_preset.height;
  662. f->code = V4L2_MBUS_FMT_YUYV10_1X20;
  663. f->field = device->current_preset->scanmode;
  664. f->colorspace = device->current_preset->color_space;
  665. v4l2_dbg(1, debug, sd, "MBUS_FMT: Width - %d, Height - %d",
  666. f->width, f->height);
  667. return 0;
  668. }
  669. /*
  670. * tvp7002_try_fmt_cap() - V4L2 decoder interface handler for try_fmt
  671. * @sd: pointer to standard V4L2 sub-device structure
  672. * @f: pointer to standard V4L2 VIDIOC_TRY_FMT ioctl structure
  673. *
  674. * Implement the VIDIOC_TRY_FMT ioctl for the CAPTURE buffer type. This
  675. * ioctl is used to negotiate the image capture size and pixel format
  676. * without actually making it take effect.
  677. */
  678. static int tvp7002_try_fmt_cap(struct v4l2_subdev *sd, struct v4l2_format *f)
  679. {
  680. struct tvp7002 *device = to_tvp7002(sd);
  681. struct v4l2_dv_enum_preset e_preset;
  682. struct v4l2_pix_format *pix;
  683. int error = 0;
  684. pix = &f->fmt.pix;
  685. /* Calculate height and width based on current standard */
  686. error = v4l_fill_dv_preset_info(device->current_preset->preset, &e_preset);
  687. if (error)
  688. return -EINVAL;
  689. pix->width = e_preset.width;
  690. pix->height = e_preset.height;
  691. pix->pixelformat = V4L2_PIX_FMT_UYVY;
  692. pix->field = device->current_preset->scanmode;
  693. pix->bytesperline = pix->width * 2;
  694. pix->sizeimage = pix->bytesperline * pix->height;
  695. pix->colorspace = device->current_preset->color_space;
  696. pix->priv = 0;
  697. v4l2_dbg(1, debug, sd, "Try FMT: pixelformat - %s, bytesperline - %d"
  698. "Width - %d, Height - %d", "8-bit UYVY 4:2:2 Format",
  699. pix->bytesperline, pix->width, pix->height);
  700. return error;
  701. }
  702. /*
  703. * tvp7002_s_fmt() - V4L2 decoder interface handler for s_fmt
  704. * @sd: pointer to standard V4L2 sub-device structure
  705. * @f: pointer to standard V4L2 VIDIOC_S_FMT ioctl structure
  706. *
  707. * If the requested format is supported, configures the HW to use that
  708. * format, returns error code if format not supported or HW can't be
  709. * correctly configured.
  710. */
  711. static int tvp7002_s_fmt(struct v4l2_subdev *sd, struct v4l2_format *f)
  712. {
  713. struct tvp7002 *decoder = to_tvp7002(sd);
  714. int rval;
  715. rval = tvp7002_try_fmt_cap(sd, f);
  716. if (!rval)
  717. decoder->pix = f->fmt.pix;
  718. return rval;
  719. }
  720. /*
  721. * tvp7002_g_fmt() - V4L2 decoder interface handler for tvp7002_g_fmt
  722. * @sd: pointer to standard V4L2 sub-device structure
  723. * @f: pointer to standard V4L2 v4l2_format structure
  724. *
  725. * Returns the decoder's current pixel format in the v4l2_format
  726. * parameter.
  727. */
  728. static int tvp7002_g_fmt(struct v4l2_subdev *sd, struct v4l2_format *f)
  729. {
  730. struct tvp7002 *decoder = to_tvp7002(sd);
  731. f->fmt.pix = decoder->pix;
  732. v4l2_dbg(1, debug, sd, "Current FMT: bytesperline - %d"
  733. "Width - %d, Height - %d",
  734. decoder->pix.bytesperline,
  735. decoder->pix.width, decoder->pix.height);
  736. return 0;
  737. }
  738. /*
  739. * tvp7002_query_dv_preset() - query DV preset
  740. * @sd: pointer to standard V4L2 sub-device structure
  741. * @qpreset: standard V4L2 v4l2_dv_preset structure
  742. *
  743. * Returns the current DV preset by TVP7002. If no active input is
  744. * detected, returns -EINVAL
  745. */
  746. static int tvp7002_query_dv_preset(struct v4l2_subdev *sd,
  747. struct v4l2_dv_preset *qpreset)
  748. {
  749. const struct tvp7002_preset_definition *presets = tvp7002_presets;
  750. struct tvp7002 *device;
  751. u8 progressive;
  752. u32 lpfr;
  753. u32 cpln;
  754. int error = 0;
  755. u8 lpf_lsb;
  756. u8 lpf_msb;
  757. u8 cpl_lsb;
  758. u8 cpl_msb;
  759. int index;
  760. device = to_tvp7002(sd);
  761. /* Read standards from device registers */
  762. tvp7002_read_err(sd, TVP7002_L_FRAME_STAT_LSBS, &lpf_lsb, &error);
  763. tvp7002_read_err(sd, TVP7002_L_FRAME_STAT_MSBS, &lpf_msb, &error);
  764. if (error < 0)
  765. return error;
  766. tvp7002_read_err(sd, TVP7002_CLK_L_STAT_LSBS, &cpl_lsb, &error);
  767. tvp7002_read_err(sd, TVP7002_CLK_L_STAT_MSBS, &cpl_msb, &error);
  768. if (error < 0)
  769. return error;
  770. /* Get lines per frame, clocks per line and interlaced/progresive */
  771. lpfr = lpf_lsb | ((TVP7002_CL_MASK & lpf_msb) << TVP7002_CL_SHIFT);
  772. cpln = cpl_lsb | ((TVP7002_CL_MASK & cpl_msb) << TVP7002_CL_SHIFT);
  773. progressive = (lpf_msb & TVP7002_INPR_MASK) >> TVP7002_IP_SHIFT;
  774. /* Do checking of video modes */
  775. for (index = 0; index < NUM_PRESETS; index++, presets++)
  776. if (lpfr == presets->lines_per_frame &&
  777. progressive == presets->progressive) {
  778. if (presets->cpl_min == 0xffff)
  779. break;
  780. if (cpln >= presets->cpl_min && cpln <= presets->cpl_max)
  781. break;
  782. }
  783. if (index == NUM_PRESETS) {
  784. v4l2_dbg(1, debug, sd, "detection failed: lpf = %x, cpl = %x\n",
  785. lpfr, cpln);
  786. /* Could not detect a signal, so return the 'invalid' preset */
  787. qpreset->preset = V4L2_DV_INVALID;
  788. return 0;
  789. }
  790. /* Set values in found preset */
  791. qpreset->preset = presets->preset;
  792. /* Update lines per frame and clocks per line info */
  793. v4l2_dbg(1, debug, sd, "detected preset: %d\n", presets->preset);
  794. return 0;
  795. }
  796. #ifdef CONFIG_VIDEO_ADV_DEBUG
  797. /*
  798. * tvp7002_g_register() - Get the value of a register
  799. * @sd: ptr to v4l2_subdev struct
  800. * @reg: ptr to v4l2_dbg_register struct
  801. *
  802. * Get the value of a TVP7002 decoder device register.
  803. * Returns zero when successful, -EINVAL if register read fails or
  804. * access to I2C client fails, -EPERM if the call is not allowed
  805. * by diabled CAP_SYS_ADMIN.
  806. */
  807. static int tvp7002_g_register(struct v4l2_subdev *sd,
  808. struct v4l2_dbg_register *reg)
  809. {
  810. struct i2c_client *client = v4l2_get_subdevdata(sd);
  811. u8 val;
  812. int ret;
  813. if (!v4l2_chip_match_i2c_client(client, &reg->match))
  814. return -EINVAL;
  815. if (!capable(CAP_SYS_ADMIN))
  816. return -EPERM;
  817. ret = tvp7002_read(sd, reg->reg & 0xff, &val);
  818. reg->val = val;
  819. return ret;
  820. }
  821. /*
  822. * tvp7002_s_register() - set a control
  823. * @sd: ptr to v4l2_subdev struct
  824. * @reg: ptr to v4l2_dbg_register struct
  825. *
  826. * Get the value of a TVP7002 decoder device register.
  827. * Returns zero when successful, -EINVAL if register read fails or
  828. * -EPERM if call not allowed.
  829. */
  830. static int tvp7002_s_register(struct v4l2_subdev *sd,
  831. struct v4l2_dbg_register *reg)
  832. {
  833. struct i2c_client *client = v4l2_get_subdevdata(sd);
  834. if (!v4l2_chip_match_i2c_client(client, &reg->match))
  835. return -EINVAL;
  836. if (!capable(CAP_SYS_ADMIN))
  837. return -EPERM;
  838. return tvp7002_write(sd, reg->reg & 0xff, reg->val & 0xff);
  839. }
  840. #endif
  841. /*
  842. * tvp7002_enum_fmt() - Enum supported formats
  843. * @sd: pointer to standard V4L2 sub-device structure
  844. * @fmtdesc: pointer to format struct
  845. *
  846. * Enumerate supported formats.
  847. */
  848. static int tvp7002_enum_fmt(struct v4l2_subdev *sd,
  849. struct v4l2_fmtdesc *fmtdesc)
  850. {
  851. /* Check requested format index is within range */
  852. if (fmtdesc->index < 0 || fmtdesc->index >= NUM_FORMATS)
  853. return -EINVAL;
  854. *fmtdesc = tvp7002_fmt_list[fmtdesc->index];
  855. return 0;
  856. }
  857. /*
  858. * tvp7002_enum_mbus_fmt() - Enum supported mediabus formats
  859. * @sd: pointer to standard V4L2 sub-device structure
  860. * @index: format index
  861. * @code: pointer to mediabus format
  862. *
  863. * Enumerate supported mediabus formats.
  864. */
  865. static int tvp7002_enum_mbus_fmt(struct v4l2_subdev *sd, unsigned index,
  866. enum v4l2_mbus_pixelcode *code)
  867. {
  868. /* Check requested format index is within range */
  869. if (index)
  870. return -EINVAL;
  871. *code = V4L2_MBUS_FMT_YUYV10_1X20;
  872. return 0;
  873. }
  874. /*
  875. * tvp7002_s_stream() - V4L2 decoder i/f handler for s_stream
  876. * @sd: pointer to standard V4L2 sub-device structure
  877. * @enable: streaming enable or disable
  878. *
  879. * Sets streaming to enable or disable, if possible.
  880. */
  881. static int tvp7002_s_stream(struct v4l2_subdev *sd, int enable)
  882. {
  883. struct tvp7002 *device = to_tvp7002(sd);
  884. int error = 0;
  885. if (device->streaming == enable)
  886. return 0;
  887. if (enable) {
  888. /* Set output state on (low impedance means stream on) */
  889. error = tvp7002_write(sd, TVP7002_MISC_CTL_2, 0x00);
  890. device->streaming = enable;
  891. } else {
  892. /* Set output state off (high impedance means stream off) */
  893. error = tvp7002_write(sd, TVP7002_MISC_CTL_2, 0x03);
  894. if (error)
  895. v4l2_dbg(1, debug, sd, "Unable to stop streaming\n");
  896. device->streaming = enable;
  897. }
  898. return error;
  899. }
  900. /*
  901. * tvp7002_log_status() - Print information about register settings
  902. * @sd: ptr to v4l2_subdev struct
  903. *
  904. * Log register values of a TVP7002 decoder device.
  905. * Returns zero or -EINVAL if read operation fails.
  906. */
  907. static int tvp7002_log_status(struct v4l2_subdev *sd)
  908. {
  909. const struct tvp7002_preset_definition *presets = tvp7002_presets;
  910. struct tvp7002 *device = to_tvp7002(sd);
  911. struct v4l2_dv_enum_preset e_preset;
  912. struct v4l2_dv_preset detected;
  913. int i;
  914. detected.preset = V4L2_DV_INVALID;
  915. /* Find my current standard*/
  916. tvp7002_query_dv_preset(sd, &detected);
  917. /* Print standard related code values */
  918. for (i = 0; i < NUM_PRESETS; i++, presets++)
  919. if (presets->preset == detected.preset)
  920. break;
  921. if (v4l_fill_dv_preset_info(device->current_preset->preset, &e_preset))
  922. return -EINVAL;
  923. v4l2_info(sd, "Selected DV Preset: %s\n", e_preset.name);
  924. v4l2_info(sd, " Pixels per line: %u\n", e_preset.width);
  925. v4l2_info(sd, " Lines per frame: %u\n\n", e_preset.height);
  926. if (i == NUM_PRESETS) {
  927. v4l2_info(sd, "Detected DV Preset: None\n");
  928. } else {
  929. if (v4l_fill_dv_preset_info(presets->preset, &e_preset))
  930. return -EINVAL;
  931. v4l2_info(sd, "Detected DV Preset: %s\n", e_preset.name);
  932. v4l2_info(sd, " Pixels per line: %u\n", e_preset.width);
  933. v4l2_info(sd, " Lines per frame: %u\n\n", e_preset.height);
  934. }
  935. v4l2_info(sd, "Streaming enabled: %s\n",
  936. device->streaming ? "yes" : "no");
  937. /* Print the current value of the gain control */
  938. v4l2_info(sd, "Gain: %u\n", device->gain);
  939. return 0;
  940. }
  941. /*
  942. * tvp7002_enum_dv_presets() - Enum supported digital video formats
  943. * @sd: pointer to standard V4L2 sub-device structure
  944. * @preset: pointer to format struct
  945. *
  946. * Enumerate supported digital video formats.
  947. */
  948. static int tvp7002_enum_dv_presets(struct v4l2_subdev *sd,
  949. struct v4l2_dv_enum_preset *preset)
  950. {
  951. /* Check requested format index is within range */
  952. if (preset->index >= NUM_PRESETS)
  953. return -EINVAL;
  954. return v4l_fill_dv_preset_info(tvp7002_presets[preset->index].preset, preset);
  955. }
  956. /* V4L2 core operation handlers */
  957. static const struct v4l2_subdev_core_ops tvp7002_core_ops = {
  958. .g_chip_ident = tvp7002_g_chip_ident,
  959. .log_status = tvp7002_log_status,
  960. .g_ctrl = tvp7002_g_ctrl,
  961. .s_ctrl = tvp7002_s_ctrl,
  962. .queryctrl = tvp7002_queryctrl,
  963. #ifdef CONFIG_VIDEO_ADV_DEBUG
  964. .g_register = tvp7002_g_register,
  965. .s_register = tvp7002_s_register,
  966. #endif
  967. };
  968. /* Specific video subsystem operation handlers */
  969. static const struct v4l2_subdev_video_ops tvp7002_video_ops = {
  970. .enum_dv_presets = tvp7002_enum_dv_presets,
  971. .s_dv_preset = tvp7002_s_dv_preset,
  972. .query_dv_preset = tvp7002_query_dv_preset,
  973. .s_stream = tvp7002_s_stream,
  974. .g_fmt = tvp7002_g_fmt,
  975. .s_fmt = tvp7002_s_fmt,
  976. .enum_fmt = tvp7002_enum_fmt,
  977. .g_mbus_fmt = tvp7002_mbus_fmt,
  978. .try_mbus_fmt = tvp7002_mbus_fmt,
  979. .s_mbus_fmt = tvp7002_mbus_fmt,
  980. .enum_mbus_fmt = tvp7002_enum_mbus_fmt,
  981. };
  982. /* V4L2 top level operation handlers */
  983. static const struct v4l2_subdev_ops tvp7002_ops = {
  984. .core = &tvp7002_core_ops,
  985. .video = &tvp7002_video_ops,
  986. };
  987. static struct tvp7002 tvp7002_dev = {
  988. .streaming = 0,
  989. .pix = {
  990. .width = 1280,
  991. .height = 720,
  992. .pixelformat = V4L2_PIX_FMT_UYVY,
  993. .field = V4L2_FIELD_NONE,
  994. .bytesperline = 1280 * 2,
  995. .sizeimage = 1280 * 2 * 720,
  996. .colorspace = V4L2_COLORSPACE_REC709,
  997. },
  998. .current_preset = tvp7002_presets,
  999. .gain = 0,
  1000. };
  1001. /*
  1002. * tvp7002_probe - Probe a TVP7002 device
  1003. * @c: ptr to i2c_client struct
  1004. * @id: ptr to i2c_device_id struct
  1005. *
  1006. * Initialize the TVP7002 device
  1007. * Returns zero when successful, -EINVAL if register read fails or
  1008. * -EIO if i2c access is not available.
  1009. */
  1010. static int tvp7002_probe(struct i2c_client *c, const struct i2c_device_id *id)
  1011. {
  1012. struct v4l2_subdev *sd;
  1013. struct tvp7002 *device;
  1014. struct v4l2_dv_preset preset;
  1015. int polarity_a;
  1016. int polarity_b;
  1017. u8 revision;
  1018. int error;
  1019. /* Check if the adapter supports the needed features */
  1020. if (!i2c_check_functionality(c->adapter,
  1021. I2C_FUNC_SMBUS_READ_BYTE | I2C_FUNC_SMBUS_WRITE_BYTE_DATA))
  1022. return -EIO;
  1023. if (!c->dev.platform_data) {
  1024. v4l_err(c, "No platform data!!\n");
  1025. return -ENODEV;
  1026. }
  1027. device = kmalloc(sizeof(struct tvp7002), GFP_KERNEL);
  1028. if (!device)
  1029. return -ENOMEM;
  1030. *device = tvp7002_dev;
  1031. sd = &device->sd;
  1032. device->pdata = c->dev.platform_data;
  1033. /* Tell v4l2 the device is ready */
  1034. v4l2_i2c_subdev_init(sd, c, &tvp7002_ops);
  1035. v4l_info(c, "tvp7002 found @ 0x%02x (%s)\n",
  1036. c->addr, c->adapter->name);
  1037. error = tvp7002_read(sd, TVP7002_CHIP_REV, &revision);
  1038. if (error < 0)
  1039. goto found_error;
  1040. /* Get revision number */
  1041. v4l2_info(sd, "Rev. %02x detected.\n", revision);
  1042. if (revision != 0x02)
  1043. v4l2_info(sd, "Unknown revision detected.\n");
  1044. /* Initializes TVP7002 to its default values */
  1045. error = tvp7002_write_inittab(sd, tvp7002_init_default);
  1046. if (error < 0)
  1047. goto found_error;
  1048. /* Set polarity information after registers have been set */
  1049. polarity_a = 0x20 | device->pdata->hs_polarity << 5
  1050. | device->pdata->vs_polarity << 2;
  1051. error = tvp7002_write(sd, TVP7002_SYNC_CTL_1, polarity_a);
  1052. if (error < 0)
  1053. goto found_error;
  1054. polarity_b = 0x01 | device->pdata->fid_polarity << 2
  1055. | device->pdata->sog_polarity << 1
  1056. | device->pdata->clk_polarity;
  1057. error = tvp7002_write(sd, TVP7002_MISC_CTL_3, polarity_b);
  1058. if (error < 0)
  1059. goto found_error;
  1060. /* Set registers according to default video mode */
  1061. preset.preset = device->current_preset->preset;
  1062. error = tvp7002_s_dv_preset(sd, &preset);
  1063. found_error:
  1064. if (error < 0)
  1065. kfree(device);
  1066. return error;
  1067. }
  1068. /*
  1069. * tvp7002_remove - Remove TVP7002 device support
  1070. * @c: ptr to i2c_client struct
  1071. *
  1072. * Reset the TVP7002 device
  1073. * Returns zero.
  1074. */
  1075. static int tvp7002_remove(struct i2c_client *c)
  1076. {
  1077. struct v4l2_subdev *sd = i2c_get_clientdata(c);
  1078. struct tvp7002 *device = to_tvp7002(sd);
  1079. v4l2_dbg(1, debug, sd, "Removing tvp7002 adapter"
  1080. "on address 0x%x\n", c->addr);
  1081. v4l2_device_unregister_subdev(sd);
  1082. kfree(device);
  1083. return 0;
  1084. }
  1085. /* I2C Device ID table */
  1086. static const struct i2c_device_id tvp7002_id[] = {
  1087. { "tvp7002", 0 },
  1088. { }
  1089. };
  1090. MODULE_DEVICE_TABLE(i2c, tvp7002_id);
  1091. /* I2C driver data */
  1092. static struct i2c_driver tvp7002_driver = {
  1093. .driver = {
  1094. .owner = THIS_MODULE,
  1095. .name = TVP7002_MODULE_NAME,
  1096. },
  1097. .probe = tvp7002_probe,
  1098. .remove = tvp7002_remove,
  1099. .id_table = tvp7002_id,
  1100. };
  1101. /*
  1102. * tvp7002_init - Initialize driver via I2C interface
  1103. *
  1104. * Register the TVP7002 driver.
  1105. * Return 0 on success or error code on failure.
  1106. */
  1107. static int __init tvp7002_init(void)
  1108. {
  1109. return i2c_add_driver(&tvp7002_driver);
  1110. }
  1111. /*
  1112. * tvp7002_exit - Remove driver via I2C interface
  1113. *
  1114. * Unregister the TVP7002 driver.
  1115. * Returns nothing.
  1116. */
  1117. static void __exit tvp7002_exit(void)
  1118. {
  1119. i2c_del_driver(&tvp7002_driver);
  1120. }
  1121. module_init(tvp7002_init);
  1122. module_exit(tvp7002_exit);