bgmac.c 42 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563
  1. /*
  2. * Driver for (BCM4706)? GBit MAC core on BCMA bus.
  3. *
  4. * Copyright (C) 2012 Rafał Miłecki <zajec5@gmail.com>
  5. *
  6. * Licensed under the GNU/GPL. See COPYING for details.
  7. */
  8. #include "bgmac.h"
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/delay.h>
  12. #include <linux/etherdevice.h>
  13. #include <linux/mii.h>
  14. #include <linux/phy.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/dma-mapping.h>
  17. #include <bcm47xx_nvram.h>
  18. static const struct bcma_device_id bgmac_bcma_tbl[] = {
  19. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_4706_MAC_GBIT, BCMA_ANY_REV, BCMA_ANY_CLASS),
  20. BCMA_CORE(BCMA_MANUF_BCM, BCMA_CORE_MAC_GBIT, BCMA_ANY_REV, BCMA_ANY_CLASS),
  21. BCMA_CORETABLE_END
  22. };
  23. MODULE_DEVICE_TABLE(bcma, bgmac_bcma_tbl);
  24. static bool bgmac_wait_value(struct bcma_device *core, u16 reg, u32 mask,
  25. u32 value, int timeout)
  26. {
  27. u32 val;
  28. int i;
  29. for (i = 0; i < timeout / 10; i++) {
  30. val = bcma_read32(core, reg);
  31. if ((val & mask) == value)
  32. return true;
  33. udelay(10);
  34. }
  35. pr_err("Timeout waiting for reg 0x%X\n", reg);
  36. return false;
  37. }
  38. /**************************************************
  39. * DMA
  40. **************************************************/
  41. static void bgmac_dma_tx_reset(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
  42. {
  43. u32 val;
  44. int i;
  45. if (!ring->mmio_base)
  46. return;
  47. /* Suspend DMA TX ring first.
  48. * bgmac_wait_value doesn't support waiting for any of few values, so
  49. * implement whole loop here.
  50. */
  51. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL,
  52. BGMAC_DMA_TX_SUSPEND);
  53. for (i = 0; i < 10000 / 10; i++) {
  54. val = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
  55. val &= BGMAC_DMA_TX_STAT;
  56. if (val == BGMAC_DMA_TX_STAT_DISABLED ||
  57. val == BGMAC_DMA_TX_STAT_IDLEWAIT ||
  58. val == BGMAC_DMA_TX_STAT_STOPPED) {
  59. i = 0;
  60. break;
  61. }
  62. udelay(10);
  63. }
  64. if (i)
  65. bgmac_err(bgmac, "Timeout suspending DMA TX ring 0x%X (BGMAC_DMA_TX_STAT: 0x%08X)\n",
  66. ring->mmio_base, val);
  67. /* Remove SUSPEND bit */
  68. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL, 0);
  69. if (!bgmac_wait_value(bgmac->core,
  70. ring->mmio_base + BGMAC_DMA_TX_STATUS,
  71. BGMAC_DMA_TX_STAT, BGMAC_DMA_TX_STAT_DISABLED,
  72. 10000)) {
  73. bgmac_warn(bgmac, "DMA TX ring 0x%X wasn't disabled on time, waiting additional 300us\n",
  74. ring->mmio_base);
  75. udelay(300);
  76. val = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
  77. if ((val & BGMAC_DMA_TX_STAT) != BGMAC_DMA_TX_STAT_DISABLED)
  78. bgmac_err(bgmac, "Reset of DMA TX ring 0x%X failed\n",
  79. ring->mmio_base);
  80. }
  81. }
  82. static void bgmac_dma_tx_enable(struct bgmac *bgmac,
  83. struct bgmac_dma_ring *ring)
  84. {
  85. u32 ctl;
  86. ctl = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL);
  87. ctl |= BGMAC_DMA_TX_ENABLE;
  88. ctl |= BGMAC_DMA_TX_PARITY_DISABLE;
  89. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_CTL, ctl);
  90. }
  91. static netdev_tx_t bgmac_dma_tx_add(struct bgmac *bgmac,
  92. struct bgmac_dma_ring *ring,
  93. struct sk_buff *skb)
  94. {
  95. struct device *dma_dev = bgmac->core->dma_dev;
  96. struct net_device *net_dev = bgmac->net_dev;
  97. struct bgmac_dma_desc *dma_desc;
  98. struct bgmac_slot_info *slot;
  99. u32 ctl0, ctl1;
  100. int free_slots;
  101. if (skb->len > BGMAC_DESC_CTL1_LEN) {
  102. bgmac_err(bgmac, "Too long skb (%d)\n", skb->len);
  103. goto err_stop_drop;
  104. }
  105. if (ring->start <= ring->end)
  106. free_slots = ring->start - ring->end + BGMAC_TX_RING_SLOTS;
  107. else
  108. free_slots = ring->start - ring->end;
  109. if (free_slots == 1) {
  110. bgmac_err(bgmac, "TX ring is full, queue should be stopped!\n");
  111. netif_stop_queue(net_dev);
  112. return NETDEV_TX_BUSY;
  113. }
  114. slot = &ring->slots[ring->end];
  115. slot->skb = skb;
  116. slot->dma_addr = dma_map_single(dma_dev, skb->data, skb->len,
  117. DMA_TO_DEVICE);
  118. if (dma_mapping_error(dma_dev, slot->dma_addr)) {
  119. bgmac_err(bgmac, "Mapping error of skb on ring 0x%X\n",
  120. ring->mmio_base);
  121. goto err_stop_drop;
  122. }
  123. ctl0 = BGMAC_DESC_CTL0_IOC | BGMAC_DESC_CTL0_SOF | BGMAC_DESC_CTL0_EOF;
  124. if (ring->end == ring->num_slots - 1)
  125. ctl0 |= BGMAC_DESC_CTL0_EOT;
  126. ctl1 = skb->len & BGMAC_DESC_CTL1_LEN;
  127. dma_desc = ring->cpu_base;
  128. dma_desc += ring->end;
  129. dma_desc->addr_low = cpu_to_le32(lower_32_bits(slot->dma_addr));
  130. dma_desc->addr_high = cpu_to_le32(upper_32_bits(slot->dma_addr));
  131. dma_desc->ctl0 = cpu_to_le32(ctl0);
  132. dma_desc->ctl1 = cpu_to_le32(ctl1);
  133. wmb();
  134. /* Increase ring->end to point empty slot. We tell hardware the first
  135. * slot it should *not* read.
  136. */
  137. if (++ring->end >= BGMAC_TX_RING_SLOTS)
  138. ring->end = 0;
  139. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_INDEX,
  140. ring->index_base +
  141. ring->end * sizeof(struct bgmac_dma_desc));
  142. /* Always keep one slot free to allow detecting bugged calls. */
  143. if (--free_slots == 1)
  144. netif_stop_queue(net_dev);
  145. return NETDEV_TX_OK;
  146. err_stop_drop:
  147. netif_stop_queue(net_dev);
  148. dev_kfree_skb(skb);
  149. return NETDEV_TX_OK;
  150. }
  151. /* Free transmitted packets */
  152. static void bgmac_dma_tx_free(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
  153. {
  154. struct device *dma_dev = bgmac->core->dma_dev;
  155. int empty_slot;
  156. bool freed = false;
  157. /* The last slot that hardware didn't consume yet */
  158. empty_slot = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_STATUS);
  159. empty_slot &= BGMAC_DMA_TX_STATDPTR;
  160. empty_slot -= ring->index_base;
  161. empty_slot &= BGMAC_DMA_TX_STATDPTR;
  162. empty_slot /= sizeof(struct bgmac_dma_desc);
  163. while (ring->start != empty_slot) {
  164. struct bgmac_slot_info *slot = &ring->slots[ring->start];
  165. if (slot->skb) {
  166. /* Unmap no longer used buffer */
  167. dma_unmap_single(dma_dev, slot->dma_addr,
  168. slot->skb->len, DMA_TO_DEVICE);
  169. slot->dma_addr = 0;
  170. /* Free memory! :) */
  171. dev_kfree_skb(slot->skb);
  172. slot->skb = NULL;
  173. } else {
  174. bgmac_err(bgmac, "Hardware reported transmission for empty TX ring slot %d! End of ring: %d\n",
  175. ring->start, ring->end);
  176. }
  177. if (++ring->start >= BGMAC_TX_RING_SLOTS)
  178. ring->start = 0;
  179. freed = true;
  180. }
  181. if (freed && netif_queue_stopped(bgmac->net_dev))
  182. netif_wake_queue(bgmac->net_dev);
  183. }
  184. static void bgmac_dma_rx_reset(struct bgmac *bgmac, struct bgmac_dma_ring *ring)
  185. {
  186. if (!ring->mmio_base)
  187. return;
  188. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL, 0);
  189. if (!bgmac_wait_value(bgmac->core,
  190. ring->mmio_base + BGMAC_DMA_RX_STATUS,
  191. BGMAC_DMA_RX_STAT, BGMAC_DMA_RX_STAT_DISABLED,
  192. 10000))
  193. bgmac_err(bgmac, "Reset of ring 0x%X RX failed\n",
  194. ring->mmio_base);
  195. }
  196. static void bgmac_dma_rx_enable(struct bgmac *bgmac,
  197. struct bgmac_dma_ring *ring)
  198. {
  199. u32 ctl;
  200. ctl = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL);
  201. ctl &= BGMAC_DMA_RX_ADDREXT_MASK;
  202. ctl |= BGMAC_DMA_RX_ENABLE;
  203. ctl |= BGMAC_DMA_RX_PARITY_DISABLE;
  204. ctl |= BGMAC_DMA_RX_OVERFLOW_CONT;
  205. ctl |= BGMAC_RX_FRAME_OFFSET << BGMAC_DMA_RX_FRAME_OFFSET_SHIFT;
  206. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_CTL, ctl);
  207. }
  208. static int bgmac_dma_rx_skb_for_slot(struct bgmac *bgmac,
  209. struct bgmac_slot_info *slot)
  210. {
  211. struct device *dma_dev = bgmac->core->dma_dev;
  212. struct bgmac_rx_header *rx;
  213. /* Alloc skb */
  214. slot->skb = netdev_alloc_skb(bgmac->net_dev, BGMAC_RX_BUF_SIZE);
  215. if (!slot->skb)
  216. return -ENOMEM;
  217. /* Poison - if everything goes fine, hardware will overwrite it */
  218. rx = (struct bgmac_rx_header *)slot->skb->data;
  219. rx->len = cpu_to_le16(0xdead);
  220. rx->flags = cpu_to_le16(0xbeef);
  221. /* Map skb for the DMA */
  222. slot->dma_addr = dma_map_single(dma_dev, slot->skb->data,
  223. BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
  224. if (dma_mapping_error(dma_dev, slot->dma_addr)) {
  225. bgmac_err(bgmac, "DMA mapping error\n");
  226. return -ENOMEM;
  227. }
  228. if (slot->dma_addr & 0xC0000000)
  229. bgmac_warn(bgmac, "DMA address using 0xC0000000 bit(s), it may need translation trick\n");
  230. return 0;
  231. }
  232. static int bgmac_dma_rx_read(struct bgmac *bgmac, struct bgmac_dma_ring *ring,
  233. int weight)
  234. {
  235. u32 end_slot;
  236. int handled = 0;
  237. end_slot = bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_STATUS);
  238. end_slot &= BGMAC_DMA_RX_STATDPTR;
  239. end_slot -= ring->index_base;
  240. end_slot &= BGMAC_DMA_RX_STATDPTR;
  241. end_slot /= sizeof(struct bgmac_dma_desc);
  242. ring->end = end_slot;
  243. while (ring->start != ring->end) {
  244. struct device *dma_dev = bgmac->core->dma_dev;
  245. struct bgmac_slot_info *slot = &ring->slots[ring->start];
  246. struct sk_buff *skb = slot->skb;
  247. struct sk_buff *new_skb;
  248. struct bgmac_rx_header *rx;
  249. u16 len, flags;
  250. /* Unmap buffer to make it accessible to the CPU */
  251. dma_sync_single_for_cpu(dma_dev, slot->dma_addr,
  252. BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
  253. /* Get info from the header */
  254. rx = (struct bgmac_rx_header *)skb->data;
  255. len = le16_to_cpu(rx->len);
  256. flags = le16_to_cpu(rx->flags);
  257. /* Check for poison and drop or pass the packet */
  258. if (len == 0xdead && flags == 0xbeef) {
  259. bgmac_err(bgmac, "Found poisoned packet at slot %d, DMA issue!\n",
  260. ring->start);
  261. } else {
  262. /* Omit CRC. */
  263. len -= ETH_FCS_LEN;
  264. new_skb = netdev_alloc_skb_ip_align(bgmac->net_dev, len);
  265. if (new_skb) {
  266. skb_put(new_skb, len);
  267. skb_copy_from_linear_data_offset(skb, BGMAC_RX_FRAME_OFFSET,
  268. new_skb->data,
  269. len);
  270. skb_checksum_none_assert(skb);
  271. new_skb->protocol =
  272. eth_type_trans(new_skb, bgmac->net_dev);
  273. netif_receive_skb(new_skb);
  274. handled++;
  275. } else {
  276. bgmac->net_dev->stats.rx_dropped++;
  277. bgmac_err(bgmac, "Allocation of skb for copying packet failed!\n");
  278. }
  279. /* Poison the old skb */
  280. rx->len = cpu_to_le16(0xdead);
  281. rx->flags = cpu_to_le16(0xbeef);
  282. }
  283. /* Make it back accessible to the hardware */
  284. dma_sync_single_for_device(dma_dev, slot->dma_addr,
  285. BGMAC_RX_BUF_SIZE, DMA_FROM_DEVICE);
  286. if (++ring->start >= BGMAC_RX_RING_SLOTS)
  287. ring->start = 0;
  288. if (handled >= weight) /* Should never be greater */
  289. break;
  290. }
  291. return handled;
  292. }
  293. /* Does ring support unaligned addressing? */
  294. static bool bgmac_dma_unaligned(struct bgmac *bgmac,
  295. struct bgmac_dma_ring *ring,
  296. enum bgmac_dma_ring_type ring_type)
  297. {
  298. switch (ring_type) {
  299. case BGMAC_DMA_RING_TX:
  300. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO,
  301. 0xff0);
  302. if (bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO))
  303. return true;
  304. break;
  305. case BGMAC_DMA_RING_RX:
  306. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO,
  307. 0xff0);
  308. if (bgmac_read(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO))
  309. return true;
  310. break;
  311. }
  312. return false;
  313. }
  314. static void bgmac_dma_ring_free(struct bgmac *bgmac,
  315. struct bgmac_dma_ring *ring)
  316. {
  317. struct device *dma_dev = bgmac->core->dma_dev;
  318. struct bgmac_slot_info *slot;
  319. int size;
  320. int i;
  321. for (i = 0; i < ring->num_slots; i++) {
  322. slot = &ring->slots[i];
  323. if (slot->skb) {
  324. if (slot->dma_addr)
  325. dma_unmap_single(dma_dev, slot->dma_addr,
  326. slot->skb->len, DMA_TO_DEVICE);
  327. dev_kfree_skb(slot->skb);
  328. }
  329. }
  330. if (ring->cpu_base) {
  331. /* Free ring of descriptors */
  332. size = ring->num_slots * sizeof(struct bgmac_dma_desc);
  333. dma_free_coherent(dma_dev, size, ring->cpu_base,
  334. ring->dma_base);
  335. }
  336. }
  337. static void bgmac_dma_free(struct bgmac *bgmac)
  338. {
  339. int i;
  340. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++)
  341. bgmac_dma_ring_free(bgmac, &bgmac->tx_ring[i]);
  342. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++)
  343. bgmac_dma_ring_free(bgmac, &bgmac->rx_ring[i]);
  344. }
  345. static int bgmac_dma_alloc(struct bgmac *bgmac)
  346. {
  347. struct device *dma_dev = bgmac->core->dma_dev;
  348. struct bgmac_dma_ring *ring;
  349. static const u16 ring_base[] = { BGMAC_DMA_BASE0, BGMAC_DMA_BASE1,
  350. BGMAC_DMA_BASE2, BGMAC_DMA_BASE3, };
  351. int size; /* ring size: different for Tx and Rx */
  352. int err;
  353. int i;
  354. BUILD_BUG_ON(BGMAC_MAX_TX_RINGS > ARRAY_SIZE(ring_base));
  355. BUILD_BUG_ON(BGMAC_MAX_RX_RINGS > ARRAY_SIZE(ring_base));
  356. if (!(bcma_aread32(bgmac->core, BCMA_IOST) & BCMA_IOST_DMA64)) {
  357. bgmac_err(bgmac, "Core does not report 64-bit DMA\n");
  358. return -ENOTSUPP;
  359. }
  360. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++) {
  361. ring = &bgmac->tx_ring[i];
  362. ring->num_slots = BGMAC_TX_RING_SLOTS;
  363. ring->mmio_base = ring_base[i];
  364. /* Alloc ring of descriptors */
  365. size = ring->num_slots * sizeof(struct bgmac_dma_desc);
  366. ring->cpu_base = dma_zalloc_coherent(dma_dev, size,
  367. &ring->dma_base,
  368. GFP_KERNEL);
  369. if (!ring->cpu_base) {
  370. bgmac_err(bgmac, "Allocation of TX ring 0x%X failed\n",
  371. ring->mmio_base);
  372. goto err_dma_free;
  373. }
  374. if (ring->dma_base & 0xC0000000)
  375. bgmac_warn(bgmac, "DMA address using 0xC0000000 bit(s), it may need translation trick\n");
  376. ring->unaligned = bgmac_dma_unaligned(bgmac, ring,
  377. BGMAC_DMA_RING_TX);
  378. if (ring->unaligned)
  379. ring->index_base = lower_32_bits(ring->dma_base);
  380. else
  381. ring->index_base = 0;
  382. /* No need to alloc TX slots yet */
  383. }
  384. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
  385. int j;
  386. ring = &bgmac->rx_ring[i];
  387. ring->num_slots = BGMAC_RX_RING_SLOTS;
  388. ring->mmio_base = ring_base[i];
  389. /* Alloc ring of descriptors */
  390. size = ring->num_slots * sizeof(struct bgmac_dma_desc);
  391. ring->cpu_base = dma_zalloc_coherent(dma_dev, size,
  392. &ring->dma_base,
  393. GFP_KERNEL);
  394. if (!ring->cpu_base) {
  395. bgmac_err(bgmac, "Allocation of RX ring 0x%X failed\n",
  396. ring->mmio_base);
  397. err = -ENOMEM;
  398. goto err_dma_free;
  399. }
  400. if (ring->dma_base & 0xC0000000)
  401. bgmac_warn(bgmac, "DMA address using 0xC0000000 bit(s), it may need translation trick\n");
  402. ring->unaligned = bgmac_dma_unaligned(bgmac, ring,
  403. BGMAC_DMA_RING_RX);
  404. if (ring->unaligned)
  405. ring->index_base = lower_32_bits(ring->dma_base);
  406. else
  407. ring->index_base = 0;
  408. /* Alloc RX slots */
  409. for (j = 0; j < ring->num_slots; j++) {
  410. err = bgmac_dma_rx_skb_for_slot(bgmac, &ring->slots[j]);
  411. if (err) {
  412. bgmac_err(bgmac, "Can't allocate skb for slot in RX ring\n");
  413. goto err_dma_free;
  414. }
  415. }
  416. }
  417. return 0;
  418. err_dma_free:
  419. bgmac_dma_free(bgmac);
  420. return -ENOMEM;
  421. }
  422. static void bgmac_dma_init(struct bgmac *bgmac)
  423. {
  424. struct bgmac_dma_ring *ring;
  425. struct bgmac_dma_desc *dma_desc;
  426. u32 ctl0, ctl1;
  427. int i;
  428. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++) {
  429. ring = &bgmac->tx_ring[i];
  430. if (!ring->unaligned)
  431. bgmac_dma_tx_enable(bgmac, ring);
  432. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGLO,
  433. lower_32_bits(ring->dma_base));
  434. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_TX_RINGHI,
  435. upper_32_bits(ring->dma_base));
  436. if (ring->unaligned)
  437. bgmac_dma_tx_enable(bgmac, ring);
  438. ring->start = 0;
  439. ring->end = 0; /* Points the slot that should *not* be read */
  440. }
  441. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
  442. int j;
  443. ring = &bgmac->rx_ring[i];
  444. if (!ring->unaligned)
  445. bgmac_dma_rx_enable(bgmac, ring);
  446. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGLO,
  447. lower_32_bits(ring->dma_base));
  448. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_RINGHI,
  449. upper_32_bits(ring->dma_base));
  450. if (ring->unaligned)
  451. bgmac_dma_rx_enable(bgmac, ring);
  452. for (j = 0, dma_desc = ring->cpu_base; j < ring->num_slots;
  453. j++, dma_desc++) {
  454. ctl0 = ctl1 = 0;
  455. if (j == ring->num_slots - 1)
  456. ctl0 |= BGMAC_DESC_CTL0_EOT;
  457. ctl1 |= BGMAC_RX_BUF_SIZE & BGMAC_DESC_CTL1_LEN;
  458. /* Is there any BGMAC device that requires extension? */
  459. /* ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT) &
  460. * B43_DMA64_DCTL1_ADDREXT_MASK;
  461. */
  462. dma_desc->addr_low = cpu_to_le32(lower_32_bits(ring->slots[j].dma_addr));
  463. dma_desc->addr_high = cpu_to_le32(upper_32_bits(ring->slots[j].dma_addr));
  464. dma_desc->ctl0 = cpu_to_le32(ctl0);
  465. dma_desc->ctl1 = cpu_to_le32(ctl1);
  466. }
  467. bgmac_write(bgmac, ring->mmio_base + BGMAC_DMA_RX_INDEX,
  468. ring->index_base +
  469. ring->num_slots * sizeof(struct bgmac_dma_desc));
  470. ring->start = 0;
  471. ring->end = 0;
  472. }
  473. }
  474. /**************************************************
  475. * PHY ops
  476. **************************************************/
  477. static u16 bgmac_phy_read(struct bgmac *bgmac, u8 phyaddr, u8 reg)
  478. {
  479. struct bcma_device *core;
  480. u16 phy_access_addr;
  481. u16 phy_ctl_addr;
  482. u32 tmp;
  483. BUILD_BUG_ON(BGMAC_PA_DATA_MASK != BCMA_GMAC_CMN_PA_DATA_MASK);
  484. BUILD_BUG_ON(BGMAC_PA_ADDR_MASK != BCMA_GMAC_CMN_PA_ADDR_MASK);
  485. BUILD_BUG_ON(BGMAC_PA_ADDR_SHIFT != BCMA_GMAC_CMN_PA_ADDR_SHIFT);
  486. BUILD_BUG_ON(BGMAC_PA_REG_MASK != BCMA_GMAC_CMN_PA_REG_MASK);
  487. BUILD_BUG_ON(BGMAC_PA_REG_SHIFT != BCMA_GMAC_CMN_PA_REG_SHIFT);
  488. BUILD_BUG_ON(BGMAC_PA_WRITE != BCMA_GMAC_CMN_PA_WRITE);
  489. BUILD_BUG_ON(BGMAC_PA_START != BCMA_GMAC_CMN_PA_START);
  490. BUILD_BUG_ON(BGMAC_PC_EPA_MASK != BCMA_GMAC_CMN_PC_EPA_MASK);
  491. BUILD_BUG_ON(BGMAC_PC_MCT_MASK != BCMA_GMAC_CMN_PC_MCT_MASK);
  492. BUILD_BUG_ON(BGMAC_PC_MCT_SHIFT != BCMA_GMAC_CMN_PC_MCT_SHIFT);
  493. BUILD_BUG_ON(BGMAC_PC_MTE != BCMA_GMAC_CMN_PC_MTE);
  494. if (bgmac->core->id.id == BCMA_CORE_4706_MAC_GBIT) {
  495. core = bgmac->core->bus->drv_gmac_cmn.core;
  496. phy_access_addr = BCMA_GMAC_CMN_PHY_ACCESS;
  497. phy_ctl_addr = BCMA_GMAC_CMN_PHY_CTL;
  498. } else {
  499. core = bgmac->core;
  500. phy_access_addr = BGMAC_PHY_ACCESS;
  501. phy_ctl_addr = BGMAC_PHY_CNTL;
  502. }
  503. tmp = bcma_read32(core, phy_ctl_addr);
  504. tmp &= ~BGMAC_PC_EPA_MASK;
  505. tmp |= phyaddr;
  506. bcma_write32(core, phy_ctl_addr, tmp);
  507. tmp = BGMAC_PA_START;
  508. tmp |= phyaddr << BGMAC_PA_ADDR_SHIFT;
  509. tmp |= reg << BGMAC_PA_REG_SHIFT;
  510. bcma_write32(core, phy_access_addr, tmp);
  511. if (!bgmac_wait_value(core, phy_access_addr, BGMAC_PA_START, 0, 1000)) {
  512. bgmac_err(bgmac, "Reading PHY %d register 0x%X failed\n",
  513. phyaddr, reg);
  514. return 0xffff;
  515. }
  516. return bcma_read32(core, phy_access_addr) & BGMAC_PA_DATA_MASK;
  517. }
  518. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphywr */
  519. static int bgmac_phy_write(struct bgmac *bgmac, u8 phyaddr, u8 reg, u16 value)
  520. {
  521. struct bcma_device *core;
  522. u16 phy_access_addr;
  523. u16 phy_ctl_addr;
  524. u32 tmp;
  525. if (bgmac->core->id.id == BCMA_CORE_4706_MAC_GBIT) {
  526. core = bgmac->core->bus->drv_gmac_cmn.core;
  527. phy_access_addr = BCMA_GMAC_CMN_PHY_ACCESS;
  528. phy_ctl_addr = BCMA_GMAC_CMN_PHY_CTL;
  529. } else {
  530. core = bgmac->core;
  531. phy_access_addr = BGMAC_PHY_ACCESS;
  532. phy_ctl_addr = BGMAC_PHY_CNTL;
  533. }
  534. tmp = bcma_read32(core, phy_ctl_addr);
  535. tmp &= ~BGMAC_PC_EPA_MASK;
  536. tmp |= phyaddr;
  537. bcma_write32(core, phy_ctl_addr, tmp);
  538. bgmac_write(bgmac, BGMAC_INT_STATUS, BGMAC_IS_MDIO);
  539. if (bgmac_read(bgmac, BGMAC_INT_STATUS) & BGMAC_IS_MDIO)
  540. bgmac_warn(bgmac, "Error setting MDIO int\n");
  541. tmp = BGMAC_PA_START;
  542. tmp |= BGMAC_PA_WRITE;
  543. tmp |= phyaddr << BGMAC_PA_ADDR_SHIFT;
  544. tmp |= reg << BGMAC_PA_REG_SHIFT;
  545. tmp |= value;
  546. bcma_write32(core, phy_access_addr, tmp);
  547. if (!bgmac_wait_value(core, phy_access_addr, BGMAC_PA_START, 0, 1000)) {
  548. bgmac_err(bgmac, "Writing to PHY %d register 0x%X failed\n",
  549. phyaddr, reg);
  550. return -ETIMEDOUT;
  551. }
  552. return 0;
  553. }
  554. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphyforce */
  555. static void bgmac_phy_force(struct bgmac *bgmac)
  556. {
  557. u16 ctl;
  558. u16 mask = ~(BGMAC_PHY_CTL_SPEED | BGMAC_PHY_CTL_SPEED_MSB |
  559. BGMAC_PHY_CTL_ANENAB | BGMAC_PHY_CTL_DUPLEX);
  560. if (bgmac->phyaddr == BGMAC_PHY_NOREGS)
  561. return;
  562. if (bgmac->autoneg)
  563. return;
  564. ctl = bgmac_phy_read(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL);
  565. ctl &= mask;
  566. if (bgmac->full_duplex)
  567. ctl |= BGMAC_PHY_CTL_DUPLEX;
  568. if (bgmac->speed == BGMAC_SPEED_100)
  569. ctl |= BGMAC_PHY_CTL_SPEED_100;
  570. else if (bgmac->speed == BGMAC_SPEED_1000)
  571. ctl |= BGMAC_PHY_CTL_SPEED_1000;
  572. bgmac_phy_write(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL, ctl);
  573. }
  574. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphyadvertise */
  575. static void bgmac_phy_advertise(struct bgmac *bgmac)
  576. {
  577. u16 adv;
  578. if (bgmac->phyaddr == BGMAC_PHY_NOREGS)
  579. return;
  580. if (!bgmac->autoneg)
  581. return;
  582. /* Adv selected 10/100 speeds */
  583. adv = bgmac_phy_read(bgmac, bgmac->phyaddr, BGMAC_PHY_ADV);
  584. adv &= ~(BGMAC_PHY_ADV_10HALF | BGMAC_PHY_ADV_10FULL |
  585. BGMAC_PHY_ADV_100HALF | BGMAC_PHY_ADV_100FULL);
  586. if (!bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_10)
  587. adv |= BGMAC_PHY_ADV_10HALF;
  588. if (!bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_100)
  589. adv |= BGMAC_PHY_ADV_100HALF;
  590. if (bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_10)
  591. adv |= BGMAC_PHY_ADV_10FULL;
  592. if (bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_100)
  593. adv |= BGMAC_PHY_ADV_100FULL;
  594. bgmac_phy_write(bgmac, bgmac->phyaddr, BGMAC_PHY_ADV, adv);
  595. /* Adv selected 1000 speeds */
  596. adv = bgmac_phy_read(bgmac, bgmac->phyaddr, BGMAC_PHY_ADV2);
  597. adv &= ~(BGMAC_PHY_ADV2_1000HALF | BGMAC_PHY_ADV2_1000FULL);
  598. if (!bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_1000)
  599. adv |= BGMAC_PHY_ADV2_1000HALF;
  600. if (bgmac->full_duplex && bgmac->speed & BGMAC_SPEED_1000)
  601. adv |= BGMAC_PHY_ADV2_1000FULL;
  602. bgmac_phy_write(bgmac, bgmac->phyaddr, BGMAC_PHY_ADV2, adv);
  603. /* Restart */
  604. bgmac_phy_write(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL,
  605. bgmac_phy_read(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL) |
  606. BGMAC_PHY_CTL_RESTART);
  607. }
  608. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphyinit */
  609. static void bgmac_phy_init(struct bgmac *bgmac)
  610. {
  611. struct bcma_chipinfo *ci = &bgmac->core->bus->chipinfo;
  612. struct bcma_drv_cc *cc = &bgmac->core->bus->drv_cc;
  613. u8 i;
  614. if (ci->id == BCMA_CHIP_ID_BCM5356) {
  615. for (i = 0; i < 5; i++) {
  616. bgmac_phy_write(bgmac, i, 0x1f, 0x008b);
  617. bgmac_phy_write(bgmac, i, 0x15, 0x0100);
  618. bgmac_phy_write(bgmac, i, 0x1f, 0x000f);
  619. bgmac_phy_write(bgmac, i, 0x12, 0x2aaa);
  620. bgmac_phy_write(bgmac, i, 0x1f, 0x000b);
  621. }
  622. }
  623. if ((ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg != 10) ||
  624. (ci->id == BCMA_CHIP_ID_BCM4749 && ci->pkg != 10) ||
  625. (ci->id == BCMA_CHIP_ID_BCM53572 && ci->pkg != 9)) {
  626. bcma_chipco_chipctl_maskset(cc, 2, ~0xc0000000, 0);
  627. bcma_chipco_chipctl_maskset(cc, 4, ~0x80000000, 0);
  628. for (i = 0; i < 5; i++) {
  629. bgmac_phy_write(bgmac, i, 0x1f, 0x000f);
  630. bgmac_phy_write(bgmac, i, 0x16, 0x5284);
  631. bgmac_phy_write(bgmac, i, 0x1f, 0x000b);
  632. bgmac_phy_write(bgmac, i, 0x17, 0x0010);
  633. bgmac_phy_write(bgmac, i, 0x1f, 0x000f);
  634. bgmac_phy_write(bgmac, i, 0x16, 0x5296);
  635. bgmac_phy_write(bgmac, i, 0x17, 0x1073);
  636. bgmac_phy_write(bgmac, i, 0x17, 0x9073);
  637. bgmac_phy_write(bgmac, i, 0x16, 0x52b6);
  638. bgmac_phy_write(bgmac, i, 0x17, 0x9273);
  639. bgmac_phy_write(bgmac, i, 0x1f, 0x000b);
  640. }
  641. }
  642. }
  643. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipphyreset */
  644. static void bgmac_phy_reset(struct bgmac *bgmac)
  645. {
  646. if (bgmac->phyaddr == BGMAC_PHY_NOREGS)
  647. return;
  648. bgmac_phy_write(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL,
  649. BGMAC_PHY_CTL_RESET);
  650. udelay(100);
  651. if (bgmac_phy_read(bgmac, bgmac->phyaddr, BGMAC_PHY_CTL) &
  652. BGMAC_PHY_CTL_RESET)
  653. bgmac_err(bgmac, "PHY reset failed\n");
  654. bgmac_phy_init(bgmac);
  655. }
  656. /**************************************************
  657. * Chip ops
  658. **************************************************/
  659. /* TODO: can we just drop @force? Can we don't reset MAC at all if there is
  660. * nothing to change? Try if after stabilizng driver.
  661. */
  662. static void bgmac_cmdcfg_maskset(struct bgmac *bgmac, u32 mask, u32 set,
  663. bool force)
  664. {
  665. u32 cmdcfg = bgmac_read(bgmac, BGMAC_CMDCFG);
  666. u32 new_val = (cmdcfg & mask) | set;
  667. bgmac_set(bgmac, BGMAC_CMDCFG, BGMAC_CMDCFG_SR);
  668. udelay(2);
  669. if (new_val != cmdcfg || force)
  670. bgmac_write(bgmac, BGMAC_CMDCFG, new_val);
  671. bgmac_mask(bgmac, BGMAC_CMDCFG, ~BGMAC_CMDCFG_SR);
  672. udelay(2);
  673. }
  674. static void bgmac_write_mac_address(struct bgmac *bgmac, u8 *addr)
  675. {
  676. u32 tmp;
  677. tmp = (addr[0] << 24) | (addr[1] << 16) | (addr[2] << 8) | addr[3];
  678. bgmac_write(bgmac, BGMAC_MACADDR_HIGH, tmp);
  679. tmp = (addr[4] << 8) | addr[5];
  680. bgmac_write(bgmac, BGMAC_MACADDR_LOW, tmp);
  681. }
  682. static void bgmac_set_rx_mode(struct net_device *net_dev)
  683. {
  684. struct bgmac *bgmac = netdev_priv(net_dev);
  685. if (net_dev->flags & IFF_PROMISC)
  686. bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_PROM, true);
  687. else
  688. bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_PROM, 0, true);
  689. }
  690. #if 0 /* We don't use that regs yet */
  691. static void bgmac_chip_stats_update(struct bgmac *bgmac)
  692. {
  693. int i;
  694. if (bgmac->core->id.id != BCMA_CORE_4706_MAC_GBIT) {
  695. for (i = 0; i < BGMAC_NUM_MIB_TX_REGS; i++)
  696. bgmac->mib_tx_regs[i] =
  697. bgmac_read(bgmac,
  698. BGMAC_TX_GOOD_OCTETS + (i * 4));
  699. for (i = 0; i < BGMAC_NUM_MIB_RX_REGS; i++)
  700. bgmac->mib_rx_regs[i] =
  701. bgmac_read(bgmac,
  702. BGMAC_RX_GOOD_OCTETS + (i * 4));
  703. }
  704. /* TODO: what else? how to handle BCM4706? Specs are needed */
  705. }
  706. #endif
  707. static void bgmac_clear_mib(struct bgmac *bgmac)
  708. {
  709. int i;
  710. if (bgmac->core->id.id == BCMA_CORE_4706_MAC_GBIT)
  711. return;
  712. bgmac_set(bgmac, BGMAC_DEV_CTL, BGMAC_DC_MROR);
  713. for (i = 0; i < BGMAC_NUM_MIB_TX_REGS; i++)
  714. bgmac_read(bgmac, BGMAC_TX_GOOD_OCTETS + (i * 4));
  715. for (i = 0; i < BGMAC_NUM_MIB_RX_REGS; i++)
  716. bgmac_read(bgmac, BGMAC_RX_GOOD_OCTETS + (i * 4));
  717. }
  718. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_speed */
  719. static void bgmac_speed(struct bgmac *bgmac, int speed)
  720. {
  721. u32 mask = ~(BGMAC_CMDCFG_ES_MASK | BGMAC_CMDCFG_HD);
  722. u32 set = 0;
  723. if (speed & BGMAC_SPEED_10)
  724. set |= BGMAC_CMDCFG_ES_10;
  725. if (speed & BGMAC_SPEED_100)
  726. set |= BGMAC_CMDCFG_ES_100;
  727. if (speed & BGMAC_SPEED_1000)
  728. set |= BGMAC_CMDCFG_ES_1000;
  729. if (!bgmac->full_duplex)
  730. set |= BGMAC_CMDCFG_HD;
  731. bgmac_cmdcfg_maskset(bgmac, mask, set, true);
  732. }
  733. static void bgmac_miiconfig(struct bgmac *bgmac)
  734. {
  735. u8 imode = (bgmac_read(bgmac, BGMAC_DEV_STATUS) & BGMAC_DS_MM_MASK) >>
  736. BGMAC_DS_MM_SHIFT;
  737. if (imode == 0 || imode == 1) {
  738. if (bgmac->autoneg)
  739. bgmac_speed(bgmac, BGMAC_SPEED_100);
  740. else
  741. bgmac_speed(bgmac, bgmac->speed);
  742. }
  743. }
  744. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipreset */
  745. static void bgmac_chip_reset(struct bgmac *bgmac)
  746. {
  747. struct bcma_device *core = bgmac->core;
  748. struct bcma_bus *bus = core->bus;
  749. struct bcma_chipinfo *ci = &bus->chipinfo;
  750. u32 flags = 0;
  751. u32 iost;
  752. int i;
  753. if (bcma_core_is_enabled(core)) {
  754. if (!bgmac->stats_grabbed) {
  755. /* bgmac_chip_stats_update(bgmac); */
  756. bgmac->stats_grabbed = true;
  757. }
  758. for (i = 0; i < BGMAC_MAX_TX_RINGS; i++)
  759. bgmac_dma_tx_reset(bgmac, &bgmac->tx_ring[i]);
  760. bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_ML, false);
  761. udelay(1);
  762. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++)
  763. bgmac_dma_rx_reset(bgmac, &bgmac->rx_ring[i]);
  764. /* TODO: Clear software multicast filter list */
  765. }
  766. iost = bcma_aread32(core, BCMA_IOST);
  767. if ((ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg == 10) ||
  768. (ci->id == BCMA_CHIP_ID_BCM4749 && ci->pkg == 10) ||
  769. (ci->id == BCMA_CHIP_ID_BCM53572 && ci->pkg == 9))
  770. iost &= ~BGMAC_BCMA_IOST_ATTACHED;
  771. if (iost & BGMAC_BCMA_IOST_ATTACHED) {
  772. flags = BGMAC_BCMA_IOCTL_SW_CLKEN;
  773. if (!bgmac->has_robosw)
  774. flags |= BGMAC_BCMA_IOCTL_SW_RESET;
  775. }
  776. bcma_core_enable(core, flags);
  777. if (core->id.rev > 2) {
  778. bgmac_set(bgmac, BCMA_CLKCTLST, 1 << 8);
  779. bgmac_wait_value(bgmac->core, BCMA_CLKCTLST, 1 << 24, 1 << 24,
  780. 1000);
  781. }
  782. if (ci->id == BCMA_CHIP_ID_BCM5357 || ci->id == BCMA_CHIP_ID_BCM4749 ||
  783. ci->id == BCMA_CHIP_ID_BCM53572) {
  784. struct bcma_drv_cc *cc = &bgmac->core->bus->drv_cc;
  785. u8 et_swtype = 0;
  786. u8 sw_type = BGMAC_CHIPCTL_1_SW_TYPE_EPHY |
  787. BGMAC_CHIPCTL_1_IF_TYPE_MII;
  788. char buf[4];
  789. if (bcm47xx_nvram_getenv("et_swtype", buf, sizeof(buf)) > 0) {
  790. if (kstrtou8(buf, 0, &et_swtype))
  791. bgmac_err(bgmac, "Failed to parse et_swtype (%s)\n",
  792. buf);
  793. et_swtype &= 0x0f;
  794. et_swtype <<= 4;
  795. sw_type = et_swtype;
  796. } else if (ci->id == BCMA_CHIP_ID_BCM5357 && ci->pkg == 9) {
  797. sw_type = BGMAC_CHIPCTL_1_SW_TYPE_EPHYRMII;
  798. } else if ((ci->id != BCMA_CHIP_ID_BCM53572 && ci->pkg == 10) ||
  799. (ci->id == BCMA_CHIP_ID_BCM53572 && ci->pkg == 9)) {
  800. sw_type = BGMAC_CHIPCTL_1_IF_TYPE_RGMII |
  801. BGMAC_CHIPCTL_1_SW_TYPE_RGMII;
  802. }
  803. bcma_chipco_chipctl_maskset(cc, 1,
  804. ~(BGMAC_CHIPCTL_1_IF_TYPE_MASK |
  805. BGMAC_CHIPCTL_1_SW_TYPE_MASK),
  806. sw_type);
  807. }
  808. if (iost & BGMAC_BCMA_IOST_ATTACHED && !bgmac->has_robosw)
  809. bcma_awrite32(core, BCMA_IOCTL,
  810. bcma_aread32(core, BCMA_IOCTL) &
  811. ~BGMAC_BCMA_IOCTL_SW_RESET);
  812. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_reset
  813. * Specs don't say about using BGMAC_CMDCFG_SR, but in this routine
  814. * BGMAC_CMDCFG is read _after_ putting chip in a reset. So it has to
  815. * be keps until taking MAC out of the reset.
  816. */
  817. bgmac_cmdcfg_maskset(bgmac,
  818. ~(BGMAC_CMDCFG_TE |
  819. BGMAC_CMDCFG_RE |
  820. BGMAC_CMDCFG_RPI |
  821. BGMAC_CMDCFG_TAI |
  822. BGMAC_CMDCFG_HD |
  823. BGMAC_CMDCFG_ML |
  824. BGMAC_CMDCFG_CFE |
  825. BGMAC_CMDCFG_RL |
  826. BGMAC_CMDCFG_RED |
  827. BGMAC_CMDCFG_PE |
  828. BGMAC_CMDCFG_TPI |
  829. BGMAC_CMDCFG_PAD_EN |
  830. BGMAC_CMDCFG_PF),
  831. BGMAC_CMDCFG_PROM |
  832. BGMAC_CMDCFG_NLC |
  833. BGMAC_CMDCFG_CFE |
  834. BGMAC_CMDCFG_SR,
  835. false);
  836. bgmac_clear_mib(bgmac);
  837. if (core->id.id == BCMA_CORE_4706_MAC_GBIT)
  838. bcma_maskset32(bgmac->cmn, BCMA_GMAC_CMN_PHY_CTL, ~0,
  839. BCMA_GMAC_CMN_PC_MTE);
  840. else
  841. bgmac_set(bgmac, BGMAC_PHY_CNTL, BGMAC_PC_MTE);
  842. bgmac_miiconfig(bgmac);
  843. bgmac_phy_init(bgmac);
  844. bgmac->int_status = 0;
  845. }
  846. static void bgmac_chip_intrs_on(struct bgmac *bgmac)
  847. {
  848. bgmac_write(bgmac, BGMAC_INT_MASK, bgmac->int_mask);
  849. }
  850. static void bgmac_chip_intrs_off(struct bgmac *bgmac)
  851. {
  852. bgmac_write(bgmac, BGMAC_INT_MASK, 0);
  853. bgmac_read(bgmac, BGMAC_INT_MASK);
  854. }
  855. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/gmac_enable */
  856. static void bgmac_enable(struct bgmac *bgmac)
  857. {
  858. struct bcma_chipinfo *ci = &bgmac->core->bus->chipinfo;
  859. u32 cmdcfg;
  860. u32 mode;
  861. u32 rxq_ctl;
  862. u32 fl_ctl;
  863. u16 bp_clk;
  864. u8 mdp;
  865. cmdcfg = bgmac_read(bgmac, BGMAC_CMDCFG);
  866. bgmac_cmdcfg_maskset(bgmac, ~(BGMAC_CMDCFG_TE | BGMAC_CMDCFG_RE),
  867. BGMAC_CMDCFG_SR, true);
  868. udelay(2);
  869. cmdcfg |= BGMAC_CMDCFG_TE | BGMAC_CMDCFG_RE;
  870. bgmac_write(bgmac, BGMAC_CMDCFG, cmdcfg);
  871. mode = (bgmac_read(bgmac, BGMAC_DEV_STATUS) & BGMAC_DS_MM_MASK) >>
  872. BGMAC_DS_MM_SHIFT;
  873. if (ci->id != BCMA_CHIP_ID_BCM47162 || mode != 0)
  874. bgmac_set(bgmac, BCMA_CLKCTLST, BCMA_CLKCTLST_FORCEHT);
  875. if (ci->id == BCMA_CHIP_ID_BCM47162 && mode == 2)
  876. bcma_chipco_chipctl_maskset(&bgmac->core->bus->drv_cc, 1, ~0,
  877. BGMAC_CHIPCTL_1_RXC_DLL_BYPASS);
  878. switch (ci->id) {
  879. case BCMA_CHIP_ID_BCM5357:
  880. case BCMA_CHIP_ID_BCM4749:
  881. case BCMA_CHIP_ID_BCM53572:
  882. case BCMA_CHIP_ID_BCM4716:
  883. case BCMA_CHIP_ID_BCM47162:
  884. fl_ctl = 0x03cb04cb;
  885. if (ci->id == BCMA_CHIP_ID_BCM5357 ||
  886. ci->id == BCMA_CHIP_ID_BCM4749 ||
  887. ci->id == BCMA_CHIP_ID_BCM53572)
  888. fl_ctl = 0x2300e1;
  889. bgmac_write(bgmac, BGMAC_FLOW_CTL_THRESH, fl_ctl);
  890. bgmac_write(bgmac, BGMAC_PAUSE_CTL, 0x27fff);
  891. break;
  892. }
  893. rxq_ctl = bgmac_read(bgmac, BGMAC_RXQ_CTL);
  894. rxq_ctl &= ~BGMAC_RXQ_CTL_MDP_MASK;
  895. bp_clk = bcma_pmu_get_bus_clock(&bgmac->core->bus->drv_cc) / 1000000;
  896. mdp = (bp_clk * 128 / 1000) - 3;
  897. rxq_ctl |= (mdp << BGMAC_RXQ_CTL_MDP_SHIFT);
  898. bgmac_write(bgmac, BGMAC_RXQ_CTL, rxq_ctl);
  899. }
  900. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipinit */
  901. static void bgmac_chip_init(struct bgmac *bgmac, bool full_init)
  902. {
  903. struct bgmac_dma_ring *ring;
  904. int i;
  905. /* 1 interrupt per received frame */
  906. bgmac_write(bgmac, BGMAC_INT_RECV_LAZY, 1 << BGMAC_IRL_FC_SHIFT);
  907. /* Enable 802.3x tx flow control (honor received PAUSE frames) */
  908. bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_RPI, 0, true);
  909. bgmac_set_rx_mode(bgmac->net_dev);
  910. bgmac_write_mac_address(bgmac, bgmac->net_dev->dev_addr);
  911. if (bgmac->loopback)
  912. bgmac_cmdcfg_maskset(bgmac, ~0, BGMAC_CMDCFG_ML, false);
  913. else
  914. bgmac_cmdcfg_maskset(bgmac, ~BGMAC_CMDCFG_ML, 0, false);
  915. bgmac_write(bgmac, BGMAC_RXMAX_LENGTH, 32 + ETHER_MAX_LEN);
  916. if (!bgmac->autoneg) {
  917. bgmac_speed(bgmac, bgmac->speed);
  918. bgmac_phy_force(bgmac);
  919. } else if (bgmac->speed) { /* if there is anything to adv */
  920. bgmac_phy_advertise(bgmac);
  921. }
  922. if (full_init) {
  923. bgmac_dma_init(bgmac);
  924. if (1) /* FIXME: is there any case we don't want IRQs? */
  925. bgmac_chip_intrs_on(bgmac);
  926. } else {
  927. for (i = 0; i < BGMAC_MAX_RX_RINGS; i++) {
  928. ring = &bgmac->rx_ring[i];
  929. bgmac_dma_rx_enable(bgmac, ring);
  930. }
  931. }
  932. bgmac_enable(bgmac);
  933. }
  934. static irqreturn_t bgmac_interrupt(int irq, void *dev_id)
  935. {
  936. struct bgmac *bgmac = netdev_priv(dev_id);
  937. u32 int_status = bgmac_read(bgmac, BGMAC_INT_STATUS);
  938. int_status &= bgmac->int_mask;
  939. if (!int_status)
  940. return IRQ_NONE;
  941. /* Ack */
  942. bgmac_write(bgmac, BGMAC_INT_STATUS, int_status);
  943. /* Disable new interrupts until handling existing ones */
  944. bgmac_chip_intrs_off(bgmac);
  945. bgmac->int_status = int_status;
  946. napi_schedule(&bgmac->napi);
  947. return IRQ_HANDLED;
  948. }
  949. static int bgmac_poll(struct napi_struct *napi, int weight)
  950. {
  951. struct bgmac *bgmac = container_of(napi, struct bgmac, napi);
  952. struct bgmac_dma_ring *ring;
  953. int handled = 0;
  954. if (bgmac->int_status & BGMAC_IS_TX0) {
  955. ring = &bgmac->tx_ring[0];
  956. bgmac_dma_tx_free(bgmac, ring);
  957. bgmac->int_status &= ~BGMAC_IS_TX0;
  958. }
  959. if (bgmac->int_status & BGMAC_IS_RX) {
  960. ring = &bgmac->rx_ring[0];
  961. handled += bgmac_dma_rx_read(bgmac, ring, weight);
  962. bgmac->int_status &= ~BGMAC_IS_RX;
  963. }
  964. if (bgmac->int_status) {
  965. bgmac_err(bgmac, "Unknown IRQs: 0x%08X\n", bgmac->int_status);
  966. bgmac->int_status = 0;
  967. }
  968. if (handled < weight)
  969. napi_complete(napi);
  970. bgmac_chip_intrs_on(bgmac);
  971. return handled;
  972. }
  973. /**************************************************
  974. * net_device_ops
  975. **************************************************/
  976. static int bgmac_open(struct net_device *net_dev)
  977. {
  978. struct bgmac *bgmac = netdev_priv(net_dev);
  979. int err = 0;
  980. bgmac_chip_reset(bgmac);
  981. /* Specs say about reclaiming rings here, but we do that in DMA init */
  982. bgmac_chip_init(bgmac, true);
  983. err = request_irq(bgmac->core->irq, bgmac_interrupt, IRQF_SHARED,
  984. KBUILD_MODNAME, net_dev);
  985. if (err < 0) {
  986. bgmac_err(bgmac, "IRQ request error: %d!\n", err);
  987. goto err_out;
  988. }
  989. napi_enable(&bgmac->napi);
  990. netif_carrier_on(net_dev);
  991. err_out:
  992. return err;
  993. }
  994. static int bgmac_stop(struct net_device *net_dev)
  995. {
  996. struct bgmac *bgmac = netdev_priv(net_dev);
  997. netif_carrier_off(net_dev);
  998. napi_disable(&bgmac->napi);
  999. bgmac_chip_intrs_off(bgmac);
  1000. free_irq(bgmac->core->irq, net_dev);
  1001. bgmac_chip_reset(bgmac);
  1002. return 0;
  1003. }
  1004. static netdev_tx_t bgmac_start_xmit(struct sk_buff *skb,
  1005. struct net_device *net_dev)
  1006. {
  1007. struct bgmac *bgmac = netdev_priv(net_dev);
  1008. struct bgmac_dma_ring *ring;
  1009. /* No QOS support yet */
  1010. ring = &bgmac->tx_ring[0];
  1011. return bgmac_dma_tx_add(bgmac, ring, skb);
  1012. }
  1013. static int bgmac_set_mac_address(struct net_device *net_dev, void *addr)
  1014. {
  1015. struct bgmac *bgmac = netdev_priv(net_dev);
  1016. int ret;
  1017. ret = eth_prepare_mac_addr_change(net_dev, addr);
  1018. if (ret < 0)
  1019. return ret;
  1020. bgmac_write_mac_address(bgmac, (u8 *)addr);
  1021. eth_commit_mac_addr_change(net_dev, addr);
  1022. return 0;
  1023. }
  1024. static int bgmac_ioctl(struct net_device *net_dev, struct ifreq *ifr, int cmd)
  1025. {
  1026. struct bgmac *bgmac = netdev_priv(net_dev);
  1027. struct mii_ioctl_data *data = if_mii(ifr);
  1028. switch (cmd) {
  1029. case SIOCGMIIPHY:
  1030. data->phy_id = bgmac->phyaddr;
  1031. /* fallthru */
  1032. case SIOCGMIIREG:
  1033. if (!netif_running(net_dev))
  1034. return -EAGAIN;
  1035. data->val_out = bgmac_phy_read(bgmac, data->phy_id,
  1036. data->reg_num & 0x1f);
  1037. return 0;
  1038. case SIOCSMIIREG:
  1039. if (!netif_running(net_dev))
  1040. return -EAGAIN;
  1041. bgmac_phy_write(bgmac, data->phy_id, data->reg_num & 0x1f,
  1042. data->val_in);
  1043. return 0;
  1044. default:
  1045. return -EOPNOTSUPP;
  1046. }
  1047. }
  1048. static const struct net_device_ops bgmac_netdev_ops = {
  1049. .ndo_open = bgmac_open,
  1050. .ndo_stop = bgmac_stop,
  1051. .ndo_start_xmit = bgmac_start_xmit,
  1052. .ndo_set_rx_mode = bgmac_set_rx_mode,
  1053. .ndo_set_mac_address = bgmac_set_mac_address,
  1054. .ndo_validate_addr = eth_validate_addr,
  1055. .ndo_do_ioctl = bgmac_ioctl,
  1056. };
  1057. /**************************************************
  1058. * ethtool_ops
  1059. **************************************************/
  1060. static int bgmac_get_settings(struct net_device *net_dev,
  1061. struct ethtool_cmd *cmd)
  1062. {
  1063. struct bgmac *bgmac = netdev_priv(net_dev);
  1064. cmd->supported = SUPPORTED_10baseT_Half |
  1065. SUPPORTED_10baseT_Full |
  1066. SUPPORTED_100baseT_Half |
  1067. SUPPORTED_100baseT_Full |
  1068. SUPPORTED_1000baseT_Half |
  1069. SUPPORTED_1000baseT_Full |
  1070. SUPPORTED_Autoneg;
  1071. if (bgmac->autoneg) {
  1072. WARN_ON(cmd->advertising);
  1073. if (bgmac->full_duplex) {
  1074. if (bgmac->speed & BGMAC_SPEED_10)
  1075. cmd->advertising |= ADVERTISED_10baseT_Full;
  1076. if (bgmac->speed & BGMAC_SPEED_100)
  1077. cmd->advertising |= ADVERTISED_100baseT_Full;
  1078. if (bgmac->speed & BGMAC_SPEED_1000)
  1079. cmd->advertising |= ADVERTISED_1000baseT_Full;
  1080. } else {
  1081. if (bgmac->speed & BGMAC_SPEED_10)
  1082. cmd->advertising |= ADVERTISED_10baseT_Half;
  1083. if (bgmac->speed & BGMAC_SPEED_100)
  1084. cmd->advertising |= ADVERTISED_100baseT_Half;
  1085. if (bgmac->speed & BGMAC_SPEED_1000)
  1086. cmd->advertising |= ADVERTISED_1000baseT_Half;
  1087. }
  1088. } else {
  1089. switch (bgmac->speed) {
  1090. case BGMAC_SPEED_10:
  1091. ethtool_cmd_speed_set(cmd, SPEED_10);
  1092. break;
  1093. case BGMAC_SPEED_100:
  1094. ethtool_cmd_speed_set(cmd, SPEED_100);
  1095. break;
  1096. case BGMAC_SPEED_1000:
  1097. ethtool_cmd_speed_set(cmd, SPEED_1000);
  1098. break;
  1099. }
  1100. }
  1101. cmd->duplex = bgmac->full_duplex ? DUPLEX_FULL : DUPLEX_HALF;
  1102. cmd->autoneg = bgmac->autoneg;
  1103. return 0;
  1104. }
  1105. #if 0
  1106. static int bgmac_set_settings(struct net_device *net_dev,
  1107. struct ethtool_cmd *cmd)
  1108. {
  1109. struct bgmac *bgmac = netdev_priv(net_dev);
  1110. return -1;
  1111. }
  1112. #endif
  1113. static void bgmac_get_drvinfo(struct net_device *net_dev,
  1114. struct ethtool_drvinfo *info)
  1115. {
  1116. strlcpy(info->driver, KBUILD_MODNAME, sizeof(info->driver));
  1117. strlcpy(info->bus_info, "BCMA", sizeof(info->bus_info));
  1118. }
  1119. static const struct ethtool_ops bgmac_ethtool_ops = {
  1120. .get_settings = bgmac_get_settings,
  1121. .get_drvinfo = bgmac_get_drvinfo,
  1122. };
  1123. /**************************************************
  1124. * MII
  1125. **************************************************/
  1126. static int bgmac_mii_read(struct mii_bus *bus, int mii_id, int regnum)
  1127. {
  1128. return bgmac_phy_read(bus->priv, mii_id, regnum);
  1129. }
  1130. static int bgmac_mii_write(struct mii_bus *bus, int mii_id, int regnum,
  1131. u16 value)
  1132. {
  1133. return bgmac_phy_write(bus->priv, mii_id, regnum, value);
  1134. }
  1135. static int bgmac_mii_register(struct bgmac *bgmac)
  1136. {
  1137. struct mii_bus *mii_bus;
  1138. int i, err = 0;
  1139. mii_bus = mdiobus_alloc();
  1140. if (!mii_bus)
  1141. return -ENOMEM;
  1142. mii_bus->name = "bgmac mii bus";
  1143. sprintf(mii_bus->id, "%s-%d-%d", "bgmac", bgmac->core->bus->num,
  1144. bgmac->core->core_unit);
  1145. mii_bus->priv = bgmac;
  1146. mii_bus->read = bgmac_mii_read;
  1147. mii_bus->write = bgmac_mii_write;
  1148. mii_bus->parent = &bgmac->core->dev;
  1149. mii_bus->phy_mask = ~(1 << bgmac->phyaddr);
  1150. mii_bus->irq = kmalloc_array(PHY_MAX_ADDR, sizeof(int), GFP_KERNEL);
  1151. if (!mii_bus->irq) {
  1152. err = -ENOMEM;
  1153. goto err_free_bus;
  1154. }
  1155. for (i = 0; i < PHY_MAX_ADDR; i++)
  1156. mii_bus->irq[i] = PHY_POLL;
  1157. err = mdiobus_register(mii_bus);
  1158. if (err) {
  1159. bgmac_err(bgmac, "Registration of mii bus failed\n");
  1160. goto err_free_irq;
  1161. }
  1162. bgmac->mii_bus = mii_bus;
  1163. return err;
  1164. err_free_irq:
  1165. kfree(mii_bus->irq);
  1166. err_free_bus:
  1167. mdiobus_free(mii_bus);
  1168. return err;
  1169. }
  1170. static void bgmac_mii_unregister(struct bgmac *bgmac)
  1171. {
  1172. struct mii_bus *mii_bus = bgmac->mii_bus;
  1173. mdiobus_unregister(mii_bus);
  1174. kfree(mii_bus->irq);
  1175. mdiobus_free(mii_bus);
  1176. }
  1177. /**************************************************
  1178. * BCMA bus ops
  1179. **************************************************/
  1180. /* http://bcm-v4.sipsolutions.net/mac-gbit/gmac/chipattach */
  1181. static int bgmac_probe(struct bcma_device *core)
  1182. {
  1183. struct net_device *net_dev;
  1184. struct bgmac *bgmac;
  1185. struct ssb_sprom *sprom = &core->bus->sprom;
  1186. u8 *mac = core->core_unit ? sprom->et1mac : sprom->et0mac;
  1187. int err;
  1188. /* We don't support 2nd, 3rd, ... units, SPROM has to be adjusted */
  1189. if (core->core_unit > 1) {
  1190. pr_err("Unsupported core_unit %d\n", core->core_unit);
  1191. return -ENOTSUPP;
  1192. }
  1193. if (!is_valid_ether_addr(mac)) {
  1194. dev_err(&core->dev, "Invalid MAC addr: %pM\n", mac);
  1195. eth_random_addr(mac);
  1196. dev_warn(&core->dev, "Using random MAC: %pM\n", mac);
  1197. }
  1198. /* Allocation and references */
  1199. net_dev = alloc_etherdev(sizeof(*bgmac));
  1200. if (!net_dev)
  1201. return -ENOMEM;
  1202. net_dev->netdev_ops = &bgmac_netdev_ops;
  1203. net_dev->irq = core->irq;
  1204. SET_ETHTOOL_OPS(net_dev, &bgmac_ethtool_ops);
  1205. bgmac = netdev_priv(net_dev);
  1206. bgmac->net_dev = net_dev;
  1207. bgmac->core = core;
  1208. bcma_set_drvdata(core, bgmac);
  1209. /* Defaults */
  1210. bgmac->autoneg = true;
  1211. bgmac->full_duplex = true;
  1212. bgmac->speed = BGMAC_SPEED_10 | BGMAC_SPEED_100 | BGMAC_SPEED_1000;
  1213. memcpy(bgmac->net_dev->dev_addr, mac, ETH_ALEN);
  1214. /* On BCM4706 we need common core to access PHY */
  1215. if (core->id.id == BCMA_CORE_4706_MAC_GBIT &&
  1216. !core->bus->drv_gmac_cmn.core) {
  1217. bgmac_err(bgmac, "GMAC CMN core not found (required for BCM4706)\n");
  1218. err = -ENODEV;
  1219. goto err_netdev_free;
  1220. }
  1221. bgmac->cmn = core->bus->drv_gmac_cmn.core;
  1222. bgmac->phyaddr = core->core_unit ? sprom->et1phyaddr :
  1223. sprom->et0phyaddr;
  1224. bgmac->phyaddr &= BGMAC_PHY_MASK;
  1225. if (bgmac->phyaddr == BGMAC_PHY_MASK) {
  1226. bgmac_err(bgmac, "No PHY found\n");
  1227. err = -ENODEV;
  1228. goto err_netdev_free;
  1229. }
  1230. bgmac_info(bgmac, "Found PHY addr: %d%s\n", bgmac->phyaddr,
  1231. bgmac->phyaddr == BGMAC_PHY_NOREGS ? " (NOREGS)" : "");
  1232. if (core->bus->hosttype == BCMA_HOSTTYPE_PCI) {
  1233. bgmac_err(bgmac, "PCI setup not implemented\n");
  1234. err = -ENOTSUPP;
  1235. goto err_netdev_free;
  1236. }
  1237. bgmac_chip_reset(bgmac);
  1238. err = bgmac_dma_alloc(bgmac);
  1239. if (err) {
  1240. bgmac_err(bgmac, "Unable to alloc memory for DMA\n");
  1241. goto err_netdev_free;
  1242. }
  1243. bgmac->int_mask = BGMAC_IS_ERRMASK | BGMAC_IS_RX | BGMAC_IS_TX_MASK;
  1244. if (bcm47xx_nvram_getenv("et0_no_txint", NULL, 0) == 0)
  1245. bgmac->int_mask &= ~BGMAC_IS_TX_MASK;
  1246. /* TODO: reset the external phy. Specs are needed */
  1247. bgmac_phy_reset(bgmac);
  1248. bgmac->has_robosw = !!(core->bus->sprom.boardflags_lo &
  1249. BGMAC_BFL_ENETROBO);
  1250. if (bgmac->has_robosw)
  1251. bgmac_warn(bgmac, "Support for Roboswitch not implemented\n");
  1252. if (core->bus->sprom.boardflags_lo & BGMAC_BFL_ENETADM)
  1253. bgmac_warn(bgmac, "Support for ADMtek ethernet switch not implemented\n");
  1254. err = bgmac_mii_register(bgmac);
  1255. if (err) {
  1256. bgmac_err(bgmac, "Cannot register MDIO\n");
  1257. err = -ENOTSUPP;
  1258. goto err_dma_free;
  1259. }
  1260. err = register_netdev(bgmac->net_dev);
  1261. if (err) {
  1262. bgmac_err(bgmac, "Cannot register net device\n");
  1263. err = -ENOTSUPP;
  1264. goto err_mii_unregister;
  1265. }
  1266. netif_carrier_off(net_dev);
  1267. netif_napi_add(net_dev, &bgmac->napi, bgmac_poll, BGMAC_WEIGHT);
  1268. return 0;
  1269. err_mii_unregister:
  1270. bgmac_mii_unregister(bgmac);
  1271. err_dma_free:
  1272. bgmac_dma_free(bgmac);
  1273. err_netdev_free:
  1274. bcma_set_drvdata(core, NULL);
  1275. free_netdev(net_dev);
  1276. return err;
  1277. }
  1278. static void bgmac_remove(struct bcma_device *core)
  1279. {
  1280. struct bgmac *bgmac = bcma_get_drvdata(core);
  1281. netif_napi_del(&bgmac->napi);
  1282. unregister_netdev(bgmac->net_dev);
  1283. bgmac_mii_unregister(bgmac);
  1284. bgmac_dma_free(bgmac);
  1285. bcma_set_drvdata(core, NULL);
  1286. free_netdev(bgmac->net_dev);
  1287. }
  1288. static struct bcma_driver bgmac_bcma_driver = {
  1289. .name = KBUILD_MODNAME,
  1290. .id_table = bgmac_bcma_tbl,
  1291. .probe = bgmac_probe,
  1292. .remove = bgmac_remove,
  1293. };
  1294. static int __init bgmac_init(void)
  1295. {
  1296. int err;
  1297. err = bcma_driver_register(&bgmac_bcma_driver);
  1298. if (err)
  1299. return err;
  1300. pr_info("Broadcom 47xx GBit MAC driver loaded\n");
  1301. return 0;
  1302. }
  1303. static void __exit bgmac_exit(void)
  1304. {
  1305. bcma_driver_unregister(&bgmac_bcma_driver);
  1306. }
  1307. module_init(bgmac_init)
  1308. module_exit(bgmac_exit)
  1309. MODULE_AUTHOR("Rafał Miłecki");
  1310. MODULE_LICENSE("GPL");