sh_mobile_hdmi.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312
  1. /*
  2. * SH-Mobile High-Definition Multimedia Interface (HDMI) driver
  3. * for SLISHDMI13T and SLIPHDMIT IP cores
  4. *
  5. * Copyright (C) 2010, Guennadi Liakhovetski <g.liakhovetski@gmx.de>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/console.h>
  13. #include <linux/delay.h>
  14. #include <linux/err.h>
  15. #include <linux/init.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/io.h>
  18. #include <linux/module.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/slab.h>
  22. #include <linux/types.h>
  23. #include <linux/workqueue.h>
  24. #include <sound/soc.h>
  25. #include <sound/soc-dapm.h>
  26. #include <sound/initval.h>
  27. #include <video/sh_mobile_hdmi.h>
  28. #include <video/sh_mobile_lcdc.h>
  29. #include "sh_mobile_lcdcfb.h"
  30. #define HDMI_SYSTEM_CTRL 0x00 /* System control */
  31. #define HDMI_L_R_DATA_SWAP_CTRL_RPKT 0x01 /* L/R data swap control,
  32. bits 19..16 of 20-bit N for Audio Clock Regeneration packet */
  33. #define HDMI_20_BIT_N_FOR_AUDIO_RPKT_15_8 0x02 /* bits 15..8 of 20-bit N for Audio Clock Regeneration packet */
  34. #define HDMI_20_BIT_N_FOR_AUDIO_RPKT_7_0 0x03 /* bits 7..0 of 20-bit N for Audio Clock Regeneration packet */
  35. #define HDMI_SPDIF_AUDIO_SAMP_FREQ_CTS 0x04 /* SPDIF audio sampling frequency,
  36. bits 19..16 of Internal CTS */
  37. #define HDMI_INTERNAL_CTS_15_8 0x05 /* bits 15..8 of Internal CTS */
  38. #define HDMI_INTERNAL_CTS_7_0 0x06 /* bits 7..0 of Internal CTS */
  39. #define HDMI_EXTERNAL_CTS_19_16 0x07 /* External CTS */
  40. #define HDMI_EXTERNAL_CTS_15_8 0x08 /* External CTS */
  41. #define HDMI_EXTERNAL_CTS_7_0 0x09 /* External CTS */
  42. #define HDMI_AUDIO_SETTING_1 0x0A /* Audio setting.1 */
  43. #define HDMI_AUDIO_SETTING_2 0x0B /* Audio setting.2 */
  44. #define HDMI_I2S_AUDIO_SET 0x0C /* I2S audio setting */
  45. #define HDMI_DSD_AUDIO_SET 0x0D /* DSD audio setting */
  46. #define HDMI_DEBUG_MONITOR_1 0x0E /* Debug monitor.1 */
  47. #define HDMI_DEBUG_MONITOR_2 0x0F /* Debug monitor.2 */
  48. #define HDMI_I2S_INPUT_PIN_SWAP 0x10 /* I2S input pin swap */
  49. #define HDMI_AUDIO_STATUS_BITS_SETTING_1 0x11 /* Audio status bits setting.1 */
  50. #define HDMI_AUDIO_STATUS_BITS_SETTING_2 0x12 /* Audio status bits setting.2 */
  51. #define HDMI_CATEGORY_CODE 0x13 /* Category code */
  52. #define HDMI_SOURCE_NUM_AUDIO_WORD_LEN 0x14 /* Source number/Audio word length */
  53. #define HDMI_AUDIO_VIDEO_SETTING_1 0x15 /* Audio/Video setting.1 */
  54. #define HDMI_VIDEO_SETTING_1 0x16 /* Video setting.1 */
  55. #define HDMI_DEEP_COLOR_MODES 0x17 /* Deep Color Modes */
  56. /* 12 16- and 10-bit Color space conversion parameters: 0x18..0x2f */
  57. #define HDMI_COLOR_SPACE_CONVERSION_PARAMETERS 0x18
  58. #define HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS 0x30 /* External video parameter settings */
  59. #define HDMI_EXTERNAL_H_TOTAL_7_0 0x31 /* External horizontal total (LSB) */
  60. #define HDMI_EXTERNAL_H_TOTAL_11_8 0x32 /* External horizontal total (MSB) */
  61. #define HDMI_EXTERNAL_H_BLANK_7_0 0x33 /* External horizontal blank (LSB) */
  62. #define HDMI_EXTERNAL_H_BLANK_9_8 0x34 /* External horizontal blank (MSB) */
  63. #define HDMI_EXTERNAL_H_DELAY_7_0 0x35 /* External horizontal delay (LSB) */
  64. #define HDMI_EXTERNAL_H_DELAY_9_8 0x36 /* External horizontal delay (MSB) */
  65. #define HDMI_EXTERNAL_H_DURATION_7_0 0x37 /* External horizontal duration (LSB) */
  66. #define HDMI_EXTERNAL_H_DURATION_9_8 0x38 /* External horizontal duration (MSB) */
  67. #define HDMI_EXTERNAL_V_TOTAL_7_0 0x39 /* External vertical total (LSB) */
  68. #define HDMI_EXTERNAL_V_TOTAL_9_8 0x3A /* External vertical total (MSB) */
  69. #define HDMI_AUDIO_VIDEO_SETTING_2 0x3B /* Audio/Video setting.2 */
  70. #define HDMI_EXTERNAL_V_BLANK 0x3D /* External vertical blank */
  71. #define HDMI_EXTERNAL_V_DELAY 0x3E /* External vertical delay */
  72. #define HDMI_EXTERNAL_V_DURATION 0x3F /* External vertical duration */
  73. #define HDMI_CTRL_PKT_MANUAL_SEND_CONTROL 0x40 /* Control packet manual send control */
  74. #define HDMI_CTRL_PKT_AUTO_SEND 0x41 /* Control packet auto send with VSYNC control */
  75. #define HDMI_AUTO_CHECKSUM_OPTION 0x42 /* Auto checksum option */
  76. #define HDMI_VIDEO_SETTING_2 0x45 /* Video setting.2 */
  77. #define HDMI_OUTPUT_OPTION 0x46 /* Output option */
  78. #define HDMI_SLIPHDMIT_PARAM_OPTION 0x51 /* SLIPHDMIT parameter option */
  79. #define HDMI_HSYNC_PMENT_AT_EMB_7_0 0x52 /* HSYNC placement at embedded sync (LSB) */
  80. #define HDMI_HSYNC_PMENT_AT_EMB_15_8 0x53 /* HSYNC placement at embedded sync (MSB) */
  81. #define HDMI_VSYNC_PMENT_AT_EMB_7_0 0x54 /* VSYNC placement at embedded sync (LSB) */
  82. #define HDMI_VSYNC_PMENT_AT_EMB_14_8 0x55 /* VSYNC placement at embedded sync (MSB) */
  83. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_1 0x56 /* SLIPHDMIT parameter settings.1 */
  84. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_2 0x57 /* SLIPHDMIT parameter settings.2 */
  85. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_3 0x58 /* SLIPHDMIT parameter settings.3 */
  86. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_5 0x59 /* SLIPHDMIT parameter settings.5 */
  87. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_6 0x5A /* SLIPHDMIT parameter settings.6 */
  88. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_7 0x5B /* SLIPHDMIT parameter settings.7 */
  89. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_8 0x5C /* SLIPHDMIT parameter settings.8 */
  90. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_9 0x5D /* SLIPHDMIT parameter settings.9 */
  91. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_10 0x5E /* SLIPHDMIT parameter settings.10 */
  92. #define HDMI_CTRL_PKT_BUF_INDEX 0x5F /* Control packet buffer index */
  93. #define HDMI_CTRL_PKT_BUF_ACCESS_HB0 0x60 /* Control packet data buffer access window - HB0 */
  94. #define HDMI_CTRL_PKT_BUF_ACCESS_HB1 0x61 /* Control packet data buffer access window - HB1 */
  95. #define HDMI_CTRL_PKT_BUF_ACCESS_HB2 0x62 /* Control packet data buffer access window - HB2 */
  96. #define HDMI_CTRL_PKT_BUF_ACCESS_PB0 0x63 /* Control packet data buffer access window - PB0 */
  97. #define HDMI_CTRL_PKT_BUF_ACCESS_PB1 0x64 /* Control packet data buffer access window - PB1 */
  98. #define HDMI_CTRL_PKT_BUF_ACCESS_PB2 0x65 /* Control packet data buffer access window - PB2 */
  99. #define HDMI_CTRL_PKT_BUF_ACCESS_PB3 0x66 /* Control packet data buffer access window - PB3 */
  100. #define HDMI_CTRL_PKT_BUF_ACCESS_PB4 0x67 /* Control packet data buffer access window - PB4 */
  101. #define HDMI_CTRL_PKT_BUF_ACCESS_PB5 0x68 /* Control packet data buffer access window - PB5 */
  102. #define HDMI_CTRL_PKT_BUF_ACCESS_PB6 0x69 /* Control packet data buffer access window - PB6 */
  103. #define HDMI_CTRL_PKT_BUF_ACCESS_PB7 0x6A /* Control packet data buffer access window - PB7 */
  104. #define HDMI_CTRL_PKT_BUF_ACCESS_PB8 0x6B /* Control packet data buffer access window - PB8 */
  105. #define HDMI_CTRL_PKT_BUF_ACCESS_PB9 0x6C /* Control packet data buffer access window - PB9 */
  106. #define HDMI_CTRL_PKT_BUF_ACCESS_PB10 0x6D /* Control packet data buffer access window - PB10 */
  107. #define HDMI_CTRL_PKT_BUF_ACCESS_PB11 0x6E /* Control packet data buffer access window - PB11 */
  108. #define HDMI_CTRL_PKT_BUF_ACCESS_PB12 0x6F /* Control packet data buffer access window - PB12 */
  109. #define HDMI_CTRL_PKT_BUF_ACCESS_PB13 0x70 /* Control packet data buffer access window - PB13 */
  110. #define HDMI_CTRL_PKT_BUF_ACCESS_PB14 0x71 /* Control packet data buffer access window - PB14 */
  111. #define HDMI_CTRL_PKT_BUF_ACCESS_PB15 0x72 /* Control packet data buffer access window - PB15 */
  112. #define HDMI_CTRL_PKT_BUF_ACCESS_PB16 0x73 /* Control packet data buffer access window - PB16 */
  113. #define HDMI_CTRL_PKT_BUF_ACCESS_PB17 0x74 /* Control packet data buffer access window - PB17 */
  114. #define HDMI_CTRL_PKT_BUF_ACCESS_PB18 0x75 /* Control packet data buffer access window - PB18 */
  115. #define HDMI_CTRL_PKT_BUF_ACCESS_PB19 0x76 /* Control packet data buffer access window - PB19 */
  116. #define HDMI_CTRL_PKT_BUF_ACCESS_PB20 0x77 /* Control packet data buffer access window - PB20 */
  117. #define HDMI_CTRL_PKT_BUF_ACCESS_PB21 0x78 /* Control packet data buffer access window - PB21 */
  118. #define HDMI_CTRL_PKT_BUF_ACCESS_PB22 0x79 /* Control packet data buffer access window - PB22 */
  119. #define HDMI_CTRL_PKT_BUF_ACCESS_PB23 0x7A /* Control packet data buffer access window - PB23 */
  120. #define HDMI_CTRL_PKT_BUF_ACCESS_PB24 0x7B /* Control packet data buffer access window - PB24 */
  121. #define HDMI_CTRL_PKT_BUF_ACCESS_PB25 0x7C /* Control packet data buffer access window - PB25 */
  122. #define HDMI_CTRL_PKT_BUF_ACCESS_PB26 0x7D /* Control packet data buffer access window - PB26 */
  123. #define HDMI_CTRL_PKT_BUF_ACCESS_PB27 0x7E /* Control packet data buffer access window - PB27 */
  124. #define HDMI_EDID_KSV_FIFO_ACCESS_WINDOW 0x80 /* EDID/KSV FIFO access window */
  125. #define HDMI_DDC_BUS_ACCESS_FREQ_CTRL_7_0 0x81 /* DDC bus access frequency control (LSB) */
  126. #define HDMI_DDC_BUS_ACCESS_FREQ_CTRL_15_8 0x82 /* DDC bus access frequency control (MSB) */
  127. #define HDMI_INTERRUPT_MASK_1 0x92 /* Interrupt mask.1 */
  128. #define HDMI_INTERRUPT_MASK_2 0x93 /* Interrupt mask.2 */
  129. #define HDMI_INTERRUPT_STATUS_1 0x94 /* Interrupt status.1 */
  130. #define HDMI_INTERRUPT_STATUS_2 0x95 /* Interrupt status.2 */
  131. #define HDMI_INTERRUPT_MASK_3 0x96 /* Interrupt mask.3 */
  132. #define HDMI_INTERRUPT_MASK_4 0x97 /* Interrupt mask.4 */
  133. #define HDMI_INTERRUPT_STATUS_3 0x98 /* Interrupt status.3 */
  134. #define HDMI_INTERRUPT_STATUS_4 0x99 /* Interrupt status.4 */
  135. #define HDMI_SOFTWARE_HDCP_CONTROL_1 0x9A /* Software HDCP control.1 */
  136. #define HDMI_FRAME_COUNTER 0x9C /* Frame counter */
  137. #define HDMI_FRAME_COUNTER_FOR_RI_CHECK 0x9D /* Frame counter for Ri check */
  138. #define HDMI_HDCP_CONTROL 0xAF /* HDCP control */
  139. #define HDMI_RI_FRAME_COUNT_REGISTER 0xB2 /* Ri frame count register */
  140. #define HDMI_DDC_BUS_CONTROL 0xB7 /* DDC bus control */
  141. #define HDMI_HDCP_STATUS 0xB8 /* HDCP status */
  142. #define HDMI_SHA0 0xB9 /* sha0 */
  143. #define HDMI_SHA1 0xBA /* sha1 */
  144. #define HDMI_SHA2 0xBB /* sha2 */
  145. #define HDMI_SHA3 0xBC /* sha3 */
  146. #define HDMI_SHA4 0xBD /* sha4 */
  147. #define HDMI_BCAPS_READ 0xBE /* BCAPS read / debug */
  148. #define HDMI_AKSV_BKSV_7_0_MONITOR 0xBF /* AKSV/BKSV[7:0] monitor */
  149. #define HDMI_AKSV_BKSV_15_8_MONITOR 0xC0 /* AKSV/BKSV[15:8] monitor */
  150. #define HDMI_AKSV_BKSV_23_16_MONITOR 0xC1 /* AKSV/BKSV[23:16] monitor */
  151. #define HDMI_AKSV_BKSV_31_24_MONITOR 0xC2 /* AKSV/BKSV[31:24] monitor */
  152. #define HDMI_AKSV_BKSV_39_32_MONITOR 0xC3 /* AKSV/BKSV[39:32] monitor */
  153. #define HDMI_EDID_SEGMENT_POINTER 0xC4 /* EDID segment pointer */
  154. #define HDMI_EDID_WORD_ADDRESS 0xC5 /* EDID word address */
  155. #define HDMI_EDID_DATA_FIFO_ADDRESS 0xC6 /* EDID data FIFO address */
  156. #define HDMI_NUM_OF_HDMI_DEVICES 0xC7 /* Number of HDMI devices */
  157. #define HDMI_HDCP_ERROR_CODE 0xC8 /* HDCP error code */
  158. #define HDMI_100MS_TIMER_SET 0xC9 /* 100ms timer setting */
  159. #define HDMI_5SEC_TIMER_SET 0xCA /* 5sec timer setting */
  160. #define HDMI_RI_READ_COUNT 0xCB /* Ri read count */
  161. #define HDMI_AN_SEED 0xCC /* An seed */
  162. #define HDMI_MAX_NUM_OF_RCIVRS_ALLOWED 0xCD /* Maximum number of receivers allowed */
  163. #define HDMI_HDCP_MEMORY_ACCESS_CONTROL_1 0xCE /* HDCP memory access control.1 */
  164. #define HDMI_HDCP_MEMORY_ACCESS_CONTROL_2 0xCF /* HDCP memory access control.2 */
  165. #define HDMI_HDCP_CONTROL_2 0xD0 /* HDCP Control 2 */
  166. #define HDMI_HDCP_KEY_MEMORY_CONTROL 0xD2 /* HDCP Key Memory Control */
  167. #define HDMI_COLOR_SPACE_CONV_CONFIG_1 0xD3 /* Color space conversion configuration.1 */
  168. #define HDMI_VIDEO_SETTING_3 0xD4 /* Video setting.3 */
  169. #define HDMI_RI_7_0 0xD5 /* Ri[7:0] */
  170. #define HDMI_RI_15_8 0xD6 /* Ri[15:8] */
  171. #define HDMI_PJ 0xD7 /* Pj */
  172. #define HDMI_SHA_RD 0xD8 /* sha_rd */
  173. #define HDMI_RI_7_0_SAVED 0xD9 /* Ri[7:0] saved */
  174. #define HDMI_RI_15_8_SAVED 0xDA /* Ri[15:8] saved */
  175. #define HDMI_PJ_SAVED 0xDB /* Pj saved */
  176. #define HDMI_NUM_OF_DEVICES 0xDC /* Number of devices */
  177. #define HDMI_HOT_PLUG_MSENS_STATUS 0xDF /* Hot plug/MSENS status */
  178. #define HDMI_BCAPS_WRITE 0xE0 /* bcaps */
  179. #define HDMI_BSTAT_7_0 0xE1 /* bstat[7:0] */
  180. #define HDMI_BSTAT_15_8 0xE2 /* bstat[15:8] */
  181. #define HDMI_BKSV_7_0 0xE3 /* bksv[7:0] */
  182. #define HDMI_BKSV_15_8 0xE4 /* bksv[15:8] */
  183. #define HDMI_BKSV_23_16 0xE5 /* bksv[23:16] */
  184. #define HDMI_BKSV_31_24 0xE6 /* bksv[31:24] */
  185. #define HDMI_BKSV_39_32 0xE7 /* bksv[39:32] */
  186. #define HDMI_AN_7_0 0xE8 /* An[7:0] */
  187. #define HDMI_AN_15_8 0xE9 /* An [15:8] */
  188. #define HDMI_AN_23_16 0xEA /* An [23:16] */
  189. #define HDMI_AN_31_24 0xEB /* An [31:24] */
  190. #define HDMI_AN_39_32 0xEC /* An [39:32] */
  191. #define HDMI_AN_47_40 0xED /* An [47:40] */
  192. #define HDMI_AN_55_48 0xEE /* An [55:48] */
  193. #define HDMI_AN_63_56 0xEF /* An [63:56] */
  194. #define HDMI_PRODUCT_ID 0xF0 /* Product ID */
  195. #define HDMI_REVISION_ID 0xF1 /* Revision ID */
  196. #define HDMI_TEST_MODE 0xFE /* Test mode */
  197. enum hotplug_state {
  198. HDMI_HOTPLUG_DISCONNECTED,
  199. HDMI_HOTPLUG_CONNECTED,
  200. HDMI_HOTPLUG_EDID_DONE,
  201. };
  202. struct sh_hdmi {
  203. struct sh_mobile_lcdc_entity entity;
  204. void __iomem *base;
  205. enum hotplug_state hp_state; /* hot-plug status */
  206. u8 preprogrammed_vic; /* use a pre-programmed VIC or
  207. the external mode */
  208. u8 edid_block_addr;
  209. u8 edid_segment_nr;
  210. u8 edid_blocks;
  211. struct clk *hdmi_clk;
  212. struct device *dev;
  213. struct delayed_work edid_work;
  214. struct fb_videomode mode;
  215. struct fb_monspecs monspec;
  216. /* register access functions */
  217. void (*write)(struct sh_hdmi *hdmi, u8 data, u8 reg);
  218. u8 (*read)(struct sh_hdmi *hdmi, u8 reg);
  219. };
  220. #define entity_to_sh_hdmi(e) container_of(e, struct sh_hdmi, entity)
  221. static void __hdmi_write8(struct sh_hdmi *hdmi, u8 data, u8 reg)
  222. {
  223. iowrite8(data, hdmi->base + reg);
  224. }
  225. static u8 __hdmi_read8(struct sh_hdmi *hdmi, u8 reg)
  226. {
  227. return ioread8(hdmi->base + reg);
  228. }
  229. static void __hdmi_write32(struct sh_hdmi *hdmi, u8 data, u8 reg)
  230. {
  231. iowrite32((u32)data, hdmi->base + (reg * 4));
  232. udelay(100);
  233. }
  234. static u8 __hdmi_read32(struct sh_hdmi *hdmi, u8 reg)
  235. {
  236. return (u8)ioread32(hdmi->base + (reg * 4));
  237. }
  238. static void hdmi_write(struct sh_hdmi *hdmi, u8 data, u8 reg)
  239. {
  240. hdmi->write(hdmi, data, reg);
  241. }
  242. static u8 hdmi_read(struct sh_hdmi *hdmi, u8 reg)
  243. {
  244. return hdmi->read(hdmi, reg);
  245. }
  246. static void hdmi_bit_set(struct sh_hdmi *hdmi, u8 mask, u8 data, u8 reg)
  247. {
  248. u8 val = hdmi_read(hdmi, reg);
  249. val &= ~mask;
  250. val |= (data & mask);
  251. hdmi_write(hdmi, val, reg);
  252. }
  253. /*
  254. * HDMI sound
  255. */
  256. static unsigned int sh_hdmi_snd_read(struct snd_soc_codec *codec,
  257. unsigned int reg)
  258. {
  259. struct sh_hdmi *hdmi = snd_soc_codec_get_drvdata(codec);
  260. return hdmi_read(hdmi, reg);
  261. }
  262. static int sh_hdmi_snd_write(struct snd_soc_codec *codec,
  263. unsigned int reg,
  264. unsigned int value)
  265. {
  266. struct sh_hdmi *hdmi = snd_soc_codec_get_drvdata(codec);
  267. hdmi_write(hdmi, value, reg);
  268. return 0;
  269. }
  270. static struct snd_soc_dai_driver sh_hdmi_dai = {
  271. .name = "sh_mobile_hdmi-hifi",
  272. .playback = {
  273. .stream_name = "Playback",
  274. .channels_min = 2,
  275. .channels_max = 8,
  276. .rates = SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  277. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  278. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  279. SNDRV_PCM_RATE_192000,
  280. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE,
  281. },
  282. };
  283. static int sh_hdmi_snd_probe(struct snd_soc_codec *codec)
  284. {
  285. dev_info(codec->dev, "SH Mobile HDMI Audio Codec");
  286. return 0;
  287. }
  288. static struct snd_soc_codec_driver soc_codec_dev_sh_hdmi = {
  289. .probe = sh_hdmi_snd_probe,
  290. .read = sh_hdmi_snd_read,
  291. .write = sh_hdmi_snd_write,
  292. };
  293. /*
  294. * HDMI video
  295. */
  296. /* External video parameter settings */
  297. static void sh_hdmi_external_video_param(struct sh_hdmi *hdmi)
  298. {
  299. struct fb_videomode *mode = &hdmi->mode;
  300. u16 htotal, hblank, hdelay, vtotal, vblank, vdelay, voffset;
  301. u8 sync = 0;
  302. htotal = mode->xres + mode->right_margin + mode->left_margin
  303. + mode->hsync_len;
  304. hdelay = mode->hsync_len + mode->left_margin;
  305. hblank = mode->right_margin + hdelay;
  306. /*
  307. * Vertical timing looks a bit different in Figure 18,
  308. * but let's try the same first by setting offset = 0
  309. */
  310. vtotal = mode->yres + mode->upper_margin + mode->lower_margin
  311. + mode->vsync_len;
  312. vdelay = mode->vsync_len + mode->upper_margin;
  313. vblank = mode->lower_margin + vdelay;
  314. voffset = min(mode->upper_margin / 2, 6U);
  315. /*
  316. * [3]: VSYNC polarity: Positive
  317. * [2]: HSYNC polarity: Positive
  318. * [1]: Interlace/Progressive: Progressive
  319. * [0]: External video settings enable: used.
  320. */
  321. if (mode->sync & FB_SYNC_HOR_HIGH_ACT)
  322. sync |= 4;
  323. if (mode->sync & FB_SYNC_VERT_HIGH_ACT)
  324. sync |= 8;
  325. dev_dbg(hdmi->dev, "H: %u, %u, %u, %u; V: %u, %u, %u, %u; sync 0x%x\n",
  326. htotal, hblank, hdelay, mode->hsync_len,
  327. vtotal, vblank, vdelay, mode->vsync_len, sync);
  328. hdmi_write(hdmi, sync | (voffset << 4), HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS);
  329. hdmi_write(hdmi, htotal, HDMI_EXTERNAL_H_TOTAL_7_0);
  330. hdmi_write(hdmi, htotal >> 8, HDMI_EXTERNAL_H_TOTAL_11_8);
  331. hdmi_write(hdmi, hblank, HDMI_EXTERNAL_H_BLANK_7_0);
  332. hdmi_write(hdmi, hblank >> 8, HDMI_EXTERNAL_H_BLANK_9_8);
  333. hdmi_write(hdmi, hdelay, HDMI_EXTERNAL_H_DELAY_7_0);
  334. hdmi_write(hdmi, hdelay >> 8, HDMI_EXTERNAL_H_DELAY_9_8);
  335. hdmi_write(hdmi, mode->hsync_len, HDMI_EXTERNAL_H_DURATION_7_0);
  336. hdmi_write(hdmi, mode->hsync_len >> 8, HDMI_EXTERNAL_H_DURATION_9_8);
  337. hdmi_write(hdmi, vtotal, HDMI_EXTERNAL_V_TOTAL_7_0);
  338. hdmi_write(hdmi, vtotal >> 8, HDMI_EXTERNAL_V_TOTAL_9_8);
  339. hdmi_write(hdmi, vblank, HDMI_EXTERNAL_V_BLANK);
  340. hdmi_write(hdmi, vdelay, HDMI_EXTERNAL_V_DELAY);
  341. hdmi_write(hdmi, mode->vsync_len, HDMI_EXTERNAL_V_DURATION);
  342. /* Set bit 0 of HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS here for external mode */
  343. if (!hdmi->preprogrammed_vic)
  344. hdmi_write(hdmi, sync | 1 | (voffset << 4),
  345. HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS);
  346. }
  347. /**
  348. * sh_hdmi_video_config()
  349. */
  350. static void sh_hdmi_video_config(struct sh_hdmi *hdmi)
  351. {
  352. /*
  353. * [7:4]: Audio sampling frequency: 48kHz
  354. * [3:1]: Input video format: RGB and YCbCr 4:4:4 (Y on Green)
  355. * [0]: Internal/External DE select: internal
  356. */
  357. hdmi_write(hdmi, 0x20, HDMI_AUDIO_VIDEO_SETTING_1);
  358. /*
  359. * [7:6]: Video output format: RGB 4:4:4
  360. * [5:4]: Input video data width: 8 bit
  361. * [3:1]: EAV/SAV location: channel 1
  362. * [0]: Video input color space: RGB
  363. */
  364. hdmi_write(hdmi, 0x34, HDMI_VIDEO_SETTING_1);
  365. /*
  366. * [7:6]: Together with bit [6] of HDMI_AUDIO_VIDEO_SETTING_2, which is
  367. * left at 0 by default, this configures 24bpp and sets the Color Depth
  368. * (CD) field in the General Control Packet
  369. */
  370. hdmi_write(hdmi, 0x20, HDMI_DEEP_COLOR_MODES);
  371. }
  372. /**
  373. * sh_hdmi_audio_config()
  374. */
  375. static void sh_hdmi_audio_config(struct sh_hdmi *hdmi)
  376. {
  377. u8 data;
  378. struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
  379. /*
  380. * [7:4] L/R data swap control
  381. * [3:0] appropriate N[19:16]
  382. */
  383. hdmi_write(hdmi, 0x00, HDMI_L_R_DATA_SWAP_CTRL_RPKT);
  384. /* appropriate N[15:8] */
  385. hdmi_write(hdmi, 0x18, HDMI_20_BIT_N_FOR_AUDIO_RPKT_15_8);
  386. /* appropriate N[7:0] */
  387. hdmi_write(hdmi, 0x00, HDMI_20_BIT_N_FOR_AUDIO_RPKT_7_0);
  388. /* [7:4] 48 kHz SPDIF not used */
  389. hdmi_write(hdmi, 0x20, HDMI_SPDIF_AUDIO_SAMP_FREQ_CTS);
  390. /*
  391. * [6:5] set required down sampling rate if required
  392. * [4:3] set required audio source
  393. */
  394. switch (pdata->flags & HDMI_SND_SRC_MASK) {
  395. default:
  396. /* fall through */
  397. case HDMI_SND_SRC_I2S:
  398. data = 0x0 << 3;
  399. break;
  400. case HDMI_SND_SRC_SPDIF:
  401. data = 0x1 << 3;
  402. break;
  403. case HDMI_SND_SRC_DSD:
  404. data = 0x2 << 3;
  405. break;
  406. case HDMI_SND_SRC_HBR:
  407. data = 0x3 << 3;
  408. break;
  409. }
  410. hdmi_write(hdmi, data, HDMI_AUDIO_SETTING_1);
  411. /* [3:0] set sending channel number for channel status */
  412. hdmi_write(hdmi, 0x40, HDMI_AUDIO_SETTING_2);
  413. /*
  414. * [5:2] set valid I2S source input pin
  415. * [1:0] set input I2S source mode
  416. */
  417. hdmi_write(hdmi, 0x04, HDMI_I2S_AUDIO_SET);
  418. /* [7:4] set valid DSD source input pin */
  419. hdmi_write(hdmi, 0x00, HDMI_DSD_AUDIO_SET);
  420. /* [7:0] set appropriate I2S input pin swap settings if required */
  421. hdmi_write(hdmi, 0x00, HDMI_I2S_INPUT_PIN_SWAP);
  422. /*
  423. * [7] set validity bit for channel status
  424. * [3:0] set original sample frequency for channel status
  425. */
  426. hdmi_write(hdmi, 0x00, HDMI_AUDIO_STATUS_BITS_SETTING_1);
  427. /*
  428. * [7] set value for channel status
  429. * [6] set value for channel status
  430. * [5] set copyright bit for channel status
  431. * [4:2] set additional information for channel status
  432. * [1:0] set clock accuracy for channel status
  433. */
  434. hdmi_write(hdmi, 0x00, HDMI_AUDIO_STATUS_BITS_SETTING_2);
  435. /* [7:0] set category code for channel status */
  436. hdmi_write(hdmi, 0x00, HDMI_CATEGORY_CODE);
  437. /*
  438. * [7:4] set source number for channel status
  439. * [3:0] set word length for channel status
  440. */
  441. hdmi_write(hdmi, 0x00, HDMI_SOURCE_NUM_AUDIO_WORD_LEN);
  442. /* [7:4] set sample frequency for channel status */
  443. hdmi_write(hdmi, 0x20, HDMI_AUDIO_VIDEO_SETTING_1);
  444. }
  445. /**
  446. * sh_hdmi_phy_config() - configure the HDMI PHY for the used video mode
  447. */
  448. static void sh_hdmi_phy_config(struct sh_hdmi *hdmi)
  449. {
  450. if (hdmi->mode.pixclock < 10000) {
  451. /* for 1080p8bit 148MHz */
  452. hdmi_write(hdmi, 0x1d, HDMI_SLIPHDMIT_PARAM_SETTINGS_1);
  453. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_2);
  454. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_3);
  455. hdmi_write(hdmi, 0x4c, HDMI_SLIPHDMIT_PARAM_SETTINGS_5);
  456. hdmi_write(hdmi, 0x1e, HDMI_SLIPHDMIT_PARAM_SETTINGS_6);
  457. hdmi_write(hdmi, 0x48, HDMI_SLIPHDMIT_PARAM_SETTINGS_7);
  458. hdmi_write(hdmi, 0x0e, HDMI_SLIPHDMIT_PARAM_SETTINGS_8);
  459. hdmi_write(hdmi, 0x25, HDMI_SLIPHDMIT_PARAM_SETTINGS_9);
  460. hdmi_write(hdmi, 0x04, HDMI_SLIPHDMIT_PARAM_SETTINGS_10);
  461. } else if (hdmi->mode.pixclock < 30000) {
  462. /* 720p, 8bit, 74.25MHz. Might need to be adjusted for other formats */
  463. /*
  464. * [1:0] Speed_A
  465. * [3:2] Speed_B
  466. * [4] PLLA_Bypass
  467. * [6] DRV_TEST_EN
  468. * [7] DRV_TEST_IN
  469. */
  470. hdmi_write(hdmi, 0x0f, HDMI_SLIPHDMIT_PARAM_SETTINGS_1);
  471. /* PLLB_CONFIG[17], PLLA_CONFIG[17] - not in PHY datasheet */
  472. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_2);
  473. /*
  474. * [2:0] BGR_I_OFFSET
  475. * [6:4] BGR_V_OFFSET
  476. */
  477. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_3);
  478. /* PLLA_CONFIG[7:0]: VCO gain, VCO offset, LPF resistance[0] */
  479. hdmi_write(hdmi, 0x44, HDMI_SLIPHDMIT_PARAM_SETTINGS_5);
  480. /*
  481. * PLLA_CONFIG[15:8]: regulator voltage[0], CP current,
  482. * LPF capacitance, LPF resistance[1]
  483. */
  484. hdmi_write(hdmi, 0x32, HDMI_SLIPHDMIT_PARAM_SETTINGS_6);
  485. /* PLLB_CONFIG[7:0]: LPF resistance[0], VCO offset, VCO gain */
  486. hdmi_write(hdmi, 0x4A, HDMI_SLIPHDMIT_PARAM_SETTINGS_7);
  487. /*
  488. * PLLB_CONFIG[15:8]: regulator voltage[0], CP current,
  489. * LPF capacitance, LPF resistance[1]
  490. */
  491. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_8);
  492. /* DRV_CONFIG, PE_CONFIG */
  493. hdmi_write(hdmi, 0x25, HDMI_SLIPHDMIT_PARAM_SETTINGS_9);
  494. /*
  495. * [2:0] AMON_SEL (4 == LPF voltage)
  496. * [4] PLLA_CONFIG[16]
  497. * [5] PLLB_CONFIG[16]
  498. */
  499. hdmi_write(hdmi, 0x04, HDMI_SLIPHDMIT_PARAM_SETTINGS_10);
  500. } else {
  501. /* for 480p8bit 27MHz */
  502. hdmi_write(hdmi, 0x19, HDMI_SLIPHDMIT_PARAM_SETTINGS_1);
  503. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_2);
  504. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_3);
  505. hdmi_write(hdmi, 0x44, HDMI_SLIPHDMIT_PARAM_SETTINGS_5);
  506. hdmi_write(hdmi, 0x32, HDMI_SLIPHDMIT_PARAM_SETTINGS_6);
  507. hdmi_write(hdmi, 0x48, HDMI_SLIPHDMIT_PARAM_SETTINGS_7);
  508. hdmi_write(hdmi, 0x0F, HDMI_SLIPHDMIT_PARAM_SETTINGS_8);
  509. hdmi_write(hdmi, 0x20, HDMI_SLIPHDMIT_PARAM_SETTINGS_9);
  510. hdmi_write(hdmi, 0x04, HDMI_SLIPHDMIT_PARAM_SETTINGS_10);
  511. }
  512. }
  513. /**
  514. * sh_hdmi_avi_infoframe_setup() - Auxiliary Video Information InfoFrame CONTROL PACKET
  515. */
  516. static void sh_hdmi_avi_infoframe_setup(struct sh_hdmi *hdmi)
  517. {
  518. u8 vic;
  519. /* AVI InfoFrame */
  520. hdmi_write(hdmi, 0x06, HDMI_CTRL_PKT_BUF_INDEX);
  521. /* Packet Type = 0x82 */
  522. hdmi_write(hdmi, 0x82, HDMI_CTRL_PKT_BUF_ACCESS_HB0);
  523. /* Version = 0x02 */
  524. hdmi_write(hdmi, 0x02, HDMI_CTRL_PKT_BUF_ACCESS_HB1);
  525. /* Length = 13 (0x0D) */
  526. hdmi_write(hdmi, 0x0D, HDMI_CTRL_PKT_BUF_ACCESS_HB2);
  527. /* N. A. Checksum */
  528. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB0);
  529. /*
  530. * Y = RGB
  531. * A0 = No Data
  532. * B = Bar Data not valid
  533. * S = No Data
  534. */
  535. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB1);
  536. /*
  537. * [7:6] C = Colorimetry: no data
  538. * [5:4] M = 2: 16:9, 1: 4:3 Picture Aspect Ratio
  539. * [3:0] R = 8: Active Frame Aspect Ratio: same as picture aspect ratio
  540. */
  541. hdmi_write(hdmi, 0x28, HDMI_CTRL_PKT_BUF_ACCESS_PB2);
  542. /*
  543. * ITC = No Data
  544. * EC = xvYCC601
  545. * Q = Default (depends on video format)
  546. * SC = No Known non_uniform Scaling
  547. */
  548. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB3);
  549. /*
  550. * VIC should be ignored if external config is used, so, we could just use 0,
  551. * but play safe and use a valid value in any case just in case
  552. */
  553. if (hdmi->preprogrammed_vic)
  554. vic = hdmi->preprogrammed_vic;
  555. else
  556. vic = 4;
  557. hdmi_write(hdmi, vic, HDMI_CTRL_PKT_BUF_ACCESS_PB4);
  558. /* PR = No Repetition */
  559. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB5);
  560. /* Line Number of End of Top Bar (lower 8 bits) */
  561. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB6);
  562. /* Line Number of End of Top Bar (upper 8 bits) */
  563. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB7);
  564. /* Line Number of Start of Bottom Bar (lower 8 bits) */
  565. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB8);
  566. /* Line Number of Start of Bottom Bar (upper 8 bits) */
  567. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB9);
  568. /* Pixel Number of End of Left Bar (lower 8 bits) */
  569. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB10);
  570. /* Pixel Number of End of Left Bar (upper 8 bits) */
  571. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB11);
  572. /* Pixel Number of Start of Right Bar (lower 8 bits) */
  573. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB12);
  574. /* Pixel Number of Start of Right Bar (upper 8 bits) */
  575. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB13);
  576. }
  577. /**
  578. * sh_hdmi_audio_infoframe_setup() - Audio InfoFrame of CONTROL PACKET
  579. */
  580. static void sh_hdmi_audio_infoframe_setup(struct sh_hdmi *hdmi)
  581. {
  582. /* Audio InfoFrame */
  583. hdmi_write(hdmi, 0x08, HDMI_CTRL_PKT_BUF_INDEX);
  584. /* Packet Type = 0x84 */
  585. hdmi_write(hdmi, 0x84, HDMI_CTRL_PKT_BUF_ACCESS_HB0);
  586. /* Version Number = 0x01 */
  587. hdmi_write(hdmi, 0x01, HDMI_CTRL_PKT_BUF_ACCESS_HB1);
  588. /* 0 Length = 10 (0x0A) */
  589. hdmi_write(hdmi, 0x0A, HDMI_CTRL_PKT_BUF_ACCESS_HB2);
  590. /* n. a. Checksum */
  591. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB0);
  592. /* Audio Channel Count = Refer to Stream Header */
  593. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB1);
  594. /* Refer to Stream Header */
  595. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB2);
  596. /* Format depends on coding type (i.e. CT0...CT3) */
  597. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB3);
  598. /* Speaker Channel Allocation = Front Right + Front Left */
  599. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB4);
  600. /* Level Shift Value = 0 dB, Down - mix is permitted or no information */
  601. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB5);
  602. /* Reserved (0) */
  603. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB6);
  604. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB7);
  605. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB8);
  606. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB9);
  607. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB10);
  608. }
  609. /**
  610. * sh_hdmi_configure() - Initialise HDMI for output
  611. */
  612. static void sh_hdmi_configure(struct sh_hdmi *hdmi)
  613. {
  614. /* Configure video format */
  615. sh_hdmi_video_config(hdmi);
  616. /* Configure audio format */
  617. sh_hdmi_audio_config(hdmi);
  618. /* Configure PHY */
  619. sh_hdmi_phy_config(hdmi);
  620. /* Auxiliary Video Information (AVI) InfoFrame */
  621. sh_hdmi_avi_infoframe_setup(hdmi);
  622. /* Audio InfoFrame */
  623. sh_hdmi_audio_infoframe_setup(hdmi);
  624. /*
  625. * Control packet auto send with VSYNC control: auto send
  626. * General control, Gamut metadata, ISRC, and ACP packets
  627. */
  628. hdmi_write(hdmi, 0x8E, HDMI_CTRL_PKT_AUTO_SEND);
  629. /* FIXME */
  630. msleep(10);
  631. /* PS mode b->d, reset PLLA and PLLB */
  632. hdmi_bit_set(hdmi, 0xFC, 0x4C, HDMI_SYSTEM_CTRL);
  633. udelay(10);
  634. hdmi_bit_set(hdmi, 0xFC, 0x40, HDMI_SYSTEM_CTRL);
  635. }
  636. static unsigned long sh_hdmi_rate_error(struct sh_hdmi *hdmi,
  637. const struct fb_videomode *mode,
  638. unsigned long *hdmi_rate, unsigned long *parent_rate)
  639. {
  640. unsigned long target = PICOS2KHZ(mode->pixclock) * 1000, rate_error;
  641. struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
  642. *hdmi_rate = clk_round_rate(hdmi->hdmi_clk, target);
  643. if ((long)*hdmi_rate < 0)
  644. *hdmi_rate = clk_get_rate(hdmi->hdmi_clk);
  645. rate_error = (long)*hdmi_rate > 0 ? abs(*hdmi_rate - target) : ULONG_MAX;
  646. if (rate_error && pdata->clk_optimize_parent)
  647. rate_error = pdata->clk_optimize_parent(target, hdmi_rate, parent_rate);
  648. else if (clk_get_parent(hdmi->hdmi_clk))
  649. *parent_rate = clk_get_rate(clk_get_parent(hdmi->hdmi_clk));
  650. dev_dbg(hdmi->dev, "%u-%u-%u-%u x %u-%u-%u-%u\n",
  651. mode->left_margin, mode->xres,
  652. mode->right_margin, mode->hsync_len,
  653. mode->upper_margin, mode->yres,
  654. mode->lower_margin, mode->vsync_len);
  655. dev_dbg(hdmi->dev, "\t@%lu(+/-%lu)Hz, e=%lu / 1000, r=%uHz, p=%luHz\n", target,
  656. rate_error, rate_error ? 10000 / (10 * target / rate_error) : 0,
  657. mode->refresh, *parent_rate);
  658. return rate_error;
  659. }
  660. static int sh_hdmi_read_edid(struct sh_hdmi *hdmi, unsigned long *hdmi_rate,
  661. unsigned long *parent_rate)
  662. {
  663. struct sh_mobile_lcdc_chan *ch = hdmi->entity.lcdc;
  664. const struct fb_videomode *mode, *found = NULL;
  665. unsigned int f_width = 0, f_height = 0, f_refresh = 0;
  666. unsigned long found_rate_error = ULONG_MAX; /* silly compiler... */
  667. bool scanning = false, preferred_bad = false;
  668. bool use_edid_mode = false;
  669. u8 edid[128];
  670. char *forced;
  671. int i;
  672. /* Read EDID */
  673. dev_dbg(hdmi->dev, "Read back EDID code:");
  674. for (i = 0; i < 128; i++) {
  675. edid[i] = hdmi_read(hdmi, HDMI_EDID_KSV_FIFO_ACCESS_WINDOW);
  676. #ifdef DEBUG
  677. if ((i % 16) == 0) {
  678. printk(KERN_CONT "\n");
  679. printk(KERN_DEBUG "%02X | %02X", i, edid[i]);
  680. } else {
  681. printk(KERN_CONT " %02X", edid[i]);
  682. }
  683. #endif
  684. }
  685. #ifdef DEBUG
  686. printk(KERN_CONT "\n");
  687. #endif
  688. if (!hdmi->edid_blocks) {
  689. fb_edid_to_monspecs(edid, &hdmi->monspec);
  690. hdmi->edid_blocks = edid[126] + 1;
  691. dev_dbg(hdmi->dev, "%d main modes, %d extension blocks\n",
  692. hdmi->monspec.modedb_len, hdmi->edid_blocks - 1);
  693. } else {
  694. dev_dbg(hdmi->dev, "Extension %u detected, DTD start %u\n",
  695. edid[0], edid[2]);
  696. fb_edid_add_monspecs(edid, &hdmi->monspec);
  697. }
  698. if (hdmi->edid_blocks > hdmi->edid_segment_nr * 2 +
  699. (hdmi->edid_block_addr >> 7) + 1) {
  700. /* More blocks to read */
  701. if (hdmi->edid_block_addr) {
  702. hdmi->edid_block_addr = 0;
  703. hdmi->edid_segment_nr++;
  704. } else {
  705. hdmi->edid_block_addr = 0x80;
  706. }
  707. /* Set EDID word address */
  708. hdmi_write(hdmi, hdmi->edid_block_addr, HDMI_EDID_WORD_ADDRESS);
  709. /* Enable EDID interrupt */
  710. hdmi_write(hdmi, 0xC6, HDMI_INTERRUPT_MASK_1);
  711. /* Set EDID segment pointer - starts reading EDID */
  712. hdmi_write(hdmi, hdmi->edid_segment_nr, HDMI_EDID_SEGMENT_POINTER);
  713. return -EAGAIN;
  714. }
  715. /* All E-EDID blocks ready */
  716. dev_dbg(hdmi->dev, "%d main and extended modes\n", hdmi->monspec.modedb_len);
  717. fb_get_options("sh_mobile_lcdc", &forced);
  718. if (forced && *forced) {
  719. /* Only primitive parsing so far */
  720. i = sscanf(forced, "%ux%u@%u",
  721. &f_width, &f_height, &f_refresh);
  722. if (i < 2) {
  723. f_width = 0;
  724. f_height = 0;
  725. } else {
  726. /* The user wants us to use the EDID data */
  727. scanning = true;
  728. }
  729. dev_dbg(hdmi->dev, "Forced mode %ux%u@%uHz\n",
  730. f_width, f_height, f_refresh);
  731. }
  732. /* Walk monitor modes to find the best or the exact match */
  733. for (i = 0, mode = hdmi->monspec.modedb;
  734. i < hdmi->monspec.modedb_len && scanning;
  735. i++, mode++) {
  736. unsigned long rate_error;
  737. if (!f_width && !f_height) {
  738. /*
  739. * A parameter string "video=sh_mobile_lcdc:0x0" means
  740. * use the preferred EDID mode. If it is rejected by
  741. * .fb_check_var(), keep looking, until an acceptable
  742. * one is found.
  743. */
  744. if ((mode->flag & FB_MODE_IS_FIRST) || preferred_bad)
  745. scanning = false;
  746. else
  747. continue;
  748. } else if (f_width != mode->xres || f_height != mode->yres) {
  749. /* No interest in unmatching modes */
  750. continue;
  751. }
  752. rate_error = sh_hdmi_rate_error(hdmi, mode, hdmi_rate, parent_rate);
  753. if (scanning) {
  754. if (f_refresh == mode->refresh || (!f_refresh && !rate_error))
  755. /*
  756. * Exact match if either the refresh rate
  757. * matches or it hasn't been specified and we've
  758. * found a mode, for which we can configure the
  759. * clock precisely
  760. */
  761. scanning = false;
  762. else if (found && found_rate_error <= rate_error)
  763. /*
  764. * We otherwise search for the closest matching
  765. * clock rate - either if no refresh rate has
  766. * been specified or we cannot find an exactly
  767. * matching one
  768. */
  769. continue;
  770. }
  771. /* Check if supported: sufficient fb memory, supported clock-rate */
  772. if (ch && ch->notify &&
  773. ch->notify(ch, SH_MOBILE_LCDC_EVENT_DISPLAY_MODE, mode,
  774. NULL)) {
  775. scanning = true;
  776. preferred_bad = true;
  777. continue;
  778. }
  779. found = mode;
  780. found_rate_error = rate_error;
  781. use_edid_mode = true;
  782. }
  783. /*
  784. * TODO 1: if no default mode is present, postpone running the config
  785. * until after the LCDC channel is initialized.
  786. * TODO 2: consider registering the HDMI platform device from the LCDC
  787. * driver.
  788. */
  789. if (!found && hdmi->entity.def_mode.xres != 0) {
  790. found = &hdmi->entity.def_mode;
  791. found_rate_error = sh_hdmi_rate_error(hdmi, found, hdmi_rate,
  792. parent_rate);
  793. }
  794. /* No cookie today */
  795. if (!found)
  796. return -ENXIO;
  797. if (found->xres == 640 && found->yres == 480 && found->refresh == 60)
  798. hdmi->preprogrammed_vic = 1;
  799. else if (found->xres == 720 && found->yres == 480 && found->refresh == 60)
  800. hdmi->preprogrammed_vic = 2;
  801. else if (found->xres == 720 && found->yres == 576 && found->refresh == 50)
  802. hdmi->preprogrammed_vic = 17;
  803. else if (found->xres == 1280 && found->yres == 720 && found->refresh == 60)
  804. hdmi->preprogrammed_vic = 4;
  805. else if (found->xres == 1920 && found->yres == 1080 && found->refresh == 24)
  806. hdmi->preprogrammed_vic = 32;
  807. else if (found->xres == 1920 && found->yres == 1080 && found->refresh == 50)
  808. hdmi->preprogrammed_vic = 31;
  809. else if (found->xres == 1920 && found->yres == 1080 && found->refresh == 60)
  810. hdmi->preprogrammed_vic = 16;
  811. else
  812. hdmi->preprogrammed_vic = 0;
  813. dev_dbg(hdmi->dev, "Using %s %s mode %ux%u@%uHz (%luHz), "
  814. "clock error %luHz\n", use_edid_mode ? "EDID" : "default",
  815. hdmi->preprogrammed_vic ? "VIC" : "external", found->xres,
  816. found->yres, found->refresh, PICOS2KHZ(found->pixclock) * 1000,
  817. found_rate_error);
  818. hdmi->mode = *found;
  819. sh_hdmi_external_video_param(hdmi);
  820. return 0;
  821. }
  822. static irqreturn_t sh_hdmi_hotplug(int irq, void *dev_id)
  823. {
  824. struct sh_hdmi *hdmi = dev_id;
  825. u8 status1, status2, mask1, mask2;
  826. /* mode_b and PLLA and PLLB reset */
  827. hdmi_bit_set(hdmi, 0xFC, 0x2C, HDMI_SYSTEM_CTRL);
  828. /* How long shall reset be held? */
  829. udelay(10);
  830. /* mode_b and PLLA and PLLB reset release */
  831. hdmi_bit_set(hdmi, 0xFC, 0x20, HDMI_SYSTEM_CTRL);
  832. status1 = hdmi_read(hdmi, HDMI_INTERRUPT_STATUS_1);
  833. status2 = hdmi_read(hdmi, HDMI_INTERRUPT_STATUS_2);
  834. mask1 = hdmi_read(hdmi, HDMI_INTERRUPT_MASK_1);
  835. mask2 = hdmi_read(hdmi, HDMI_INTERRUPT_MASK_2);
  836. /* Correct would be to ack only set bits, but the datasheet requires 0xff */
  837. hdmi_write(hdmi, 0xFF, HDMI_INTERRUPT_STATUS_1);
  838. hdmi_write(hdmi, 0xFF, HDMI_INTERRUPT_STATUS_2);
  839. if (printk_ratelimit())
  840. dev_dbg(hdmi->dev, "IRQ #%d: Status #1: 0x%x & 0x%x, #2: 0x%x & 0x%x\n",
  841. irq, status1, mask1, status2, mask2);
  842. if (!((status1 & mask1) | (status2 & mask2))) {
  843. return IRQ_NONE;
  844. } else if (status1 & 0xc0) {
  845. u8 msens;
  846. /* Datasheet specifies 10ms... */
  847. udelay(500);
  848. msens = hdmi_read(hdmi, HDMI_HOT_PLUG_MSENS_STATUS);
  849. dev_dbg(hdmi->dev, "MSENS 0x%x\n", msens);
  850. /* Check, if hot plug & MSENS pin status are both high */
  851. if ((msens & 0xC0) == 0xC0) {
  852. /* Display plug in */
  853. hdmi->edid_segment_nr = 0;
  854. hdmi->edid_block_addr = 0;
  855. hdmi->edid_blocks = 0;
  856. hdmi->hp_state = HDMI_HOTPLUG_CONNECTED;
  857. /* Set EDID word address */
  858. hdmi_write(hdmi, 0x00, HDMI_EDID_WORD_ADDRESS);
  859. /* Enable EDID interrupt */
  860. hdmi_write(hdmi, 0xC6, HDMI_INTERRUPT_MASK_1);
  861. /* Set EDID segment pointer - starts reading EDID */
  862. hdmi_write(hdmi, 0x00, HDMI_EDID_SEGMENT_POINTER);
  863. } else if (!(status1 & 0x80)) {
  864. /* Display unplug, beware multiple interrupts */
  865. if (hdmi->hp_state != HDMI_HOTPLUG_DISCONNECTED) {
  866. hdmi->hp_state = HDMI_HOTPLUG_DISCONNECTED;
  867. schedule_delayed_work(&hdmi->edid_work, 0);
  868. }
  869. /* display_off will switch back to mode_a */
  870. }
  871. } else if (status1 & 2) {
  872. /* EDID error interrupt: retry */
  873. /* Set EDID word address */
  874. hdmi_write(hdmi, hdmi->edid_block_addr, HDMI_EDID_WORD_ADDRESS);
  875. /* Set EDID segment pointer */
  876. hdmi_write(hdmi, hdmi->edid_segment_nr, HDMI_EDID_SEGMENT_POINTER);
  877. } else if (status1 & 4) {
  878. /* Disable EDID interrupt */
  879. hdmi_write(hdmi, 0xC0, HDMI_INTERRUPT_MASK_1);
  880. schedule_delayed_work(&hdmi->edid_work, msecs_to_jiffies(10));
  881. }
  882. return IRQ_HANDLED;
  883. }
  884. static int sh_hdmi_display_on(struct sh_mobile_lcdc_entity *entity)
  885. {
  886. struct sh_hdmi *hdmi = entity_to_sh_hdmi(entity);
  887. dev_dbg(hdmi->dev, "%s(%p): state %x\n", __func__, hdmi,
  888. hdmi->hp_state);
  889. /*
  890. * hp_state can be set to
  891. * HDMI_HOTPLUG_DISCONNECTED: on monitor unplug
  892. * HDMI_HOTPLUG_CONNECTED: on monitor plug-in
  893. * HDMI_HOTPLUG_EDID_DONE: on EDID read completion
  894. */
  895. if (hdmi->hp_state == HDMI_HOTPLUG_EDID_DONE) {
  896. /* PS mode d->e. All functions are active */
  897. hdmi_bit_set(hdmi, 0xFC, 0x80, HDMI_SYSTEM_CTRL);
  898. dev_dbg(hdmi->dev, "HDMI running\n");
  899. }
  900. return hdmi->hp_state == HDMI_HOTPLUG_DISCONNECTED
  901. ? SH_MOBILE_LCDC_DISPLAY_DISCONNECTED
  902. : SH_MOBILE_LCDC_DISPLAY_CONNECTED;
  903. }
  904. static void sh_hdmi_display_off(struct sh_mobile_lcdc_entity *entity)
  905. {
  906. struct sh_hdmi *hdmi = entity_to_sh_hdmi(entity);
  907. dev_dbg(hdmi->dev, "%s(%p)\n", __func__, hdmi);
  908. /* PS mode e->a */
  909. hdmi_bit_set(hdmi, 0xFC, 0x10, HDMI_SYSTEM_CTRL);
  910. }
  911. static const struct sh_mobile_lcdc_entity_ops sh_hdmi_ops = {
  912. .display_on = sh_hdmi_display_on,
  913. .display_off = sh_hdmi_display_off,
  914. };
  915. /**
  916. * sh_hdmi_clk_configure() - set HDMI clock frequency and enable the clock
  917. * @hdmi: driver context
  918. * @hdmi_rate: HDMI clock frequency in Hz
  919. * @parent_rate: if != 0 - set parent clock rate for optimal precision
  920. * return: configured positive rate if successful
  921. * 0 if couldn't set the rate, but managed to enable the
  922. * clock, negative error, if couldn't enable the clock
  923. */
  924. static long sh_hdmi_clk_configure(struct sh_hdmi *hdmi, unsigned long hdmi_rate,
  925. unsigned long parent_rate)
  926. {
  927. int ret;
  928. if (parent_rate && clk_get_parent(hdmi->hdmi_clk)) {
  929. ret = clk_set_rate(clk_get_parent(hdmi->hdmi_clk), parent_rate);
  930. if (ret < 0) {
  931. dev_warn(hdmi->dev, "Cannot set parent rate %ld: %d\n", parent_rate, ret);
  932. hdmi_rate = clk_round_rate(hdmi->hdmi_clk, hdmi_rate);
  933. } else {
  934. dev_dbg(hdmi->dev, "HDMI set parent frequency %lu\n", parent_rate);
  935. }
  936. }
  937. ret = clk_set_rate(hdmi->hdmi_clk, hdmi_rate);
  938. if (ret < 0) {
  939. dev_warn(hdmi->dev, "Cannot set rate %ld: %d\n", hdmi_rate, ret);
  940. hdmi_rate = 0;
  941. } else {
  942. dev_dbg(hdmi->dev, "HDMI set frequency %lu\n", hdmi_rate);
  943. }
  944. return hdmi_rate;
  945. }
  946. /* Hotplug interrupt occurred, read EDID */
  947. static void sh_hdmi_edid_work_fn(struct work_struct *work)
  948. {
  949. struct sh_hdmi *hdmi = container_of(work, struct sh_hdmi, edid_work.work);
  950. struct sh_mobile_lcdc_chan *ch = hdmi->entity.lcdc;
  951. int ret;
  952. dev_dbg(hdmi->dev, "%s(%p): begin, hotplug status %d\n", __func__, hdmi,
  953. hdmi->hp_state);
  954. if (hdmi->hp_state == HDMI_HOTPLUG_CONNECTED) {
  955. unsigned long parent_rate = 0, hdmi_rate;
  956. ret = sh_hdmi_read_edid(hdmi, &hdmi_rate, &parent_rate);
  957. if (ret < 0)
  958. goto out;
  959. hdmi->hp_state = HDMI_HOTPLUG_EDID_DONE;
  960. /* Reconfigure the clock */
  961. ret = sh_hdmi_clk_configure(hdmi, hdmi_rate, parent_rate);
  962. if (ret < 0)
  963. goto out;
  964. msleep(10);
  965. sh_hdmi_configure(hdmi);
  966. /* Switched to another (d) power-save mode */
  967. msleep(10);
  968. if (ch && ch->notify)
  969. ch->notify(ch, SH_MOBILE_LCDC_EVENT_DISPLAY_CONNECT,
  970. &hdmi->mode, &hdmi->monspec);
  971. } else {
  972. hdmi->monspec.modedb_len = 0;
  973. fb_destroy_modedb(hdmi->monspec.modedb);
  974. hdmi->monspec.modedb = NULL;
  975. if (ch && ch->notify)
  976. ch->notify(ch, SH_MOBILE_LCDC_EVENT_DISPLAY_DISCONNECT,
  977. NULL, NULL);
  978. ret = 0;
  979. }
  980. out:
  981. if (ret < 0 && ret != -EAGAIN)
  982. hdmi->hp_state = HDMI_HOTPLUG_DISCONNECTED;
  983. dev_dbg(hdmi->dev, "%s(%p): end\n", __func__, hdmi);
  984. }
  985. static int __init sh_hdmi_probe(struct platform_device *pdev)
  986. {
  987. struct sh_mobile_hdmi_info *pdata = pdev->dev.platform_data;
  988. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  989. int irq = platform_get_irq(pdev, 0), ret;
  990. struct sh_hdmi *hdmi;
  991. long rate;
  992. if (!res || !pdata || irq < 0)
  993. return -ENODEV;
  994. hdmi = kzalloc(sizeof(*hdmi), GFP_KERNEL);
  995. if (!hdmi) {
  996. dev_err(&pdev->dev, "Cannot allocate device data\n");
  997. return -ENOMEM;
  998. }
  999. hdmi->dev = &pdev->dev;
  1000. hdmi->entity.owner = THIS_MODULE;
  1001. hdmi->entity.ops = &sh_hdmi_ops;
  1002. hdmi->hdmi_clk = clk_get(&pdev->dev, "ick");
  1003. if (IS_ERR(hdmi->hdmi_clk)) {
  1004. ret = PTR_ERR(hdmi->hdmi_clk);
  1005. dev_err(&pdev->dev, "Unable to get clock: %d\n", ret);
  1006. goto egetclk;
  1007. }
  1008. /* select register access functions */
  1009. if (pdata->flags & HDMI_32BIT_REG) {
  1010. hdmi->write = __hdmi_write32;
  1011. hdmi->read = __hdmi_read32;
  1012. } else {
  1013. hdmi->write = __hdmi_write8;
  1014. hdmi->read = __hdmi_read8;
  1015. }
  1016. /* An arbitrary relaxed pixclock just to get things started: from standard 480p */
  1017. rate = clk_round_rate(hdmi->hdmi_clk, PICOS2KHZ(37037));
  1018. if (rate > 0)
  1019. rate = sh_hdmi_clk_configure(hdmi, rate, 0);
  1020. if (rate < 0) {
  1021. ret = rate;
  1022. goto erate;
  1023. }
  1024. ret = clk_enable(hdmi->hdmi_clk);
  1025. if (ret < 0) {
  1026. dev_err(hdmi->dev, "Cannot enable clock: %d\n", ret);
  1027. goto erate;
  1028. }
  1029. dev_dbg(&pdev->dev, "Enabled HDMI clock at %luHz\n", rate);
  1030. if (!request_mem_region(res->start, resource_size(res), dev_name(&pdev->dev))) {
  1031. dev_err(&pdev->dev, "HDMI register region already claimed\n");
  1032. ret = -EBUSY;
  1033. goto ereqreg;
  1034. }
  1035. hdmi->base = ioremap(res->start, resource_size(res));
  1036. if (!hdmi->base) {
  1037. dev_err(&pdev->dev, "HDMI register region already claimed\n");
  1038. ret = -ENOMEM;
  1039. goto emap;
  1040. }
  1041. platform_set_drvdata(pdev, &hdmi->entity);
  1042. INIT_DELAYED_WORK(&hdmi->edid_work, sh_hdmi_edid_work_fn);
  1043. pm_runtime_enable(&pdev->dev);
  1044. pm_runtime_get_sync(&pdev->dev);
  1045. /* init interrupt polarity */
  1046. if (pdata->flags & HDMI_OUTPUT_PUSH_PULL)
  1047. hdmi_bit_set(hdmi, 0x02, 0x02, HDMI_SYSTEM_CTRL);
  1048. if (pdata->flags & HDMI_OUTPUT_POLARITY_HI)
  1049. hdmi_bit_set(hdmi, 0x01, 0x01, HDMI_SYSTEM_CTRL);
  1050. /* Product and revision IDs are 0 in sh-mobile version */
  1051. dev_info(&pdev->dev, "Detected HDMI controller 0x%x:0x%x\n",
  1052. hdmi_read(hdmi, HDMI_PRODUCT_ID), hdmi_read(hdmi, HDMI_REVISION_ID));
  1053. ret = request_irq(irq, sh_hdmi_hotplug, 0,
  1054. dev_name(&pdev->dev), hdmi);
  1055. if (ret < 0) {
  1056. dev_err(&pdev->dev, "Unable to request irq: %d\n", ret);
  1057. goto ereqirq;
  1058. }
  1059. ret = snd_soc_register_codec(&pdev->dev,
  1060. &soc_codec_dev_sh_hdmi, &sh_hdmi_dai, 1);
  1061. if (ret < 0) {
  1062. dev_err(&pdev->dev, "codec registration failed\n");
  1063. goto ecodec;
  1064. }
  1065. return 0;
  1066. ecodec:
  1067. free_irq(irq, hdmi);
  1068. ereqirq:
  1069. pm_runtime_put(&pdev->dev);
  1070. pm_runtime_disable(&pdev->dev);
  1071. iounmap(hdmi->base);
  1072. emap:
  1073. release_mem_region(res->start, resource_size(res));
  1074. ereqreg:
  1075. clk_disable(hdmi->hdmi_clk);
  1076. erate:
  1077. clk_put(hdmi->hdmi_clk);
  1078. egetclk:
  1079. kfree(hdmi);
  1080. return ret;
  1081. }
  1082. static int __exit sh_hdmi_remove(struct platform_device *pdev)
  1083. {
  1084. struct sh_hdmi *hdmi = entity_to_sh_hdmi(platform_get_drvdata(pdev));
  1085. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1086. int irq = platform_get_irq(pdev, 0);
  1087. snd_soc_unregister_codec(&pdev->dev);
  1088. /* No new work will be scheduled, wait for running ISR */
  1089. free_irq(irq, hdmi);
  1090. /* Wait for already scheduled work */
  1091. cancel_delayed_work_sync(&hdmi->edid_work);
  1092. pm_runtime_put(&pdev->dev);
  1093. pm_runtime_disable(&pdev->dev);
  1094. clk_disable(hdmi->hdmi_clk);
  1095. clk_put(hdmi->hdmi_clk);
  1096. iounmap(hdmi->base);
  1097. release_mem_region(res->start, resource_size(res));
  1098. kfree(hdmi);
  1099. return 0;
  1100. }
  1101. static struct platform_driver sh_hdmi_driver = {
  1102. .remove = __exit_p(sh_hdmi_remove),
  1103. .driver = {
  1104. .name = "sh-mobile-hdmi",
  1105. },
  1106. };
  1107. static int __init sh_hdmi_init(void)
  1108. {
  1109. return platform_driver_probe(&sh_hdmi_driver, sh_hdmi_probe);
  1110. }
  1111. module_init(sh_hdmi_init);
  1112. static void __exit sh_hdmi_exit(void)
  1113. {
  1114. platform_driver_unregister(&sh_hdmi_driver);
  1115. }
  1116. module_exit(sh_hdmi_exit);
  1117. MODULE_AUTHOR("Guennadi Liakhovetski <g.liakhovetski@gmx.de>");
  1118. MODULE_DESCRIPTION("SuperH / ARM-shmobile HDMI driver");
  1119. MODULE_LICENSE("GPL v2");