intel_ringbuffer.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. static inline int ring_space(struct intel_ring_buffer *ring)
  36. {
  37. int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
  38. if (space < 0)
  39. space += ring->size;
  40. return space;
  41. }
  42. static u32 i915_gem_get_seqno(struct drm_device *dev)
  43. {
  44. drm_i915_private_t *dev_priv = dev->dev_private;
  45. u32 seqno;
  46. seqno = dev_priv->next_seqno;
  47. /* reserve 0 for non-seqno */
  48. if (++dev_priv->next_seqno == 0)
  49. dev_priv->next_seqno = 1;
  50. return seqno;
  51. }
  52. static int
  53. render_ring_flush(struct intel_ring_buffer *ring,
  54. u32 invalidate_domains,
  55. u32 flush_domains)
  56. {
  57. struct drm_device *dev = ring->dev;
  58. u32 cmd;
  59. int ret;
  60. if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
  61. /*
  62. * read/write caches:
  63. *
  64. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  65. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  66. * also flushed at 2d versus 3d pipeline switches.
  67. *
  68. * read-only caches:
  69. *
  70. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  71. * MI_READ_FLUSH is set, and is always flushed on 965.
  72. *
  73. * I915_GEM_DOMAIN_COMMAND may not exist?
  74. *
  75. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  76. * invalidated when MI_EXE_FLUSH is set.
  77. *
  78. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  79. * invalidated with every MI_FLUSH.
  80. *
  81. * TLBs:
  82. *
  83. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  84. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  85. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  86. * are flushed at any MI_FLUSH.
  87. */
  88. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  89. if ((invalidate_domains|flush_domains) &
  90. I915_GEM_DOMAIN_RENDER)
  91. cmd &= ~MI_NO_WRITE_FLUSH;
  92. if (INTEL_INFO(dev)->gen < 4) {
  93. /*
  94. * On the 965, the sampler cache always gets flushed
  95. * and this bit is reserved.
  96. */
  97. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  98. cmd |= MI_READ_FLUSH;
  99. }
  100. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  101. cmd |= MI_EXE_FLUSH;
  102. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  103. (IS_G4X(dev) || IS_GEN5(dev)))
  104. cmd |= MI_INVALIDATE_ISP;
  105. ret = intel_ring_begin(ring, 2);
  106. if (ret)
  107. return ret;
  108. intel_ring_emit(ring, cmd);
  109. intel_ring_emit(ring, MI_NOOP);
  110. intel_ring_advance(ring);
  111. }
  112. return 0;
  113. }
  114. static void ring_write_tail(struct intel_ring_buffer *ring,
  115. u32 value)
  116. {
  117. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  118. I915_WRITE_TAIL(ring, value);
  119. }
  120. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  121. {
  122. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  123. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  124. RING_ACTHD(ring->mmio_base) : ACTHD;
  125. return I915_READ(acthd_reg);
  126. }
  127. static int init_ring_common(struct intel_ring_buffer *ring)
  128. {
  129. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  130. struct drm_i915_gem_object *obj = ring->obj;
  131. u32 head;
  132. /* Stop the ring if it's running. */
  133. I915_WRITE_CTL(ring, 0);
  134. I915_WRITE_HEAD(ring, 0);
  135. ring->write_tail(ring, 0);
  136. /* Initialize the ring. */
  137. I915_WRITE_START(ring, obj->gtt_offset);
  138. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  139. /* G45 ring initialization fails to reset head to zero */
  140. if (head != 0) {
  141. DRM_DEBUG_KMS("%s head not reset to zero "
  142. "ctl %08x head %08x tail %08x start %08x\n",
  143. ring->name,
  144. I915_READ_CTL(ring),
  145. I915_READ_HEAD(ring),
  146. I915_READ_TAIL(ring),
  147. I915_READ_START(ring));
  148. I915_WRITE_HEAD(ring, 0);
  149. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  150. DRM_ERROR("failed to set %s head to zero "
  151. "ctl %08x head %08x tail %08x start %08x\n",
  152. ring->name,
  153. I915_READ_CTL(ring),
  154. I915_READ_HEAD(ring),
  155. I915_READ_TAIL(ring),
  156. I915_READ_START(ring));
  157. }
  158. }
  159. I915_WRITE_CTL(ring,
  160. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  161. | RING_REPORT_64K | RING_VALID);
  162. /* If the head is still not zero, the ring is dead */
  163. if ((I915_READ_CTL(ring) & RING_VALID) == 0 ||
  164. I915_READ_START(ring) != obj->gtt_offset ||
  165. (I915_READ_HEAD(ring) & HEAD_ADDR) != 0) {
  166. DRM_ERROR("%s initialization failed "
  167. "ctl %08x head %08x tail %08x start %08x\n",
  168. ring->name,
  169. I915_READ_CTL(ring),
  170. I915_READ_HEAD(ring),
  171. I915_READ_TAIL(ring),
  172. I915_READ_START(ring));
  173. return -EIO;
  174. }
  175. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  176. i915_kernel_lost_context(ring->dev);
  177. else {
  178. ring->head = I915_READ_HEAD(ring);
  179. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  180. ring->space = ring_space(ring);
  181. }
  182. return 0;
  183. }
  184. /*
  185. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  186. * over cache flushing.
  187. */
  188. struct pipe_control {
  189. struct drm_i915_gem_object *obj;
  190. volatile u32 *cpu_page;
  191. u32 gtt_offset;
  192. };
  193. static int
  194. init_pipe_control(struct intel_ring_buffer *ring)
  195. {
  196. struct pipe_control *pc;
  197. struct drm_i915_gem_object *obj;
  198. int ret;
  199. if (ring->private)
  200. return 0;
  201. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  202. if (!pc)
  203. return -ENOMEM;
  204. obj = i915_gem_alloc_object(ring->dev, 4096);
  205. if (obj == NULL) {
  206. DRM_ERROR("Failed to allocate seqno page\n");
  207. ret = -ENOMEM;
  208. goto err;
  209. }
  210. obj->agp_type = AGP_USER_CACHED_MEMORY;
  211. ret = i915_gem_object_pin(obj, 4096, true);
  212. if (ret)
  213. goto err_unref;
  214. pc->gtt_offset = obj->gtt_offset;
  215. pc->cpu_page = kmap(obj->pages[0]);
  216. if (pc->cpu_page == NULL)
  217. goto err_unpin;
  218. pc->obj = obj;
  219. ring->private = pc;
  220. return 0;
  221. err_unpin:
  222. i915_gem_object_unpin(obj);
  223. err_unref:
  224. drm_gem_object_unreference(&obj->base);
  225. err:
  226. kfree(pc);
  227. return ret;
  228. }
  229. static void
  230. cleanup_pipe_control(struct intel_ring_buffer *ring)
  231. {
  232. struct pipe_control *pc = ring->private;
  233. struct drm_i915_gem_object *obj;
  234. if (!ring->private)
  235. return;
  236. obj = pc->obj;
  237. kunmap(obj->pages[0]);
  238. i915_gem_object_unpin(obj);
  239. drm_gem_object_unreference(&obj->base);
  240. kfree(pc);
  241. ring->private = NULL;
  242. }
  243. static int init_render_ring(struct intel_ring_buffer *ring)
  244. {
  245. struct drm_device *dev = ring->dev;
  246. struct drm_i915_private *dev_priv = dev->dev_private;
  247. int ret = init_ring_common(ring);
  248. if (INTEL_INFO(dev)->gen > 3) {
  249. int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
  250. if (IS_GEN6(dev))
  251. mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
  252. I915_WRITE(MI_MODE, mode);
  253. }
  254. if (INTEL_INFO(dev)->gen >= 6) {
  255. } else if (IS_GEN5(dev)) {
  256. ret = init_pipe_control(ring);
  257. if (ret)
  258. return ret;
  259. }
  260. return ret;
  261. }
  262. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  263. {
  264. if (!ring->private)
  265. return;
  266. cleanup_pipe_control(ring);
  267. }
  268. static void
  269. update_semaphore(struct intel_ring_buffer *ring, int i, u32 seqno)
  270. {
  271. struct drm_device *dev = ring->dev;
  272. struct drm_i915_private *dev_priv = dev->dev_private;
  273. int id;
  274. /*
  275. * cs -> 1 = vcs, 0 = bcs
  276. * vcs -> 1 = bcs, 0 = cs,
  277. * bcs -> 1 = cs, 0 = vcs.
  278. */
  279. id = ring - dev_priv->ring;
  280. id += 2 - i;
  281. id %= 3;
  282. intel_ring_emit(ring,
  283. MI_SEMAPHORE_MBOX |
  284. MI_SEMAPHORE_REGISTER |
  285. MI_SEMAPHORE_UPDATE);
  286. intel_ring_emit(ring, seqno);
  287. intel_ring_emit(ring,
  288. RING_SYNC_0(dev_priv->ring[id].mmio_base) + 4*i);
  289. }
  290. static int
  291. gen6_add_request(struct intel_ring_buffer *ring,
  292. u32 *result)
  293. {
  294. u32 seqno;
  295. int ret;
  296. ret = intel_ring_begin(ring, 10);
  297. if (ret)
  298. return ret;
  299. seqno = i915_gem_get_seqno(ring->dev);
  300. update_semaphore(ring, 0, seqno);
  301. update_semaphore(ring, 1, seqno);
  302. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  303. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  304. intel_ring_emit(ring, seqno);
  305. intel_ring_emit(ring, MI_USER_INTERRUPT);
  306. intel_ring_advance(ring);
  307. *result = seqno;
  308. return 0;
  309. }
  310. int
  311. intel_ring_sync(struct intel_ring_buffer *ring,
  312. struct intel_ring_buffer *to,
  313. u32 seqno)
  314. {
  315. int ret;
  316. ret = intel_ring_begin(ring, 4);
  317. if (ret)
  318. return ret;
  319. intel_ring_emit(ring,
  320. MI_SEMAPHORE_MBOX |
  321. MI_SEMAPHORE_REGISTER |
  322. intel_ring_sync_index(ring, to) << 17 |
  323. MI_SEMAPHORE_COMPARE);
  324. intel_ring_emit(ring, seqno);
  325. intel_ring_emit(ring, 0);
  326. intel_ring_emit(ring, MI_NOOP);
  327. intel_ring_advance(ring);
  328. return 0;
  329. }
  330. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  331. do { \
  332. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \
  333. PIPE_CONTROL_DEPTH_STALL | 2); \
  334. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  335. intel_ring_emit(ring__, 0); \
  336. intel_ring_emit(ring__, 0); \
  337. } while (0)
  338. static int
  339. pc_render_add_request(struct intel_ring_buffer *ring,
  340. u32 *result)
  341. {
  342. struct drm_device *dev = ring->dev;
  343. u32 seqno = i915_gem_get_seqno(dev);
  344. struct pipe_control *pc = ring->private;
  345. u32 scratch_addr = pc->gtt_offset + 128;
  346. int ret;
  347. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  348. * incoherent with writes to memory, i.e. completely fubar,
  349. * so we need to use PIPE_NOTIFY instead.
  350. *
  351. * However, we also need to workaround the qword write
  352. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  353. * memory before requesting an interrupt.
  354. */
  355. ret = intel_ring_begin(ring, 32);
  356. if (ret)
  357. return ret;
  358. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  359. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
  360. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  361. intel_ring_emit(ring, seqno);
  362. intel_ring_emit(ring, 0);
  363. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  364. scratch_addr += 128; /* write to separate cachelines */
  365. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  366. scratch_addr += 128;
  367. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  368. scratch_addr += 128;
  369. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  370. scratch_addr += 128;
  371. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  372. scratch_addr += 128;
  373. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  374. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  375. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
  376. PIPE_CONTROL_NOTIFY);
  377. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  378. intel_ring_emit(ring, seqno);
  379. intel_ring_emit(ring, 0);
  380. intel_ring_advance(ring);
  381. *result = seqno;
  382. return 0;
  383. }
  384. static int
  385. render_ring_add_request(struct intel_ring_buffer *ring,
  386. u32 *result)
  387. {
  388. struct drm_device *dev = ring->dev;
  389. u32 seqno = i915_gem_get_seqno(dev);
  390. int ret;
  391. ret = intel_ring_begin(ring, 4);
  392. if (ret)
  393. return ret;
  394. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  395. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  396. intel_ring_emit(ring, seqno);
  397. intel_ring_emit(ring, MI_USER_INTERRUPT);
  398. intel_ring_advance(ring);
  399. *result = seqno;
  400. return 0;
  401. }
  402. static u32
  403. ring_get_seqno(struct intel_ring_buffer *ring)
  404. {
  405. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  406. }
  407. static u32
  408. pc_render_get_seqno(struct intel_ring_buffer *ring)
  409. {
  410. struct pipe_control *pc = ring->private;
  411. return pc->cpu_page[0];
  412. }
  413. static void
  414. ironlake_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  415. {
  416. dev_priv->gt_irq_mask &= ~mask;
  417. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  418. POSTING_READ(GTIMR);
  419. }
  420. static void
  421. ironlake_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  422. {
  423. dev_priv->gt_irq_mask |= mask;
  424. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  425. POSTING_READ(GTIMR);
  426. }
  427. static void
  428. i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  429. {
  430. dev_priv->irq_mask &= ~mask;
  431. I915_WRITE(IMR, dev_priv->irq_mask);
  432. POSTING_READ(IMR);
  433. }
  434. static void
  435. i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  436. {
  437. dev_priv->irq_mask |= mask;
  438. I915_WRITE(IMR, dev_priv->irq_mask);
  439. POSTING_READ(IMR);
  440. }
  441. static bool
  442. render_ring_get_irq(struct intel_ring_buffer *ring)
  443. {
  444. struct drm_device *dev = ring->dev;
  445. drm_i915_private_t *dev_priv = dev->dev_private;
  446. if (!dev->irq_enabled)
  447. return false;
  448. spin_lock(&ring->irq_lock);
  449. if (ring->irq_refcount++ == 0) {
  450. if (HAS_PCH_SPLIT(dev))
  451. ironlake_enable_irq(dev_priv,
  452. GT_PIPE_NOTIFY | GT_USER_INTERRUPT);
  453. else
  454. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  455. }
  456. spin_unlock(&ring->irq_lock);
  457. return true;
  458. }
  459. static void
  460. render_ring_put_irq(struct intel_ring_buffer *ring)
  461. {
  462. struct drm_device *dev = ring->dev;
  463. drm_i915_private_t *dev_priv = dev->dev_private;
  464. spin_lock(&ring->irq_lock);
  465. if (--ring->irq_refcount == 0) {
  466. if (HAS_PCH_SPLIT(dev))
  467. ironlake_disable_irq(dev_priv,
  468. GT_USER_INTERRUPT |
  469. GT_PIPE_NOTIFY);
  470. else
  471. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  472. }
  473. spin_unlock(&ring->irq_lock);
  474. }
  475. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  476. {
  477. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  478. u32 mmio = IS_GEN6(ring->dev) ?
  479. RING_HWS_PGA_GEN6(ring->mmio_base) :
  480. RING_HWS_PGA(ring->mmio_base);
  481. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  482. POSTING_READ(mmio);
  483. }
  484. static int
  485. bsd_ring_flush(struct intel_ring_buffer *ring,
  486. u32 invalidate_domains,
  487. u32 flush_domains)
  488. {
  489. int ret;
  490. if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
  491. return 0;
  492. ret = intel_ring_begin(ring, 2);
  493. if (ret)
  494. return ret;
  495. intel_ring_emit(ring, MI_FLUSH);
  496. intel_ring_emit(ring, MI_NOOP);
  497. intel_ring_advance(ring);
  498. return 0;
  499. }
  500. static int
  501. ring_add_request(struct intel_ring_buffer *ring,
  502. u32 *result)
  503. {
  504. u32 seqno;
  505. int ret;
  506. ret = intel_ring_begin(ring, 4);
  507. if (ret)
  508. return ret;
  509. seqno = i915_gem_get_seqno(ring->dev);
  510. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  511. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  512. intel_ring_emit(ring, seqno);
  513. intel_ring_emit(ring, MI_USER_INTERRUPT);
  514. intel_ring_advance(ring);
  515. *result = seqno;
  516. return 0;
  517. }
  518. static bool
  519. ring_get_irq(struct intel_ring_buffer *ring, u32 flag)
  520. {
  521. struct drm_device *dev = ring->dev;
  522. drm_i915_private_t *dev_priv = dev->dev_private;
  523. if (!dev->irq_enabled)
  524. return false;
  525. spin_lock(&ring->irq_lock);
  526. if (ring->irq_refcount++ == 0)
  527. ironlake_enable_irq(dev_priv, flag);
  528. spin_unlock(&ring->irq_lock);
  529. return true;
  530. }
  531. static void
  532. ring_put_irq(struct intel_ring_buffer *ring, u32 flag)
  533. {
  534. struct drm_device *dev = ring->dev;
  535. drm_i915_private_t *dev_priv = dev->dev_private;
  536. spin_lock(&ring->irq_lock);
  537. if (--ring->irq_refcount == 0)
  538. ironlake_disable_irq(dev_priv, flag);
  539. spin_unlock(&ring->irq_lock);
  540. }
  541. static bool
  542. gen6_ring_get_irq(struct intel_ring_buffer *ring, u32 gflag, u32 rflag)
  543. {
  544. struct drm_device *dev = ring->dev;
  545. drm_i915_private_t *dev_priv = dev->dev_private;
  546. if (!dev->irq_enabled)
  547. return false;
  548. spin_lock(&ring->irq_lock);
  549. if (ring->irq_refcount++ == 0) {
  550. ring->irq_mask &= ~rflag;
  551. I915_WRITE_IMR(ring, ring->irq_mask);
  552. ironlake_enable_irq(dev_priv, gflag);
  553. }
  554. spin_unlock(&ring->irq_lock);
  555. return true;
  556. }
  557. static void
  558. gen6_ring_put_irq(struct intel_ring_buffer *ring, u32 gflag, u32 rflag)
  559. {
  560. struct drm_device *dev = ring->dev;
  561. drm_i915_private_t *dev_priv = dev->dev_private;
  562. spin_lock(&ring->irq_lock);
  563. if (--ring->irq_refcount == 0) {
  564. ring->irq_mask |= rflag;
  565. I915_WRITE_IMR(ring, ring->irq_mask);
  566. ironlake_disable_irq(dev_priv, gflag);
  567. }
  568. spin_unlock(&ring->irq_lock);
  569. }
  570. static bool
  571. bsd_ring_get_irq(struct intel_ring_buffer *ring)
  572. {
  573. return ring_get_irq(ring, GT_BSD_USER_INTERRUPT);
  574. }
  575. static void
  576. bsd_ring_put_irq(struct intel_ring_buffer *ring)
  577. {
  578. ring_put_irq(ring, GT_BSD_USER_INTERRUPT);
  579. }
  580. static int
  581. ring_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
  582. {
  583. int ret;
  584. ret = intel_ring_begin(ring, 2);
  585. if (ret)
  586. return ret;
  587. intel_ring_emit(ring,
  588. MI_BATCH_BUFFER_START | (2 << 6) |
  589. MI_BATCH_NON_SECURE_I965);
  590. intel_ring_emit(ring, offset);
  591. intel_ring_advance(ring);
  592. return 0;
  593. }
  594. static int
  595. render_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  596. u32 offset, u32 len)
  597. {
  598. struct drm_device *dev = ring->dev;
  599. int ret;
  600. if (IS_I830(dev) || IS_845G(dev)) {
  601. ret = intel_ring_begin(ring, 4);
  602. if (ret)
  603. return ret;
  604. intel_ring_emit(ring, MI_BATCH_BUFFER);
  605. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  606. intel_ring_emit(ring, offset + len - 8);
  607. intel_ring_emit(ring, 0);
  608. } else {
  609. ret = intel_ring_begin(ring, 2);
  610. if (ret)
  611. return ret;
  612. if (INTEL_INFO(dev)->gen >= 4) {
  613. intel_ring_emit(ring,
  614. MI_BATCH_BUFFER_START | (2 << 6) |
  615. MI_BATCH_NON_SECURE_I965);
  616. intel_ring_emit(ring, offset);
  617. } else {
  618. intel_ring_emit(ring,
  619. MI_BATCH_BUFFER_START | (2 << 6));
  620. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  621. }
  622. }
  623. intel_ring_advance(ring);
  624. return 0;
  625. }
  626. static void cleanup_status_page(struct intel_ring_buffer *ring)
  627. {
  628. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  629. struct drm_i915_gem_object *obj;
  630. obj = ring->status_page.obj;
  631. if (obj == NULL)
  632. return;
  633. kunmap(obj->pages[0]);
  634. i915_gem_object_unpin(obj);
  635. drm_gem_object_unreference(&obj->base);
  636. ring->status_page.obj = NULL;
  637. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  638. }
  639. static int init_status_page(struct intel_ring_buffer *ring)
  640. {
  641. struct drm_device *dev = ring->dev;
  642. drm_i915_private_t *dev_priv = dev->dev_private;
  643. struct drm_i915_gem_object *obj;
  644. int ret;
  645. obj = i915_gem_alloc_object(dev, 4096);
  646. if (obj == NULL) {
  647. DRM_ERROR("Failed to allocate status page\n");
  648. ret = -ENOMEM;
  649. goto err;
  650. }
  651. obj->agp_type = AGP_USER_CACHED_MEMORY;
  652. ret = i915_gem_object_pin(obj, 4096, true);
  653. if (ret != 0) {
  654. goto err_unref;
  655. }
  656. ring->status_page.gfx_addr = obj->gtt_offset;
  657. ring->status_page.page_addr = kmap(obj->pages[0]);
  658. if (ring->status_page.page_addr == NULL) {
  659. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  660. goto err_unpin;
  661. }
  662. ring->status_page.obj = obj;
  663. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  664. intel_ring_setup_status_page(ring);
  665. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  666. ring->name, ring->status_page.gfx_addr);
  667. return 0;
  668. err_unpin:
  669. i915_gem_object_unpin(obj);
  670. err_unref:
  671. drm_gem_object_unreference(&obj->base);
  672. err:
  673. return ret;
  674. }
  675. int intel_init_ring_buffer(struct drm_device *dev,
  676. struct intel_ring_buffer *ring)
  677. {
  678. struct drm_i915_gem_object *obj;
  679. int ret;
  680. ring->dev = dev;
  681. INIT_LIST_HEAD(&ring->active_list);
  682. INIT_LIST_HEAD(&ring->request_list);
  683. INIT_LIST_HEAD(&ring->gpu_write_list);
  684. spin_lock_init(&ring->irq_lock);
  685. ring->irq_mask = ~0;
  686. if (I915_NEED_GFX_HWS(dev)) {
  687. ret = init_status_page(ring);
  688. if (ret)
  689. return ret;
  690. }
  691. obj = i915_gem_alloc_object(dev, ring->size);
  692. if (obj == NULL) {
  693. DRM_ERROR("Failed to allocate ringbuffer\n");
  694. ret = -ENOMEM;
  695. goto err_hws;
  696. }
  697. ring->obj = obj;
  698. ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
  699. if (ret)
  700. goto err_unref;
  701. ring->map.size = ring->size;
  702. ring->map.offset = dev->agp->base + obj->gtt_offset;
  703. ring->map.type = 0;
  704. ring->map.flags = 0;
  705. ring->map.mtrr = 0;
  706. drm_core_ioremap_wc(&ring->map, dev);
  707. if (ring->map.handle == NULL) {
  708. DRM_ERROR("Failed to map ringbuffer.\n");
  709. ret = -EINVAL;
  710. goto err_unpin;
  711. }
  712. ring->virtual_start = ring->map.handle;
  713. ret = ring->init(ring);
  714. if (ret)
  715. goto err_unmap;
  716. /* Workaround an erratum on the i830 which causes a hang if
  717. * the TAIL pointer points to within the last 2 cachelines
  718. * of the buffer.
  719. */
  720. ring->effective_size = ring->size;
  721. if (IS_I830(ring->dev))
  722. ring->effective_size -= 128;
  723. return 0;
  724. err_unmap:
  725. drm_core_ioremapfree(&ring->map, dev);
  726. err_unpin:
  727. i915_gem_object_unpin(obj);
  728. err_unref:
  729. drm_gem_object_unreference(&obj->base);
  730. ring->obj = NULL;
  731. err_hws:
  732. cleanup_status_page(ring);
  733. return ret;
  734. }
  735. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  736. {
  737. struct drm_i915_private *dev_priv;
  738. int ret;
  739. if (ring->obj == NULL)
  740. return;
  741. /* Disable the ring buffer. The ring must be idle at this point */
  742. dev_priv = ring->dev->dev_private;
  743. ret = intel_wait_ring_buffer(ring, ring->size - 8);
  744. if (ret)
  745. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  746. ring->name, ret);
  747. I915_WRITE_CTL(ring, 0);
  748. drm_core_ioremapfree(&ring->map, ring->dev);
  749. i915_gem_object_unpin(ring->obj);
  750. drm_gem_object_unreference(&ring->obj->base);
  751. ring->obj = NULL;
  752. if (ring->cleanup)
  753. ring->cleanup(ring);
  754. cleanup_status_page(ring);
  755. }
  756. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  757. {
  758. unsigned int *virt;
  759. int rem = ring->size - ring->tail;
  760. if (ring->space < rem) {
  761. int ret = intel_wait_ring_buffer(ring, rem);
  762. if (ret)
  763. return ret;
  764. }
  765. virt = (unsigned int *)(ring->virtual_start + ring->tail);
  766. rem /= 8;
  767. while (rem--) {
  768. *virt++ = MI_NOOP;
  769. *virt++ = MI_NOOP;
  770. }
  771. ring->tail = 0;
  772. ring->space = ring_space(ring);
  773. return 0;
  774. }
  775. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  776. {
  777. struct drm_device *dev = ring->dev;
  778. struct drm_i915_private *dev_priv = dev->dev_private;
  779. unsigned long end;
  780. u32 head;
  781. /* If the reported head position has wrapped or hasn't advanced,
  782. * fallback to the slow and accurate path.
  783. */
  784. head = intel_read_status_page(ring, 4);
  785. if (head > ring->head) {
  786. ring->head = head;
  787. ring->space = ring_space(ring);
  788. if (ring->space >= n)
  789. return 0;
  790. }
  791. trace_i915_ring_wait_begin(ring);
  792. end = jiffies + 3 * HZ;
  793. do {
  794. ring->head = I915_READ_HEAD(ring);
  795. ring->space = ring_space(ring);
  796. if (ring->space >= n) {
  797. trace_i915_ring_wait_end(ring);
  798. return 0;
  799. }
  800. if (dev->primary->master) {
  801. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  802. if (master_priv->sarea_priv)
  803. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  804. }
  805. msleep(1);
  806. if (atomic_read(&dev_priv->mm.wedged))
  807. return -EAGAIN;
  808. } while (!time_after(jiffies, end));
  809. trace_i915_ring_wait_end(ring);
  810. return -EBUSY;
  811. }
  812. int intel_ring_begin(struct intel_ring_buffer *ring,
  813. int num_dwords)
  814. {
  815. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  816. int n = 4*num_dwords;
  817. int ret;
  818. if (unlikely(atomic_read(&dev_priv->mm.wedged)))
  819. return -EIO;
  820. if (unlikely(ring->tail + n > ring->effective_size)) {
  821. ret = intel_wrap_ring_buffer(ring);
  822. if (unlikely(ret))
  823. return ret;
  824. }
  825. if (unlikely(ring->space < n)) {
  826. ret = intel_wait_ring_buffer(ring, n);
  827. if (unlikely(ret))
  828. return ret;
  829. }
  830. ring->space -= n;
  831. return 0;
  832. }
  833. void intel_ring_advance(struct intel_ring_buffer *ring)
  834. {
  835. ring->tail &= ring->size - 1;
  836. ring->write_tail(ring, ring->tail);
  837. }
  838. static const struct intel_ring_buffer render_ring = {
  839. .name = "render ring",
  840. .id = RING_RENDER,
  841. .mmio_base = RENDER_RING_BASE,
  842. .size = 32 * PAGE_SIZE,
  843. .init = init_render_ring,
  844. .write_tail = ring_write_tail,
  845. .flush = render_ring_flush,
  846. .add_request = render_ring_add_request,
  847. .get_seqno = ring_get_seqno,
  848. .irq_get = render_ring_get_irq,
  849. .irq_put = render_ring_put_irq,
  850. .dispatch_execbuffer = render_ring_dispatch_execbuffer,
  851. .cleanup = render_ring_cleanup,
  852. };
  853. /* ring buffer for bit-stream decoder */
  854. static const struct intel_ring_buffer bsd_ring = {
  855. .name = "bsd ring",
  856. .id = RING_BSD,
  857. .mmio_base = BSD_RING_BASE,
  858. .size = 32 * PAGE_SIZE,
  859. .init = init_ring_common,
  860. .write_tail = ring_write_tail,
  861. .flush = bsd_ring_flush,
  862. .add_request = ring_add_request,
  863. .get_seqno = ring_get_seqno,
  864. .irq_get = bsd_ring_get_irq,
  865. .irq_put = bsd_ring_put_irq,
  866. .dispatch_execbuffer = ring_dispatch_execbuffer,
  867. };
  868. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  869. u32 value)
  870. {
  871. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  872. /* Every tail move must follow the sequence below */
  873. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  874. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  875. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
  876. I915_WRITE(GEN6_BSD_RNCID, 0x0);
  877. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  878. GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
  879. 50))
  880. DRM_ERROR("timed out waiting for IDLE Indicator\n");
  881. I915_WRITE_TAIL(ring, value);
  882. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  883. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  884. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
  885. }
  886. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  887. u32 invalidate_domains,
  888. u32 flush_domains)
  889. {
  890. int ret;
  891. if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
  892. return 0;
  893. ret = intel_ring_begin(ring, 4);
  894. if (ret)
  895. return ret;
  896. intel_ring_emit(ring, MI_FLUSH_DW);
  897. intel_ring_emit(ring, 0);
  898. intel_ring_emit(ring, 0);
  899. intel_ring_emit(ring, 0);
  900. intel_ring_advance(ring);
  901. return 0;
  902. }
  903. static int
  904. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  905. u32 offset, u32 len)
  906. {
  907. int ret;
  908. ret = intel_ring_begin(ring, 2);
  909. if (ret)
  910. return ret;
  911. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  912. /* bit0-7 is the length on GEN6+ */
  913. intel_ring_emit(ring, offset);
  914. intel_ring_advance(ring);
  915. return 0;
  916. }
  917. static bool
  918. gen6_render_ring_get_irq(struct intel_ring_buffer *ring)
  919. {
  920. return gen6_ring_get_irq(ring,
  921. GT_USER_INTERRUPT,
  922. GEN6_RENDER_USER_INTERRUPT);
  923. }
  924. static void
  925. gen6_render_ring_put_irq(struct intel_ring_buffer *ring)
  926. {
  927. return gen6_ring_put_irq(ring,
  928. GT_USER_INTERRUPT,
  929. GEN6_RENDER_USER_INTERRUPT);
  930. }
  931. static bool
  932. gen6_bsd_ring_get_irq(struct intel_ring_buffer *ring)
  933. {
  934. return gen6_ring_get_irq(ring,
  935. GT_GEN6_BSD_USER_INTERRUPT,
  936. GEN6_BSD_USER_INTERRUPT);
  937. }
  938. static void
  939. gen6_bsd_ring_put_irq(struct intel_ring_buffer *ring)
  940. {
  941. return gen6_ring_put_irq(ring,
  942. GT_GEN6_BSD_USER_INTERRUPT,
  943. GEN6_BSD_USER_INTERRUPT);
  944. }
  945. /* ring buffer for Video Codec for Gen6+ */
  946. static const struct intel_ring_buffer gen6_bsd_ring = {
  947. .name = "gen6 bsd ring",
  948. .id = RING_BSD,
  949. .mmio_base = GEN6_BSD_RING_BASE,
  950. .size = 32 * PAGE_SIZE,
  951. .init = init_ring_common,
  952. .write_tail = gen6_bsd_ring_write_tail,
  953. .flush = gen6_ring_flush,
  954. .add_request = gen6_add_request,
  955. .get_seqno = ring_get_seqno,
  956. .irq_get = gen6_bsd_ring_get_irq,
  957. .irq_put = gen6_bsd_ring_put_irq,
  958. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  959. };
  960. /* Blitter support (SandyBridge+) */
  961. static bool
  962. blt_ring_get_irq(struct intel_ring_buffer *ring)
  963. {
  964. return gen6_ring_get_irq(ring,
  965. GT_BLT_USER_INTERRUPT,
  966. GEN6_BLITTER_USER_INTERRUPT);
  967. }
  968. static void
  969. blt_ring_put_irq(struct intel_ring_buffer *ring)
  970. {
  971. gen6_ring_put_irq(ring,
  972. GT_BLT_USER_INTERRUPT,
  973. GEN6_BLITTER_USER_INTERRUPT);
  974. }
  975. /* Workaround for some stepping of SNB,
  976. * each time when BLT engine ring tail moved,
  977. * the first command in the ring to be parsed
  978. * should be MI_BATCH_BUFFER_START
  979. */
  980. #define NEED_BLT_WORKAROUND(dev) \
  981. (IS_GEN6(dev) && (dev->pdev->revision < 8))
  982. static inline struct drm_i915_gem_object *
  983. to_blt_workaround(struct intel_ring_buffer *ring)
  984. {
  985. return ring->private;
  986. }
  987. static int blt_ring_init(struct intel_ring_buffer *ring)
  988. {
  989. if (NEED_BLT_WORKAROUND(ring->dev)) {
  990. struct drm_i915_gem_object *obj;
  991. u32 *ptr;
  992. int ret;
  993. obj = i915_gem_alloc_object(ring->dev, 4096);
  994. if (obj == NULL)
  995. return -ENOMEM;
  996. ret = i915_gem_object_pin(obj, 4096, true);
  997. if (ret) {
  998. drm_gem_object_unreference(&obj->base);
  999. return ret;
  1000. }
  1001. ptr = kmap(obj->pages[0]);
  1002. *ptr++ = MI_BATCH_BUFFER_END;
  1003. *ptr++ = MI_NOOP;
  1004. kunmap(obj->pages[0]);
  1005. ret = i915_gem_object_set_to_gtt_domain(obj, false);
  1006. if (ret) {
  1007. i915_gem_object_unpin(obj);
  1008. drm_gem_object_unreference(&obj->base);
  1009. return ret;
  1010. }
  1011. ring->private = obj;
  1012. }
  1013. return init_ring_common(ring);
  1014. }
  1015. static int blt_ring_begin(struct intel_ring_buffer *ring,
  1016. int num_dwords)
  1017. {
  1018. if (ring->private) {
  1019. int ret = intel_ring_begin(ring, num_dwords+2);
  1020. if (ret)
  1021. return ret;
  1022. intel_ring_emit(ring, MI_BATCH_BUFFER_START);
  1023. intel_ring_emit(ring, to_blt_workaround(ring)->gtt_offset);
  1024. return 0;
  1025. } else
  1026. return intel_ring_begin(ring, 4);
  1027. }
  1028. static int blt_ring_flush(struct intel_ring_buffer *ring,
  1029. u32 invalidate_domains,
  1030. u32 flush_domains)
  1031. {
  1032. int ret;
  1033. if ((flush_domains & I915_GEM_DOMAIN_RENDER) == 0)
  1034. return 0;
  1035. ret = blt_ring_begin(ring, 4);
  1036. if (ret)
  1037. return ret;
  1038. intel_ring_emit(ring, MI_FLUSH_DW);
  1039. intel_ring_emit(ring, 0);
  1040. intel_ring_emit(ring, 0);
  1041. intel_ring_emit(ring, 0);
  1042. intel_ring_advance(ring);
  1043. return 0;
  1044. }
  1045. static void blt_ring_cleanup(struct intel_ring_buffer *ring)
  1046. {
  1047. if (!ring->private)
  1048. return;
  1049. i915_gem_object_unpin(ring->private);
  1050. drm_gem_object_unreference(ring->private);
  1051. ring->private = NULL;
  1052. }
  1053. static const struct intel_ring_buffer gen6_blt_ring = {
  1054. .name = "blt ring",
  1055. .id = RING_BLT,
  1056. .mmio_base = BLT_RING_BASE,
  1057. .size = 32 * PAGE_SIZE,
  1058. .init = blt_ring_init,
  1059. .write_tail = ring_write_tail,
  1060. .flush = blt_ring_flush,
  1061. .add_request = gen6_add_request,
  1062. .get_seqno = ring_get_seqno,
  1063. .irq_get = blt_ring_get_irq,
  1064. .irq_put = blt_ring_put_irq,
  1065. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  1066. .cleanup = blt_ring_cleanup,
  1067. };
  1068. int intel_init_render_ring_buffer(struct drm_device *dev)
  1069. {
  1070. drm_i915_private_t *dev_priv = dev->dev_private;
  1071. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1072. *ring = render_ring;
  1073. if (INTEL_INFO(dev)->gen >= 6) {
  1074. ring->add_request = gen6_add_request;
  1075. ring->irq_get = gen6_render_ring_get_irq;
  1076. ring->irq_put = gen6_render_ring_put_irq;
  1077. } else if (IS_GEN5(dev)) {
  1078. ring->add_request = pc_render_add_request;
  1079. ring->get_seqno = pc_render_get_seqno;
  1080. }
  1081. if (!I915_NEED_GFX_HWS(dev)) {
  1082. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1083. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1084. }
  1085. return intel_init_ring_buffer(dev, ring);
  1086. }
  1087. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1088. {
  1089. drm_i915_private_t *dev_priv = dev->dev_private;
  1090. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1091. *ring = render_ring;
  1092. if (INTEL_INFO(dev)->gen >= 6) {
  1093. ring->add_request = gen6_add_request;
  1094. ring->irq_get = gen6_render_ring_get_irq;
  1095. ring->irq_put = gen6_render_ring_put_irq;
  1096. } else if (IS_GEN5(dev)) {
  1097. ring->add_request = pc_render_add_request;
  1098. ring->get_seqno = pc_render_get_seqno;
  1099. }
  1100. ring->dev = dev;
  1101. INIT_LIST_HEAD(&ring->active_list);
  1102. INIT_LIST_HEAD(&ring->request_list);
  1103. INIT_LIST_HEAD(&ring->gpu_write_list);
  1104. ring->size = size;
  1105. ring->effective_size = ring->size;
  1106. if (IS_I830(ring->dev))
  1107. ring->effective_size -= 128;
  1108. ring->map.offset = start;
  1109. ring->map.size = size;
  1110. ring->map.type = 0;
  1111. ring->map.flags = 0;
  1112. ring->map.mtrr = 0;
  1113. drm_core_ioremap_wc(&ring->map, dev);
  1114. if (ring->map.handle == NULL) {
  1115. DRM_ERROR("can not ioremap virtual address for"
  1116. " ring buffer\n");
  1117. return -ENOMEM;
  1118. }
  1119. ring->virtual_start = (void __force __iomem *)ring->map.handle;
  1120. return 0;
  1121. }
  1122. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1123. {
  1124. drm_i915_private_t *dev_priv = dev->dev_private;
  1125. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1126. if (IS_GEN6(dev))
  1127. *ring = gen6_bsd_ring;
  1128. else
  1129. *ring = bsd_ring;
  1130. return intel_init_ring_buffer(dev, ring);
  1131. }
  1132. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1133. {
  1134. drm_i915_private_t *dev_priv = dev->dev_private;
  1135. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1136. *ring = gen6_blt_ring;
  1137. return intel_init_ring_buffer(dev, ring);
  1138. }